t3_hw.c 111 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750
  1. /*
  2. * Copyright (c) 2003-2008 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include "common.h"
  33. #include "regs.h"
  34. #include "sge_defs.h"
  35. #include "firmware_exports.h"
  36. /**
  37. * t3_wait_op_done_val - wait until an operation is completed
  38. * @adapter: the adapter performing the operation
  39. * @reg: the register to check for completion
  40. * @mask: a single-bit field within @reg that indicates completion
  41. * @polarity: the value of the field when the operation is completed
  42. * @attempts: number of check iterations
  43. * @delay: delay in usecs between iterations
  44. * @valp: where to store the value of the register at completion time
  45. *
  46. * Wait until an operation is completed by checking a bit in a register
  47. * up to @attempts times. If @valp is not NULL the value of the register
  48. * at the time it indicated completion is stored there. Returns 0 if the
  49. * operation completes and -EAGAIN otherwise.
  50. */
  51. int t3_wait_op_done_val(struct adapter *adapter, int reg, u32 mask,
  52. int polarity, int attempts, int delay, u32 *valp)
  53. {
  54. while (1) {
  55. u32 val = t3_read_reg(adapter, reg);
  56. if (!!(val & mask) == polarity) {
  57. if (valp)
  58. *valp = val;
  59. return 0;
  60. }
  61. if (--attempts == 0)
  62. return -EAGAIN;
  63. if (delay)
  64. udelay(delay);
  65. }
  66. }
  67. /**
  68. * t3_write_regs - write a bunch of registers
  69. * @adapter: the adapter to program
  70. * @p: an array of register address/register value pairs
  71. * @n: the number of address/value pairs
  72. * @offset: register address offset
  73. *
  74. * Takes an array of register address/register value pairs and writes each
  75. * value to the corresponding register. Register addresses are adjusted
  76. * by the supplied offset.
  77. */
  78. void t3_write_regs(struct adapter *adapter, const struct addr_val_pair *p,
  79. int n, unsigned int offset)
  80. {
  81. while (n--) {
  82. t3_write_reg(adapter, p->reg_addr + offset, p->val);
  83. p++;
  84. }
  85. }
  86. /**
  87. * t3_set_reg_field - set a register field to a value
  88. * @adapter: the adapter to program
  89. * @addr: the register address
  90. * @mask: specifies the portion of the register to modify
  91. * @val: the new value for the register field
  92. *
  93. * Sets a register field specified by the supplied mask to the
  94. * given value.
  95. */
  96. void t3_set_reg_field(struct adapter *adapter, unsigned int addr, u32 mask,
  97. u32 val)
  98. {
  99. u32 v = t3_read_reg(adapter, addr) & ~mask;
  100. t3_write_reg(adapter, addr, v | val);
  101. t3_read_reg(adapter, addr); /* flush */
  102. }
  103. /**
  104. * t3_read_indirect - read indirectly addressed registers
  105. * @adap: the adapter
  106. * @addr_reg: register holding the indirect address
  107. * @data_reg: register holding the value of the indirect register
  108. * @vals: where the read register values are stored
  109. * @start_idx: index of first indirect register to read
  110. * @nregs: how many indirect registers to read
  111. *
  112. * Reads registers that are accessed indirectly through an address/data
  113. * register pair.
  114. */
  115. static void t3_read_indirect(struct adapter *adap, unsigned int addr_reg,
  116. unsigned int data_reg, u32 *vals,
  117. unsigned int nregs, unsigned int start_idx)
  118. {
  119. while (nregs--) {
  120. t3_write_reg(adap, addr_reg, start_idx);
  121. *vals++ = t3_read_reg(adap, data_reg);
  122. start_idx++;
  123. }
  124. }
  125. /**
  126. * t3_mc7_bd_read - read from MC7 through backdoor accesses
  127. * @mc7: identifies MC7 to read from
  128. * @start: index of first 64-bit word to read
  129. * @n: number of 64-bit words to read
  130. * @buf: where to store the read result
  131. *
  132. * Read n 64-bit words from MC7 starting at word start, using backdoor
  133. * accesses.
  134. */
  135. int t3_mc7_bd_read(struct mc7 *mc7, unsigned int start, unsigned int n,
  136. u64 *buf)
  137. {
  138. static const int shift[] = { 0, 0, 16, 24 };
  139. static const int step[] = { 0, 32, 16, 8 };
  140. unsigned int size64 = mc7->size / 8; /* # of 64-bit words */
  141. struct adapter *adap = mc7->adapter;
  142. if (start >= size64 || start + n > size64)
  143. return -EINVAL;
  144. start *= (8 << mc7->width);
  145. while (n--) {
  146. int i;
  147. u64 val64 = 0;
  148. for (i = (1 << mc7->width) - 1; i >= 0; --i) {
  149. int attempts = 10;
  150. u32 val;
  151. t3_write_reg(adap, mc7->offset + A_MC7_BD_ADDR, start);
  152. t3_write_reg(adap, mc7->offset + A_MC7_BD_OP, 0);
  153. val = t3_read_reg(adap, mc7->offset + A_MC7_BD_OP);
  154. while ((val & F_BUSY) && attempts--)
  155. val = t3_read_reg(adap,
  156. mc7->offset + A_MC7_BD_OP);
  157. if (val & F_BUSY)
  158. return -EIO;
  159. val = t3_read_reg(adap, mc7->offset + A_MC7_BD_DATA1);
  160. if (mc7->width == 0) {
  161. val64 = t3_read_reg(adap,
  162. mc7->offset +
  163. A_MC7_BD_DATA0);
  164. val64 |= (u64) val << 32;
  165. } else {
  166. if (mc7->width > 1)
  167. val >>= shift[mc7->width];
  168. val64 |= (u64) val << (step[mc7->width] * i);
  169. }
  170. start += 8;
  171. }
  172. *buf++ = val64;
  173. }
  174. return 0;
  175. }
  176. /*
  177. * Initialize MI1.
  178. */
  179. static void mi1_init(struct adapter *adap, const struct adapter_info *ai)
  180. {
  181. u32 clkdiv = adap->params.vpd.cclk / (2 * adap->params.vpd.mdc) - 1;
  182. u32 val = F_PREEN | V_CLKDIV(clkdiv);
  183. t3_write_reg(adap, A_MI1_CFG, val);
  184. }
  185. #define MDIO_ATTEMPTS 20
  186. /*
  187. * MI1 read/write operations for clause 22 PHYs.
  188. */
  189. static int t3_mi1_read(struct adapter *adapter, int phy_addr, int mmd_addr,
  190. int reg_addr, unsigned int *valp)
  191. {
  192. int ret;
  193. u32 addr = V_REGADDR(reg_addr) | V_PHYADDR(phy_addr);
  194. if (mmd_addr)
  195. return -EINVAL;
  196. mutex_lock(&adapter->mdio_lock);
  197. t3_set_reg_field(adapter, A_MI1_CFG, V_ST(M_ST), V_ST(1));
  198. t3_write_reg(adapter, A_MI1_ADDR, addr);
  199. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(2));
  200. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 10);
  201. if (!ret)
  202. *valp = t3_read_reg(adapter, A_MI1_DATA);
  203. mutex_unlock(&adapter->mdio_lock);
  204. return ret;
  205. }
  206. static int t3_mi1_write(struct adapter *adapter, int phy_addr, int mmd_addr,
  207. int reg_addr, unsigned int val)
  208. {
  209. int ret;
  210. u32 addr = V_REGADDR(reg_addr) | V_PHYADDR(phy_addr);
  211. if (mmd_addr)
  212. return -EINVAL;
  213. mutex_lock(&adapter->mdio_lock);
  214. t3_set_reg_field(adapter, A_MI1_CFG, V_ST(M_ST), V_ST(1));
  215. t3_write_reg(adapter, A_MI1_ADDR, addr);
  216. t3_write_reg(adapter, A_MI1_DATA, val);
  217. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(1));
  218. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0, MDIO_ATTEMPTS, 10);
  219. mutex_unlock(&adapter->mdio_lock);
  220. return ret;
  221. }
  222. static const struct mdio_ops mi1_mdio_ops = {
  223. t3_mi1_read,
  224. t3_mi1_write
  225. };
  226. /*
  227. * Performs the address cycle for clause 45 PHYs.
  228. * Must be called with the MDIO_LOCK held.
  229. */
  230. static int mi1_wr_addr(struct adapter *adapter, int phy_addr, int mmd_addr,
  231. int reg_addr)
  232. {
  233. u32 addr = V_REGADDR(mmd_addr) | V_PHYADDR(phy_addr);
  234. t3_set_reg_field(adapter, A_MI1_CFG, V_ST(M_ST), 0);
  235. t3_write_reg(adapter, A_MI1_ADDR, addr);
  236. t3_write_reg(adapter, A_MI1_DATA, reg_addr);
  237. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(0));
  238. return t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
  239. MDIO_ATTEMPTS, 10);
  240. }
  241. /*
  242. * MI1 read/write operations for indirect-addressed PHYs.
  243. */
  244. static int mi1_ext_read(struct adapter *adapter, int phy_addr, int mmd_addr,
  245. int reg_addr, unsigned int *valp)
  246. {
  247. int ret;
  248. mutex_lock(&adapter->mdio_lock);
  249. ret = mi1_wr_addr(adapter, phy_addr, mmd_addr, reg_addr);
  250. if (!ret) {
  251. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(3));
  252. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
  253. MDIO_ATTEMPTS, 10);
  254. if (!ret)
  255. *valp = t3_read_reg(adapter, A_MI1_DATA);
  256. }
  257. mutex_unlock(&adapter->mdio_lock);
  258. return ret;
  259. }
  260. static int mi1_ext_write(struct adapter *adapter, int phy_addr, int mmd_addr,
  261. int reg_addr, unsigned int val)
  262. {
  263. int ret;
  264. mutex_lock(&adapter->mdio_lock);
  265. ret = mi1_wr_addr(adapter, phy_addr, mmd_addr, reg_addr);
  266. if (!ret) {
  267. t3_write_reg(adapter, A_MI1_DATA, val);
  268. t3_write_reg(adapter, A_MI1_OP, V_MDI_OP(1));
  269. ret = t3_wait_op_done(adapter, A_MI1_OP, F_BUSY, 0,
  270. MDIO_ATTEMPTS, 10);
  271. }
  272. mutex_unlock(&adapter->mdio_lock);
  273. return ret;
  274. }
  275. static const struct mdio_ops mi1_mdio_ext_ops = {
  276. mi1_ext_read,
  277. mi1_ext_write
  278. };
  279. /**
  280. * t3_mdio_change_bits - modify the value of a PHY register
  281. * @phy: the PHY to operate on
  282. * @mmd: the device address
  283. * @reg: the register address
  284. * @clear: what part of the register value to mask off
  285. * @set: what part of the register value to set
  286. *
  287. * Changes the value of a PHY register by applying a mask to its current
  288. * value and ORing the result with a new value.
  289. */
  290. int t3_mdio_change_bits(struct cphy *phy, int mmd, int reg, unsigned int clear,
  291. unsigned int set)
  292. {
  293. int ret;
  294. unsigned int val;
  295. ret = mdio_read(phy, mmd, reg, &val);
  296. if (!ret) {
  297. val &= ~clear;
  298. ret = mdio_write(phy, mmd, reg, val | set);
  299. }
  300. return ret;
  301. }
  302. /**
  303. * t3_phy_reset - reset a PHY block
  304. * @phy: the PHY to operate on
  305. * @mmd: the device address of the PHY block to reset
  306. * @wait: how long to wait for the reset to complete in 1ms increments
  307. *
  308. * Resets a PHY block and optionally waits for the reset to complete.
  309. * @mmd should be 0 for 10/100/1000 PHYs and the device address to reset
  310. * for 10G PHYs.
  311. */
  312. int t3_phy_reset(struct cphy *phy, int mmd, int wait)
  313. {
  314. int err;
  315. unsigned int ctl;
  316. err = t3_mdio_change_bits(phy, mmd, MII_BMCR, BMCR_PDOWN, BMCR_RESET);
  317. if (err || !wait)
  318. return err;
  319. do {
  320. err = mdio_read(phy, mmd, MII_BMCR, &ctl);
  321. if (err)
  322. return err;
  323. ctl &= BMCR_RESET;
  324. if (ctl)
  325. msleep(1);
  326. } while (ctl && --wait);
  327. return ctl ? -1 : 0;
  328. }
  329. /**
  330. * t3_phy_advertise - set the PHY advertisement registers for autoneg
  331. * @phy: the PHY to operate on
  332. * @advert: bitmap of capabilities the PHY should advertise
  333. *
  334. * Sets a 10/100/1000 PHY's advertisement registers to advertise the
  335. * requested capabilities.
  336. */
  337. int t3_phy_advertise(struct cphy *phy, unsigned int advert)
  338. {
  339. int err;
  340. unsigned int val = 0;
  341. err = mdio_read(phy, 0, MII_CTRL1000, &val);
  342. if (err)
  343. return err;
  344. val &= ~(ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  345. if (advert & ADVERTISED_1000baseT_Half)
  346. val |= ADVERTISE_1000HALF;
  347. if (advert & ADVERTISED_1000baseT_Full)
  348. val |= ADVERTISE_1000FULL;
  349. err = mdio_write(phy, 0, MII_CTRL1000, val);
  350. if (err)
  351. return err;
  352. val = 1;
  353. if (advert & ADVERTISED_10baseT_Half)
  354. val |= ADVERTISE_10HALF;
  355. if (advert & ADVERTISED_10baseT_Full)
  356. val |= ADVERTISE_10FULL;
  357. if (advert & ADVERTISED_100baseT_Half)
  358. val |= ADVERTISE_100HALF;
  359. if (advert & ADVERTISED_100baseT_Full)
  360. val |= ADVERTISE_100FULL;
  361. if (advert & ADVERTISED_Pause)
  362. val |= ADVERTISE_PAUSE_CAP;
  363. if (advert & ADVERTISED_Asym_Pause)
  364. val |= ADVERTISE_PAUSE_ASYM;
  365. return mdio_write(phy, 0, MII_ADVERTISE, val);
  366. }
  367. /**
  368. * t3_phy_advertise_fiber - set fiber PHY advertisement register
  369. * @phy: the PHY to operate on
  370. * @advert: bitmap of capabilities the PHY should advertise
  371. *
  372. * Sets a fiber PHY's advertisement register to advertise the
  373. * requested capabilities.
  374. */
  375. int t3_phy_advertise_fiber(struct cphy *phy, unsigned int advert)
  376. {
  377. unsigned int val = 0;
  378. if (advert & ADVERTISED_1000baseT_Half)
  379. val |= ADVERTISE_1000XHALF;
  380. if (advert & ADVERTISED_1000baseT_Full)
  381. val |= ADVERTISE_1000XFULL;
  382. if (advert & ADVERTISED_Pause)
  383. val |= ADVERTISE_1000XPAUSE;
  384. if (advert & ADVERTISED_Asym_Pause)
  385. val |= ADVERTISE_1000XPSE_ASYM;
  386. return mdio_write(phy, 0, MII_ADVERTISE, val);
  387. }
  388. /**
  389. * t3_set_phy_speed_duplex - force PHY speed and duplex
  390. * @phy: the PHY to operate on
  391. * @speed: requested PHY speed
  392. * @duplex: requested PHY duplex
  393. *
  394. * Force a 10/100/1000 PHY's speed and duplex. This also disables
  395. * auto-negotiation except for GigE, where auto-negotiation is mandatory.
  396. */
  397. int t3_set_phy_speed_duplex(struct cphy *phy, int speed, int duplex)
  398. {
  399. int err;
  400. unsigned int ctl;
  401. err = mdio_read(phy, 0, MII_BMCR, &ctl);
  402. if (err)
  403. return err;
  404. if (speed >= 0) {
  405. ctl &= ~(BMCR_SPEED100 | BMCR_SPEED1000 | BMCR_ANENABLE);
  406. if (speed == SPEED_100)
  407. ctl |= BMCR_SPEED100;
  408. else if (speed == SPEED_1000)
  409. ctl |= BMCR_SPEED1000;
  410. }
  411. if (duplex >= 0) {
  412. ctl &= ~(BMCR_FULLDPLX | BMCR_ANENABLE);
  413. if (duplex == DUPLEX_FULL)
  414. ctl |= BMCR_FULLDPLX;
  415. }
  416. if (ctl & BMCR_SPEED1000) /* auto-negotiation required for GigE */
  417. ctl |= BMCR_ANENABLE;
  418. return mdio_write(phy, 0, MII_BMCR, ctl);
  419. }
  420. int t3_phy_lasi_intr_enable(struct cphy *phy)
  421. {
  422. return mdio_write(phy, MDIO_DEV_PMA_PMD, LASI_CTRL, 1);
  423. }
  424. int t3_phy_lasi_intr_disable(struct cphy *phy)
  425. {
  426. return mdio_write(phy, MDIO_DEV_PMA_PMD, LASI_CTRL, 0);
  427. }
  428. int t3_phy_lasi_intr_clear(struct cphy *phy)
  429. {
  430. u32 val;
  431. return mdio_read(phy, MDIO_DEV_PMA_PMD, LASI_STAT, &val);
  432. }
  433. int t3_phy_lasi_intr_handler(struct cphy *phy)
  434. {
  435. unsigned int status;
  436. int err = mdio_read(phy, MDIO_DEV_PMA_PMD, LASI_STAT, &status);
  437. if (err)
  438. return err;
  439. return (status & 1) ? cphy_cause_link_change : 0;
  440. }
  441. static const struct adapter_info t3_adap_info[] = {
  442. {2, 0,
  443. F_GPIO2_OEN | F_GPIO4_OEN |
  444. F_GPIO2_OUT_VAL | F_GPIO4_OUT_VAL, { S_GPIO3, S_GPIO5 }, 0,
  445. &mi1_mdio_ops, "Chelsio PE9000"},
  446. {2, 0,
  447. F_GPIO2_OEN | F_GPIO4_OEN |
  448. F_GPIO2_OUT_VAL | F_GPIO4_OUT_VAL, { S_GPIO3, S_GPIO5 }, 0,
  449. &mi1_mdio_ops, "Chelsio T302"},
  450. {1, 0,
  451. F_GPIO1_OEN | F_GPIO6_OEN | F_GPIO7_OEN | F_GPIO10_OEN |
  452. F_GPIO11_OEN | F_GPIO1_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL,
  453. { 0 }, SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
  454. &mi1_mdio_ext_ops, "Chelsio T310"},
  455. {2, 0,
  456. F_GPIO1_OEN | F_GPIO2_OEN | F_GPIO4_OEN | F_GPIO5_OEN | F_GPIO6_OEN |
  457. F_GPIO7_OEN | F_GPIO10_OEN | F_GPIO11_OEN | F_GPIO1_OUT_VAL |
  458. F_GPIO5_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL,
  459. { S_GPIO9, S_GPIO3 }, SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
  460. &mi1_mdio_ext_ops, "Chelsio T320"},
  461. {},
  462. {},
  463. {1, 0,
  464. F_GPIO1_OEN | F_GPIO2_OEN | F_GPIO4_OEN | F_GPIO6_OEN | F_GPIO7_OEN |
  465. F_GPIO10_OEN | F_GPIO1_OUT_VAL | F_GPIO6_OUT_VAL | F_GPIO10_OUT_VAL,
  466. { S_GPIO9 }, SUPPORTED_10000baseT_Full | SUPPORTED_AUI,
  467. &mi1_mdio_ext_ops, "Chelsio T310" },
  468. };
  469. /*
  470. * Return the adapter_info structure with a given index. Out-of-range indices
  471. * return NULL.
  472. */
  473. const struct adapter_info *t3_get_adapter_info(unsigned int id)
  474. {
  475. return id < ARRAY_SIZE(t3_adap_info) ? &t3_adap_info[id] : NULL;
  476. }
  477. struct port_type_info {
  478. int (*phy_prep)(struct cphy *phy, struct adapter *adapter,
  479. int phy_addr, const struct mdio_ops *ops);
  480. };
  481. static const struct port_type_info port_types[] = {
  482. { NULL },
  483. { t3_ael1002_phy_prep },
  484. { t3_vsc8211_phy_prep },
  485. { NULL},
  486. { t3_xaui_direct_phy_prep },
  487. { t3_ael2005_phy_prep },
  488. { t3_qt2045_phy_prep },
  489. { t3_ael1006_phy_prep },
  490. { NULL },
  491. };
  492. #define VPD_ENTRY(name, len) \
  493. u8 name##_kword[2]; u8 name##_len; u8 name##_data[len]
  494. /*
  495. * Partial EEPROM Vital Product Data structure. Includes only the ID and
  496. * VPD-R sections.
  497. */
  498. struct t3_vpd {
  499. u8 id_tag;
  500. u8 id_len[2];
  501. u8 id_data[16];
  502. u8 vpdr_tag;
  503. u8 vpdr_len[2];
  504. VPD_ENTRY(pn, 16); /* part number */
  505. VPD_ENTRY(ec, 16); /* EC level */
  506. VPD_ENTRY(sn, SERNUM_LEN); /* serial number */
  507. VPD_ENTRY(na, 12); /* MAC address base */
  508. VPD_ENTRY(cclk, 6); /* core clock */
  509. VPD_ENTRY(mclk, 6); /* mem clock */
  510. VPD_ENTRY(uclk, 6); /* uP clk */
  511. VPD_ENTRY(mdc, 6); /* MDIO clk */
  512. VPD_ENTRY(mt, 2); /* mem timing */
  513. VPD_ENTRY(xaui0cfg, 6); /* XAUI0 config */
  514. VPD_ENTRY(xaui1cfg, 6); /* XAUI1 config */
  515. VPD_ENTRY(port0, 2); /* PHY0 complex */
  516. VPD_ENTRY(port1, 2); /* PHY1 complex */
  517. VPD_ENTRY(port2, 2); /* PHY2 complex */
  518. VPD_ENTRY(port3, 2); /* PHY3 complex */
  519. VPD_ENTRY(rv, 1); /* csum */
  520. u32 pad; /* for multiple-of-4 sizing and alignment */
  521. };
  522. #define EEPROM_MAX_POLL 40
  523. #define EEPROM_STAT_ADDR 0x4000
  524. #define VPD_BASE 0xc00
  525. /**
  526. * t3_seeprom_read - read a VPD EEPROM location
  527. * @adapter: adapter to read
  528. * @addr: EEPROM address
  529. * @data: where to store the read data
  530. *
  531. * Read a 32-bit word from a location in VPD EEPROM using the card's PCI
  532. * VPD ROM capability. A zero is written to the flag bit when the
  533. * addres is written to the control register. The hardware device will
  534. * set the flag to 1 when 4 bytes have been read into the data register.
  535. */
  536. int t3_seeprom_read(struct adapter *adapter, u32 addr, __le32 *data)
  537. {
  538. u16 val;
  539. int attempts = EEPROM_MAX_POLL;
  540. u32 v;
  541. unsigned int base = adapter->params.pci.vpd_cap_addr;
  542. if ((addr >= EEPROMSIZE && addr != EEPROM_STAT_ADDR) || (addr & 3))
  543. return -EINVAL;
  544. pci_write_config_word(adapter->pdev, base + PCI_VPD_ADDR, addr);
  545. do {
  546. udelay(10);
  547. pci_read_config_word(adapter->pdev, base + PCI_VPD_ADDR, &val);
  548. } while (!(val & PCI_VPD_ADDR_F) && --attempts);
  549. if (!(val & PCI_VPD_ADDR_F)) {
  550. CH_ERR(adapter, "reading EEPROM address 0x%x failed\n", addr);
  551. return -EIO;
  552. }
  553. pci_read_config_dword(adapter->pdev, base + PCI_VPD_DATA, &v);
  554. *data = cpu_to_le32(v);
  555. return 0;
  556. }
  557. /**
  558. * t3_seeprom_write - write a VPD EEPROM location
  559. * @adapter: adapter to write
  560. * @addr: EEPROM address
  561. * @data: value to write
  562. *
  563. * Write a 32-bit word to a location in VPD EEPROM using the card's PCI
  564. * VPD ROM capability.
  565. */
  566. int t3_seeprom_write(struct adapter *adapter, u32 addr, __le32 data)
  567. {
  568. u16 val;
  569. int attempts = EEPROM_MAX_POLL;
  570. unsigned int base = adapter->params.pci.vpd_cap_addr;
  571. if ((addr >= EEPROMSIZE && addr != EEPROM_STAT_ADDR) || (addr & 3))
  572. return -EINVAL;
  573. pci_write_config_dword(adapter->pdev, base + PCI_VPD_DATA,
  574. le32_to_cpu(data));
  575. pci_write_config_word(adapter->pdev,base + PCI_VPD_ADDR,
  576. addr | PCI_VPD_ADDR_F);
  577. do {
  578. msleep(1);
  579. pci_read_config_word(adapter->pdev, base + PCI_VPD_ADDR, &val);
  580. } while ((val & PCI_VPD_ADDR_F) && --attempts);
  581. if (val & PCI_VPD_ADDR_F) {
  582. CH_ERR(adapter, "write to EEPROM address 0x%x failed\n", addr);
  583. return -EIO;
  584. }
  585. return 0;
  586. }
  587. /**
  588. * t3_seeprom_wp - enable/disable EEPROM write protection
  589. * @adapter: the adapter
  590. * @enable: 1 to enable write protection, 0 to disable it
  591. *
  592. * Enables or disables write protection on the serial EEPROM.
  593. */
  594. int t3_seeprom_wp(struct adapter *adapter, int enable)
  595. {
  596. return t3_seeprom_write(adapter, EEPROM_STAT_ADDR, enable ? 0xc : 0);
  597. }
  598. /*
  599. * Convert a character holding a hex digit to a number.
  600. */
  601. static unsigned int hex2int(unsigned char c)
  602. {
  603. return isdigit(c) ? c - '0' : toupper(c) - 'A' + 10;
  604. }
  605. /**
  606. * get_vpd_params - read VPD parameters from VPD EEPROM
  607. * @adapter: adapter to read
  608. * @p: where to store the parameters
  609. *
  610. * Reads card parameters stored in VPD EEPROM.
  611. */
  612. static int get_vpd_params(struct adapter *adapter, struct vpd_params *p)
  613. {
  614. int i, addr, ret;
  615. struct t3_vpd vpd;
  616. /*
  617. * Card information is normally at VPD_BASE but some early cards had
  618. * it at 0.
  619. */
  620. ret = t3_seeprom_read(adapter, VPD_BASE, (__le32 *)&vpd);
  621. if (ret)
  622. return ret;
  623. addr = vpd.id_tag == 0x82 ? VPD_BASE : 0;
  624. for (i = 0; i < sizeof(vpd); i += 4) {
  625. ret = t3_seeprom_read(adapter, addr + i,
  626. (__le32 *)((u8 *)&vpd + i));
  627. if (ret)
  628. return ret;
  629. }
  630. p->cclk = simple_strtoul(vpd.cclk_data, NULL, 10);
  631. p->mclk = simple_strtoul(vpd.mclk_data, NULL, 10);
  632. p->uclk = simple_strtoul(vpd.uclk_data, NULL, 10);
  633. p->mdc = simple_strtoul(vpd.mdc_data, NULL, 10);
  634. p->mem_timing = simple_strtoul(vpd.mt_data, NULL, 10);
  635. memcpy(p->sn, vpd.sn_data, SERNUM_LEN);
  636. /* Old eeproms didn't have port information */
  637. if (adapter->params.rev == 0 && !vpd.port0_data[0]) {
  638. p->port_type[0] = uses_xaui(adapter) ? 1 : 2;
  639. p->port_type[1] = uses_xaui(adapter) ? 6 : 2;
  640. } else {
  641. p->port_type[0] = hex2int(vpd.port0_data[0]);
  642. p->port_type[1] = hex2int(vpd.port1_data[0]);
  643. p->xauicfg[0] = simple_strtoul(vpd.xaui0cfg_data, NULL, 16);
  644. p->xauicfg[1] = simple_strtoul(vpd.xaui1cfg_data, NULL, 16);
  645. }
  646. for (i = 0; i < 6; i++)
  647. p->eth_base[i] = hex2int(vpd.na_data[2 * i]) * 16 +
  648. hex2int(vpd.na_data[2 * i + 1]);
  649. return 0;
  650. }
  651. /* serial flash and firmware constants */
  652. enum {
  653. SF_ATTEMPTS = 5, /* max retries for SF1 operations */
  654. SF_SEC_SIZE = 64 * 1024, /* serial flash sector size */
  655. SF_SIZE = SF_SEC_SIZE * 8, /* serial flash size */
  656. /* flash command opcodes */
  657. SF_PROG_PAGE = 2, /* program page */
  658. SF_WR_DISABLE = 4, /* disable writes */
  659. SF_RD_STATUS = 5, /* read status register */
  660. SF_WR_ENABLE = 6, /* enable writes */
  661. SF_RD_DATA_FAST = 0xb, /* read flash */
  662. SF_ERASE_SECTOR = 0xd8, /* erase sector */
  663. FW_FLASH_BOOT_ADDR = 0x70000, /* start address of FW in flash */
  664. FW_VERS_ADDR = 0x7fffc, /* flash address holding FW version */
  665. FW_MIN_SIZE = 8 /* at least version and csum */
  666. };
  667. /**
  668. * sf1_read - read data from the serial flash
  669. * @adapter: the adapter
  670. * @byte_cnt: number of bytes to read
  671. * @cont: whether another operation will be chained
  672. * @valp: where to store the read data
  673. *
  674. * Reads up to 4 bytes of data from the serial flash. The location of
  675. * the read needs to be specified prior to calling this by issuing the
  676. * appropriate commands to the serial flash.
  677. */
  678. static int sf1_read(struct adapter *adapter, unsigned int byte_cnt, int cont,
  679. u32 *valp)
  680. {
  681. int ret;
  682. if (!byte_cnt || byte_cnt > 4)
  683. return -EINVAL;
  684. if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
  685. return -EBUSY;
  686. t3_write_reg(adapter, A_SF_OP, V_CONT(cont) | V_BYTECNT(byte_cnt - 1));
  687. ret = t3_wait_op_done(adapter, A_SF_OP, F_BUSY, 0, SF_ATTEMPTS, 10);
  688. if (!ret)
  689. *valp = t3_read_reg(adapter, A_SF_DATA);
  690. return ret;
  691. }
  692. /**
  693. * sf1_write - write data to the serial flash
  694. * @adapter: the adapter
  695. * @byte_cnt: number of bytes to write
  696. * @cont: whether another operation will be chained
  697. * @val: value to write
  698. *
  699. * Writes up to 4 bytes of data to the serial flash. The location of
  700. * the write needs to be specified prior to calling this by issuing the
  701. * appropriate commands to the serial flash.
  702. */
  703. static int sf1_write(struct adapter *adapter, unsigned int byte_cnt, int cont,
  704. u32 val)
  705. {
  706. if (!byte_cnt || byte_cnt > 4)
  707. return -EINVAL;
  708. if (t3_read_reg(adapter, A_SF_OP) & F_BUSY)
  709. return -EBUSY;
  710. t3_write_reg(adapter, A_SF_DATA, val);
  711. t3_write_reg(adapter, A_SF_OP,
  712. V_CONT(cont) | V_BYTECNT(byte_cnt - 1) | V_OP(1));
  713. return t3_wait_op_done(adapter, A_SF_OP, F_BUSY, 0, SF_ATTEMPTS, 10);
  714. }
  715. /**
  716. * flash_wait_op - wait for a flash operation to complete
  717. * @adapter: the adapter
  718. * @attempts: max number of polls of the status register
  719. * @delay: delay between polls in ms
  720. *
  721. * Wait for a flash operation to complete by polling the status register.
  722. */
  723. static int flash_wait_op(struct adapter *adapter, int attempts, int delay)
  724. {
  725. int ret;
  726. u32 status;
  727. while (1) {
  728. if ((ret = sf1_write(adapter, 1, 1, SF_RD_STATUS)) != 0 ||
  729. (ret = sf1_read(adapter, 1, 0, &status)) != 0)
  730. return ret;
  731. if (!(status & 1))
  732. return 0;
  733. if (--attempts == 0)
  734. return -EAGAIN;
  735. if (delay)
  736. msleep(delay);
  737. }
  738. }
  739. /**
  740. * t3_read_flash - read words from serial flash
  741. * @adapter: the adapter
  742. * @addr: the start address for the read
  743. * @nwords: how many 32-bit words to read
  744. * @data: where to store the read data
  745. * @byte_oriented: whether to store data as bytes or as words
  746. *
  747. * Read the specified number of 32-bit words from the serial flash.
  748. * If @byte_oriented is set the read data is stored as a byte array
  749. * (i.e., big-endian), otherwise as 32-bit words in the platform's
  750. * natural endianess.
  751. */
  752. int t3_read_flash(struct adapter *adapter, unsigned int addr,
  753. unsigned int nwords, u32 *data, int byte_oriented)
  754. {
  755. int ret;
  756. if (addr + nwords * sizeof(u32) > SF_SIZE || (addr & 3))
  757. return -EINVAL;
  758. addr = swab32(addr) | SF_RD_DATA_FAST;
  759. if ((ret = sf1_write(adapter, 4, 1, addr)) != 0 ||
  760. (ret = sf1_read(adapter, 1, 1, data)) != 0)
  761. return ret;
  762. for (; nwords; nwords--, data++) {
  763. ret = sf1_read(adapter, 4, nwords > 1, data);
  764. if (ret)
  765. return ret;
  766. if (byte_oriented)
  767. *data = htonl(*data);
  768. }
  769. return 0;
  770. }
  771. /**
  772. * t3_write_flash - write up to a page of data to the serial flash
  773. * @adapter: the adapter
  774. * @addr: the start address to write
  775. * @n: length of data to write
  776. * @data: the data to write
  777. *
  778. * Writes up to a page of data (256 bytes) to the serial flash starting
  779. * at the given address.
  780. */
  781. static int t3_write_flash(struct adapter *adapter, unsigned int addr,
  782. unsigned int n, const u8 *data)
  783. {
  784. int ret;
  785. u32 buf[64];
  786. unsigned int i, c, left, val, offset = addr & 0xff;
  787. if (addr + n > SF_SIZE || offset + n > 256)
  788. return -EINVAL;
  789. val = swab32(addr) | SF_PROG_PAGE;
  790. if ((ret = sf1_write(adapter, 1, 0, SF_WR_ENABLE)) != 0 ||
  791. (ret = sf1_write(adapter, 4, 1, val)) != 0)
  792. return ret;
  793. for (left = n; left; left -= c) {
  794. c = min(left, 4U);
  795. for (val = 0, i = 0; i < c; ++i)
  796. val = (val << 8) + *data++;
  797. ret = sf1_write(adapter, c, c != left, val);
  798. if (ret)
  799. return ret;
  800. }
  801. if ((ret = flash_wait_op(adapter, 5, 1)) != 0)
  802. return ret;
  803. /* Read the page to verify the write succeeded */
  804. ret = t3_read_flash(adapter, addr & ~0xff, ARRAY_SIZE(buf), buf, 1);
  805. if (ret)
  806. return ret;
  807. if (memcmp(data - n, (u8 *) buf + offset, n))
  808. return -EIO;
  809. return 0;
  810. }
  811. /**
  812. * t3_get_tp_version - read the tp sram version
  813. * @adapter: the adapter
  814. * @vers: where to place the version
  815. *
  816. * Reads the protocol sram version from sram.
  817. */
  818. int t3_get_tp_version(struct adapter *adapter, u32 *vers)
  819. {
  820. int ret;
  821. /* Get version loaded in SRAM */
  822. t3_write_reg(adapter, A_TP_EMBED_OP_FIELD0, 0);
  823. ret = t3_wait_op_done(adapter, A_TP_EMBED_OP_FIELD0,
  824. 1, 1, 5, 1);
  825. if (ret)
  826. return ret;
  827. *vers = t3_read_reg(adapter, A_TP_EMBED_OP_FIELD1);
  828. return 0;
  829. }
  830. /**
  831. * t3_check_tpsram_version - read the tp sram version
  832. * @adapter: the adapter
  833. *
  834. * Reads the protocol sram version from flash.
  835. */
  836. int t3_check_tpsram_version(struct adapter *adapter)
  837. {
  838. int ret;
  839. u32 vers;
  840. unsigned int major, minor;
  841. if (adapter->params.rev == T3_REV_A)
  842. return 0;
  843. ret = t3_get_tp_version(adapter, &vers);
  844. if (ret)
  845. return ret;
  846. major = G_TP_VERSION_MAJOR(vers);
  847. minor = G_TP_VERSION_MINOR(vers);
  848. if (major == TP_VERSION_MAJOR && minor == TP_VERSION_MINOR)
  849. return 0;
  850. else {
  851. CH_ERR(adapter, "found wrong TP version (%u.%u), "
  852. "driver compiled for version %d.%d\n", major, minor,
  853. TP_VERSION_MAJOR, TP_VERSION_MINOR);
  854. }
  855. return -EINVAL;
  856. }
  857. /**
  858. * t3_check_tpsram - check if provided protocol SRAM
  859. * is compatible with this driver
  860. * @adapter: the adapter
  861. * @tp_sram: the firmware image to write
  862. * @size: image size
  863. *
  864. * Checks if an adapter's tp sram is compatible with the driver.
  865. * Returns 0 if the versions are compatible, a negative error otherwise.
  866. */
  867. int t3_check_tpsram(struct adapter *adapter, const u8 *tp_sram,
  868. unsigned int size)
  869. {
  870. u32 csum;
  871. unsigned int i;
  872. const __be32 *p = (const __be32 *)tp_sram;
  873. /* Verify checksum */
  874. for (csum = 0, i = 0; i < size / sizeof(csum); i++)
  875. csum += ntohl(p[i]);
  876. if (csum != 0xffffffff) {
  877. CH_ERR(adapter, "corrupted protocol SRAM image, checksum %u\n",
  878. csum);
  879. return -EINVAL;
  880. }
  881. return 0;
  882. }
  883. enum fw_version_type {
  884. FW_VERSION_N3,
  885. FW_VERSION_T3
  886. };
  887. /**
  888. * t3_get_fw_version - read the firmware version
  889. * @adapter: the adapter
  890. * @vers: where to place the version
  891. *
  892. * Reads the FW version from flash.
  893. */
  894. int t3_get_fw_version(struct adapter *adapter, u32 *vers)
  895. {
  896. return t3_read_flash(adapter, FW_VERS_ADDR, 1, vers, 0);
  897. }
  898. /**
  899. * t3_check_fw_version - check if the FW is compatible with this driver
  900. * @adapter: the adapter
  901. *
  902. * Checks if an adapter's FW is compatible with the driver. Returns 0
  903. * if the versions are compatible, a negative error otherwise.
  904. */
  905. int t3_check_fw_version(struct adapter *adapter)
  906. {
  907. int ret;
  908. u32 vers;
  909. unsigned int type, major, minor;
  910. ret = t3_get_fw_version(adapter, &vers);
  911. if (ret)
  912. return ret;
  913. type = G_FW_VERSION_TYPE(vers);
  914. major = G_FW_VERSION_MAJOR(vers);
  915. minor = G_FW_VERSION_MINOR(vers);
  916. if (type == FW_VERSION_T3 && major == FW_VERSION_MAJOR &&
  917. minor == FW_VERSION_MINOR)
  918. return 0;
  919. else if (major != FW_VERSION_MAJOR || minor < FW_VERSION_MINOR)
  920. CH_WARN(adapter, "found old FW minor version(%u.%u), "
  921. "driver compiled for version %u.%u\n", major, minor,
  922. FW_VERSION_MAJOR, FW_VERSION_MINOR);
  923. else {
  924. CH_WARN(adapter, "found newer FW version(%u.%u), "
  925. "driver compiled for version %u.%u\n", major, minor,
  926. FW_VERSION_MAJOR, FW_VERSION_MINOR);
  927. return 0;
  928. }
  929. return -EINVAL;
  930. }
  931. /**
  932. * t3_flash_erase_sectors - erase a range of flash sectors
  933. * @adapter: the adapter
  934. * @start: the first sector to erase
  935. * @end: the last sector to erase
  936. *
  937. * Erases the sectors in the given range.
  938. */
  939. static int t3_flash_erase_sectors(struct adapter *adapter, int start, int end)
  940. {
  941. while (start <= end) {
  942. int ret;
  943. if ((ret = sf1_write(adapter, 1, 0, SF_WR_ENABLE)) != 0 ||
  944. (ret = sf1_write(adapter, 4, 0,
  945. SF_ERASE_SECTOR | (start << 8))) != 0 ||
  946. (ret = flash_wait_op(adapter, 5, 500)) != 0)
  947. return ret;
  948. start++;
  949. }
  950. return 0;
  951. }
  952. /*
  953. * t3_load_fw - download firmware
  954. * @adapter: the adapter
  955. * @fw_data: the firmware image to write
  956. * @size: image size
  957. *
  958. * Write the supplied firmware image to the card's serial flash.
  959. * The FW image has the following sections: @size - 8 bytes of code and
  960. * data, followed by 4 bytes of FW version, followed by the 32-bit
  961. * 1's complement checksum of the whole image.
  962. */
  963. int t3_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size)
  964. {
  965. u32 csum;
  966. unsigned int i;
  967. const __be32 *p = (const __be32 *)fw_data;
  968. int ret, addr, fw_sector = FW_FLASH_BOOT_ADDR >> 16;
  969. if ((size & 3) || size < FW_MIN_SIZE)
  970. return -EINVAL;
  971. if (size > FW_VERS_ADDR + 8 - FW_FLASH_BOOT_ADDR)
  972. return -EFBIG;
  973. for (csum = 0, i = 0; i < size / sizeof(csum); i++)
  974. csum += ntohl(p[i]);
  975. if (csum != 0xffffffff) {
  976. CH_ERR(adapter, "corrupted firmware image, checksum %u\n",
  977. csum);
  978. return -EINVAL;
  979. }
  980. ret = t3_flash_erase_sectors(adapter, fw_sector, fw_sector);
  981. if (ret)
  982. goto out;
  983. size -= 8; /* trim off version and checksum */
  984. for (addr = FW_FLASH_BOOT_ADDR; size;) {
  985. unsigned int chunk_size = min(size, 256U);
  986. ret = t3_write_flash(adapter, addr, chunk_size, fw_data);
  987. if (ret)
  988. goto out;
  989. addr += chunk_size;
  990. fw_data += chunk_size;
  991. size -= chunk_size;
  992. }
  993. ret = t3_write_flash(adapter, FW_VERS_ADDR, 4, fw_data);
  994. out:
  995. if (ret)
  996. CH_ERR(adapter, "firmware download failed, error %d\n", ret);
  997. return ret;
  998. }
  999. #define CIM_CTL_BASE 0x2000
  1000. /**
  1001. * t3_cim_ctl_blk_read - read a block from CIM control region
  1002. *
  1003. * @adap: the adapter
  1004. * @addr: the start address within the CIM control region
  1005. * @n: number of words to read
  1006. * @valp: where to store the result
  1007. *
  1008. * Reads a block of 4-byte words from the CIM control region.
  1009. */
  1010. int t3_cim_ctl_blk_read(struct adapter *adap, unsigned int addr,
  1011. unsigned int n, unsigned int *valp)
  1012. {
  1013. int ret = 0;
  1014. if (t3_read_reg(adap, A_CIM_HOST_ACC_CTRL) & F_HOSTBUSY)
  1015. return -EBUSY;
  1016. for ( ; !ret && n--; addr += 4) {
  1017. t3_write_reg(adap, A_CIM_HOST_ACC_CTRL, CIM_CTL_BASE + addr);
  1018. ret = t3_wait_op_done(adap, A_CIM_HOST_ACC_CTRL, F_HOSTBUSY,
  1019. 0, 5, 2);
  1020. if (!ret)
  1021. *valp++ = t3_read_reg(adap, A_CIM_HOST_ACC_DATA);
  1022. }
  1023. return ret;
  1024. }
  1025. /**
  1026. * t3_link_changed - handle interface link changes
  1027. * @adapter: the adapter
  1028. * @port_id: the port index that changed link state
  1029. *
  1030. * Called when a port's link settings change to propagate the new values
  1031. * to the associated PHY and MAC. After performing the common tasks it
  1032. * invokes an OS-specific handler.
  1033. */
  1034. void t3_link_changed(struct adapter *adapter, int port_id)
  1035. {
  1036. int link_ok, speed, duplex, fc;
  1037. struct port_info *pi = adap2pinfo(adapter, port_id);
  1038. struct cphy *phy = &pi->phy;
  1039. struct cmac *mac = &pi->mac;
  1040. struct link_config *lc = &pi->link_config;
  1041. phy->ops->get_link_status(phy, &link_ok, &speed, &duplex, &fc);
  1042. if (lc->requested_fc & PAUSE_AUTONEG)
  1043. fc &= lc->requested_fc;
  1044. else
  1045. fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
  1046. if (link_ok == lc->link_ok && speed == lc->speed &&
  1047. duplex == lc->duplex && fc == lc->fc)
  1048. return; /* nothing changed */
  1049. if (link_ok != lc->link_ok && adapter->params.rev > 0 &&
  1050. uses_xaui(adapter)) {
  1051. if (link_ok)
  1052. t3b_pcs_reset(mac);
  1053. t3_write_reg(adapter, A_XGM_XAUI_ACT_CTRL + mac->offset,
  1054. link_ok ? F_TXACTENABLE | F_RXEN : 0);
  1055. }
  1056. lc->link_ok = link_ok;
  1057. lc->speed = speed < 0 ? SPEED_INVALID : speed;
  1058. lc->duplex = duplex < 0 ? DUPLEX_INVALID : duplex;
  1059. if (link_ok && speed >= 0 && lc->autoneg == AUTONEG_ENABLE) {
  1060. /* Set MAC speed, duplex, and flow control to match PHY. */
  1061. t3_mac_set_speed_duplex_fc(mac, speed, duplex, fc);
  1062. lc->fc = fc;
  1063. }
  1064. t3_os_link_changed(adapter, port_id, link_ok, speed, duplex, fc);
  1065. }
  1066. /**
  1067. * t3_link_start - apply link configuration to MAC/PHY
  1068. * @phy: the PHY to setup
  1069. * @mac: the MAC to setup
  1070. * @lc: the requested link configuration
  1071. *
  1072. * Set up a port's MAC and PHY according to a desired link configuration.
  1073. * - If the PHY can auto-negotiate first decide what to advertise, then
  1074. * enable/disable auto-negotiation as desired, and reset.
  1075. * - If the PHY does not auto-negotiate just reset it.
  1076. * - If auto-negotiation is off set the MAC to the proper speed/duplex/FC,
  1077. * otherwise do it later based on the outcome of auto-negotiation.
  1078. */
  1079. int t3_link_start(struct cphy *phy, struct cmac *mac, struct link_config *lc)
  1080. {
  1081. unsigned int fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX);
  1082. lc->link_ok = 0;
  1083. if (lc->supported & SUPPORTED_Autoneg) {
  1084. lc->advertising &= ~(ADVERTISED_Asym_Pause | ADVERTISED_Pause);
  1085. if (fc) {
  1086. lc->advertising |= ADVERTISED_Asym_Pause;
  1087. if (fc & PAUSE_RX)
  1088. lc->advertising |= ADVERTISED_Pause;
  1089. }
  1090. phy->ops->advertise(phy, lc->advertising);
  1091. if (lc->autoneg == AUTONEG_DISABLE) {
  1092. lc->speed = lc->requested_speed;
  1093. lc->duplex = lc->requested_duplex;
  1094. lc->fc = (unsigned char)fc;
  1095. t3_mac_set_speed_duplex_fc(mac, lc->speed, lc->duplex,
  1096. fc);
  1097. /* Also disables autoneg */
  1098. phy->ops->set_speed_duplex(phy, lc->speed, lc->duplex);
  1099. } else
  1100. phy->ops->autoneg_enable(phy);
  1101. } else {
  1102. t3_mac_set_speed_duplex_fc(mac, -1, -1, fc);
  1103. lc->fc = (unsigned char)fc;
  1104. phy->ops->reset(phy, 0);
  1105. }
  1106. return 0;
  1107. }
  1108. /**
  1109. * t3_set_vlan_accel - control HW VLAN extraction
  1110. * @adapter: the adapter
  1111. * @ports: bitmap of adapter ports to operate on
  1112. * @on: enable (1) or disable (0) HW VLAN extraction
  1113. *
  1114. * Enables or disables HW extraction of VLAN tags for the given port.
  1115. */
  1116. void t3_set_vlan_accel(struct adapter *adapter, unsigned int ports, int on)
  1117. {
  1118. t3_set_reg_field(adapter, A_TP_OUT_CONFIG,
  1119. ports << S_VLANEXTRACTIONENABLE,
  1120. on ? (ports << S_VLANEXTRACTIONENABLE) : 0);
  1121. }
  1122. struct intr_info {
  1123. unsigned int mask; /* bits to check in interrupt status */
  1124. const char *msg; /* message to print or NULL */
  1125. short stat_idx; /* stat counter to increment or -1 */
  1126. unsigned short fatal; /* whether the condition reported is fatal */
  1127. };
  1128. /**
  1129. * t3_handle_intr_status - table driven interrupt handler
  1130. * @adapter: the adapter that generated the interrupt
  1131. * @reg: the interrupt status register to process
  1132. * @mask: a mask to apply to the interrupt status
  1133. * @acts: table of interrupt actions
  1134. * @stats: statistics counters tracking interrupt occurences
  1135. *
  1136. * A table driven interrupt handler that applies a set of masks to an
  1137. * interrupt status word and performs the corresponding actions if the
  1138. * interrupts described by the mask have occured. The actions include
  1139. * optionally printing a warning or alert message, and optionally
  1140. * incrementing a stat counter. The table is terminated by an entry
  1141. * specifying mask 0. Returns the number of fatal interrupt conditions.
  1142. */
  1143. static int t3_handle_intr_status(struct adapter *adapter, unsigned int reg,
  1144. unsigned int mask,
  1145. const struct intr_info *acts,
  1146. unsigned long *stats)
  1147. {
  1148. int fatal = 0;
  1149. unsigned int status = t3_read_reg(adapter, reg) & mask;
  1150. for (; acts->mask; ++acts) {
  1151. if (!(status & acts->mask))
  1152. continue;
  1153. if (acts->fatal) {
  1154. fatal++;
  1155. CH_ALERT(adapter, "%s (0x%x)\n",
  1156. acts->msg, status & acts->mask);
  1157. } else if (acts->msg)
  1158. CH_WARN(adapter, "%s (0x%x)\n",
  1159. acts->msg, status & acts->mask);
  1160. if (acts->stat_idx >= 0)
  1161. stats[acts->stat_idx]++;
  1162. }
  1163. if (status) /* clear processed interrupts */
  1164. t3_write_reg(adapter, reg, status);
  1165. return fatal;
  1166. }
  1167. #define SGE_INTR_MASK (F_RSPQDISABLED | \
  1168. F_UC_REQ_FRAMINGERROR | F_R_REQ_FRAMINGERROR | \
  1169. F_CPPARITYERROR | F_OCPARITYERROR | F_RCPARITYERROR | \
  1170. F_IRPARITYERROR | V_ITPARITYERROR(M_ITPARITYERROR) | \
  1171. V_FLPARITYERROR(M_FLPARITYERROR) | F_LODRBPARITYERROR | \
  1172. F_HIDRBPARITYERROR | F_LORCQPARITYERROR | \
  1173. F_HIRCQPARITYERROR)
  1174. #define MC5_INTR_MASK (F_PARITYERR | F_ACTRGNFULL | F_UNKNOWNCMD | \
  1175. F_REQQPARERR | F_DISPQPARERR | F_DELACTEMPTY | \
  1176. F_NFASRCHFAIL)
  1177. #define MC7_INTR_MASK (F_AE | F_UE | F_CE | V_PE(M_PE))
  1178. #define XGM_INTR_MASK (V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR) | \
  1179. V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR) | \
  1180. F_TXFIFO_UNDERRUN | F_RXFIFO_OVERFLOW)
  1181. #define PCIX_INTR_MASK (F_MSTDETPARERR | F_SIGTARABT | F_RCVTARABT | \
  1182. F_RCVMSTABT | F_SIGSYSERR | F_DETPARERR | \
  1183. F_SPLCMPDIS | F_UNXSPLCMP | F_RCVSPLCMPERR | \
  1184. F_DETCORECCERR | F_DETUNCECCERR | F_PIOPARERR | \
  1185. V_WFPARERR(M_WFPARERR) | V_RFPARERR(M_RFPARERR) | \
  1186. V_CFPARERR(M_CFPARERR) /* | V_MSIXPARERR(M_MSIXPARERR) */)
  1187. #define PCIE_INTR_MASK (F_UNXSPLCPLERRR | F_UNXSPLCPLERRC | F_PCIE_PIOPARERR |\
  1188. F_PCIE_WFPARERR | F_PCIE_RFPARERR | F_PCIE_CFPARERR | \
  1189. /* V_PCIE_MSIXPARERR(M_PCIE_MSIXPARERR) | */ \
  1190. F_RETRYBUFPARERR | F_RETRYLUTPARERR | F_RXPARERR | \
  1191. F_TXPARERR | V_BISTERR(M_BISTERR))
  1192. #define ULPRX_INTR_MASK (F_PARERRDATA | F_PARERRPCMD | F_ARBPF1PERR | \
  1193. F_ARBPF0PERR | F_ARBFPERR | F_PCMDMUXPERR | \
  1194. F_DATASELFRAMEERR1 | F_DATASELFRAMEERR0)
  1195. #define ULPTX_INTR_MASK 0xfc
  1196. #define CPLSW_INTR_MASK (F_CIM_OP_MAP_PERR | F_TP_FRAMING_ERROR | \
  1197. F_SGE_FRAMING_ERROR | F_CIM_FRAMING_ERROR | \
  1198. F_ZERO_SWITCH_ERROR)
  1199. #define CIM_INTR_MASK (F_BLKWRPLINT | F_BLKRDPLINT | F_BLKWRCTLINT | \
  1200. F_BLKRDCTLINT | F_BLKWRFLASHINT | F_BLKRDFLASHINT | \
  1201. F_SGLWRFLASHINT | F_WRBLKFLASHINT | F_BLKWRBOOTINT | \
  1202. F_FLASHRANGEINT | F_SDRAMRANGEINT | F_RSVDSPACEINT | \
  1203. F_DRAMPARERR | F_ICACHEPARERR | F_DCACHEPARERR | \
  1204. F_OBQSGEPARERR | F_OBQULPHIPARERR | F_OBQULPLOPARERR | \
  1205. F_IBQSGELOPARERR | F_IBQSGEHIPARERR | F_IBQULPPARERR | \
  1206. F_IBQTPPARERR | F_ITAGPARERR | F_DTAGPARERR)
  1207. #define PMTX_INTR_MASK (F_ZERO_C_CMD_ERROR | ICSPI_FRM_ERR | OESPI_FRM_ERR | \
  1208. V_ICSPI_PAR_ERROR(M_ICSPI_PAR_ERROR) | \
  1209. V_OESPI_PAR_ERROR(M_OESPI_PAR_ERROR))
  1210. #define PMRX_INTR_MASK (F_ZERO_E_CMD_ERROR | IESPI_FRM_ERR | OCSPI_FRM_ERR | \
  1211. V_IESPI_PAR_ERROR(M_IESPI_PAR_ERROR) | \
  1212. V_OCSPI_PAR_ERROR(M_OCSPI_PAR_ERROR))
  1213. #define MPS_INTR_MASK (V_TX0TPPARERRENB(M_TX0TPPARERRENB) | \
  1214. V_TX1TPPARERRENB(M_TX1TPPARERRENB) | \
  1215. V_RXTPPARERRENB(M_RXTPPARERRENB) | \
  1216. V_MCAPARERRENB(M_MCAPARERRENB))
  1217. #define PL_INTR_MASK (F_T3DBG | F_XGMAC0_0 | F_XGMAC0_1 | F_MC5A | F_PM1_TX | \
  1218. F_PM1_RX | F_ULP2_TX | F_ULP2_RX | F_TP1 | F_CIM | \
  1219. F_MC7_CM | F_MC7_PMTX | F_MC7_PMRX | F_SGE3 | F_PCIM0 | \
  1220. F_MPS0 | F_CPL_SWITCH)
  1221. /*
  1222. * Interrupt handler for the PCIX1 module.
  1223. */
  1224. static void pci_intr_handler(struct adapter *adapter)
  1225. {
  1226. static const struct intr_info pcix1_intr_info[] = {
  1227. {F_MSTDETPARERR, "PCI master detected parity error", -1, 1},
  1228. {F_SIGTARABT, "PCI signaled target abort", -1, 1},
  1229. {F_RCVTARABT, "PCI received target abort", -1, 1},
  1230. {F_RCVMSTABT, "PCI received master abort", -1, 1},
  1231. {F_SIGSYSERR, "PCI signaled system error", -1, 1},
  1232. {F_DETPARERR, "PCI detected parity error", -1, 1},
  1233. {F_SPLCMPDIS, "PCI split completion discarded", -1, 1},
  1234. {F_UNXSPLCMP, "PCI unexpected split completion error", -1, 1},
  1235. {F_RCVSPLCMPERR, "PCI received split completion error", -1,
  1236. 1},
  1237. {F_DETCORECCERR, "PCI correctable ECC error",
  1238. STAT_PCI_CORR_ECC, 0},
  1239. {F_DETUNCECCERR, "PCI uncorrectable ECC error", -1, 1},
  1240. {F_PIOPARERR, "PCI PIO FIFO parity error", -1, 1},
  1241. {V_WFPARERR(M_WFPARERR), "PCI write FIFO parity error", -1,
  1242. 1},
  1243. {V_RFPARERR(M_RFPARERR), "PCI read FIFO parity error", -1,
  1244. 1},
  1245. {V_CFPARERR(M_CFPARERR), "PCI command FIFO parity error", -1,
  1246. 1},
  1247. {V_MSIXPARERR(M_MSIXPARERR), "PCI MSI-X table/PBA parity "
  1248. "error", -1, 1},
  1249. {0}
  1250. };
  1251. if (t3_handle_intr_status(adapter, A_PCIX_INT_CAUSE, PCIX_INTR_MASK,
  1252. pcix1_intr_info, adapter->irq_stats))
  1253. t3_fatal_err(adapter);
  1254. }
  1255. /*
  1256. * Interrupt handler for the PCIE module.
  1257. */
  1258. static void pcie_intr_handler(struct adapter *adapter)
  1259. {
  1260. static const struct intr_info pcie_intr_info[] = {
  1261. {F_PEXERR, "PCI PEX error", -1, 1},
  1262. {F_UNXSPLCPLERRR,
  1263. "PCI unexpected split completion DMA read error", -1, 1},
  1264. {F_UNXSPLCPLERRC,
  1265. "PCI unexpected split completion DMA command error", -1, 1},
  1266. {F_PCIE_PIOPARERR, "PCI PIO FIFO parity error", -1, 1},
  1267. {F_PCIE_WFPARERR, "PCI write FIFO parity error", -1, 1},
  1268. {F_PCIE_RFPARERR, "PCI read FIFO parity error", -1, 1},
  1269. {F_PCIE_CFPARERR, "PCI command FIFO parity error", -1, 1},
  1270. {V_PCIE_MSIXPARERR(M_PCIE_MSIXPARERR),
  1271. "PCI MSI-X table/PBA parity error", -1, 1},
  1272. {F_RETRYBUFPARERR, "PCI retry buffer parity error", -1, 1},
  1273. {F_RETRYLUTPARERR, "PCI retry LUT parity error", -1, 1},
  1274. {F_RXPARERR, "PCI Rx parity error", -1, 1},
  1275. {F_TXPARERR, "PCI Tx parity error", -1, 1},
  1276. {V_BISTERR(M_BISTERR), "PCI BIST error", -1, 1},
  1277. {0}
  1278. };
  1279. if (t3_read_reg(adapter, A_PCIE_INT_CAUSE) & F_PEXERR)
  1280. CH_ALERT(adapter, "PEX error code 0x%x\n",
  1281. t3_read_reg(adapter, A_PCIE_PEX_ERR));
  1282. if (t3_handle_intr_status(adapter, A_PCIE_INT_CAUSE, PCIE_INTR_MASK,
  1283. pcie_intr_info, adapter->irq_stats))
  1284. t3_fatal_err(adapter);
  1285. }
  1286. /*
  1287. * TP interrupt handler.
  1288. */
  1289. static void tp_intr_handler(struct adapter *adapter)
  1290. {
  1291. static const struct intr_info tp_intr_info[] = {
  1292. {0xffffff, "TP parity error", -1, 1},
  1293. {0x1000000, "TP out of Rx pages", -1, 1},
  1294. {0x2000000, "TP out of Tx pages", -1, 1},
  1295. {0}
  1296. };
  1297. static struct intr_info tp_intr_info_t3c[] = {
  1298. {0x1fffffff, "TP parity error", -1, 1},
  1299. {F_FLMRXFLSTEMPTY, "TP out of Rx pages", -1, 1},
  1300. {F_FLMTXFLSTEMPTY, "TP out of Tx pages", -1, 1},
  1301. {0}
  1302. };
  1303. if (t3_handle_intr_status(adapter, A_TP_INT_CAUSE, 0xffffffff,
  1304. adapter->params.rev < T3_REV_C ?
  1305. tp_intr_info : tp_intr_info_t3c, NULL))
  1306. t3_fatal_err(adapter);
  1307. }
  1308. /*
  1309. * CIM interrupt handler.
  1310. */
  1311. static void cim_intr_handler(struct adapter *adapter)
  1312. {
  1313. static const struct intr_info cim_intr_info[] = {
  1314. {F_RSVDSPACEINT, "CIM reserved space write", -1, 1},
  1315. {F_SDRAMRANGEINT, "CIM SDRAM address out of range", -1, 1},
  1316. {F_FLASHRANGEINT, "CIM flash address out of range", -1, 1},
  1317. {F_BLKWRBOOTINT, "CIM block write to boot space", -1, 1},
  1318. {F_WRBLKFLASHINT, "CIM write to cached flash space", -1, 1},
  1319. {F_SGLWRFLASHINT, "CIM single write to flash space", -1, 1},
  1320. {F_BLKRDFLASHINT, "CIM block read from flash space", -1, 1},
  1321. {F_BLKWRFLASHINT, "CIM block write to flash space", -1, 1},
  1322. {F_BLKRDCTLINT, "CIM block read from CTL space", -1, 1},
  1323. {F_BLKWRCTLINT, "CIM block write to CTL space", -1, 1},
  1324. {F_BLKRDPLINT, "CIM block read from PL space", -1, 1},
  1325. {F_BLKWRPLINT, "CIM block write to PL space", -1, 1},
  1326. {F_DRAMPARERR, "CIM DRAM parity error", -1, 1},
  1327. {F_ICACHEPARERR, "CIM icache parity error", -1, 1},
  1328. {F_DCACHEPARERR, "CIM dcache parity error", -1, 1},
  1329. {F_OBQSGEPARERR, "CIM OBQ SGE parity error", -1, 1},
  1330. {F_OBQULPHIPARERR, "CIM OBQ ULPHI parity error", -1, 1},
  1331. {F_OBQULPLOPARERR, "CIM OBQ ULPLO parity error", -1, 1},
  1332. {F_IBQSGELOPARERR, "CIM IBQ SGELO parity error", -1, 1},
  1333. {F_IBQSGEHIPARERR, "CIM IBQ SGEHI parity error", -1, 1},
  1334. {F_IBQULPPARERR, "CIM IBQ ULP parity error", -1, 1},
  1335. {F_IBQTPPARERR, "CIM IBQ TP parity error", -1, 1},
  1336. {F_ITAGPARERR, "CIM itag parity error", -1, 1},
  1337. {F_DTAGPARERR, "CIM dtag parity error", -1, 1},
  1338. {0}
  1339. };
  1340. if (t3_handle_intr_status(adapter, A_CIM_HOST_INT_CAUSE, 0xffffffff,
  1341. cim_intr_info, NULL))
  1342. t3_fatal_err(adapter);
  1343. }
  1344. /*
  1345. * ULP RX interrupt handler.
  1346. */
  1347. static void ulprx_intr_handler(struct adapter *adapter)
  1348. {
  1349. static const struct intr_info ulprx_intr_info[] = {
  1350. {F_PARERRDATA, "ULP RX data parity error", -1, 1},
  1351. {F_PARERRPCMD, "ULP RX command parity error", -1, 1},
  1352. {F_ARBPF1PERR, "ULP RX ArbPF1 parity error", -1, 1},
  1353. {F_ARBPF0PERR, "ULP RX ArbPF0 parity error", -1, 1},
  1354. {F_ARBFPERR, "ULP RX ArbF parity error", -1, 1},
  1355. {F_PCMDMUXPERR, "ULP RX PCMDMUX parity error", -1, 1},
  1356. {F_DATASELFRAMEERR1, "ULP RX frame error", -1, 1},
  1357. {F_DATASELFRAMEERR0, "ULP RX frame error", -1, 1},
  1358. {0}
  1359. };
  1360. if (t3_handle_intr_status(adapter, A_ULPRX_INT_CAUSE, 0xffffffff,
  1361. ulprx_intr_info, NULL))
  1362. t3_fatal_err(adapter);
  1363. }
  1364. /*
  1365. * ULP TX interrupt handler.
  1366. */
  1367. static void ulptx_intr_handler(struct adapter *adapter)
  1368. {
  1369. static const struct intr_info ulptx_intr_info[] = {
  1370. {F_PBL_BOUND_ERR_CH0, "ULP TX channel 0 PBL out of bounds",
  1371. STAT_ULP_CH0_PBL_OOB, 0},
  1372. {F_PBL_BOUND_ERR_CH1, "ULP TX channel 1 PBL out of bounds",
  1373. STAT_ULP_CH1_PBL_OOB, 0},
  1374. {0xfc, "ULP TX parity error", -1, 1},
  1375. {0}
  1376. };
  1377. if (t3_handle_intr_status(adapter, A_ULPTX_INT_CAUSE, 0xffffffff,
  1378. ulptx_intr_info, adapter->irq_stats))
  1379. t3_fatal_err(adapter);
  1380. }
  1381. #define ICSPI_FRM_ERR (F_ICSPI0_FIFO2X_RX_FRAMING_ERROR | \
  1382. F_ICSPI1_FIFO2X_RX_FRAMING_ERROR | F_ICSPI0_RX_FRAMING_ERROR | \
  1383. F_ICSPI1_RX_FRAMING_ERROR | F_ICSPI0_TX_FRAMING_ERROR | \
  1384. F_ICSPI1_TX_FRAMING_ERROR)
  1385. #define OESPI_FRM_ERR (F_OESPI0_RX_FRAMING_ERROR | \
  1386. F_OESPI1_RX_FRAMING_ERROR | F_OESPI0_TX_FRAMING_ERROR | \
  1387. F_OESPI1_TX_FRAMING_ERROR | F_OESPI0_OFIFO2X_TX_FRAMING_ERROR | \
  1388. F_OESPI1_OFIFO2X_TX_FRAMING_ERROR)
  1389. /*
  1390. * PM TX interrupt handler.
  1391. */
  1392. static void pmtx_intr_handler(struct adapter *adapter)
  1393. {
  1394. static const struct intr_info pmtx_intr_info[] = {
  1395. {F_ZERO_C_CMD_ERROR, "PMTX 0-length pcmd", -1, 1},
  1396. {ICSPI_FRM_ERR, "PMTX ispi framing error", -1, 1},
  1397. {OESPI_FRM_ERR, "PMTX ospi framing error", -1, 1},
  1398. {V_ICSPI_PAR_ERROR(M_ICSPI_PAR_ERROR),
  1399. "PMTX ispi parity error", -1, 1},
  1400. {V_OESPI_PAR_ERROR(M_OESPI_PAR_ERROR),
  1401. "PMTX ospi parity error", -1, 1},
  1402. {0}
  1403. };
  1404. if (t3_handle_intr_status(adapter, A_PM1_TX_INT_CAUSE, 0xffffffff,
  1405. pmtx_intr_info, NULL))
  1406. t3_fatal_err(adapter);
  1407. }
  1408. #define IESPI_FRM_ERR (F_IESPI0_FIFO2X_RX_FRAMING_ERROR | \
  1409. F_IESPI1_FIFO2X_RX_FRAMING_ERROR | F_IESPI0_RX_FRAMING_ERROR | \
  1410. F_IESPI1_RX_FRAMING_ERROR | F_IESPI0_TX_FRAMING_ERROR | \
  1411. F_IESPI1_TX_FRAMING_ERROR)
  1412. #define OCSPI_FRM_ERR (F_OCSPI0_RX_FRAMING_ERROR | \
  1413. F_OCSPI1_RX_FRAMING_ERROR | F_OCSPI0_TX_FRAMING_ERROR | \
  1414. F_OCSPI1_TX_FRAMING_ERROR | F_OCSPI0_OFIFO2X_TX_FRAMING_ERROR | \
  1415. F_OCSPI1_OFIFO2X_TX_FRAMING_ERROR)
  1416. /*
  1417. * PM RX interrupt handler.
  1418. */
  1419. static void pmrx_intr_handler(struct adapter *adapter)
  1420. {
  1421. static const struct intr_info pmrx_intr_info[] = {
  1422. {F_ZERO_E_CMD_ERROR, "PMRX 0-length pcmd", -1, 1},
  1423. {IESPI_FRM_ERR, "PMRX ispi framing error", -1, 1},
  1424. {OCSPI_FRM_ERR, "PMRX ospi framing error", -1, 1},
  1425. {V_IESPI_PAR_ERROR(M_IESPI_PAR_ERROR),
  1426. "PMRX ispi parity error", -1, 1},
  1427. {V_OCSPI_PAR_ERROR(M_OCSPI_PAR_ERROR),
  1428. "PMRX ospi parity error", -1, 1},
  1429. {0}
  1430. };
  1431. if (t3_handle_intr_status(adapter, A_PM1_RX_INT_CAUSE, 0xffffffff,
  1432. pmrx_intr_info, NULL))
  1433. t3_fatal_err(adapter);
  1434. }
  1435. /*
  1436. * CPL switch interrupt handler.
  1437. */
  1438. static void cplsw_intr_handler(struct adapter *adapter)
  1439. {
  1440. static const struct intr_info cplsw_intr_info[] = {
  1441. {F_CIM_OP_MAP_PERR, "CPL switch CIM parity error", -1, 1},
  1442. {F_CIM_OVFL_ERROR, "CPL switch CIM overflow", -1, 1},
  1443. {F_TP_FRAMING_ERROR, "CPL switch TP framing error", -1, 1},
  1444. {F_SGE_FRAMING_ERROR, "CPL switch SGE framing error", -1, 1},
  1445. {F_CIM_FRAMING_ERROR, "CPL switch CIM framing error", -1, 1},
  1446. {F_ZERO_SWITCH_ERROR, "CPL switch no-switch error", -1, 1},
  1447. {0}
  1448. };
  1449. if (t3_handle_intr_status(adapter, A_CPL_INTR_CAUSE, 0xffffffff,
  1450. cplsw_intr_info, NULL))
  1451. t3_fatal_err(adapter);
  1452. }
  1453. /*
  1454. * MPS interrupt handler.
  1455. */
  1456. static void mps_intr_handler(struct adapter *adapter)
  1457. {
  1458. static const struct intr_info mps_intr_info[] = {
  1459. {0x1ff, "MPS parity error", -1, 1},
  1460. {0}
  1461. };
  1462. if (t3_handle_intr_status(adapter, A_MPS_INT_CAUSE, 0xffffffff,
  1463. mps_intr_info, NULL))
  1464. t3_fatal_err(adapter);
  1465. }
  1466. #define MC7_INTR_FATAL (F_UE | V_PE(M_PE) | F_AE)
  1467. /*
  1468. * MC7 interrupt handler.
  1469. */
  1470. static void mc7_intr_handler(struct mc7 *mc7)
  1471. {
  1472. struct adapter *adapter = mc7->adapter;
  1473. u32 cause = t3_read_reg(adapter, mc7->offset + A_MC7_INT_CAUSE);
  1474. if (cause & F_CE) {
  1475. mc7->stats.corr_err++;
  1476. CH_WARN(adapter, "%s MC7 correctable error at addr 0x%x, "
  1477. "data 0x%x 0x%x 0x%x\n", mc7->name,
  1478. t3_read_reg(adapter, mc7->offset + A_MC7_CE_ADDR),
  1479. t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA0),
  1480. t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA1),
  1481. t3_read_reg(adapter, mc7->offset + A_MC7_CE_DATA2));
  1482. }
  1483. if (cause & F_UE) {
  1484. mc7->stats.uncorr_err++;
  1485. CH_ALERT(adapter, "%s MC7 uncorrectable error at addr 0x%x, "
  1486. "data 0x%x 0x%x 0x%x\n", mc7->name,
  1487. t3_read_reg(adapter, mc7->offset + A_MC7_UE_ADDR),
  1488. t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA0),
  1489. t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA1),
  1490. t3_read_reg(adapter, mc7->offset + A_MC7_UE_DATA2));
  1491. }
  1492. if (G_PE(cause)) {
  1493. mc7->stats.parity_err++;
  1494. CH_ALERT(adapter, "%s MC7 parity error 0x%x\n",
  1495. mc7->name, G_PE(cause));
  1496. }
  1497. if (cause & F_AE) {
  1498. u32 addr = 0;
  1499. if (adapter->params.rev > 0)
  1500. addr = t3_read_reg(adapter,
  1501. mc7->offset + A_MC7_ERR_ADDR);
  1502. mc7->stats.addr_err++;
  1503. CH_ALERT(adapter, "%s MC7 address error: 0x%x\n",
  1504. mc7->name, addr);
  1505. }
  1506. if (cause & MC7_INTR_FATAL)
  1507. t3_fatal_err(adapter);
  1508. t3_write_reg(adapter, mc7->offset + A_MC7_INT_CAUSE, cause);
  1509. }
  1510. #define XGM_INTR_FATAL (V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR) | \
  1511. V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR))
  1512. /*
  1513. * XGMAC interrupt handler.
  1514. */
  1515. static int mac_intr_handler(struct adapter *adap, unsigned int idx)
  1516. {
  1517. struct cmac *mac = &adap2pinfo(adap, idx)->mac;
  1518. u32 cause = t3_read_reg(adap, A_XGM_INT_CAUSE + mac->offset);
  1519. if (cause & V_TXFIFO_PRTY_ERR(M_TXFIFO_PRTY_ERR)) {
  1520. mac->stats.tx_fifo_parity_err++;
  1521. CH_ALERT(adap, "port%d: MAC TX FIFO parity error\n", idx);
  1522. }
  1523. if (cause & V_RXFIFO_PRTY_ERR(M_RXFIFO_PRTY_ERR)) {
  1524. mac->stats.rx_fifo_parity_err++;
  1525. CH_ALERT(adap, "port%d: MAC RX FIFO parity error\n", idx);
  1526. }
  1527. if (cause & F_TXFIFO_UNDERRUN)
  1528. mac->stats.tx_fifo_urun++;
  1529. if (cause & F_RXFIFO_OVERFLOW)
  1530. mac->stats.rx_fifo_ovfl++;
  1531. if (cause & V_SERDES_LOS(M_SERDES_LOS))
  1532. mac->stats.serdes_signal_loss++;
  1533. if (cause & F_XAUIPCSCTCERR)
  1534. mac->stats.xaui_pcs_ctc_err++;
  1535. if (cause & F_XAUIPCSALIGNCHANGE)
  1536. mac->stats.xaui_pcs_align_change++;
  1537. t3_write_reg(adap, A_XGM_INT_CAUSE + mac->offset, cause);
  1538. if (cause & XGM_INTR_FATAL)
  1539. t3_fatal_err(adap);
  1540. return cause != 0;
  1541. }
  1542. /*
  1543. * Interrupt handler for PHY events.
  1544. */
  1545. int t3_phy_intr_handler(struct adapter *adapter)
  1546. {
  1547. u32 i, cause = t3_read_reg(adapter, A_T3DBG_INT_CAUSE);
  1548. for_each_port(adapter, i) {
  1549. struct port_info *p = adap2pinfo(adapter, i);
  1550. if (!(p->phy.caps & SUPPORTED_IRQ))
  1551. continue;
  1552. if (cause & (1 << adapter_info(adapter)->gpio_intr[i])) {
  1553. int phy_cause = p->phy.ops->intr_handler(&p->phy);
  1554. if (phy_cause & cphy_cause_link_change)
  1555. t3_link_changed(adapter, i);
  1556. if (phy_cause & cphy_cause_fifo_error)
  1557. p->phy.fifo_errors++;
  1558. if (phy_cause & cphy_cause_module_change)
  1559. t3_os_phymod_changed(adapter, i);
  1560. }
  1561. }
  1562. t3_write_reg(adapter, A_T3DBG_INT_CAUSE, cause);
  1563. return 0;
  1564. }
  1565. /*
  1566. * T3 slow path (non-data) interrupt handler.
  1567. */
  1568. int t3_slow_intr_handler(struct adapter *adapter)
  1569. {
  1570. u32 cause = t3_read_reg(adapter, A_PL_INT_CAUSE0);
  1571. cause &= adapter->slow_intr_mask;
  1572. if (!cause)
  1573. return 0;
  1574. if (cause & F_PCIM0) {
  1575. if (is_pcie(adapter))
  1576. pcie_intr_handler(adapter);
  1577. else
  1578. pci_intr_handler(adapter);
  1579. }
  1580. if (cause & F_SGE3)
  1581. t3_sge_err_intr_handler(adapter);
  1582. if (cause & F_MC7_PMRX)
  1583. mc7_intr_handler(&adapter->pmrx);
  1584. if (cause & F_MC7_PMTX)
  1585. mc7_intr_handler(&adapter->pmtx);
  1586. if (cause & F_MC7_CM)
  1587. mc7_intr_handler(&adapter->cm);
  1588. if (cause & F_CIM)
  1589. cim_intr_handler(adapter);
  1590. if (cause & F_TP1)
  1591. tp_intr_handler(adapter);
  1592. if (cause & F_ULP2_RX)
  1593. ulprx_intr_handler(adapter);
  1594. if (cause & F_ULP2_TX)
  1595. ulptx_intr_handler(adapter);
  1596. if (cause & F_PM1_RX)
  1597. pmrx_intr_handler(adapter);
  1598. if (cause & F_PM1_TX)
  1599. pmtx_intr_handler(adapter);
  1600. if (cause & F_CPL_SWITCH)
  1601. cplsw_intr_handler(adapter);
  1602. if (cause & F_MPS0)
  1603. mps_intr_handler(adapter);
  1604. if (cause & F_MC5A)
  1605. t3_mc5_intr_handler(&adapter->mc5);
  1606. if (cause & F_XGMAC0_0)
  1607. mac_intr_handler(adapter, 0);
  1608. if (cause & F_XGMAC0_1)
  1609. mac_intr_handler(adapter, 1);
  1610. if (cause & F_T3DBG)
  1611. t3_os_ext_intr_handler(adapter);
  1612. /* Clear the interrupts just processed. */
  1613. t3_write_reg(adapter, A_PL_INT_CAUSE0, cause);
  1614. t3_read_reg(adapter, A_PL_INT_CAUSE0); /* flush */
  1615. return 1;
  1616. }
  1617. static unsigned int calc_gpio_intr(struct adapter *adap)
  1618. {
  1619. unsigned int i, gpi_intr = 0;
  1620. for_each_port(adap, i)
  1621. if ((adap2pinfo(adap, i)->phy.caps & SUPPORTED_IRQ) &&
  1622. adapter_info(adap)->gpio_intr[i])
  1623. gpi_intr |= 1 << adapter_info(adap)->gpio_intr[i];
  1624. return gpi_intr;
  1625. }
  1626. /**
  1627. * t3_intr_enable - enable interrupts
  1628. * @adapter: the adapter whose interrupts should be enabled
  1629. *
  1630. * Enable interrupts by setting the interrupt enable registers of the
  1631. * various HW modules and then enabling the top-level interrupt
  1632. * concentrator.
  1633. */
  1634. void t3_intr_enable(struct adapter *adapter)
  1635. {
  1636. static const struct addr_val_pair intr_en_avp[] = {
  1637. {A_SG_INT_ENABLE, SGE_INTR_MASK},
  1638. {A_MC7_INT_ENABLE, MC7_INTR_MASK},
  1639. {A_MC7_INT_ENABLE - MC7_PMRX_BASE_ADDR + MC7_PMTX_BASE_ADDR,
  1640. MC7_INTR_MASK},
  1641. {A_MC7_INT_ENABLE - MC7_PMRX_BASE_ADDR + MC7_CM_BASE_ADDR,
  1642. MC7_INTR_MASK},
  1643. {A_MC5_DB_INT_ENABLE, MC5_INTR_MASK},
  1644. {A_ULPRX_INT_ENABLE, ULPRX_INTR_MASK},
  1645. {A_PM1_TX_INT_ENABLE, PMTX_INTR_MASK},
  1646. {A_PM1_RX_INT_ENABLE, PMRX_INTR_MASK},
  1647. {A_CIM_HOST_INT_ENABLE, CIM_INTR_MASK},
  1648. {A_MPS_INT_ENABLE, MPS_INTR_MASK},
  1649. };
  1650. adapter->slow_intr_mask = PL_INTR_MASK;
  1651. t3_write_regs(adapter, intr_en_avp, ARRAY_SIZE(intr_en_avp), 0);
  1652. t3_write_reg(adapter, A_TP_INT_ENABLE,
  1653. adapter->params.rev >= T3_REV_C ? 0x2bfffff : 0x3bfffff);
  1654. if (adapter->params.rev > 0) {
  1655. t3_write_reg(adapter, A_CPL_INTR_ENABLE,
  1656. CPLSW_INTR_MASK | F_CIM_OVFL_ERROR);
  1657. t3_write_reg(adapter, A_ULPTX_INT_ENABLE,
  1658. ULPTX_INTR_MASK | F_PBL_BOUND_ERR_CH0 |
  1659. F_PBL_BOUND_ERR_CH1);
  1660. } else {
  1661. t3_write_reg(adapter, A_CPL_INTR_ENABLE, CPLSW_INTR_MASK);
  1662. t3_write_reg(adapter, A_ULPTX_INT_ENABLE, ULPTX_INTR_MASK);
  1663. }
  1664. t3_write_reg(adapter, A_T3DBG_INT_ENABLE, calc_gpio_intr(adapter));
  1665. if (is_pcie(adapter))
  1666. t3_write_reg(adapter, A_PCIE_INT_ENABLE, PCIE_INTR_MASK);
  1667. else
  1668. t3_write_reg(adapter, A_PCIX_INT_ENABLE, PCIX_INTR_MASK);
  1669. t3_write_reg(adapter, A_PL_INT_ENABLE0, adapter->slow_intr_mask);
  1670. t3_read_reg(adapter, A_PL_INT_ENABLE0); /* flush */
  1671. }
  1672. /**
  1673. * t3_intr_disable - disable a card's interrupts
  1674. * @adapter: the adapter whose interrupts should be disabled
  1675. *
  1676. * Disable interrupts. We only disable the top-level interrupt
  1677. * concentrator and the SGE data interrupts.
  1678. */
  1679. void t3_intr_disable(struct adapter *adapter)
  1680. {
  1681. t3_write_reg(adapter, A_PL_INT_ENABLE0, 0);
  1682. t3_read_reg(adapter, A_PL_INT_ENABLE0); /* flush */
  1683. adapter->slow_intr_mask = 0;
  1684. }
  1685. /**
  1686. * t3_intr_clear - clear all interrupts
  1687. * @adapter: the adapter whose interrupts should be cleared
  1688. *
  1689. * Clears all interrupts.
  1690. */
  1691. void t3_intr_clear(struct adapter *adapter)
  1692. {
  1693. static const unsigned int cause_reg_addr[] = {
  1694. A_SG_INT_CAUSE,
  1695. A_SG_RSPQ_FL_STATUS,
  1696. A_PCIX_INT_CAUSE,
  1697. A_MC7_INT_CAUSE,
  1698. A_MC7_INT_CAUSE - MC7_PMRX_BASE_ADDR + MC7_PMTX_BASE_ADDR,
  1699. A_MC7_INT_CAUSE - MC7_PMRX_BASE_ADDR + MC7_CM_BASE_ADDR,
  1700. A_CIM_HOST_INT_CAUSE,
  1701. A_TP_INT_CAUSE,
  1702. A_MC5_DB_INT_CAUSE,
  1703. A_ULPRX_INT_CAUSE,
  1704. A_ULPTX_INT_CAUSE,
  1705. A_CPL_INTR_CAUSE,
  1706. A_PM1_TX_INT_CAUSE,
  1707. A_PM1_RX_INT_CAUSE,
  1708. A_MPS_INT_CAUSE,
  1709. A_T3DBG_INT_CAUSE,
  1710. };
  1711. unsigned int i;
  1712. /* Clear PHY and MAC interrupts for each port. */
  1713. for_each_port(adapter, i)
  1714. t3_port_intr_clear(adapter, i);
  1715. for (i = 0; i < ARRAY_SIZE(cause_reg_addr); ++i)
  1716. t3_write_reg(adapter, cause_reg_addr[i], 0xffffffff);
  1717. if (is_pcie(adapter))
  1718. t3_write_reg(adapter, A_PCIE_PEX_ERR, 0xffffffff);
  1719. t3_write_reg(adapter, A_PL_INT_CAUSE0, 0xffffffff);
  1720. t3_read_reg(adapter, A_PL_INT_CAUSE0); /* flush */
  1721. }
  1722. /**
  1723. * t3_port_intr_enable - enable port-specific interrupts
  1724. * @adapter: associated adapter
  1725. * @idx: index of port whose interrupts should be enabled
  1726. *
  1727. * Enable port-specific (i.e., MAC and PHY) interrupts for the given
  1728. * adapter port.
  1729. */
  1730. void t3_port_intr_enable(struct adapter *adapter, int idx)
  1731. {
  1732. struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
  1733. t3_write_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx), XGM_INTR_MASK);
  1734. t3_read_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx)); /* flush */
  1735. phy->ops->intr_enable(phy);
  1736. }
  1737. /**
  1738. * t3_port_intr_disable - disable port-specific interrupts
  1739. * @adapter: associated adapter
  1740. * @idx: index of port whose interrupts should be disabled
  1741. *
  1742. * Disable port-specific (i.e., MAC and PHY) interrupts for the given
  1743. * adapter port.
  1744. */
  1745. void t3_port_intr_disable(struct adapter *adapter, int idx)
  1746. {
  1747. struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
  1748. t3_write_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx), 0);
  1749. t3_read_reg(adapter, XGM_REG(A_XGM_INT_ENABLE, idx)); /* flush */
  1750. phy->ops->intr_disable(phy);
  1751. }
  1752. /**
  1753. * t3_port_intr_clear - clear port-specific interrupts
  1754. * @adapter: associated adapter
  1755. * @idx: index of port whose interrupts to clear
  1756. *
  1757. * Clear port-specific (i.e., MAC and PHY) interrupts for the given
  1758. * adapter port.
  1759. */
  1760. void t3_port_intr_clear(struct adapter *adapter, int idx)
  1761. {
  1762. struct cphy *phy = &adap2pinfo(adapter, idx)->phy;
  1763. t3_write_reg(adapter, XGM_REG(A_XGM_INT_CAUSE, idx), 0xffffffff);
  1764. t3_read_reg(adapter, XGM_REG(A_XGM_INT_CAUSE, idx)); /* flush */
  1765. phy->ops->intr_clear(phy);
  1766. }
  1767. #define SG_CONTEXT_CMD_ATTEMPTS 100
  1768. /**
  1769. * t3_sge_write_context - write an SGE context
  1770. * @adapter: the adapter
  1771. * @id: the context id
  1772. * @type: the context type
  1773. *
  1774. * Program an SGE context with the values already loaded in the
  1775. * CONTEXT_DATA? registers.
  1776. */
  1777. static int t3_sge_write_context(struct adapter *adapter, unsigned int id,
  1778. unsigned int type)
  1779. {
  1780. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0xffffffff);
  1781. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0xffffffff);
  1782. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0xffffffff);
  1783. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0xffffffff);
  1784. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1785. V_CONTEXT_CMD_OPCODE(1) | type | V_CONTEXT(id));
  1786. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1787. 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
  1788. }
  1789. static int clear_sge_ctxt(struct adapter *adap, unsigned int id,
  1790. unsigned int type)
  1791. {
  1792. t3_write_reg(adap, A_SG_CONTEXT_DATA0, 0);
  1793. t3_write_reg(adap, A_SG_CONTEXT_DATA1, 0);
  1794. t3_write_reg(adap, A_SG_CONTEXT_DATA2, 0);
  1795. t3_write_reg(adap, A_SG_CONTEXT_DATA3, 0);
  1796. return t3_sge_write_context(adap, id, type);
  1797. }
  1798. /**
  1799. * t3_sge_init_ecntxt - initialize an SGE egress context
  1800. * @adapter: the adapter to configure
  1801. * @id: the context id
  1802. * @gts_enable: whether to enable GTS for the context
  1803. * @type: the egress context type
  1804. * @respq: associated response queue
  1805. * @base_addr: base address of queue
  1806. * @size: number of queue entries
  1807. * @token: uP token
  1808. * @gen: initial generation value for the context
  1809. * @cidx: consumer pointer
  1810. *
  1811. * Initialize an SGE egress context and make it ready for use. If the
  1812. * platform allows concurrent context operations, the caller is
  1813. * responsible for appropriate locking.
  1814. */
  1815. int t3_sge_init_ecntxt(struct adapter *adapter, unsigned int id, int gts_enable,
  1816. enum sge_context_type type, int respq, u64 base_addr,
  1817. unsigned int size, unsigned int token, int gen,
  1818. unsigned int cidx)
  1819. {
  1820. unsigned int credits = type == SGE_CNTXT_OFLD ? 0 : FW_WR_NUM;
  1821. if (base_addr & 0xfff) /* must be 4K aligned */
  1822. return -EINVAL;
  1823. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1824. return -EBUSY;
  1825. base_addr >>= 12;
  1826. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_EC_INDEX(cidx) |
  1827. V_EC_CREDITS(credits) | V_EC_GTS(gts_enable));
  1828. t3_write_reg(adapter, A_SG_CONTEXT_DATA1, V_EC_SIZE(size) |
  1829. V_EC_BASE_LO(base_addr & 0xffff));
  1830. base_addr >>= 16;
  1831. t3_write_reg(adapter, A_SG_CONTEXT_DATA2, base_addr);
  1832. base_addr >>= 32;
  1833. t3_write_reg(adapter, A_SG_CONTEXT_DATA3,
  1834. V_EC_BASE_HI(base_addr & 0xf) | V_EC_RESPQ(respq) |
  1835. V_EC_TYPE(type) | V_EC_GEN(gen) | V_EC_UP_TOKEN(token) |
  1836. F_EC_VALID);
  1837. return t3_sge_write_context(adapter, id, F_EGRESS);
  1838. }
  1839. /**
  1840. * t3_sge_init_flcntxt - initialize an SGE free-buffer list context
  1841. * @adapter: the adapter to configure
  1842. * @id: the context id
  1843. * @gts_enable: whether to enable GTS for the context
  1844. * @base_addr: base address of queue
  1845. * @size: number of queue entries
  1846. * @bsize: size of each buffer for this queue
  1847. * @cong_thres: threshold to signal congestion to upstream producers
  1848. * @gen: initial generation value for the context
  1849. * @cidx: consumer pointer
  1850. *
  1851. * Initialize an SGE free list context and make it ready for use. The
  1852. * caller is responsible for ensuring only one context operation occurs
  1853. * at a time.
  1854. */
  1855. int t3_sge_init_flcntxt(struct adapter *adapter, unsigned int id,
  1856. int gts_enable, u64 base_addr, unsigned int size,
  1857. unsigned int bsize, unsigned int cong_thres, int gen,
  1858. unsigned int cidx)
  1859. {
  1860. if (base_addr & 0xfff) /* must be 4K aligned */
  1861. return -EINVAL;
  1862. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1863. return -EBUSY;
  1864. base_addr >>= 12;
  1865. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, base_addr);
  1866. base_addr >>= 32;
  1867. t3_write_reg(adapter, A_SG_CONTEXT_DATA1,
  1868. V_FL_BASE_HI((u32) base_addr) |
  1869. V_FL_INDEX_LO(cidx & M_FL_INDEX_LO));
  1870. t3_write_reg(adapter, A_SG_CONTEXT_DATA2, V_FL_SIZE(size) |
  1871. V_FL_GEN(gen) | V_FL_INDEX_HI(cidx >> 12) |
  1872. V_FL_ENTRY_SIZE_LO(bsize & M_FL_ENTRY_SIZE_LO));
  1873. t3_write_reg(adapter, A_SG_CONTEXT_DATA3,
  1874. V_FL_ENTRY_SIZE_HI(bsize >> (32 - S_FL_ENTRY_SIZE_LO)) |
  1875. V_FL_CONG_THRES(cong_thres) | V_FL_GTS(gts_enable));
  1876. return t3_sge_write_context(adapter, id, F_FREELIST);
  1877. }
  1878. /**
  1879. * t3_sge_init_rspcntxt - initialize an SGE response queue context
  1880. * @adapter: the adapter to configure
  1881. * @id: the context id
  1882. * @irq_vec_idx: MSI-X interrupt vector index, 0 if no MSI-X, -1 if no IRQ
  1883. * @base_addr: base address of queue
  1884. * @size: number of queue entries
  1885. * @fl_thres: threshold for selecting the normal or jumbo free list
  1886. * @gen: initial generation value for the context
  1887. * @cidx: consumer pointer
  1888. *
  1889. * Initialize an SGE response queue context and make it ready for use.
  1890. * The caller is responsible for ensuring only one context operation
  1891. * occurs at a time.
  1892. */
  1893. int t3_sge_init_rspcntxt(struct adapter *adapter, unsigned int id,
  1894. int irq_vec_idx, u64 base_addr, unsigned int size,
  1895. unsigned int fl_thres, int gen, unsigned int cidx)
  1896. {
  1897. unsigned int intr = 0;
  1898. if (base_addr & 0xfff) /* must be 4K aligned */
  1899. return -EINVAL;
  1900. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1901. return -EBUSY;
  1902. base_addr >>= 12;
  1903. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_CQ_SIZE(size) |
  1904. V_CQ_INDEX(cidx));
  1905. t3_write_reg(adapter, A_SG_CONTEXT_DATA1, base_addr);
  1906. base_addr >>= 32;
  1907. if (irq_vec_idx >= 0)
  1908. intr = V_RQ_MSI_VEC(irq_vec_idx) | F_RQ_INTR_EN;
  1909. t3_write_reg(adapter, A_SG_CONTEXT_DATA2,
  1910. V_CQ_BASE_HI((u32) base_addr) | intr | V_RQ_GEN(gen));
  1911. t3_write_reg(adapter, A_SG_CONTEXT_DATA3, fl_thres);
  1912. return t3_sge_write_context(adapter, id, F_RESPONSEQ);
  1913. }
  1914. /**
  1915. * t3_sge_init_cqcntxt - initialize an SGE completion queue context
  1916. * @adapter: the adapter to configure
  1917. * @id: the context id
  1918. * @base_addr: base address of queue
  1919. * @size: number of queue entries
  1920. * @rspq: response queue for async notifications
  1921. * @ovfl_mode: CQ overflow mode
  1922. * @credits: completion queue credits
  1923. * @credit_thres: the credit threshold
  1924. *
  1925. * Initialize an SGE completion queue context and make it ready for use.
  1926. * The caller is responsible for ensuring only one context operation
  1927. * occurs at a time.
  1928. */
  1929. int t3_sge_init_cqcntxt(struct adapter *adapter, unsigned int id, u64 base_addr,
  1930. unsigned int size, int rspq, int ovfl_mode,
  1931. unsigned int credits, unsigned int credit_thres)
  1932. {
  1933. if (base_addr & 0xfff) /* must be 4K aligned */
  1934. return -EINVAL;
  1935. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1936. return -EBUSY;
  1937. base_addr >>= 12;
  1938. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, V_CQ_SIZE(size));
  1939. t3_write_reg(adapter, A_SG_CONTEXT_DATA1, base_addr);
  1940. base_addr >>= 32;
  1941. t3_write_reg(adapter, A_SG_CONTEXT_DATA2,
  1942. V_CQ_BASE_HI((u32) base_addr) | V_CQ_RSPQ(rspq) |
  1943. V_CQ_GEN(1) | V_CQ_OVERFLOW_MODE(ovfl_mode) |
  1944. V_CQ_ERR(ovfl_mode));
  1945. t3_write_reg(adapter, A_SG_CONTEXT_DATA3, V_CQ_CREDITS(credits) |
  1946. V_CQ_CREDIT_THRES(credit_thres));
  1947. return t3_sge_write_context(adapter, id, F_CQ);
  1948. }
  1949. /**
  1950. * t3_sge_enable_ecntxt - enable/disable an SGE egress context
  1951. * @adapter: the adapter
  1952. * @id: the egress context id
  1953. * @enable: enable (1) or disable (0) the context
  1954. *
  1955. * Enable or disable an SGE egress context. The caller is responsible for
  1956. * ensuring only one context operation occurs at a time.
  1957. */
  1958. int t3_sge_enable_ecntxt(struct adapter *adapter, unsigned int id, int enable)
  1959. {
  1960. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1961. return -EBUSY;
  1962. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0);
  1963. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1964. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
  1965. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, F_EC_VALID);
  1966. t3_write_reg(adapter, A_SG_CONTEXT_DATA3, V_EC_VALID(enable));
  1967. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1968. V_CONTEXT_CMD_OPCODE(1) | F_EGRESS | V_CONTEXT(id));
  1969. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1970. 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
  1971. }
  1972. /**
  1973. * t3_sge_disable_fl - disable an SGE free-buffer list
  1974. * @adapter: the adapter
  1975. * @id: the free list context id
  1976. *
  1977. * Disable an SGE free-buffer list. The caller is responsible for
  1978. * ensuring only one context operation occurs at a time.
  1979. */
  1980. int t3_sge_disable_fl(struct adapter *adapter, unsigned int id)
  1981. {
  1982. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  1983. return -EBUSY;
  1984. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, 0);
  1985. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  1986. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, V_FL_SIZE(M_FL_SIZE));
  1987. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
  1988. t3_write_reg(adapter, A_SG_CONTEXT_DATA2, 0);
  1989. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  1990. V_CONTEXT_CMD_OPCODE(1) | F_FREELIST | V_CONTEXT(id));
  1991. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  1992. 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
  1993. }
  1994. /**
  1995. * t3_sge_disable_rspcntxt - disable an SGE response queue
  1996. * @adapter: the adapter
  1997. * @id: the response queue context id
  1998. *
  1999. * Disable an SGE response queue. The caller is responsible for
  2000. * ensuring only one context operation occurs at a time.
  2001. */
  2002. int t3_sge_disable_rspcntxt(struct adapter *adapter, unsigned int id)
  2003. {
  2004. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  2005. return -EBUSY;
  2006. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, V_CQ_SIZE(M_CQ_SIZE));
  2007. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  2008. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
  2009. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
  2010. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, 0);
  2011. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  2012. V_CONTEXT_CMD_OPCODE(1) | F_RESPONSEQ | V_CONTEXT(id));
  2013. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  2014. 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
  2015. }
  2016. /**
  2017. * t3_sge_disable_cqcntxt - disable an SGE completion queue
  2018. * @adapter: the adapter
  2019. * @id: the completion queue context id
  2020. *
  2021. * Disable an SGE completion queue. The caller is responsible for
  2022. * ensuring only one context operation occurs at a time.
  2023. */
  2024. int t3_sge_disable_cqcntxt(struct adapter *adapter, unsigned int id)
  2025. {
  2026. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  2027. return -EBUSY;
  2028. t3_write_reg(adapter, A_SG_CONTEXT_MASK0, V_CQ_SIZE(M_CQ_SIZE));
  2029. t3_write_reg(adapter, A_SG_CONTEXT_MASK1, 0);
  2030. t3_write_reg(adapter, A_SG_CONTEXT_MASK2, 0);
  2031. t3_write_reg(adapter, A_SG_CONTEXT_MASK3, 0);
  2032. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, 0);
  2033. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  2034. V_CONTEXT_CMD_OPCODE(1) | F_CQ | V_CONTEXT(id));
  2035. return t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  2036. 0, SG_CONTEXT_CMD_ATTEMPTS, 1);
  2037. }
  2038. /**
  2039. * t3_sge_cqcntxt_op - perform an operation on a completion queue context
  2040. * @adapter: the adapter
  2041. * @id: the context id
  2042. * @op: the operation to perform
  2043. *
  2044. * Perform the selected operation on an SGE completion queue context.
  2045. * The caller is responsible for ensuring only one context operation
  2046. * occurs at a time.
  2047. */
  2048. int t3_sge_cqcntxt_op(struct adapter *adapter, unsigned int id, unsigned int op,
  2049. unsigned int credits)
  2050. {
  2051. u32 val;
  2052. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  2053. return -EBUSY;
  2054. t3_write_reg(adapter, A_SG_CONTEXT_DATA0, credits << 16);
  2055. t3_write_reg(adapter, A_SG_CONTEXT_CMD, V_CONTEXT_CMD_OPCODE(op) |
  2056. V_CONTEXT(id) | F_CQ);
  2057. if (t3_wait_op_done_val(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY,
  2058. 0, SG_CONTEXT_CMD_ATTEMPTS, 1, &val))
  2059. return -EIO;
  2060. if (op >= 2 && op < 7) {
  2061. if (adapter->params.rev > 0)
  2062. return G_CQ_INDEX(val);
  2063. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  2064. V_CONTEXT_CMD_OPCODE(0) | F_CQ | V_CONTEXT(id));
  2065. if (t3_wait_op_done(adapter, A_SG_CONTEXT_CMD,
  2066. F_CONTEXT_CMD_BUSY, 0,
  2067. SG_CONTEXT_CMD_ATTEMPTS, 1))
  2068. return -EIO;
  2069. return G_CQ_INDEX(t3_read_reg(adapter, A_SG_CONTEXT_DATA0));
  2070. }
  2071. return 0;
  2072. }
  2073. /**
  2074. * t3_sge_read_context - read an SGE context
  2075. * @type: the context type
  2076. * @adapter: the adapter
  2077. * @id: the context id
  2078. * @data: holds the retrieved context
  2079. *
  2080. * Read an SGE egress context. The caller is responsible for ensuring
  2081. * only one context operation occurs at a time.
  2082. */
  2083. static int t3_sge_read_context(unsigned int type, struct adapter *adapter,
  2084. unsigned int id, u32 data[4])
  2085. {
  2086. if (t3_read_reg(adapter, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  2087. return -EBUSY;
  2088. t3_write_reg(adapter, A_SG_CONTEXT_CMD,
  2089. V_CONTEXT_CMD_OPCODE(0) | type | V_CONTEXT(id));
  2090. if (t3_wait_op_done(adapter, A_SG_CONTEXT_CMD, F_CONTEXT_CMD_BUSY, 0,
  2091. SG_CONTEXT_CMD_ATTEMPTS, 1))
  2092. return -EIO;
  2093. data[0] = t3_read_reg(adapter, A_SG_CONTEXT_DATA0);
  2094. data[1] = t3_read_reg(adapter, A_SG_CONTEXT_DATA1);
  2095. data[2] = t3_read_reg(adapter, A_SG_CONTEXT_DATA2);
  2096. data[3] = t3_read_reg(adapter, A_SG_CONTEXT_DATA3);
  2097. return 0;
  2098. }
  2099. /**
  2100. * t3_sge_read_ecntxt - read an SGE egress context
  2101. * @adapter: the adapter
  2102. * @id: the context id
  2103. * @data: holds the retrieved context
  2104. *
  2105. * Read an SGE egress context. The caller is responsible for ensuring
  2106. * only one context operation occurs at a time.
  2107. */
  2108. int t3_sge_read_ecntxt(struct adapter *adapter, unsigned int id, u32 data[4])
  2109. {
  2110. if (id >= 65536)
  2111. return -EINVAL;
  2112. return t3_sge_read_context(F_EGRESS, adapter, id, data);
  2113. }
  2114. /**
  2115. * t3_sge_read_cq - read an SGE CQ context
  2116. * @adapter: the adapter
  2117. * @id: the context id
  2118. * @data: holds the retrieved context
  2119. *
  2120. * Read an SGE CQ context. The caller is responsible for ensuring
  2121. * only one context operation occurs at a time.
  2122. */
  2123. int t3_sge_read_cq(struct adapter *adapter, unsigned int id, u32 data[4])
  2124. {
  2125. if (id >= 65536)
  2126. return -EINVAL;
  2127. return t3_sge_read_context(F_CQ, adapter, id, data);
  2128. }
  2129. /**
  2130. * t3_sge_read_fl - read an SGE free-list context
  2131. * @adapter: the adapter
  2132. * @id: the context id
  2133. * @data: holds the retrieved context
  2134. *
  2135. * Read an SGE free-list context. The caller is responsible for ensuring
  2136. * only one context operation occurs at a time.
  2137. */
  2138. int t3_sge_read_fl(struct adapter *adapter, unsigned int id, u32 data[4])
  2139. {
  2140. if (id >= SGE_QSETS * 2)
  2141. return -EINVAL;
  2142. return t3_sge_read_context(F_FREELIST, adapter, id, data);
  2143. }
  2144. /**
  2145. * t3_sge_read_rspq - read an SGE response queue context
  2146. * @adapter: the adapter
  2147. * @id: the context id
  2148. * @data: holds the retrieved context
  2149. *
  2150. * Read an SGE response queue context. The caller is responsible for
  2151. * ensuring only one context operation occurs at a time.
  2152. */
  2153. int t3_sge_read_rspq(struct adapter *adapter, unsigned int id, u32 data[4])
  2154. {
  2155. if (id >= SGE_QSETS)
  2156. return -EINVAL;
  2157. return t3_sge_read_context(F_RESPONSEQ, adapter, id, data);
  2158. }
  2159. /**
  2160. * t3_config_rss - configure Rx packet steering
  2161. * @adapter: the adapter
  2162. * @rss_config: RSS settings (written to TP_RSS_CONFIG)
  2163. * @cpus: values for the CPU lookup table (0xff terminated)
  2164. * @rspq: values for the response queue lookup table (0xffff terminated)
  2165. *
  2166. * Programs the receive packet steering logic. @cpus and @rspq provide
  2167. * the values for the CPU and response queue lookup tables. If they
  2168. * provide fewer values than the size of the tables the supplied values
  2169. * are used repeatedly until the tables are fully populated.
  2170. */
  2171. void t3_config_rss(struct adapter *adapter, unsigned int rss_config,
  2172. const u8 * cpus, const u16 *rspq)
  2173. {
  2174. int i, j, cpu_idx = 0, q_idx = 0;
  2175. if (cpus)
  2176. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2177. u32 val = i << 16;
  2178. for (j = 0; j < 2; ++j) {
  2179. val |= (cpus[cpu_idx++] & 0x3f) << (8 * j);
  2180. if (cpus[cpu_idx] == 0xff)
  2181. cpu_idx = 0;
  2182. }
  2183. t3_write_reg(adapter, A_TP_RSS_LKP_TABLE, val);
  2184. }
  2185. if (rspq)
  2186. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2187. t3_write_reg(adapter, A_TP_RSS_MAP_TABLE,
  2188. (i << 16) | rspq[q_idx++]);
  2189. if (rspq[q_idx] == 0xffff)
  2190. q_idx = 0;
  2191. }
  2192. t3_write_reg(adapter, A_TP_RSS_CONFIG, rss_config);
  2193. }
  2194. /**
  2195. * t3_read_rss - read the contents of the RSS tables
  2196. * @adapter: the adapter
  2197. * @lkup: holds the contents of the RSS lookup table
  2198. * @map: holds the contents of the RSS map table
  2199. *
  2200. * Reads the contents of the receive packet steering tables.
  2201. */
  2202. int t3_read_rss(struct adapter *adapter, u8 * lkup, u16 *map)
  2203. {
  2204. int i;
  2205. u32 val;
  2206. if (lkup)
  2207. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2208. t3_write_reg(adapter, A_TP_RSS_LKP_TABLE,
  2209. 0xffff0000 | i);
  2210. val = t3_read_reg(adapter, A_TP_RSS_LKP_TABLE);
  2211. if (!(val & 0x80000000))
  2212. return -EAGAIN;
  2213. *lkup++ = val;
  2214. *lkup++ = (val >> 8);
  2215. }
  2216. if (map)
  2217. for (i = 0; i < RSS_TABLE_SIZE; ++i) {
  2218. t3_write_reg(adapter, A_TP_RSS_MAP_TABLE,
  2219. 0xffff0000 | i);
  2220. val = t3_read_reg(adapter, A_TP_RSS_MAP_TABLE);
  2221. if (!(val & 0x80000000))
  2222. return -EAGAIN;
  2223. *map++ = val;
  2224. }
  2225. return 0;
  2226. }
  2227. /**
  2228. * t3_tp_set_offload_mode - put TP in NIC/offload mode
  2229. * @adap: the adapter
  2230. * @enable: 1 to select offload mode, 0 for regular NIC
  2231. *
  2232. * Switches TP to NIC/offload mode.
  2233. */
  2234. void t3_tp_set_offload_mode(struct adapter *adap, int enable)
  2235. {
  2236. if (is_offload(adap) || !enable)
  2237. t3_set_reg_field(adap, A_TP_IN_CONFIG, F_NICMODE,
  2238. V_NICMODE(!enable));
  2239. }
  2240. /**
  2241. * pm_num_pages - calculate the number of pages of the payload memory
  2242. * @mem_size: the size of the payload memory
  2243. * @pg_size: the size of each payload memory page
  2244. *
  2245. * Calculate the number of pages, each of the given size, that fit in a
  2246. * memory of the specified size, respecting the HW requirement that the
  2247. * number of pages must be a multiple of 24.
  2248. */
  2249. static inline unsigned int pm_num_pages(unsigned int mem_size,
  2250. unsigned int pg_size)
  2251. {
  2252. unsigned int n = mem_size / pg_size;
  2253. return n - n % 24;
  2254. }
  2255. #define mem_region(adap, start, size, reg) \
  2256. t3_write_reg((adap), A_ ## reg, (start)); \
  2257. start += size
  2258. /**
  2259. * partition_mem - partition memory and configure TP memory settings
  2260. * @adap: the adapter
  2261. * @p: the TP parameters
  2262. *
  2263. * Partitions context and payload memory and configures TP's memory
  2264. * registers.
  2265. */
  2266. static void partition_mem(struct adapter *adap, const struct tp_params *p)
  2267. {
  2268. unsigned int m, pstructs, tids = t3_mc5_size(&adap->mc5);
  2269. unsigned int timers = 0, timers_shift = 22;
  2270. if (adap->params.rev > 0) {
  2271. if (tids <= 16 * 1024) {
  2272. timers = 1;
  2273. timers_shift = 16;
  2274. } else if (tids <= 64 * 1024) {
  2275. timers = 2;
  2276. timers_shift = 18;
  2277. } else if (tids <= 256 * 1024) {
  2278. timers = 3;
  2279. timers_shift = 20;
  2280. }
  2281. }
  2282. t3_write_reg(adap, A_TP_PMM_SIZE,
  2283. p->chan_rx_size | (p->chan_tx_size >> 16));
  2284. t3_write_reg(adap, A_TP_PMM_TX_BASE, 0);
  2285. t3_write_reg(adap, A_TP_PMM_TX_PAGE_SIZE, p->tx_pg_size);
  2286. t3_write_reg(adap, A_TP_PMM_TX_MAX_PAGE, p->tx_num_pgs);
  2287. t3_set_reg_field(adap, A_TP_PARA_REG3, V_TXDATAACKIDX(M_TXDATAACKIDX),
  2288. V_TXDATAACKIDX(fls(p->tx_pg_size) - 12));
  2289. t3_write_reg(adap, A_TP_PMM_RX_BASE, 0);
  2290. t3_write_reg(adap, A_TP_PMM_RX_PAGE_SIZE, p->rx_pg_size);
  2291. t3_write_reg(adap, A_TP_PMM_RX_MAX_PAGE, p->rx_num_pgs);
  2292. pstructs = p->rx_num_pgs + p->tx_num_pgs;
  2293. /* Add a bit of headroom and make multiple of 24 */
  2294. pstructs += 48;
  2295. pstructs -= pstructs % 24;
  2296. t3_write_reg(adap, A_TP_CMM_MM_MAX_PSTRUCT, pstructs);
  2297. m = tids * TCB_SIZE;
  2298. mem_region(adap, m, (64 << 10) * 64, SG_EGR_CNTX_BADDR);
  2299. mem_region(adap, m, (64 << 10) * 64, SG_CQ_CONTEXT_BADDR);
  2300. t3_write_reg(adap, A_TP_CMM_TIMER_BASE, V_CMTIMERMAXNUM(timers) | m);
  2301. m += ((p->ntimer_qs - 1) << timers_shift) + (1 << 22);
  2302. mem_region(adap, m, pstructs * 64, TP_CMM_MM_BASE);
  2303. mem_region(adap, m, 64 * (pstructs / 24), TP_CMM_MM_PS_FLST_BASE);
  2304. mem_region(adap, m, 64 * (p->rx_num_pgs / 24), TP_CMM_MM_RX_FLST_BASE);
  2305. mem_region(adap, m, 64 * (p->tx_num_pgs / 24), TP_CMM_MM_TX_FLST_BASE);
  2306. m = (m + 4095) & ~0xfff;
  2307. t3_write_reg(adap, A_CIM_SDRAM_BASE_ADDR, m);
  2308. t3_write_reg(adap, A_CIM_SDRAM_ADDR_SIZE, p->cm_size - m);
  2309. tids = (p->cm_size - m - (3 << 20)) / 3072 - 32;
  2310. m = t3_mc5_size(&adap->mc5) - adap->params.mc5.nservers -
  2311. adap->params.mc5.nfilters - adap->params.mc5.nroutes;
  2312. if (tids < m)
  2313. adap->params.mc5.nservers += m - tids;
  2314. }
  2315. static inline void tp_wr_indirect(struct adapter *adap, unsigned int addr,
  2316. u32 val)
  2317. {
  2318. t3_write_reg(adap, A_TP_PIO_ADDR, addr);
  2319. t3_write_reg(adap, A_TP_PIO_DATA, val);
  2320. }
  2321. static void tp_config(struct adapter *adap, const struct tp_params *p)
  2322. {
  2323. t3_write_reg(adap, A_TP_GLOBAL_CONFIG, F_TXPACINGENABLE | F_PATHMTU |
  2324. F_IPCHECKSUMOFFLOAD | F_UDPCHECKSUMOFFLOAD |
  2325. F_TCPCHECKSUMOFFLOAD | V_IPTTL(64));
  2326. t3_write_reg(adap, A_TP_TCP_OPTIONS, V_MTUDEFAULT(576) |
  2327. F_MTUENABLE | V_WINDOWSCALEMODE(1) |
  2328. V_TIMESTAMPSMODE(0) | V_SACKMODE(1) | V_SACKRX(1));
  2329. t3_write_reg(adap, A_TP_DACK_CONFIG, V_AUTOSTATE3(1) |
  2330. V_AUTOSTATE2(1) | V_AUTOSTATE1(0) |
  2331. V_BYTETHRESHOLD(16384) | V_MSSTHRESHOLD(2) |
  2332. F_AUTOCAREFUL | F_AUTOENABLE | V_DACK_MODE(1));
  2333. t3_set_reg_field(adap, A_TP_IN_CONFIG, F_RXFBARBPRIO | F_TXFBARBPRIO,
  2334. F_IPV6ENABLE | F_NICMODE);
  2335. t3_write_reg(adap, A_TP_TX_RESOURCE_LIMIT, 0x18141814);
  2336. t3_write_reg(adap, A_TP_PARA_REG4, 0x5050105);
  2337. t3_set_reg_field(adap, A_TP_PARA_REG6, 0,
  2338. adap->params.rev > 0 ? F_ENABLEESND :
  2339. F_T3A_ENABLEESND);
  2340. t3_set_reg_field(adap, A_TP_PC_CONFIG,
  2341. F_ENABLEEPCMDAFULL,
  2342. F_ENABLEOCSPIFULL |F_TXDEFERENABLE | F_HEARBEATDACK |
  2343. F_TXCONGESTIONMODE | F_RXCONGESTIONMODE);
  2344. t3_set_reg_field(adap, A_TP_PC_CONFIG2, F_CHDRAFULL,
  2345. F_ENABLEIPV6RSS | F_ENABLENONOFDTNLSYN |
  2346. F_ENABLEARPMISS | F_DISBLEDAPARBIT0);
  2347. t3_write_reg(adap, A_TP_PROXY_FLOW_CNTL, 1080);
  2348. t3_write_reg(adap, A_TP_PROXY_FLOW_CNTL, 1000);
  2349. if (adap->params.rev > 0) {
  2350. tp_wr_indirect(adap, A_TP_EGRESS_CONFIG, F_REWRITEFORCETOSIZE);
  2351. t3_set_reg_field(adap, A_TP_PARA_REG3, F_TXPACEAUTO,
  2352. F_TXPACEAUTO);
  2353. t3_set_reg_field(adap, A_TP_PC_CONFIG, F_LOCKTID, F_LOCKTID);
  2354. t3_set_reg_field(adap, A_TP_PARA_REG3, 0, F_TXPACEAUTOSTRICT);
  2355. } else
  2356. t3_set_reg_field(adap, A_TP_PARA_REG3, 0, F_TXPACEFIXED);
  2357. if (adap->params.rev == T3_REV_C)
  2358. t3_set_reg_field(adap, A_TP_PC_CONFIG,
  2359. V_TABLELATENCYDELTA(M_TABLELATENCYDELTA),
  2360. V_TABLELATENCYDELTA(4));
  2361. t3_write_reg(adap, A_TP_TX_MOD_QUEUE_WEIGHT1, 0);
  2362. t3_write_reg(adap, A_TP_TX_MOD_QUEUE_WEIGHT0, 0);
  2363. t3_write_reg(adap, A_TP_MOD_CHANNEL_WEIGHT, 0);
  2364. t3_write_reg(adap, A_TP_MOD_RATE_LIMIT, 0xf2200000);
  2365. }
  2366. /* Desired TP timer resolution in usec */
  2367. #define TP_TMR_RES 50
  2368. /* TCP timer values in ms */
  2369. #define TP_DACK_TIMER 50
  2370. #define TP_RTO_MIN 250
  2371. /**
  2372. * tp_set_timers - set TP timing parameters
  2373. * @adap: the adapter to set
  2374. * @core_clk: the core clock frequency in Hz
  2375. *
  2376. * Set TP's timing parameters, such as the various timer resolutions and
  2377. * the TCP timer values.
  2378. */
  2379. static void tp_set_timers(struct adapter *adap, unsigned int core_clk)
  2380. {
  2381. unsigned int tre = fls(core_clk / (1000000 / TP_TMR_RES)) - 1;
  2382. unsigned int dack_re = fls(core_clk / 5000) - 1; /* 200us */
  2383. unsigned int tstamp_re = fls(core_clk / 1000); /* 1ms, at least */
  2384. unsigned int tps = core_clk >> tre;
  2385. t3_write_reg(adap, A_TP_TIMER_RESOLUTION, V_TIMERRESOLUTION(tre) |
  2386. V_DELAYEDACKRESOLUTION(dack_re) |
  2387. V_TIMESTAMPRESOLUTION(tstamp_re));
  2388. t3_write_reg(adap, A_TP_DACK_TIMER,
  2389. (core_clk >> dack_re) / (1000 / TP_DACK_TIMER));
  2390. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG0, 0x3020100);
  2391. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG1, 0x7060504);
  2392. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG2, 0xb0a0908);
  2393. t3_write_reg(adap, A_TP_TCP_BACKOFF_REG3, 0xf0e0d0c);
  2394. t3_write_reg(adap, A_TP_SHIFT_CNT, V_SYNSHIFTMAX(6) |
  2395. V_RXTSHIFTMAXR1(4) | V_RXTSHIFTMAXR2(15) |
  2396. V_PERSHIFTBACKOFFMAX(8) | V_PERSHIFTMAX(8) |
  2397. V_KEEPALIVEMAX(9));
  2398. #define SECONDS * tps
  2399. t3_write_reg(adap, A_TP_MSL, adap->params.rev > 0 ? 0 : 2 SECONDS);
  2400. t3_write_reg(adap, A_TP_RXT_MIN, tps / (1000 / TP_RTO_MIN));
  2401. t3_write_reg(adap, A_TP_RXT_MAX, 64 SECONDS);
  2402. t3_write_reg(adap, A_TP_PERS_MIN, 5 SECONDS);
  2403. t3_write_reg(adap, A_TP_PERS_MAX, 64 SECONDS);
  2404. t3_write_reg(adap, A_TP_KEEP_IDLE, 7200 SECONDS);
  2405. t3_write_reg(adap, A_TP_KEEP_INTVL, 75 SECONDS);
  2406. t3_write_reg(adap, A_TP_INIT_SRTT, 3 SECONDS);
  2407. t3_write_reg(adap, A_TP_FINWAIT2_TIMER, 600 SECONDS);
  2408. #undef SECONDS
  2409. }
  2410. /**
  2411. * t3_tp_set_coalescing_size - set receive coalescing size
  2412. * @adap: the adapter
  2413. * @size: the receive coalescing size
  2414. * @psh: whether a set PSH bit should deliver coalesced data
  2415. *
  2416. * Set the receive coalescing size and PSH bit handling.
  2417. */
  2418. int t3_tp_set_coalescing_size(struct adapter *adap, unsigned int size, int psh)
  2419. {
  2420. u32 val;
  2421. if (size > MAX_RX_COALESCING_LEN)
  2422. return -EINVAL;
  2423. val = t3_read_reg(adap, A_TP_PARA_REG3);
  2424. val &= ~(F_RXCOALESCEENABLE | F_RXCOALESCEPSHEN);
  2425. if (size) {
  2426. val |= F_RXCOALESCEENABLE;
  2427. if (psh)
  2428. val |= F_RXCOALESCEPSHEN;
  2429. size = min(MAX_RX_COALESCING_LEN, size);
  2430. t3_write_reg(adap, A_TP_PARA_REG2, V_RXCOALESCESIZE(size) |
  2431. V_MAXRXDATA(MAX_RX_COALESCING_LEN));
  2432. }
  2433. t3_write_reg(adap, A_TP_PARA_REG3, val);
  2434. return 0;
  2435. }
  2436. /**
  2437. * t3_tp_set_max_rxsize - set the max receive size
  2438. * @adap: the adapter
  2439. * @size: the max receive size
  2440. *
  2441. * Set TP's max receive size. This is the limit that applies when
  2442. * receive coalescing is disabled.
  2443. */
  2444. void t3_tp_set_max_rxsize(struct adapter *adap, unsigned int size)
  2445. {
  2446. t3_write_reg(adap, A_TP_PARA_REG7,
  2447. V_PMMAXXFERLEN0(size) | V_PMMAXXFERLEN1(size));
  2448. }
  2449. static void init_mtus(unsigned short mtus[])
  2450. {
  2451. /*
  2452. * See draft-mathis-plpmtud-00.txt for the values. The min is 88 so
  2453. * it can accomodate max size TCP/IP headers when SACK and timestamps
  2454. * are enabled and still have at least 8 bytes of payload.
  2455. */
  2456. mtus[0] = 88;
  2457. mtus[1] = 88;
  2458. mtus[2] = 256;
  2459. mtus[3] = 512;
  2460. mtus[4] = 576;
  2461. mtus[5] = 1024;
  2462. mtus[6] = 1280;
  2463. mtus[7] = 1492;
  2464. mtus[8] = 1500;
  2465. mtus[9] = 2002;
  2466. mtus[10] = 2048;
  2467. mtus[11] = 4096;
  2468. mtus[12] = 4352;
  2469. mtus[13] = 8192;
  2470. mtus[14] = 9000;
  2471. mtus[15] = 9600;
  2472. }
  2473. /*
  2474. * Initial congestion control parameters.
  2475. */
  2476. static void init_cong_ctrl(unsigned short *a, unsigned short *b)
  2477. {
  2478. a[0] = a[1] = a[2] = a[3] = a[4] = a[5] = a[6] = a[7] = a[8] = 1;
  2479. a[9] = 2;
  2480. a[10] = 3;
  2481. a[11] = 4;
  2482. a[12] = 5;
  2483. a[13] = 6;
  2484. a[14] = 7;
  2485. a[15] = 8;
  2486. a[16] = 9;
  2487. a[17] = 10;
  2488. a[18] = 14;
  2489. a[19] = 17;
  2490. a[20] = 21;
  2491. a[21] = 25;
  2492. a[22] = 30;
  2493. a[23] = 35;
  2494. a[24] = 45;
  2495. a[25] = 60;
  2496. a[26] = 80;
  2497. a[27] = 100;
  2498. a[28] = 200;
  2499. a[29] = 300;
  2500. a[30] = 400;
  2501. a[31] = 500;
  2502. b[0] = b[1] = b[2] = b[3] = b[4] = b[5] = b[6] = b[7] = b[8] = 0;
  2503. b[9] = b[10] = 1;
  2504. b[11] = b[12] = 2;
  2505. b[13] = b[14] = b[15] = b[16] = 3;
  2506. b[17] = b[18] = b[19] = b[20] = b[21] = 4;
  2507. b[22] = b[23] = b[24] = b[25] = b[26] = b[27] = 5;
  2508. b[28] = b[29] = 6;
  2509. b[30] = b[31] = 7;
  2510. }
  2511. /* The minimum additive increment value for the congestion control table */
  2512. #define CC_MIN_INCR 2U
  2513. /**
  2514. * t3_load_mtus - write the MTU and congestion control HW tables
  2515. * @adap: the adapter
  2516. * @mtus: the unrestricted values for the MTU table
  2517. * @alphs: the values for the congestion control alpha parameter
  2518. * @beta: the values for the congestion control beta parameter
  2519. * @mtu_cap: the maximum permitted effective MTU
  2520. *
  2521. * Write the MTU table with the supplied MTUs capping each at &mtu_cap.
  2522. * Update the high-speed congestion control table with the supplied alpha,
  2523. * beta, and MTUs.
  2524. */
  2525. void t3_load_mtus(struct adapter *adap, unsigned short mtus[NMTUS],
  2526. unsigned short alpha[NCCTRL_WIN],
  2527. unsigned short beta[NCCTRL_WIN], unsigned short mtu_cap)
  2528. {
  2529. static const unsigned int avg_pkts[NCCTRL_WIN] = {
  2530. 2, 6, 10, 14, 20, 28, 40, 56, 80, 112, 160, 224, 320, 448, 640,
  2531. 896, 1281, 1792, 2560, 3584, 5120, 7168, 10240, 14336, 20480,
  2532. 28672, 40960, 57344, 81920, 114688, 163840, 229376
  2533. };
  2534. unsigned int i, w;
  2535. for (i = 0; i < NMTUS; ++i) {
  2536. unsigned int mtu = min(mtus[i], mtu_cap);
  2537. unsigned int log2 = fls(mtu);
  2538. if (!(mtu & ((1 << log2) >> 2))) /* round */
  2539. log2--;
  2540. t3_write_reg(adap, A_TP_MTU_TABLE,
  2541. (i << 24) | (log2 << 16) | mtu);
  2542. for (w = 0; w < NCCTRL_WIN; ++w) {
  2543. unsigned int inc;
  2544. inc = max(((mtu - 40) * alpha[w]) / avg_pkts[w],
  2545. CC_MIN_INCR);
  2546. t3_write_reg(adap, A_TP_CCTRL_TABLE, (i << 21) |
  2547. (w << 16) | (beta[w] << 13) | inc);
  2548. }
  2549. }
  2550. }
  2551. /**
  2552. * t3_read_hw_mtus - returns the values in the HW MTU table
  2553. * @adap: the adapter
  2554. * @mtus: where to store the HW MTU values
  2555. *
  2556. * Reads the HW MTU table.
  2557. */
  2558. void t3_read_hw_mtus(struct adapter *adap, unsigned short mtus[NMTUS])
  2559. {
  2560. int i;
  2561. for (i = 0; i < NMTUS; ++i) {
  2562. unsigned int val;
  2563. t3_write_reg(adap, A_TP_MTU_TABLE, 0xff000000 | i);
  2564. val = t3_read_reg(adap, A_TP_MTU_TABLE);
  2565. mtus[i] = val & 0x3fff;
  2566. }
  2567. }
  2568. /**
  2569. * t3_get_cong_cntl_tab - reads the congestion control table
  2570. * @adap: the adapter
  2571. * @incr: where to store the alpha values
  2572. *
  2573. * Reads the additive increments programmed into the HW congestion
  2574. * control table.
  2575. */
  2576. void t3_get_cong_cntl_tab(struct adapter *adap,
  2577. unsigned short incr[NMTUS][NCCTRL_WIN])
  2578. {
  2579. unsigned int mtu, w;
  2580. for (mtu = 0; mtu < NMTUS; ++mtu)
  2581. for (w = 0; w < NCCTRL_WIN; ++w) {
  2582. t3_write_reg(adap, A_TP_CCTRL_TABLE,
  2583. 0xffff0000 | (mtu << 5) | w);
  2584. incr[mtu][w] = t3_read_reg(adap, A_TP_CCTRL_TABLE) &
  2585. 0x1fff;
  2586. }
  2587. }
  2588. /**
  2589. * t3_tp_get_mib_stats - read TP's MIB counters
  2590. * @adap: the adapter
  2591. * @tps: holds the returned counter values
  2592. *
  2593. * Returns the values of TP's MIB counters.
  2594. */
  2595. void t3_tp_get_mib_stats(struct adapter *adap, struct tp_mib_stats *tps)
  2596. {
  2597. t3_read_indirect(adap, A_TP_MIB_INDEX, A_TP_MIB_RDATA, (u32 *) tps,
  2598. sizeof(*tps) / sizeof(u32), 0);
  2599. }
  2600. #define ulp_region(adap, name, start, len) \
  2601. t3_write_reg((adap), A_ULPRX_ ## name ## _LLIMIT, (start)); \
  2602. t3_write_reg((adap), A_ULPRX_ ## name ## _ULIMIT, \
  2603. (start) + (len) - 1); \
  2604. start += len
  2605. #define ulptx_region(adap, name, start, len) \
  2606. t3_write_reg((adap), A_ULPTX_ ## name ## _LLIMIT, (start)); \
  2607. t3_write_reg((adap), A_ULPTX_ ## name ## _ULIMIT, \
  2608. (start) + (len) - 1)
  2609. static void ulp_config(struct adapter *adap, const struct tp_params *p)
  2610. {
  2611. unsigned int m = p->chan_rx_size;
  2612. ulp_region(adap, ISCSI, m, p->chan_rx_size / 8);
  2613. ulp_region(adap, TDDP, m, p->chan_rx_size / 8);
  2614. ulptx_region(adap, TPT, m, p->chan_rx_size / 4);
  2615. ulp_region(adap, STAG, m, p->chan_rx_size / 4);
  2616. ulp_region(adap, RQ, m, p->chan_rx_size / 4);
  2617. ulptx_region(adap, PBL, m, p->chan_rx_size / 4);
  2618. ulp_region(adap, PBL, m, p->chan_rx_size / 4);
  2619. t3_write_reg(adap, A_ULPRX_TDDP_TAGMASK, 0xffffffff);
  2620. }
  2621. /**
  2622. * t3_set_proto_sram - set the contents of the protocol sram
  2623. * @adapter: the adapter
  2624. * @data: the protocol image
  2625. *
  2626. * Write the contents of the protocol SRAM.
  2627. */
  2628. int t3_set_proto_sram(struct adapter *adap, const u8 *data)
  2629. {
  2630. int i;
  2631. const __be32 *buf = (const __be32 *)data;
  2632. for (i = 0; i < PROTO_SRAM_LINES; i++) {
  2633. t3_write_reg(adap, A_TP_EMBED_OP_FIELD5, be32_to_cpu(*buf++));
  2634. t3_write_reg(adap, A_TP_EMBED_OP_FIELD4, be32_to_cpu(*buf++));
  2635. t3_write_reg(adap, A_TP_EMBED_OP_FIELD3, be32_to_cpu(*buf++));
  2636. t3_write_reg(adap, A_TP_EMBED_OP_FIELD2, be32_to_cpu(*buf++));
  2637. t3_write_reg(adap, A_TP_EMBED_OP_FIELD1, be32_to_cpu(*buf++));
  2638. t3_write_reg(adap, A_TP_EMBED_OP_FIELD0, i << 1 | 1 << 31);
  2639. if (t3_wait_op_done(adap, A_TP_EMBED_OP_FIELD0, 1, 1, 5, 1))
  2640. return -EIO;
  2641. }
  2642. t3_write_reg(adap, A_TP_EMBED_OP_FIELD0, 0);
  2643. return 0;
  2644. }
  2645. void t3_config_trace_filter(struct adapter *adapter,
  2646. const struct trace_params *tp, int filter_index,
  2647. int invert, int enable)
  2648. {
  2649. u32 addr, key[4], mask[4];
  2650. key[0] = tp->sport | (tp->sip << 16);
  2651. key[1] = (tp->sip >> 16) | (tp->dport << 16);
  2652. key[2] = tp->dip;
  2653. key[3] = tp->proto | (tp->vlan << 8) | (tp->intf << 20);
  2654. mask[0] = tp->sport_mask | (tp->sip_mask << 16);
  2655. mask[1] = (tp->sip_mask >> 16) | (tp->dport_mask << 16);
  2656. mask[2] = tp->dip_mask;
  2657. mask[3] = tp->proto_mask | (tp->vlan_mask << 8) | (tp->intf_mask << 20);
  2658. if (invert)
  2659. key[3] |= (1 << 29);
  2660. if (enable)
  2661. key[3] |= (1 << 28);
  2662. addr = filter_index ? A_TP_RX_TRC_KEY0 : A_TP_TX_TRC_KEY0;
  2663. tp_wr_indirect(adapter, addr++, key[0]);
  2664. tp_wr_indirect(adapter, addr++, mask[0]);
  2665. tp_wr_indirect(adapter, addr++, key[1]);
  2666. tp_wr_indirect(adapter, addr++, mask[1]);
  2667. tp_wr_indirect(adapter, addr++, key[2]);
  2668. tp_wr_indirect(adapter, addr++, mask[2]);
  2669. tp_wr_indirect(adapter, addr++, key[3]);
  2670. tp_wr_indirect(adapter, addr, mask[3]);
  2671. t3_read_reg(adapter, A_TP_PIO_DATA);
  2672. }
  2673. /**
  2674. * t3_config_sched - configure a HW traffic scheduler
  2675. * @adap: the adapter
  2676. * @kbps: target rate in Kbps
  2677. * @sched: the scheduler index
  2678. *
  2679. * Configure a HW scheduler for the target rate
  2680. */
  2681. int t3_config_sched(struct adapter *adap, unsigned int kbps, int sched)
  2682. {
  2683. unsigned int v, tps, cpt, bpt, delta, mindelta = ~0;
  2684. unsigned int clk = adap->params.vpd.cclk * 1000;
  2685. unsigned int selected_cpt = 0, selected_bpt = 0;
  2686. if (kbps > 0) {
  2687. kbps *= 125; /* -> bytes */
  2688. for (cpt = 1; cpt <= 255; cpt++) {
  2689. tps = clk / cpt;
  2690. bpt = (kbps + tps / 2) / tps;
  2691. if (bpt > 0 && bpt <= 255) {
  2692. v = bpt * tps;
  2693. delta = v >= kbps ? v - kbps : kbps - v;
  2694. if (delta <= mindelta) {
  2695. mindelta = delta;
  2696. selected_cpt = cpt;
  2697. selected_bpt = bpt;
  2698. }
  2699. } else if (selected_cpt)
  2700. break;
  2701. }
  2702. if (!selected_cpt)
  2703. return -EINVAL;
  2704. }
  2705. t3_write_reg(adap, A_TP_TM_PIO_ADDR,
  2706. A_TP_TX_MOD_Q1_Q0_RATE_LIMIT - sched / 2);
  2707. v = t3_read_reg(adap, A_TP_TM_PIO_DATA);
  2708. if (sched & 1)
  2709. v = (v & 0xffff) | (selected_cpt << 16) | (selected_bpt << 24);
  2710. else
  2711. v = (v & 0xffff0000) | selected_cpt | (selected_bpt << 8);
  2712. t3_write_reg(adap, A_TP_TM_PIO_DATA, v);
  2713. return 0;
  2714. }
  2715. static int tp_init(struct adapter *adap, const struct tp_params *p)
  2716. {
  2717. int busy = 0;
  2718. tp_config(adap, p);
  2719. t3_set_vlan_accel(adap, 3, 0);
  2720. if (is_offload(adap)) {
  2721. tp_set_timers(adap, adap->params.vpd.cclk * 1000);
  2722. t3_write_reg(adap, A_TP_RESET, F_FLSTINITENABLE);
  2723. busy = t3_wait_op_done(adap, A_TP_RESET, F_FLSTINITENABLE,
  2724. 0, 1000, 5);
  2725. if (busy)
  2726. CH_ERR(adap, "TP initialization timed out\n");
  2727. }
  2728. if (!busy)
  2729. t3_write_reg(adap, A_TP_RESET, F_TPRESET);
  2730. return busy;
  2731. }
  2732. int t3_mps_set_active_ports(struct adapter *adap, unsigned int port_mask)
  2733. {
  2734. if (port_mask & ~((1 << adap->params.nports) - 1))
  2735. return -EINVAL;
  2736. t3_set_reg_field(adap, A_MPS_CFG, F_PORT1ACTIVE | F_PORT0ACTIVE,
  2737. port_mask << S_PORT0ACTIVE);
  2738. return 0;
  2739. }
  2740. /*
  2741. * Perform the bits of HW initialization that are dependent on the number
  2742. * of available ports.
  2743. */
  2744. static void init_hw_for_avail_ports(struct adapter *adap, int nports)
  2745. {
  2746. int i;
  2747. if (nports == 1) {
  2748. t3_set_reg_field(adap, A_ULPRX_CTL, F_ROUND_ROBIN, 0);
  2749. t3_set_reg_field(adap, A_ULPTX_CONFIG, F_CFG_RR_ARB, 0);
  2750. t3_write_reg(adap, A_MPS_CFG, F_TPRXPORTEN | F_TPTXPORT0EN |
  2751. F_PORT0ACTIVE | F_ENFORCEPKT);
  2752. t3_write_reg(adap, A_PM1_TX_CFG, 0xffffffff);
  2753. } else {
  2754. t3_set_reg_field(adap, A_ULPRX_CTL, 0, F_ROUND_ROBIN);
  2755. t3_set_reg_field(adap, A_ULPTX_CONFIG, 0, F_CFG_RR_ARB);
  2756. t3_write_reg(adap, A_ULPTX_DMA_WEIGHT,
  2757. V_D1_WEIGHT(16) | V_D0_WEIGHT(16));
  2758. t3_write_reg(adap, A_MPS_CFG, F_TPTXPORT0EN | F_TPTXPORT1EN |
  2759. F_TPRXPORTEN | F_PORT0ACTIVE | F_PORT1ACTIVE |
  2760. F_ENFORCEPKT);
  2761. t3_write_reg(adap, A_PM1_TX_CFG, 0x80008000);
  2762. t3_set_reg_field(adap, A_TP_PC_CONFIG, 0, F_TXTOSQUEUEMAPMODE);
  2763. t3_write_reg(adap, A_TP_TX_MOD_QUEUE_REQ_MAP,
  2764. V_TX_MOD_QUEUE_REQ_MAP(0xaa));
  2765. for (i = 0; i < 16; i++)
  2766. t3_write_reg(adap, A_TP_TX_MOD_QUE_TABLE,
  2767. (i << 16) | 0x1010);
  2768. }
  2769. }
  2770. static int calibrate_xgm(struct adapter *adapter)
  2771. {
  2772. if (uses_xaui(adapter)) {
  2773. unsigned int v, i;
  2774. for (i = 0; i < 5; ++i) {
  2775. t3_write_reg(adapter, A_XGM_XAUI_IMP, 0);
  2776. t3_read_reg(adapter, A_XGM_XAUI_IMP);
  2777. msleep(1);
  2778. v = t3_read_reg(adapter, A_XGM_XAUI_IMP);
  2779. if (!(v & (F_XGM_CALFAULT | F_CALBUSY))) {
  2780. t3_write_reg(adapter, A_XGM_XAUI_IMP,
  2781. V_XAUIIMP(G_CALIMP(v) >> 2));
  2782. return 0;
  2783. }
  2784. }
  2785. CH_ERR(adapter, "MAC calibration failed\n");
  2786. return -1;
  2787. } else {
  2788. t3_write_reg(adapter, A_XGM_RGMII_IMP,
  2789. V_RGMIIIMPPD(2) | V_RGMIIIMPPU(3));
  2790. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_XGM_IMPSETUPDATE,
  2791. F_XGM_IMPSETUPDATE);
  2792. }
  2793. return 0;
  2794. }
  2795. static void calibrate_xgm_t3b(struct adapter *adapter)
  2796. {
  2797. if (!uses_xaui(adapter)) {
  2798. t3_write_reg(adapter, A_XGM_RGMII_IMP, F_CALRESET |
  2799. F_CALUPDATE | V_RGMIIIMPPD(2) | V_RGMIIIMPPU(3));
  2800. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_CALRESET, 0);
  2801. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, 0,
  2802. F_XGM_IMPSETUPDATE);
  2803. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_XGM_IMPSETUPDATE,
  2804. 0);
  2805. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, F_CALUPDATE, 0);
  2806. t3_set_reg_field(adapter, A_XGM_RGMII_IMP, 0, F_CALUPDATE);
  2807. }
  2808. }
  2809. struct mc7_timing_params {
  2810. unsigned char ActToPreDly;
  2811. unsigned char ActToRdWrDly;
  2812. unsigned char PreCyc;
  2813. unsigned char RefCyc[5];
  2814. unsigned char BkCyc;
  2815. unsigned char WrToRdDly;
  2816. unsigned char RdToWrDly;
  2817. };
  2818. /*
  2819. * Write a value to a register and check that the write completed. These
  2820. * writes normally complete in a cycle or two, so one read should suffice.
  2821. * The very first read exists to flush the posted write to the device.
  2822. */
  2823. static int wrreg_wait(struct adapter *adapter, unsigned int addr, u32 val)
  2824. {
  2825. t3_write_reg(adapter, addr, val);
  2826. t3_read_reg(adapter, addr); /* flush */
  2827. if (!(t3_read_reg(adapter, addr) & F_BUSY))
  2828. return 0;
  2829. CH_ERR(adapter, "write to MC7 register 0x%x timed out\n", addr);
  2830. return -EIO;
  2831. }
  2832. static int mc7_init(struct mc7 *mc7, unsigned int mc7_clock, int mem_type)
  2833. {
  2834. static const unsigned int mc7_mode[] = {
  2835. 0x632, 0x642, 0x652, 0x432, 0x442
  2836. };
  2837. static const struct mc7_timing_params mc7_timings[] = {
  2838. {12, 3, 4, {20, 28, 34, 52, 0}, 15, 6, 4},
  2839. {12, 4, 5, {20, 28, 34, 52, 0}, 16, 7, 4},
  2840. {12, 5, 6, {20, 28, 34, 52, 0}, 17, 8, 4},
  2841. {9, 3, 4, {15, 21, 26, 39, 0}, 12, 6, 4},
  2842. {9, 4, 5, {15, 21, 26, 39, 0}, 13, 7, 4}
  2843. };
  2844. u32 val;
  2845. unsigned int width, density, slow, attempts;
  2846. struct adapter *adapter = mc7->adapter;
  2847. const struct mc7_timing_params *p = &mc7_timings[mem_type];
  2848. if (!mc7->size)
  2849. return 0;
  2850. val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
  2851. slow = val & F_SLOW;
  2852. width = G_WIDTH(val);
  2853. density = G_DEN(val);
  2854. t3_write_reg(adapter, mc7->offset + A_MC7_CFG, val | F_IFEN);
  2855. val = t3_read_reg(adapter, mc7->offset + A_MC7_CFG); /* flush */
  2856. msleep(1);
  2857. if (!slow) {
  2858. t3_write_reg(adapter, mc7->offset + A_MC7_CAL, F_SGL_CAL_EN);
  2859. t3_read_reg(adapter, mc7->offset + A_MC7_CAL);
  2860. msleep(1);
  2861. if (t3_read_reg(adapter, mc7->offset + A_MC7_CAL) &
  2862. (F_BUSY | F_SGL_CAL_EN | F_CAL_FAULT)) {
  2863. CH_ERR(adapter, "%s MC7 calibration timed out\n",
  2864. mc7->name);
  2865. goto out_fail;
  2866. }
  2867. }
  2868. t3_write_reg(adapter, mc7->offset + A_MC7_PARM,
  2869. V_ACTTOPREDLY(p->ActToPreDly) |
  2870. V_ACTTORDWRDLY(p->ActToRdWrDly) | V_PRECYC(p->PreCyc) |
  2871. V_REFCYC(p->RefCyc[density]) | V_BKCYC(p->BkCyc) |
  2872. V_WRTORDDLY(p->WrToRdDly) | V_RDTOWRDLY(p->RdToWrDly));
  2873. t3_write_reg(adapter, mc7->offset + A_MC7_CFG,
  2874. val | F_CLKEN | F_TERM150);
  2875. t3_read_reg(adapter, mc7->offset + A_MC7_CFG); /* flush */
  2876. if (!slow)
  2877. t3_set_reg_field(adapter, mc7->offset + A_MC7_DLL, F_DLLENB,
  2878. F_DLLENB);
  2879. udelay(1);
  2880. val = slow ? 3 : 6;
  2881. if (wrreg_wait(adapter, mc7->offset + A_MC7_PRE, 0) ||
  2882. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE2, 0) ||
  2883. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE3, 0) ||
  2884. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val))
  2885. goto out_fail;
  2886. if (!slow) {
  2887. t3_write_reg(adapter, mc7->offset + A_MC7_MODE, 0x100);
  2888. t3_set_reg_field(adapter, mc7->offset + A_MC7_DLL, F_DLLRST, 0);
  2889. udelay(5);
  2890. }
  2891. if (wrreg_wait(adapter, mc7->offset + A_MC7_PRE, 0) ||
  2892. wrreg_wait(adapter, mc7->offset + A_MC7_REF, 0) ||
  2893. wrreg_wait(adapter, mc7->offset + A_MC7_REF, 0) ||
  2894. wrreg_wait(adapter, mc7->offset + A_MC7_MODE,
  2895. mc7_mode[mem_type]) ||
  2896. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val | 0x380) ||
  2897. wrreg_wait(adapter, mc7->offset + A_MC7_EXT_MODE1, val))
  2898. goto out_fail;
  2899. /* clock value is in KHz */
  2900. mc7_clock = mc7_clock * 7812 + mc7_clock / 2; /* ns */
  2901. mc7_clock /= 1000000; /* KHz->MHz, ns->us */
  2902. t3_write_reg(adapter, mc7->offset + A_MC7_REF,
  2903. F_PERREFEN | V_PREREFDIV(mc7_clock));
  2904. t3_read_reg(adapter, mc7->offset + A_MC7_REF); /* flush */
  2905. t3_write_reg(adapter, mc7->offset + A_MC7_ECC, F_ECCGENEN | F_ECCCHKEN);
  2906. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_DATA, 0);
  2907. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_ADDR_BEG, 0);
  2908. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_ADDR_END,
  2909. (mc7->size << width) - 1);
  2910. t3_write_reg(adapter, mc7->offset + A_MC7_BIST_OP, V_OP(1));
  2911. t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP); /* flush */
  2912. attempts = 50;
  2913. do {
  2914. msleep(250);
  2915. val = t3_read_reg(adapter, mc7->offset + A_MC7_BIST_OP);
  2916. } while ((val & F_BUSY) && --attempts);
  2917. if (val & F_BUSY) {
  2918. CH_ERR(adapter, "%s MC7 BIST timed out\n", mc7->name);
  2919. goto out_fail;
  2920. }
  2921. /* Enable normal memory accesses. */
  2922. t3_set_reg_field(adapter, mc7->offset + A_MC7_CFG, 0, F_RDY);
  2923. return 0;
  2924. out_fail:
  2925. return -1;
  2926. }
  2927. static void config_pcie(struct adapter *adap)
  2928. {
  2929. static const u16 ack_lat[4][6] = {
  2930. {237, 416, 559, 1071, 2095, 4143},
  2931. {128, 217, 289, 545, 1057, 2081},
  2932. {73, 118, 154, 282, 538, 1050},
  2933. {67, 107, 86, 150, 278, 534}
  2934. };
  2935. static const u16 rpl_tmr[4][6] = {
  2936. {711, 1248, 1677, 3213, 6285, 12429},
  2937. {384, 651, 867, 1635, 3171, 6243},
  2938. {219, 354, 462, 846, 1614, 3150},
  2939. {201, 321, 258, 450, 834, 1602}
  2940. };
  2941. u16 val;
  2942. unsigned int log2_width, pldsize;
  2943. unsigned int fst_trn_rx, fst_trn_tx, acklat, rpllmt;
  2944. pci_read_config_word(adap->pdev,
  2945. adap->params.pci.pcie_cap_addr + PCI_EXP_DEVCTL,
  2946. &val);
  2947. pldsize = (val & PCI_EXP_DEVCTL_PAYLOAD) >> 5;
  2948. pci_read_config_word(adap->pdev,
  2949. adap->params.pci.pcie_cap_addr + PCI_EXP_LNKCTL,
  2950. &val);
  2951. fst_trn_tx = G_NUMFSTTRNSEQ(t3_read_reg(adap, A_PCIE_PEX_CTRL0));
  2952. fst_trn_rx = adap->params.rev == 0 ? fst_trn_tx :
  2953. G_NUMFSTTRNSEQRX(t3_read_reg(adap, A_PCIE_MODE));
  2954. log2_width = fls(adap->params.pci.width) - 1;
  2955. acklat = ack_lat[log2_width][pldsize];
  2956. if (val & 1) /* check LOsEnable */
  2957. acklat += fst_trn_tx * 4;
  2958. rpllmt = rpl_tmr[log2_width][pldsize] + fst_trn_rx * 4;
  2959. if (adap->params.rev == 0)
  2960. t3_set_reg_field(adap, A_PCIE_PEX_CTRL1,
  2961. V_T3A_ACKLAT(M_T3A_ACKLAT),
  2962. V_T3A_ACKLAT(acklat));
  2963. else
  2964. t3_set_reg_field(adap, A_PCIE_PEX_CTRL1, V_ACKLAT(M_ACKLAT),
  2965. V_ACKLAT(acklat));
  2966. t3_set_reg_field(adap, A_PCIE_PEX_CTRL0, V_REPLAYLMT(M_REPLAYLMT),
  2967. V_REPLAYLMT(rpllmt));
  2968. t3_write_reg(adap, A_PCIE_PEX_ERR, 0xffffffff);
  2969. t3_set_reg_field(adap, A_PCIE_CFG, 0,
  2970. F_ENABLELINKDWNDRST | F_ENABLELINKDOWNRST |
  2971. F_PCIE_DMASTOPEN | F_PCIE_CLIDECEN);
  2972. }
  2973. /*
  2974. * Initialize and configure T3 HW modules. This performs the
  2975. * initialization steps that need to be done once after a card is reset.
  2976. * MAC and PHY initialization is handled separarely whenever a port is enabled.
  2977. *
  2978. * fw_params are passed to FW and their value is platform dependent. Only the
  2979. * top 8 bits are available for use, the rest must be 0.
  2980. */
  2981. int t3_init_hw(struct adapter *adapter, u32 fw_params)
  2982. {
  2983. int err = -EIO, attempts, i;
  2984. const struct vpd_params *vpd = &adapter->params.vpd;
  2985. if (adapter->params.rev > 0)
  2986. calibrate_xgm_t3b(adapter);
  2987. else if (calibrate_xgm(adapter))
  2988. goto out_err;
  2989. if (vpd->mclk) {
  2990. partition_mem(adapter, &adapter->params.tp);
  2991. if (mc7_init(&adapter->pmrx, vpd->mclk, vpd->mem_timing) ||
  2992. mc7_init(&adapter->pmtx, vpd->mclk, vpd->mem_timing) ||
  2993. mc7_init(&adapter->cm, vpd->mclk, vpd->mem_timing) ||
  2994. t3_mc5_init(&adapter->mc5, adapter->params.mc5.nservers,
  2995. adapter->params.mc5.nfilters,
  2996. adapter->params.mc5.nroutes))
  2997. goto out_err;
  2998. for (i = 0; i < 32; i++)
  2999. if (clear_sge_ctxt(adapter, i, F_CQ))
  3000. goto out_err;
  3001. }
  3002. if (tp_init(adapter, &adapter->params.tp))
  3003. goto out_err;
  3004. t3_tp_set_coalescing_size(adapter,
  3005. min(adapter->params.sge.max_pkt_size,
  3006. MAX_RX_COALESCING_LEN), 1);
  3007. t3_tp_set_max_rxsize(adapter,
  3008. min(adapter->params.sge.max_pkt_size, 16384U));
  3009. ulp_config(adapter, &adapter->params.tp);
  3010. if (is_pcie(adapter))
  3011. config_pcie(adapter);
  3012. else
  3013. t3_set_reg_field(adapter, A_PCIX_CFG, 0,
  3014. F_DMASTOPEN | F_CLIDECEN);
  3015. if (adapter->params.rev == T3_REV_C)
  3016. t3_set_reg_field(adapter, A_ULPTX_CONFIG, 0,
  3017. F_CFG_CQE_SOP_MASK);
  3018. t3_write_reg(adapter, A_PM1_RX_CFG, 0xffffffff);
  3019. t3_write_reg(adapter, A_PM1_RX_MODE, 0);
  3020. t3_write_reg(adapter, A_PM1_TX_MODE, 0);
  3021. init_hw_for_avail_ports(adapter, adapter->params.nports);
  3022. t3_sge_init(adapter, &adapter->params.sge);
  3023. t3_write_reg(adapter, A_T3DBG_GPIO_ACT_LOW, calc_gpio_intr(adapter));
  3024. t3_write_reg(adapter, A_CIM_HOST_ACC_DATA, vpd->uclk | fw_params);
  3025. t3_write_reg(adapter, A_CIM_BOOT_CFG,
  3026. V_BOOTADDR(FW_FLASH_BOOT_ADDR >> 2));
  3027. t3_read_reg(adapter, A_CIM_BOOT_CFG); /* flush */
  3028. attempts = 100;
  3029. do { /* wait for uP to initialize */
  3030. msleep(20);
  3031. } while (t3_read_reg(adapter, A_CIM_HOST_ACC_DATA) && --attempts);
  3032. if (!attempts) {
  3033. CH_ERR(adapter, "uP initialization timed out\n");
  3034. goto out_err;
  3035. }
  3036. err = 0;
  3037. out_err:
  3038. return err;
  3039. }
  3040. /**
  3041. * get_pci_mode - determine a card's PCI mode
  3042. * @adapter: the adapter
  3043. * @p: where to store the PCI settings
  3044. *
  3045. * Determines a card's PCI mode and associated parameters, such as speed
  3046. * and width.
  3047. */
  3048. static void get_pci_mode(struct adapter *adapter, struct pci_params *p)
  3049. {
  3050. static unsigned short speed_map[] = { 33, 66, 100, 133 };
  3051. u32 pci_mode, pcie_cap;
  3052. pcie_cap = pci_find_capability(adapter->pdev, PCI_CAP_ID_EXP);
  3053. if (pcie_cap) {
  3054. u16 val;
  3055. p->variant = PCI_VARIANT_PCIE;
  3056. p->pcie_cap_addr = pcie_cap;
  3057. pci_read_config_word(adapter->pdev, pcie_cap + PCI_EXP_LNKSTA,
  3058. &val);
  3059. p->width = (val >> 4) & 0x3f;
  3060. return;
  3061. }
  3062. pci_mode = t3_read_reg(adapter, A_PCIX_MODE);
  3063. p->speed = speed_map[G_PCLKRANGE(pci_mode)];
  3064. p->width = (pci_mode & F_64BIT) ? 64 : 32;
  3065. pci_mode = G_PCIXINITPAT(pci_mode);
  3066. if (pci_mode == 0)
  3067. p->variant = PCI_VARIANT_PCI;
  3068. else if (pci_mode < 4)
  3069. p->variant = PCI_VARIANT_PCIX_MODE1_PARITY;
  3070. else if (pci_mode < 8)
  3071. p->variant = PCI_VARIANT_PCIX_MODE1_ECC;
  3072. else
  3073. p->variant = PCI_VARIANT_PCIX_266_MODE2;
  3074. }
  3075. /**
  3076. * init_link_config - initialize a link's SW state
  3077. * @lc: structure holding the link state
  3078. * @ai: information about the current card
  3079. *
  3080. * Initializes the SW state maintained for each link, including the link's
  3081. * capabilities and default speed/duplex/flow-control/autonegotiation
  3082. * settings.
  3083. */
  3084. static void init_link_config(struct link_config *lc, unsigned int caps)
  3085. {
  3086. lc->supported = caps;
  3087. lc->requested_speed = lc->speed = SPEED_INVALID;
  3088. lc->requested_duplex = lc->duplex = DUPLEX_INVALID;
  3089. lc->requested_fc = lc->fc = PAUSE_RX | PAUSE_TX;
  3090. if (lc->supported & SUPPORTED_Autoneg) {
  3091. lc->advertising = lc->supported;
  3092. lc->autoneg = AUTONEG_ENABLE;
  3093. lc->requested_fc |= PAUSE_AUTONEG;
  3094. } else {
  3095. lc->advertising = 0;
  3096. lc->autoneg = AUTONEG_DISABLE;
  3097. }
  3098. }
  3099. /**
  3100. * mc7_calc_size - calculate MC7 memory size
  3101. * @cfg: the MC7 configuration
  3102. *
  3103. * Calculates the size of an MC7 memory in bytes from the value of its
  3104. * configuration register.
  3105. */
  3106. static unsigned int mc7_calc_size(u32 cfg)
  3107. {
  3108. unsigned int width = G_WIDTH(cfg);
  3109. unsigned int banks = !!(cfg & F_BKS) + 1;
  3110. unsigned int org = !!(cfg & F_ORG) + 1;
  3111. unsigned int density = G_DEN(cfg);
  3112. unsigned int MBs = ((256 << density) * banks) / (org << width);
  3113. return MBs << 20;
  3114. }
  3115. static void mc7_prep(struct adapter *adapter, struct mc7 *mc7,
  3116. unsigned int base_addr, const char *name)
  3117. {
  3118. u32 cfg;
  3119. mc7->adapter = adapter;
  3120. mc7->name = name;
  3121. mc7->offset = base_addr - MC7_PMRX_BASE_ADDR;
  3122. cfg = t3_read_reg(adapter, mc7->offset + A_MC7_CFG);
  3123. mc7->size = mc7->size = G_DEN(cfg) == M_DEN ? 0 : mc7_calc_size(cfg);
  3124. mc7->width = G_WIDTH(cfg);
  3125. }
  3126. void mac_prep(struct cmac *mac, struct adapter *adapter, int index)
  3127. {
  3128. mac->adapter = adapter;
  3129. mac->offset = (XGMAC0_1_BASE_ADDR - XGMAC0_0_BASE_ADDR) * index;
  3130. mac->nucast = 1;
  3131. if (adapter->params.rev == 0 && uses_xaui(adapter)) {
  3132. t3_write_reg(adapter, A_XGM_SERDES_CTRL + mac->offset,
  3133. is_10G(adapter) ? 0x2901c04 : 0x2301c04);
  3134. t3_set_reg_field(adapter, A_XGM_PORT_CFG + mac->offset,
  3135. F_ENRGMII, 0);
  3136. }
  3137. }
  3138. void early_hw_init(struct adapter *adapter, const struct adapter_info *ai)
  3139. {
  3140. u32 val = V_PORTSPEED(is_10G(adapter) ? 3 : 2);
  3141. mi1_init(adapter, ai);
  3142. t3_write_reg(adapter, A_I2C_CFG, /* set for 80KHz */
  3143. V_I2C_CLKDIV(adapter->params.vpd.cclk / 80 - 1));
  3144. t3_write_reg(adapter, A_T3DBG_GPIO_EN,
  3145. ai->gpio_out | F_GPIO0_OEN | F_GPIO0_OUT_VAL);
  3146. t3_write_reg(adapter, A_MC5_DB_SERVER_INDEX, 0);
  3147. t3_write_reg(adapter, A_SG_OCO_BASE, V_BASE1(0xfff));
  3148. if (adapter->params.rev == 0 || !uses_xaui(adapter))
  3149. val |= F_ENRGMII;
  3150. /* Enable MAC clocks so we can access the registers */
  3151. t3_write_reg(adapter, A_XGM_PORT_CFG, val);
  3152. t3_read_reg(adapter, A_XGM_PORT_CFG);
  3153. val |= F_CLKDIVRESET_;
  3154. t3_write_reg(adapter, A_XGM_PORT_CFG, val);
  3155. t3_read_reg(adapter, A_XGM_PORT_CFG);
  3156. t3_write_reg(adapter, XGM_REG(A_XGM_PORT_CFG, 1), val);
  3157. t3_read_reg(adapter, A_XGM_PORT_CFG);
  3158. }
  3159. /*
  3160. * Reset the adapter.
  3161. * Older PCIe cards lose their config space during reset, PCI-X
  3162. * ones don't.
  3163. */
  3164. int t3_reset_adapter(struct adapter *adapter)
  3165. {
  3166. int i, save_and_restore_pcie =
  3167. adapter->params.rev < T3_REV_B2 && is_pcie(adapter);
  3168. uint16_t devid = 0;
  3169. if (save_and_restore_pcie)
  3170. pci_save_state(adapter->pdev);
  3171. t3_write_reg(adapter, A_PL_RST, F_CRSTWRM | F_CRSTWRMMODE);
  3172. /*
  3173. * Delay. Give Some time to device to reset fully.
  3174. * XXX The delay time should be modified.
  3175. */
  3176. for (i = 0; i < 10; i++) {
  3177. msleep(50);
  3178. pci_read_config_word(adapter->pdev, 0x00, &devid);
  3179. if (devid == 0x1425)
  3180. break;
  3181. }
  3182. if (devid != 0x1425)
  3183. return -1;
  3184. if (save_and_restore_pcie)
  3185. pci_restore_state(adapter->pdev);
  3186. return 0;
  3187. }
  3188. static int init_parity(struct adapter *adap)
  3189. {
  3190. int i, err, addr;
  3191. if (t3_read_reg(adap, A_SG_CONTEXT_CMD) & F_CONTEXT_CMD_BUSY)
  3192. return -EBUSY;
  3193. for (err = i = 0; !err && i < 16; i++)
  3194. err = clear_sge_ctxt(adap, i, F_EGRESS);
  3195. for (i = 0xfff0; !err && i <= 0xffff; i++)
  3196. err = clear_sge_ctxt(adap, i, F_EGRESS);
  3197. for (i = 0; !err && i < SGE_QSETS; i++)
  3198. err = clear_sge_ctxt(adap, i, F_RESPONSEQ);
  3199. if (err)
  3200. return err;
  3201. t3_write_reg(adap, A_CIM_IBQ_DBG_DATA, 0);
  3202. for (i = 0; i < 4; i++)
  3203. for (addr = 0; addr <= M_IBQDBGADDR; addr++) {
  3204. t3_write_reg(adap, A_CIM_IBQ_DBG_CFG, F_IBQDBGEN |
  3205. F_IBQDBGWR | V_IBQDBGQID(i) |
  3206. V_IBQDBGADDR(addr));
  3207. err = t3_wait_op_done(adap, A_CIM_IBQ_DBG_CFG,
  3208. F_IBQDBGBUSY, 0, 2, 1);
  3209. if (err)
  3210. return err;
  3211. }
  3212. return 0;
  3213. }
  3214. /*
  3215. * Initialize adapter SW state for the various HW modules, set initial values
  3216. * for some adapter tunables, take PHYs out of reset, and initialize the MDIO
  3217. * interface.
  3218. */
  3219. int t3_prep_adapter(struct adapter *adapter, const struct adapter_info *ai,
  3220. int reset)
  3221. {
  3222. int ret;
  3223. unsigned int i, j = -1;
  3224. get_pci_mode(adapter, &adapter->params.pci);
  3225. adapter->params.info = ai;
  3226. adapter->params.nports = ai->nports;
  3227. adapter->params.rev = t3_read_reg(adapter, A_PL_REV);
  3228. adapter->params.linkpoll_period = 0;
  3229. adapter->params.stats_update_period = is_10G(adapter) ?
  3230. MAC_STATS_ACCUM_SECS : (MAC_STATS_ACCUM_SECS * 10);
  3231. adapter->params.pci.vpd_cap_addr =
  3232. pci_find_capability(adapter->pdev, PCI_CAP_ID_VPD);
  3233. ret = get_vpd_params(adapter, &adapter->params.vpd);
  3234. if (ret < 0)
  3235. return ret;
  3236. if (reset && t3_reset_adapter(adapter))
  3237. return -1;
  3238. t3_sge_prep(adapter, &adapter->params.sge);
  3239. if (adapter->params.vpd.mclk) {
  3240. struct tp_params *p = &adapter->params.tp;
  3241. mc7_prep(adapter, &adapter->pmrx, MC7_PMRX_BASE_ADDR, "PMRX");
  3242. mc7_prep(adapter, &adapter->pmtx, MC7_PMTX_BASE_ADDR, "PMTX");
  3243. mc7_prep(adapter, &adapter->cm, MC7_CM_BASE_ADDR, "CM");
  3244. p->nchan = ai->nports;
  3245. p->pmrx_size = t3_mc7_size(&adapter->pmrx);
  3246. p->pmtx_size = t3_mc7_size(&adapter->pmtx);
  3247. p->cm_size = t3_mc7_size(&adapter->cm);
  3248. p->chan_rx_size = p->pmrx_size / 2; /* only 1 Rx channel */
  3249. p->chan_tx_size = p->pmtx_size / p->nchan;
  3250. p->rx_pg_size = 64 * 1024;
  3251. p->tx_pg_size = is_10G(adapter) ? 64 * 1024 : 16 * 1024;
  3252. p->rx_num_pgs = pm_num_pages(p->chan_rx_size, p->rx_pg_size);
  3253. p->tx_num_pgs = pm_num_pages(p->chan_tx_size, p->tx_pg_size);
  3254. p->ntimer_qs = p->cm_size >= (128 << 20) ||
  3255. adapter->params.rev > 0 ? 12 : 6;
  3256. }
  3257. adapter->params.offload = t3_mc7_size(&adapter->pmrx) &&
  3258. t3_mc7_size(&adapter->pmtx) &&
  3259. t3_mc7_size(&adapter->cm);
  3260. if (is_offload(adapter)) {
  3261. adapter->params.mc5.nservers = DEFAULT_NSERVERS;
  3262. adapter->params.mc5.nfilters = adapter->params.rev > 0 ?
  3263. DEFAULT_NFILTERS : 0;
  3264. adapter->params.mc5.nroutes = 0;
  3265. t3_mc5_prep(adapter, &adapter->mc5, MC5_MODE_144_BIT);
  3266. init_mtus(adapter->params.mtus);
  3267. init_cong_ctrl(adapter->params.a_wnd, adapter->params.b_wnd);
  3268. }
  3269. early_hw_init(adapter, ai);
  3270. ret = init_parity(adapter);
  3271. if (ret)
  3272. return ret;
  3273. for_each_port(adapter, i) {
  3274. u8 hw_addr[6];
  3275. const struct port_type_info *pti;
  3276. struct port_info *p = adap2pinfo(adapter, i);
  3277. while (!adapter->params.vpd.port_type[++j])
  3278. ;
  3279. pti = &port_types[adapter->params.vpd.port_type[j]];
  3280. if (!pti->phy_prep) {
  3281. CH_ALERT(adapter, "Invalid port type index %d\n",
  3282. adapter->params.vpd.port_type[j]);
  3283. return -EINVAL;
  3284. }
  3285. ret = pti->phy_prep(&p->phy, adapter, ai->phy_base_addr + j,
  3286. ai->mdio_ops);
  3287. if (ret)
  3288. return ret;
  3289. mac_prep(&p->mac, adapter, j);
  3290. /*
  3291. * The VPD EEPROM stores the base Ethernet address for the
  3292. * card. A port's address is derived from the base by adding
  3293. * the port's index to the base's low octet.
  3294. */
  3295. memcpy(hw_addr, adapter->params.vpd.eth_base, 5);
  3296. hw_addr[5] = adapter->params.vpd.eth_base[5] + i;
  3297. memcpy(adapter->port[i]->dev_addr, hw_addr,
  3298. ETH_ALEN);
  3299. memcpy(adapter->port[i]->perm_addr, hw_addr,
  3300. ETH_ALEN);
  3301. init_link_config(&p->link_config, p->phy.caps);
  3302. p->phy.ops->power_down(&p->phy, 1);
  3303. if (!(p->phy.caps & SUPPORTED_IRQ))
  3304. adapter->params.linkpoll_period = 10;
  3305. }
  3306. return 0;
  3307. }
  3308. void t3_led_ready(struct adapter *adapter)
  3309. {
  3310. t3_set_reg_field(adapter, A_T3DBG_GPIO_EN, F_GPIO0_OUT_VAL,
  3311. F_GPIO0_OUT_VAL);
  3312. }
  3313. int t3_replay_prep_adapter(struct adapter *adapter)
  3314. {
  3315. const struct adapter_info *ai = adapter->params.info;
  3316. unsigned int i, j = -1;
  3317. int ret;
  3318. early_hw_init(adapter, ai);
  3319. ret = init_parity(adapter);
  3320. if (ret)
  3321. return ret;
  3322. for_each_port(adapter, i) {
  3323. const struct port_type_info *pti;
  3324. struct port_info *p = adap2pinfo(adapter, i);
  3325. while (!adapter->params.vpd.port_type[++j])
  3326. ;
  3327. pti = &port_types[adapter->params.vpd.port_type[j]];
  3328. ret = pti->phy_prep(&p->phy, adapter, p->phy.addr, NULL);
  3329. if (ret)
  3330. return ret;
  3331. p->phy.ops->power_down(&p->phy, 1);
  3332. }
  3333. return 0;
  3334. }