be_main.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837
  1. /**
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Written by: Jayamohan Kallickal (jayamohank@serverengines.com)
  11. *
  12. * Contact Information:
  13. * linux-drivers@serverengines.com
  14. *
  15. * ServerEngines
  16. * 209 N. Fair Oaks Ave
  17. * Sunnyvale, CA 94085
  18. *
  19. */
  20. #ifndef _BEISCSI_MAIN_
  21. #define _BEISCSI_MAIN_
  22. #include <linux/kernel.h>
  23. #include <linux/pci.h>
  24. #include <linux/in.h>
  25. #include <scsi/scsi.h>
  26. #include <scsi/scsi_cmnd.h>
  27. #include <scsi/scsi_device.h>
  28. #include <scsi/scsi_host.h>
  29. #include <scsi/iscsi_proto.h>
  30. #include <scsi/libiscsi.h>
  31. #include <scsi/scsi_transport_iscsi.h>
  32. #include "be.h"
  33. #define DRV_NAME "be2iscsi"
  34. #define BUILD_STR "2.0.527.0"
  35. #define BE_NAME "ServerEngines BladeEngine2" \
  36. "Linux iSCSI Driver version" BUILD_STR
  37. #define DRV_DESC BE_NAME " " "Driver"
  38. #define BE_VENDOR_ID 0x19A2
  39. #define BE_DEVICE_ID1 0x212
  40. #define OC_DEVICE_ID1 0x702
  41. #define OC_DEVICE_ID2 0x703
  42. #define OC_DEVICE_ID3 0x712
  43. #define OC_DEVICE_ID4 0x222
  44. #define BE2_IO_DEPTH 1024
  45. #define BE2_MAX_SESSIONS 256
  46. #define BE2_CMDS_PER_CXN 128
  47. #define BE2_TMFS 16
  48. #define BE2_NOPOUT_REQ 16
  49. #define BE2_SGE 32
  50. #define BE2_DEFPDU_HDR_SZ 64
  51. #define BE2_DEFPDU_DATA_SZ 8192
  52. #define MAX_CPUS 31
  53. #define BEISCSI_SGLIST_ELEMENTS BE2_SGE
  54. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  55. #define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
  56. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  57. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  58. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  59. #define BEISCSI_MAX_FRAGS_INIT 192
  60. #define BE_NUM_MSIX_ENTRIES 1
  61. #define MPU_EP_SEMAPHORE 0xac
  62. #define BE_SENSE_INFO_SIZE 258
  63. #define BE_ISCSI_PDU_HEADER_SIZE 64
  64. #define BE_MIN_MEM_SIZE 16384
  65. #define MAX_CMD_SZ 65536
  66. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  67. #define DBG_LVL 0x00000001
  68. #define DBG_LVL_1 0x00000001
  69. #define DBG_LVL_2 0x00000002
  70. #define DBG_LVL_3 0x00000004
  71. #define DBG_LVL_4 0x00000008
  72. #define DBG_LVL_5 0x00000010
  73. #define DBG_LVL_6 0x00000020
  74. #define DBG_LVL_7 0x00000040
  75. #define DBG_LVL_8 0x00000080
  76. #define SE_DEBUG(debug_mask, fmt, args...) \
  77. do { \
  78. if (debug_mask & DBG_LVL) { \
  79. printk(KERN_ERR "(%s():%d):", __func__, __LINE__);\
  80. printk(fmt, ##args); \
  81. } \
  82. } while (0);
  83. #define BE_ADAPTER_UP 0x00000000
  84. #define BE_ADAPTER_LINK_DOWN 0x00000001
  85. /**
  86. * hardware needs the async PDU buffers to be posted in multiples of 8
  87. * So have atleast 8 of them by default
  88. */
  89. #define HWI_GET_ASYNC_PDU_CTX(phwi) (phwi->phwi_ctxt->pasync_ctx)
  90. /********* Memory BAR register ************/
  91. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  92. /**
  93. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  94. * Disable" may still globally block interrupts in addition to individual
  95. * interrupt masks; a mechanism for the device driver to block all interrupts
  96. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  97. * with the OS.
  98. */
  99. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  100. /********* ISR0 Register offset **********/
  101. #define CEV_ISR0_OFFSET 0xC18
  102. #define CEV_ISR_SIZE 4
  103. /**
  104. * Macros for reading/writing a protection domain or CSR registers
  105. * in BladeEngine.
  106. */
  107. #define DB_TXULP0_OFFSET 0x40
  108. #define DB_RXULP0_OFFSET 0xA0
  109. /********* Event Q door bell *************/
  110. #define DB_EQ_OFFSET DB_CQ_OFFSET
  111. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  112. /* Clear the interrupt for this eq */
  113. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  114. /* Must be 1 */
  115. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  116. /* Number of event entries processed */
  117. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  118. /* Rearm bit */
  119. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  120. /********* Compl Q door bell *************/
  121. #define DB_CQ_OFFSET 0x120
  122. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  123. /* Number of event entries processed */
  124. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  125. /* Rearm bit */
  126. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  127. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  128. #define HWI_GET_DEF_BUFQ_ID(pc) (((struct hwi_controller *)\
  129. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data.id)
  130. #define HWI_GET_DEF_HDRQ_ID(pc) (((struct hwi_controller *)\
  131. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr.id)
  132. #define PAGES_REQUIRED(x) \
  133. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  134. enum be_mem_enum {
  135. HWI_MEM_ADDN_CONTEXT,
  136. HWI_MEM_WRB,
  137. HWI_MEM_WRBH,
  138. HWI_MEM_SGLH,
  139. HWI_MEM_SGE,
  140. HWI_MEM_ASYNC_HEADER_BUF, /* 5 */
  141. HWI_MEM_ASYNC_DATA_BUF,
  142. HWI_MEM_ASYNC_HEADER_RING,
  143. HWI_MEM_ASYNC_DATA_RING,
  144. HWI_MEM_ASYNC_HEADER_HANDLE,
  145. HWI_MEM_ASYNC_DATA_HANDLE, /* 10 */
  146. HWI_MEM_ASYNC_PDU_CONTEXT,
  147. ISCSI_MEM_GLOBAL_HEADER,
  148. SE_MEM_MAX
  149. };
  150. struct be_bus_address32 {
  151. unsigned int address_lo;
  152. unsigned int address_hi;
  153. };
  154. struct be_bus_address64 {
  155. unsigned long long address;
  156. };
  157. struct be_bus_address {
  158. union {
  159. struct be_bus_address32 a32;
  160. struct be_bus_address64 a64;
  161. } u;
  162. };
  163. struct mem_array {
  164. struct be_bus_address bus_address; /* Bus address of location */
  165. void *virtual_address; /* virtual address to the location */
  166. unsigned int size; /* Size required by memory block */
  167. };
  168. struct be_mem_descriptor {
  169. unsigned int index; /* Index of this memory parameter */
  170. unsigned int category; /* type indicates cached/non-cached */
  171. unsigned int num_elements; /* number of elements in this
  172. * descriptor
  173. */
  174. unsigned int alignment_mask; /* Alignment mask for this block */
  175. unsigned int size_in_bytes; /* Size required by memory block */
  176. struct mem_array *mem_array;
  177. };
  178. struct sgl_handle {
  179. unsigned int sgl_index;
  180. unsigned int type;
  181. unsigned int cid;
  182. struct iscsi_task *task;
  183. struct iscsi_sge *pfrag;
  184. };
  185. struct hba_parameters {
  186. unsigned int ios_per_ctrl;
  187. unsigned int cxns_per_ctrl;
  188. unsigned int asyncpdus_per_ctrl;
  189. unsigned int icds_per_ctrl;
  190. unsigned int num_sge_per_io;
  191. unsigned int defpdu_hdr_sz;
  192. unsigned int defpdu_data_sz;
  193. unsigned int num_cq_entries;
  194. unsigned int num_eq_entries;
  195. unsigned int wrbs_per_cxn;
  196. unsigned int crashmode;
  197. unsigned int hba_num;
  198. unsigned int mgmt_ws_sz;
  199. unsigned int hwi_ws_sz;
  200. unsigned int eto;
  201. unsigned int ldto;
  202. unsigned int dbg_flags;
  203. unsigned int num_cxn;
  204. unsigned int eq_timer;
  205. /**
  206. * These are calculated from other params. They're here
  207. * for debug purposes
  208. */
  209. unsigned int num_mcc_pages;
  210. unsigned int num_mcc_cq_pages;
  211. unsigned int num_cq_pages;
  212. unsigned int num_eq_pages;
  213. unsigned int num_async_pdu_buf_pages;
  214. unsigned int num_async_pdu_buf_sgl_pages;
  215. unsigned int num_async_pdu_buf_cq_pages;
  216. unsigned int num_async_pdu_hdr_pages;
  217. unsigned int num_async_pdu_hdr_sgl_pages;
  218. unsigned int num_async_pdu_hdr_cq_pages;
  219. unsigned int num_sge;
  220. };
  221. struct beiscsi_hba {
  222. struct hba_parameters params;
  223. struct hwi_controller *phwi_ctrlr;
  224. unsigned int mem_req[SE_MEM_MAX];
  225. /* PCI BAR mapped addresses */
  226. u8 __iomem *csr_va; /* CSR */
  227. u8 __iomem *db_va; /* Door Bell */
  228. u8 __iomem *pci_va; /* PCI Config */
  229. struct be_bus_address csr_pa; /* CSR */
  230. struct be_bus_address db_pa; /* CSR */
  231. struct be_bus_address pci_pa; /* CSR */
  232. /* PCI representation of our HBA */
  233. struct pci_dev *pcidev;
  234. unsigned int state;
  235. unsigned short asic_revision;
  236. unsigned int num_cpus;
  237. unsigned int nxt_cqid;
  238. struct msix_entry msix_entries[MAX_CPUS + 1];
  239. bool msix_enabled;
  240. struct be_mem_descriptor *init_mem;
  241. unsigned short io_sgl_alloc_index;
  242. unsigned short io_sgl_free_index;
  243. unsigned short io_sgl_hndl_avbl;
  244. struct sgl_handle **io_sgl_hndl_base;
  245. struct sgl_handle **sgl_hndl_array;
  246. unsigned short eh_sgl_alloc_index;
  247. unsigned short eh_sgl_free_index;
  248. unsigned short eh_sgl_hndl_avbl;
  249. struct sgl_handle **eh_sgl_hndl_base;
  250. spinlock_t io_sgl_lock;
  251. spinlock_t mgmt_sgl_lock;
  252. spinlock_t isr_lock;
  253. unsigned int age;
  254. unsigned short avlbl_cids;
  255. unsigned short cid_alloc;
  256. unsigned short cid_free;
  257. struct beiscsi_conn *conn_table[BE2_MAX_SESSIONS * 2];
  258. struct list_head hba_queue;
  259. unsigned short *cid_array;
  260. struct iscsi_endpoint **ep_array;
  261. struct Scsi_Host *shost;
  262. struct {
  263. /**
  264. * group together since they are used most frequently
  265. * for cid to cri conversion
  266. */
  267. unsigned int iscsi_cid_start;
  268. unsigned int phys_port;
  269. unsigned int isr_offset;
  270. unsigned int iscsi_icd_start;
  271. unsigned int iscsi_cid_count;
  272. unsigned int iscsi_icd_count;
  273. unsigned int pci_function;
  274. unsigned short cid_alloc;
  275. unsigned short cid_free;
  276. unsigned short avlbl_cids;
  277. unsigned short iscsi_features;
  278. spinlock_t cid_lock;
  279. } fw_config;
  280. u8 mac_address[ETH_ALEN];
  281. unsigned short todo_cq;
  282. unsigned short todo_mcc_cq;
  283. char wq_name[20];
  284. struct workqueue_struct *wq; /* The actuak work queue */
  285. struct work_struct work_cqs; /* The work being queued */
  286. struct be_ctrl_info ctrl;
  287. };
  288. struct beiscsi_session {
  289. struct pci_pool *bhs_pool;
  290. };
  291. /**
  292. * struct beiscsi_conn - iscsi connection structure
  293. */
  294. struct beiscsi_conn {
  295. struct iscsi_conn *conn;
  296. struct beiscsi_hba *phba;
  297. u32 exp_statsn;
  298. u32 beiscsi_conn_cid;
  299. struct beiscsi_endpoint *ep;
  300. unsigned short login_in_progress;
  301. struct sgl_handle *plogin_sgl_handle;
  302. struct beiscsi_session *beiscsi_sess;
  303. struct iscsi_task *task;
  304. };
  305. /* This structure is used by the chip */
  306. struct pdu_data_out {
  307. u32 dw[12];
  308. };
  309. /**
  310. * Pseudo amap definition in which each bit of the actual structure is defined
  311. * as a byte: used to calculate offset/shift/mask of each field
  312. */
  313. struct amap_pdu_data_out {
  314. u8 opcode[6]; /* opcode */
  315. u8 rsvd0[2]; /* should be 0 */
  316. u8 rsvd1[7];
  317. u8 final_bit; /* F bit */
  318. u8 rsvd2[16];
  319. u8 ahs_length[8]; /* no AHS */
  320. u8 data_len_hi[8];
  321. u8 data_len_lo[16]; /* DataSegmentLength */
  322. u8 lun[64];
  323. u8 itt[32]; /* ITT; initiator task tag */
  324. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  325. u8 rsvd3[32];
  326. u8 exp_stat_sn[32];
  327. u8 rsvd4[32];
  328. u8 data_sn[32];
  329. u8 buffer_offset[32];
  330. u8 rsvd5[32];
  331. };
  332. struct be_cmd_bhs {
  333. struct iscsi_cmd iscsi_hdr;
  334. unsigned char pad1[16];
  335. struct pdu_data_out iscsi_data_pdu;
  336. unsigned char pad2[BE_SENSE_INFO_SIZE -
  337. sizeof(struct pdu_data_out)];
  338. };
  339. struct beiscsi_io_task {
  340. struct wrb_handle *pwrb_handle;
  341. struct sgl_handle *psgl_handle;
  342. struct beiscsi_conn *conn;
  343. struct scsi_cmnd *scsi_cmnd;
  344. unsigned int cmd_sn;
  345. unsigned int flags;
  346. unsigned short cid;
  347. unsigned short header_len;
  348. itt_t libiscsi_itt;
  349. struct be_cmd_bhs *cmd_bhs;
  350. struct be_bus_address bhs_pa;
  351. unsigned short bhs_len;
  352. };
  353. struct be_nonio_bhs {
  354. struct iscsi_hdr iscsi_hdr;
  355. unsigned char pad1[16];
  356. struct pdu_data_out iscsi_data_pdu;
  357. unsigned char pad2[BE_SENSE_INFO_SIZE -
  358. sizeof(struct pdu_data_out)];
  359. };
  360. struct be_status_bhs {
  361. struct iscsi_cmd iscsi_hdr;
  362. unsigned char pad1[16];
  363. /**
  364. * The plus 2 below is to hold the sense info length that gets
  365. * DMA'ed by RxULP
  366. */
  367. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  368. };
  369. struct iscsi_sge {
  370. u32 dw[4];
  371. };
  372. /**
  373. * Pseudo amap definition in which each bit of the actual structure is defined
  374. * as a byte: used to calculate offset/shift/mask of each field
  375. */
  376. struct amap_iscsi_sge {
  377. u8 addr_hi[32];
  378. u8 addr_lo[32];
  379. u8 sge_offset[22]; /* DWORD 2 */
  380. u8 rsvd0[9]; /* DWORD 2 */
  381. u8 last_sge; /* DWORD 2 */
  382. u8 len[17]; /* DWORD 3 */
  383. u8 rsvd1[15]; /* DWORD 3 */
  384. };
  385. struct beiscsi_offload_params {
  386. u32 dw[5];
  387. };
  388. #define OFFLD_PARAMS_ERL 0x00000003
  389. #define OFFLD_PARAMS_DDE 0x00000004
  390. #define OFFLD_PARAMS_HDE 0x00000008
  391. #define OFFLD_PARAMS_IR2T 0x00000010
  392. #define OFFLD_PARAMS_IMD 0x00000020
  393. /**
  394. * Pseudo amap definition in which each bit of the actual structure is defined
  395. * as a byte: used to calculate offset/shift/mask of each field
  396. */
  397. struct amap_beiscsi_offload_params {
  398. u8 max_burst_length[32];
  399. u8 max_send_data_segment_length[32];
  400. u8 first_burst_length[32];
  401. u8 erl[2];
  402. u8 dde[1];
  403. u8 hde[1];
  404. u8 ir2t[1];
  405. u8 imd[1];
  406. u8 pad[26];
  407. u8 exp_statsn[32];
  408. };
  409. /* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
  410. struct beiscsi_hba *phba, struct sol_cqe *psol);*/
  411. struct async_pdu_handle {
  412. struct list_head link;
  413. struct be_bus_address pa;
  414. void *pbuffer;
  415. unsigned int consumed;
  416. unsigned char index;
  417. unsigned char is_header;
  418. unsigned short cri;
  419. unsigned long buffer_len;
  420. };
  421. struct hwi_async_entry {
  422. struct {
  423. unsigned char hdr_received;
  424. unsigned char hdr_len;
  425. unsigned short bytes_received;
  426. unsigned int bytes_needed;
  427. struct list_head list;
  428. } wait_queue;
  429. struct list_head header_busy_list;
  430. struct list_head data_busy_list;
  431. };
  432. #define BE_MIN_ASYNC_ENTRIES 128
  433. struct hwi_async_pdu_context {
  434. struct {
  435. struct be_bus_address pa_base;
  436. void *va_base;
  437. void *ring_base;
  438. struct async_pdu_handle *handle_base;
  439. unsigned int host_write_ptr;
  440. unsigned int ep_read_ptr;
  441. unsigned int writables;
  442. unsigned int free_entries;
  443. unsigned int busy_entries;
  444. unsigned int buffer_size;
  445. unsigned int num_entries;
  446. struct list_head free_list;
  447. } async_header;
  448. struct {
  449. struct be_bus_address pa_base;
  450. void *va_base;
  451. void *ring_base;
  452. struct async_pdu_handle *handle_base;
  453. unsigned int host_write_ptr;
  454. unsigned int ep_read_ptr;
  455. unsigned int writables;
  456. unsigned int free_entries;
  457. unsigned int busy_entries;
  458. unsigned int buffer_size;
  459. struct list_head free_list;
  460. unsigned int num_entries;
  461. } async_data;
  462. /**
  463. * This is a varying size list! Do not add anything
  464. * after this entry!!
  465. */
  466. struct hwi_async_entry async_entry[BE_MIN_ASYNC_ENTRIES];
  467. };
  468. #define PDUCQE_CODE_MASK 0x0000003F
  469. #define PDUCQE_DPL_MASK 0xFFFF0000
  470. #define PDUCQE_INDEX_MASK 0x0000FFFF
  471. struct i_t_dpdu_cqe {
  472. u32 dw[4];
  473. } __packed;
  474. /**
  475. * Pseudo amap definition in which each bit of the actual structure is defined
  476. * as a byte: used to calculate offset/shift/mask of each field
  477. */
  478. struct amap_i_t_dpdu_cqe {
  479. u8 db_addr_hi[32];
  480. u8 db_addr_lo[32];
  481. u8 code[6];
  482. u8 cid[10];
  483. u8 dpl[16];
  484. u8 index[16];
  485. u8 num_cons[10];
  486. u8 rsvd0[4];
  487. u8 final;
  488. u8 valid;
  489. } __packed;
  490. #define CQE_VALID_MASK 0x80000000
  491. #define CQE_CODE_MASK 0x0000003F
  492. #define CQE_CID_MASK 0x0000FFC0
  493. #define EQE_VALID_MASK 0x00000001
  494. #define EQE_MAJORCODE_MASK 0x0000000E
  495. #define EQE_RESID_MASK 0xFFFF0000
  496. struct be_eq_entry {
  497. u32 dw[1];
  498. } __packed;
  499. /**
  500. * Pseudo amap definition in which each bit of the actual structure is defined
  501. * as a byte: used to calculate offset/shift/mask of each field
  502. */
  503. struct amap_eq_entry {
  504. u8 valid; /* DWORD 0 */
  505. u8 major_code[3]; /* DWORD 0 */
  506. u8 minor_code[12]; /* DWORD 0 */
  507. u8 resource_id[16]; /* DWORD 0 */
  508. } __packed;
  509. struct cq_db {
  510. u32 dw[1];
  511. } __packed;
  512. /**
  513. * Pseudo amap definition in which each bit of the actual structure is defined
  514. * as a byte: used to calculate offset/shift/mask of each field
  515. */
  516. struct amap_cq_db {
  517. u8 qid[10];
  518. u8 event[1];
  519. u8 rsvd0[5];
  520. u8 num_popped[13];
  521. u8 rearm[1];
  522. u8 rsvd1[2];
  523. } __packed;
  524. void beiscsi_process_eq(struct beiscsi_hba *phba);
  525. struct iscsi_wrb {
  526. u32 dw[16];
  527. } __packed;
  528. #define WRB_TYPE_MASK 0xF0000000
  529. /**
  530. * Pseudo amap definition in which each bit of the actual structure is defined
  531. * as a byte: used to calculate offset/shift/mask of each field
  532. */
  533. struct amap_iscsi_wrb {
  534. u8 lun[14]; /* DWORD 0 */
  535. u8 lt; /* DWORD 0 */
  536. u8 invld; /* DWORD 0 */
  537. u8 wrb_idx[8]; /* DWORD 0 */
  538. u8 dsp; /* DWORD 0 */
  539. u8 dmsg; /* DWORD 0 */
  540. u8 undr_run; /* DWORD 0 */
  541. u8 over_run; /* DWORD 0 */
  542. u8 type[4]; /* DWORD 0 */
  543. u8 ptr2nextwrb[8]; /* DWORD 1 */
  544. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  545. u8 sgl_icd_idx[12]; /* DWORD 2 */
  546. u8 rsvd0[20]; /* DWORD 2 */
  547. u8 exp_data_sn[32]; /* DWORD 3 */
  548. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  549. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  550. u8 cmdsn_itt[32]; /* DWORD 6 */
  551. u8 dif_ref_tag[32]; /* DWORD 7 */
  552. u8 sge0_addr_hi[32]; /* DWORD 8 */
  553. u8 sge0_addr_lo[32]; /* DWORD 9 */
  554. u8 sge0_offset[22]; /* DWORD 10 */
  555. u8 pbs; /* DWORD 10 */
  556. u8 dif_mode[2]; /* DWORD 10 */
  557. u8 rsvd1[6]; /* DWORD 10 */
  558. u8 sge0_last; /* DWORD 10 */
  559. u8 sge0_len[17]; /* DWORD 11 */
  560. u8 dif_meta_tag[14]; /* DWORD 11 */
  561. u8 sge0_in_ddr; /* DWORD 11 */
  562. u8 sge1_addr_hi[32]; /* DWORD 12 */
  563. u8 sge1_addr_lo[32]; /* DWORD 13 */
  564. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  565. u8 rsvd2[9]; /* DWORD 14 */
  566. u8 sge1_last; /* DWORD 14 */
  567. u8 sge1_len[17]; /* DWORD 15 */
  568. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  569. u8 rsvd3[2]; /* DWORD 15 */
  570. u8 sge1_in_ddr; /* DWORD 15 */
  571. } __packed;
  572. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
  573. void
  574. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  575. struct pdu_nop_out {
  576. u32 dw[12];
  577. };
  578. /**
  579. * Pseudo amap definition in which each bit of the actual structure is defined
  580. * as a byte: used to calculate offset/shift/mask of each field
  581. */
  582. struct amap_pdu_nop_out {
  583. u8 opcode[6]; /* opcode 0x00 */
  584. u8 i_bit; /* I Bit */
  585. u8 x_bit; /* reserved; should be 0 */
  586. u8 fp_bit_filler1[7];
  587. u8 f_bit; /* always 1 */
  588. u8 reserved1[16];
  589. u8 ahs_length[8]; /* no AHS */
  590. u8 data_len_hi[8];
  591. u8 data_len_lo[16]; /* DataSegmentLength */
  592. u8 lun[64];
  593. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  594. u8 ttt[32]; /* target id for ping or 0xffffffff */
  595. u8 cmd_sn[32];
  596. u8 exp_stat_sn[32];
  597. u8 reserved5[128];
  598. };
  599. #define PDUBASE_OPCODE_MASK 0x0000003F
  600. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  601. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  602. struct pdu_base {
  603. u32 dw[16];
  604. } __packed;
  605. /**
  606. * Pseudo amap definition in which each bit of the actual structure is defined
  607. * as a byte: used to calculate offset/shift/mask of each field
  608. */
  609. struct amap_pdu_base {
  610. u8 opcode[6];
  611. u8 i_bit; /* immediate bit */
  612. u8 x_bit; /* reserved, always 0 */
  613. u8 reserved1[24]; /* opcode-specific fields */
  614. u8 ahs_length[8]; /* length units is 4 byte words */
  615. u8 data_len_hi[8];
  616. u8 data_len_lo[16]; /* DatasegmentLength */
  617. u8 lun[64]; /* lun or opcode-specific fields */
  618. u8 itt[32]; /* initiator task tag */
  619. u8 reserved4[224];
  620. };
  621. struct iscsi_target_context_update_wrb {
  622. u32 dw[16];
  623. } __packed;
  624. /**
  625. * Pseudo amap definition in which each bit of the actual structure is defined
  626. * as a byte: used to calculate offset/shift/mask of each field
  627. */
  628. struct amap_iscsi_target_context_update_wrb {
  629. u8 lun[14]; /* DWORD 0 */
  630. u8 lt; /* DWORD 0 */
  631. u8 invld; /* DWORD 0 */
  632. u8 wrb_idx[8]; /* DWORD 0 */
  633. u8 dsp; /* DWORD 0 */
  634. u8 dmsg; /* DWORD 0 */
  635. u8 undr_run; /* DWORD 0 */
  636. u8 over_run; /* DWORD 0 */
  637. u8 type[4]; /* DWORD 0 */
  638. u8 ptr2nextwrb[8]; /* DWORD 1 */
  639. u8 max_burst_length[19]; /* DWORD 1 */
  640. u8 rsvd0[5]; /* DWORD 1 */
  641. u8 rsvd1[15]; /* DWORD 2 */
  642. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  643. u8 first_burst_length[14]; /* DWORD 3 */
  644. u8 rsvd2[2]; /* DWORD 3 */
  645. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  646. u8 rsvd3[5]; /* DWORD 3 */
  647. u8 session_state[3]; /* DWORD 3 */
  648. u8 rsvd4[16]; /* DWORD 4 */
  649. u8 tx_jumbo; /* DWORD 4 */
  650. u8 hde; /* DWORD 4 */
  651. u8 dde; /* DWORD 4 */
  652. u8 erl[2]; /* DWORD 4 */
  653. u8 domain_id[5]; /* DWORD 4 */
  654. u8 mode; /* DWORD 4 */
  655. u8 imd; /* DWORD 4 */
  656. u8 ir2t; /* DWORD 4 */
  657. u8 notpredblq[2]; /* DWORD 4 */
  658. u8 compltonack; /* DWORD 4 */
  659. u8 stat_sn[32]; /* DWORD 5 */
  660. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  661. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  662. u8 pad_addr_hi[32]; /* DWORD 8 */
  663. u8 pad_addr_lo[32]; /* DWORD 9 */
  664. u8 rsvd5[32]; /* DWORD 10 */
  665. u8 rsvd6[32]; /* DWORD 11 */
  666. u8 rsvd7[32]; /* DWORD 12 */
  667. u8 rsvd8[32]; /* DWORD 13 */
  668. u8 rsvd9[32]; /* DWORD 14 */
  669. u8 rsvd10[32]; /* DWORD 15 */
  670. } __packed;
  671. struct be_ring {
  672. u32 pages; /* queue size in pages */
  673. u32 id; /* queue id assigned by beklib */
  674. u32 num; /* number of elements in queue */
  675. u32 cidx; /* consumer index */
  676. u32 pidx; /* producer index -- not used by most rings */
  677. u32 item_size; /* size in bytes of one object */
  678. void *va; /* The virtual address of the ring. This
  679. * should be last to allow 32 & 64 bit debugger
  680. * extensions to work.
  681. */
  682. };
  683. struct hwi_wrb_context {
  684. struct list_head wrb_handle_list;
  685. struct list_head wrb_handle_drvr_list;
  686. struct wrb_handle **pwrb_handle_base;
  687. struct wrb_handle **pwrb_handle_basestd;
  688. struct iscsi_wrb *plast_wrb;
  689. unsigned short alloc_index;
  690. unsigned short free_index;
  691. unsigned short wrb_handles_available;
  692. unsigned short cid;
  693. };
  694. struct hwi_controller {
  695. struct list_head io_sgl_list;
  696. struct list_head eh_sgl_list;
  697. struct sgl_handle *psgl_handle_base;
  698. unsigned int wrb_mem_index;
  699. struct hwi_wrb_context wrb_context[BE2_MAX_SESSIONS * 2];
  700. struct mcc_wrb *pmcc_wrb_base;
  701. struct be_ring default_pdu_hdr;
  702. struct be_ring default_pdu_data;
  703. struct hwi_context_memory *phwi_ctxt;
  704. };
  705. enum hwh_type_enum {
  706. HWH_TYPE_IO = 1,
  707. HWH_TYPE_LOGOUT = 2,
  708. HWH_TYPE_TMF = 3,
  709. HWH_TYPE_NOP = 4,
  710. HWH_TYPE_IO_RD = 5,
  711. HWH_TYPE_LOGIN = 11,
  712. HWH_TYPE_INVALID = 0xFFFFFFFF
  713. };
  714. struct wrb_handle {
  715. enum hwh_type_enum type;
  716. unsigned short wrb_index;
  717. unsigned short nxt_wrb_index;
  718. struct iscsi_task *pio_handle;
  719. struct iscsi_wrb *pwrb;
  720. };
  721. struct hwi_context_memory {
  722. /* Adaptive interrupt coalescing (AIC) info */
  723. u16 min_eqd; /* in usecs */
  724. u16 max_eqd; /* in usecs */
  725. u16 cur_eqd; /* in usecs */
  726. struct be_eq_obj be_eq[MAX_CPUS];
  727. struct be_queue_info be_cq[MAX_CPUS];
  728. struct be_queue_info be_def_hdrq;
  729. struct be_queue_info be_def_dataq;
  730. struct be_queue_info be_wrbq[BE2_MAX_SESSIONS];
  731. struct be_mcc_wrb_context *pbe_mcc_context;
  732. struct hwi_async_pdu_context *pasync_ctx;
  733. };
  734. #endif