emulate.c 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. /* Misc flags */
  75. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  76. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  77. #define Undefined (1<<25) /* No Such Instruction */
  78. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  79. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  80. #define No64 (1<<28)
  81. /* Source 2 operand type */
  82. #define Src2None (0<<29)
  83. #define Src2CL (1<<29)
  84. #define Src2ImmByte (2<<29)
  85. #define Src2One (3<<29)
  86. #define Src2Imm (4<<29)
  87. #define Src2Mask (7<<29)
  88. #define X2(x...) x, x
  89. #define X3(x...) X2(x), x
  90. #define X4(x...) X2(x), X2(x)
  91. #define X5(x...) X4(x), x
  92. #define X6(x...) X4(x), X2(x)
  93. #define X7(x...) X4(x), X3(x)
  94. #define X8(x...) X4(x), X4(x)
  95. #define X16(x...) X8(x), X8(x)
  96. struct opcode {
  97. u32 flags;
  98. union {
  99. int (*execute)(struct x86_emulate_ctxt *ctxt);
  100. struct opcode *group;
  101. struct group_dual *gdual;
  102. } u;
  103. };
  104. struct group_dual {
  105. struct opcode mod012[8];
  106. struct opcode mod3[8];
  107. };
  108. /* EFLAGS bit definitions. */
  109. #define EFLG_ID (1<<21)
  110. #define EFLG_VIP (1<<20)
  111. #define EFLG_VIF (1<<19)
  112. #define EFLG_AC (1<<18)
  113. #define EFLG_VM (1<<17)
  114. #define EFLG_RF (1<<16)
  115. #define EFLG_IOPL (3<<12)
  116. #define EFLG_NT (1<<14)
  117. #define EFLG_OF (1<<11)
  118. #define EFLG_DF (1<<10)
  119. #define EFLG_IF (1<<9)
  120. #define EFLG_TF (1<<8)
  121. #define EFLG_SF (1<<7)
  122. #define EFLG_ZF (1<<6)
  123. #define EFLG_AF (1<<4)
  124. #define EFLG_PF (1<<2)
  125. #define EFLG_CF (1<<0)
  126. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  127. #define EFLG_RESERVED_ONE_MASK 2
  128. /*
  129. * Instruction emulation:
  130. * Most instructions are emulated directly via a fragment of inline assembly
  131. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  132. * any modified flags.
  133. */
  134. #if defined(CONFIG_X86_64)
  135. #define _LO32 "k" /* force 32-bit operand */
  136. #define _STK "%%rsp" /* stack pointer */
  137. #elif defined(__i386__)
  138. #define _LO32 "" /* force 32-bit operand */
  139. #define _STK "%%esp" /* stack pointer */
  140. #endif
  141. /*
  142. * These EFLAGS bits are restored from saved value during emulation, and
  143. * any changes are written back to the saved value after emulation.
  144. */
  145. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  146. /* Before executing instruction: restore necessary bits in EFLAGS. */
  147. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  148. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  149. "movl %"_sav",%"_LO32 _tmp"; " \
  150. "push %"_tmp"; " \
  151. "push %"_tmp"; " \
  152. "movl %"_msk",%"_LO32 _tmp"; " \
  153. "andl %"_LO32 _tmp",("_STK"); " \
  154. "pushf; " \
  155. "notl %"_LO32 _tmp"; " \
  156. "andl %"_LO32 _tmp",("_STK"); " \
  157. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  158. "pop %"_tmp"; " \
  159. "orl %"_LO32 _tmp",("_STK"); " \
  160. "popf; " \
  161. "pop %"_sav"; "
  162. /* After executing instruction: write-back necessary bits in EFLAGS. */
  163. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  164. /* _sav |= EFLAGS & _msk; */ \
  165. "pushf; " \
  166. "pop %"_tmp"; " \
  167. "andl %"_msk",%"_LO32 _tmp"; " \
  168. "orl %"_LO32 _tmp",%"_sav"; "
  169. #ifdef CONFIG_X86_64
  170. #define ON64(x) x
  171. #else
  172. #define ON64(x)
  173. #endif
  174. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  175. do { \
  176. __asm__ __volatile__ ( \
  177. _PRE_EFLAGS("0", "4", "2") \
  178. _op _suffix " %"_x"3,%1; " \
  179. _POST_EFLAGS("0", "4", "2") \
  180. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  181. "=&r" (_tmp) \
  182. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  183. } while (0)
  184. /* Raw emulation: instruction has two explicit operands. */
  185. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  186. do { \
  187. unsigned long _tmp; \
  188. \
  189. switch ((_dst).bytes) { \
  190. case 2: \
  191. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  192. break; \
  193. case 4: \
  194. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  195. break; \
  196. case 8: \
  197. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  198. break; \
  199. } \
  200. } while (0)
  201. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  202. do { \
  203. unsigned long _tmp; \
  204. switch ((_dst).bytes) { \
  205. case 1: \
  206. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  207. break; \
  208. default: \
  209. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  210. _wx, _wy, _lx, _ly, _qx, _qy); \
  211. break; \
  212. } \
  213. } while (0)
  214. /* Source operand is byte-sized and may be restricted to just %cl. */
  215. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  216. __emulate_2op(_op, _src, _dst, _eflags, \
  217. "b", "c", "b", "c", "b", "c", "b", "c")
  218. /* Source operand is byte, word, long or quad sized. */
  219. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  220. __emulate_2op(_op, _src, _dst, _eflags, \
  221. "b", "q", "w", "r", _LO32, "r", "", "r")
  222. /* Source operand is word, long or quad sized. */
  223. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  224. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  225. "w", "r", _LO32, "r", "", "r")
  226. /* Instruction has three operands and one operand is stored in ECX register */
  227. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  228. do { \
  229. unsigned long _tmp; \
  230. _type _clv = (_cl).val; \
  231. _type _srcv = (_src).val; \
  232. _type _dstv = (_dst).val; \
  233. \
  234. __asm__ __volatile__ ( \
  235. _PRE_EFLAGS("0", "5", "2") \
  236. _op _suffix " %4,%1 \n" \
  237. _POST_EFLAGS("0", "5", "2") \
  238. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  239. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  240. ); \
  241. \
  242. (_cl).val = (unsigned long) _clv; \
  243. (_src).val = (unsigned long) _srcv; \
  244. (_dst).val = (unsigned long) _dstv; \
  245. } while (0)
  246. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  247. do { \
  248. switch ((_dst).bytes) { \
  249. case 2: \
  250. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  251. "w", unsigned short); \
  252. break; \
  253. case 4: \
  254. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  255. "l", unsigned int); \
  256. break; \
  257. case 8: \
  258. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  259. "q", unsigned long)); \
  260. break; \
  261. } \
  262. } while (0)
  263. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  264. do { \
  265. unsigned long _tmp; \
  266. \
  267. __asm__ __volatile__ ( \
  268. _PRE_EFLAGS("0", "3", "2") \
  269. _op _suffix " %1; " \
  270. _POST_EFLAGS("0", "3", "2") \
  271. : "=m" (_eflags), "+m" ((_dst).val), \
  272. "=&r" (_tmp) \
  273. : "i" (EFLAGS_MASK)); \
  274. } while (0)
  275. /* Instruction has only one explicit operand (no source operand). */
  276. #define emulate_1op(_op, _dst, _eflags) \
  277. do { \
  278. switch ((_dst).bytes) { \
  279. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  280. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  281. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  282. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  283. } \
  284. } while (0)
  285. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  286. do { \
  287. unsigned long _tmp; \
  288. \
  289. __asm__ __volatile__ ( \
  290. _PRE_EFLAGS("0", "4", "1") \
  291. _op _suffix " %5; " \
  292. _POST_EFLAGS("0", "4", "1") \
  293. : "=m" (_eflags), "=&r" (_tmp), \
  294. "+a" (_rax), "+d" (_rdx) \
  295. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  296. "a" (_rax), "d" (_rdx)); \
  297. } while (0)
  298. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  299. do { \
  300. unsigned long _tmp; \
  301. \
  302. __asm__ __volatile__ ( \
  303. _PRE_EFLAGS("0", "5", "1") \
  304. "1: \n\t" \
  305. _op _suffix " %6; " \
  306. "2: \n\t" \
  307. _POST_EFLAGS("0", "5", "1") \
  308. ".pushsection .fixup,\"ax\" \n\t" \
  309. "3: movb $1, %4 \n\t" \
  310. "jmp 2b \n\t" \
  311. ".popsection \n\t" \
  312. _ASM_EXTABLE(1b, 3b) \
  313. : "=m" (_eflags), "=&r" (_tmp), \
  314. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  315. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  316. "a" (_rax), "d" (_rdx)); \
  317. } while (0)
  318. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  319. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  320. do { \
  321. switch((_src).bytes) { \
  322. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  323. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  324. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  325. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  326. } \
  327. } while (0)
  328. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  329. do { \
  330. switch((_src).bytes) { \
  331. case 1: \
  332. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  333. _eflags, "b", _ex); \
  334. break; \
  335. case 2: \
  336. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  337. _eflags, "w", _ex); \
  338. break; \
  339. case 4: \
  340. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  341. _eflags, "l", _ex); \
  342. break; \
  343. case 8: ON64( \
  344. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  345. _eflags, "q", _ex)); \
  346. break; \
  347. } \
  348. } while (0)
  349. /* Fetch next part of the instruction being emulated. */
  350. #define insn_fetch(_type, _size, _eip) \
  351. ({ unsigned long _x; \
  352. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  353. if (rc != X86EMUL_CONTINUE) \
  354. goto done; \
  355. (_eip) += (_size); \
  356. (_type)_x; \
  357. })
  358. #define insn_fetch_arr(_arr, _size, _eip) \
  359. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  360. if (rc != X86EMUL_CONTINUE) \
  361. goto done; \
  362. (_eip) += (_size); \
  363. })
  364. static inline unsigned long ad_mask(struct decode_cache *c)
  365. {
  366. return (1UL << (c->ad_bytes << 3)) - 1;
  367. }
  368. /* Access/update address held in a register, based on addressing mode. */
  369. static inline unsigned long
  370. address_mask(struct decode_cache *c, unsigned long reg)
  371. {
  372. if (c->ad_bytes == sizeof(unsigned long))
  373. return reg;
  374. else
  375. return reg & ad_mask(c);
  376. }
  377. static inline unsigned long
  378. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  379. {
  380. return base + address_mask(c, reg);
  381. }
  382. static inline void
  383. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  384. {
  385. if (c->ad_bytes == sizeof(unsigned long))
  386. *reg += inc;
  387. else
  388. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  389. }
  390. static inline void jmp_rel(struct decode_cache *c, int rel)
  391. {
  392. register_address_increment(c, &c->eip, rel);
  393. }
  394. static void set_seg_override(struct decode_cache *c, int seg)
  395. {
  396. c->has_seg_override = true;
  397. c->seg_override = seg;
  398. }
  399. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  400. struct x86_emulate_ops *ops, int seg)
  401. {
  402. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  403. return 0;
  404. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  405. }
  406. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  407. struct x86_emulate_ops *ops,
  408. struct decode_cache *c)
  409. {
  410. if (!c->has_seg_override)
  411. return 0;
  412. return seg_base(ctxt, ops, c->seg_override);
  413. }
  414. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  415. struct x86_emulate_ops *ops)
  416. {
  417. return seg_base(ctxt, ops, VCPU_SREG_ES);
  418. }
  419. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  420. struct x86_emulate_ops *ops)
  421. {
  422. return seg_base(ctxt, ops, VCPU_SREG_SS);
  423. }
  424. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  425. u32 error, bool valid)
  426. {
  427. ctxt->exception = vec;
  428. ctxt->error_code = error;
  429. ctxt->error_code_valid = valid;
  430. }
  431. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  432. {
  433. emulate_exception(ctxt, GP_VECTOR, err, true);
  434. }
  435. static void emulate_pf(struct x86_emulate_ctxt *ctxt)
  436. {
  437. emulate_exception(ctxt, PF_VECTOR, 0, true);
  438. }
  439. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  440. {
  441. emulate_exception(ctxt, UD_VECTOR, 0, false);
  442. }
  443. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  444. {
  445. emulate_exception(ctxt, TS_VECTOR, err, true);
  446. }
  447. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  448. {
  449. emulate_exception(ctxt, DE_VECTOR, 0, false);
  450. return X86EMUL_PROPAGATE_FAULT;
  451. }
  452. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  453. struct x86_emulate_ops *ops,
  454. unsigned long eip, u8 *dest)
  455. {
  456. struct fetch_cache *fc = &ctxt->decode.fetch;
  457. int rc;
  458. int size, cur_size;
  459. if (eip == fc->end) {
  460. cur_size = fc->end - fc->start;
  461. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  462. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  463. size, ctxt->vcpu, NULL);
  464. if (rc != X86EMUL_CONTINUE)
  465. return rc;
  466. fc->end += size;
  467. }
  468. *dest = fc->data[eip - fc->start];
  469. return X86EMUL_CONTINUE;
  470. }
  471. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  472. struct x86_emulate_ops *ops,
  473. unsigned long eip, void *dest, unsigned size)
  474. {
  475. int rc;
  476. /* x86 instructions are limited to 15 bytes. */
  477. if (eip + size - ctxt->eip > 15)
  478. return X86EMUL_UNHANDLEABLE;
  479. while (size--) {
  480. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  481. if (rc != X86EMUL_CONTINUE)
  482. return rc;
  483. }
  484. return X86EMUL_CONTINUE;
  485. }
  486. /*
  487. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  488. * pointer into the block that addresses the relevant register.
  489. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  490. */
  491. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  492. int highbyte_regs)
  493. {
  494. void *p;
  495. p = &regs[modrm_reg];
  496. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  497. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  498. return p;
  499. }
  500. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  501. struct x86_emulate_ops *ops,
  502. ulong addr,
  503. u16 *size, unsigned long *address, int op_bytes)
  504. {
  505. int rc;
  506. if (op_bytes == 2)
  507. op_bytes = 3;
  508. *address = 0;
  509. rc = ops->read_std(addr, (unsigned long *)size, 2, ctxt->vcpu, NULL);
  510. if (rc != X86EMUL_CONTINUE)
  511. return rc;
  512. rc = ops->read_std(addr + 2, address, op_bytes, ctxt->vcpu, NULL);
  513. return rc;
  514. }
  515. static int test_cc(unsigned int condition, unsigned int flags)
  516. {
  517. int rc = 0;
  518. switch ((condition & 15) >> 1) {
  519. case 0: /* o */
  520. rc |= (flags & EFLG_OF);
  521. break;
  522. case 1: /* b/c/nae */
  523. rc |= (flags & EFLG_CF);
  524. break;
  525. case 2: /* z/e */
  526. rc |= (flags & EFLG_ZF);
  527. break;
  528. case 3: /* be/na */
  529. rc |= (flags & (EFLG_CF|EFLG_ZF));
  530. break;
  531. case 4: /* s */
  532. rc |= (flags & EFLG_SF);
  533. break;
  534. case 5: /* p/pe */
  535. rc |= (flags & EFLG_PF);
  536. break;
  537. case 7: /* le/ng */
  538. rc |= (flags & EFLG_ZF);
  539. /* fall through */
  540. case 6: /* l/nge */
  541. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  542. break;
  543. }
  544. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  545. return (!!rc ^ (condition & 1));
  546. }
  547. static void fetch_register_operand(struct operand *op)
  548. {
  549. switch (op->bytes) {
  550. case 1:
  551. op->val = *(u8 *)op->addr.reg;
  552. break;
  553. case 2:
  554. op->val = *(u16 *)op->addr.reg;
  555. break;
  556. case 4:
  557. op->val = *(u32 *)op->addr.reg;
  558. break;
  559. case 8:
  560. op->val = *(u64 *)op->addr.reg;
  561. break;
  562. }
  563. }
  564. static void decode_register_operand(struct operand *op,
  565. struct decode_cache *c,
  566. int inhibit_bytereg)
  567. {
  568. unsigned reg = c->modrm_reg;
  569. int highbyte_regs = c->rex_prefix == 0;
  570. if (!(c->d & ModRM))
  571. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  572. op->type = OP_REG;
  573. if ((c->d & ByteOp) && !inhibit_bytereg) {
  574. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  575. op->bytes = 1;
  576. } else {
  577. op->addr.reg = decode_register(reg, c->regs, 0);
  578. op->bytes = c->op_bytes;
  579. }
  580. fetch_register_operand(op);
  581. op->orig_val = op->val;
  582. }
  583. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  584. struct x86_emulate_ops *ops,
  585. struct operand *op)
  586. {
  587. struct decode_cache *c = &ctxt->decode;
  588. u8 sib;
  589. int index_reg = 0, base_reg = 0, scale;
  590. int rc = X86EMUL_CONTINUE;
  591. ulong modrm_ea = 0;
  592. if (c->rex_prefix) {
  593. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  594. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  595. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  596. }
  597. c->modrm = insn_fetch(u8, 1, c->eip);
  598. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  599. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  600. c->modrm_rm |= (c->modrm & 0x07);
  601. c->modrm_seg = VCPU_SREG_DS;
  602. if (c->modrm_mod == 3) {
  603. op->type = OP_REG;
  604. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  605. op->addr.reg = decode_register(c->modrm_rm,
  606. c->regs, c->d & ByteOp);
  607. fetch_register_operand(op);
  608. return rc;
  609. }
  610. op->type = OP_MEM;
  611. if (c->ad_bytes == 2) {
  612. unsigned bx = c->regs[VCPU_REGS_RBX];
  613. unsigned bp = c->regs[VCPU_REGS_RBP];
  614. unsigned si = c->regs[VCPU_REGS_RSI];
  615. unsigned di = c->regs[VCPU_REGS_RDI];
  616. /* 16-bit ModR/M decode. */
  617. switch (c->modrm_mod) {
  618. case 0:
  619. if (c->modrm_rm == 6)
  620. modrm_ea += insn_fetch(u16, 2, c->eip);
  621. break;
  622. case 1:
  623. modrm_ea += insn_fetch(s8, 1, c->eip);
  624. break;
  625. case 2:
  626. modrm_ea += insn_fetch(u16, 2, c->eip);
  627. break;
  628. }
  629. switch (c->modrm_rm) {
  630. case 0:
  631. modrm_ea += bx + si;
  632. break;
  633. case 1:
  634. modrm_ea += bx + di;
  635. break;
  636. case 2:
  637. modrm_ea += bp + si;
  638. break;
  639. case 3:
  640. modrm_ea += bp + di;
  641. break;
  642. case 4:
  643. modrm_ea += si;
  644. break;
  645. case 5:
  646. modrm_ea += di;
  647. break;
  648. case 6:
  649. if (c->modrm_mod != 0)
  650. modrm_ea += bp;
  651. break;
  652. case 7:
  653. modrm_ea += bx;
  654. break;
  655. }
  656. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  657. (c->modrm_rm == 6 && c->modrm_mod != 0))
  658. c->modrm_seg = VCPU_SREG_SS;
  659. modrm_ea = (u16)modrm_ea;
  660. } else {
  661. /* 32/64-bit ModR/M decode. */
  662. if ((c->modrm_rm & 7) == 4) {
  663. sib = insn_fetch(u8, 1, c->eip);
  664. index_reg |= (sib >> 3) & 7;
  665. base_reg |= sib & 7;
  666. scale = sib >> 6;
  667. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  668. modrm_ea += insn_fetch(s32, 4, c->eip);
  669. else
  670. modrm_ea += c->regs[base_reg];
  671. if (index_reg != 4)
  672. modrm_ea += c->regs[index_reg] << scale;
  673. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  674. if (ctxt->mode == X86EMUL_MODE_PROT64)
  675. c->rip_relative = 1;
  676. } else
  677. modrm_ea += c->regs[c->modrm_rm];
  678. switch (c->modrm_mod) {
  679. case 0:
  680. if (c->modrm_rm == 5)
  681. modrm_ea += insn_fetch(s32, 4, c->eip);
  682. break;
  683. case 1:
  684. modrm_ea += insn_fetch(s8, 1, c->eip);
  685. break;
  686. case 2:
  687. modrm_ea += insn_fetch(s32, 4, c->eip);
  688. break;
  689. }
  690. }
  691. op->addr.mem = modrm_ea;
  692. done:
  693. return rc;
  694. }
  695. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  696. struct x86_emulate_ops *ops,
  697. struct operand *op)
  698. {
  699. struct decode_cache *c = &ctxt->decode;
  700. int rc = X86EMUL_CONTINUE;
  701. op->type = OP_MEM;
  702. switch (c->ad_bytes) {
  703. case 2:
  704. op->addr.mem = insn_fetch(u16, 2, c->eip);
  705. break;
  706. case 4:
  707. op->addr.mem = insn_fetch(u32, 4, c->eip);
  708. break;
  709. case 8:
  710. op->addr.mem = insn_fetch(u64, 8, c->eip);
  711. break;
  712. }
  713. done:
  714. return rc;
  715. }
  716. static void fetch_bit_operand(struct decode_cache *c)
  717. {
  718. long sv = 0, mask;
  719. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  720. mask = ~(c->dst.bytes * 8 - 1);
  721. if (c->src.bytes == 2)
  722. sv = (s16)c->src.val & (s16)mask;
  723. else if (c->src.bytes == 4)
  724. sv = (s32)c->src.val & (s32)mask;
  725. c->dst.addr.mem += (sv >> 3);
  726. }
  727. /* only subword offset */
  728. c->src.val &= (c->dst.bytes << 3) - 1;
  729. }
  730. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  731. struct x86_emulate_ops *ops,
  732. unsigned long addr, void *dest, unsigned size)
  733. {
  734. int rc;
  735. struct read_cache *mc = &ctxt->decode.mem_read;
  736. u32 err;
  737. while (size) {
  738. int n = min(size, 8u);
  739. size -= n;
  740. if (mc->pos < mc->end)
  741. goto read_cached;
  742. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  743. ctxt->vcpu);
  744. if (rc == X86EMUL_PROPAGATE_FAULT)
  745. emulate_pf(ctxt);
  746. if (rc != X86EMUL_CONTINUE)
  747. return rc;
  748. mc->end += n;
  749. read_cached:
  750. memcpy(dest, mc->data + mc->pos, n);
  751. mc->pos += n;
  752. dest += n;
  753. addr += n;
  754. }
  755. return X86EMUL_CONTINUE;
  756. }
  757. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  758. struct x86_emulate_ops *ops,
  759. unsigned int size, unsigned short port,
  760. void *dest)
  761. {
  762. struct read_cache *rc = &ctxt->decode.io_read;
  763. if (rc->pos == rc->end) { /* refill pio read ahead */
  764. struct decode_cache *c = &ctxt->decode;
  765. unsigned int in_page, n;
  766. unsigned int count = c->rep_prefix ?
  767. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  768. in_page = (ctxt->eflags & EFLG_DF) ?
  769. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  770. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  771. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  772. count);
  773. if (n == 0)
  774. n = 1;
  775. rc->pos = rc->end = 0;
  776. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  777. return 0;
  778. rc->end = n * size;
  779. }
  780. memcpy(dest, rc->data + rc->pos, size);
  781. rc->pos += size;
  782. return 1;
  783. }
  784. static u32 desc_limit_scaled(struct desc_struct *desc)
  785. {
  786. u32 limit = get_desc_limit(desc);
  787. return desc->g ? (limit << 12) | 0xfff : limit;
  788. }
  789. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  790. struct x86_emulate_ops *ops,
  791. u16 selector, struct desc_ptr *dt)
  792. {
  793. if (selector & 1 << 2) {
  794. struct desc_struct desc;
  795. memset (dt, 0, sizeof *dt);
  796. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  797. return;
  798. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  799. dt->address = get_desc_base(&desc);
  800. } else
  801. ops->get_gdt(dt, ctxt->vcpu);
  802. }
  803. /* allowed just for 8 bytes segments */
  804. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  805. struct x86_emulate_ops *ops,
  806. u16 selector, struct desc_struct *desc)
  807. {
  808. struct desc_ptr dt;
  809. u16 index = selector >> 3;
  810. int ret;
  811. u32 err;
  812. ulong addr;
  813. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  814. if (dt.size < index * 8 + 7) {
  815. emulate_gp(ctxt, selector & 0xfffc);
  816. return X86EMUL_PROPAGATE_FAULT;
  817. }
  818. addr = dt.address + index * 8;
  819. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  820. if (ret == X86EMUL_PROPAGATE_FAULT)
  821. emulate_pf(ctxt);
  822. return ret;
  823. }
  824. /* allowed just for 8 bytes segments */
  825. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  826. struct x86_emulate_ops *ops,
  827. u16 selector, struct desc_struct *desc)
  828. {
  829. struct desc_ptr dt;
  830. u16 index = selector >> 3;
  831. u32 err;
  832. ulong addr;
  833. int ret;
  834. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  835. if (dt.size < index * 8 + 7) {
  836. emulate_gp(ctxt, selector & 0xfffc);
  837. return X86EMUL_PROPAGATE_FAULT;
  838. }
  839. addr = dt.address + index * 8;
  840. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  841. if (ret == X86EMUL_PROPAGATE_FAULT)
  842. emulate_pf(ctxt);
  843. return ret;
  844. }
  845. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  846. struct x86_emulate_ops *ops,
  847. u16 selector, int seg)
  848. {
  849. struct desc_struct seg_desc;
  850. u8 dpl, rpl, cpl;
  851. unsigned err_vec = GP_VECTOR;
  852. u32 err_code = 0;
  853. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  854. int ret;
  855. memset(&seg_desc, 0, sizeof seg_desc);
  856. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  857. || ctxt->mode == X86EMUL_MODE_REAL) {
  858. /* set real mode segment descriptor */
  859. set_desc_base(&seg_desc, selector << 4);
  860. set_desc_limit(&seg_desc, 0xffff);
  861. seg_desc.type = 3;
  862. seg_desc.p = 1;
  863. seg_desc.s = 1;
  864. goto load;
  865. }
  866. /* NULL selector is not valid for TR, CS and SS */
  867. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  868. && null_selector)
  869. goto exception;
  870. /* TR should be in GDT only */
  871. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  872. goto exception;
  873. if (null_selector) /* for NULL selector skip all following checks */
  874. goto load;
  875. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  876. if (ret != X86EMUL_CONTINUE)
  877. return ret;
  878. err_code = selector & 0xfffc;
  879. err_vec = GP_VECTOR;
  880. /* can't load system descriptor into segment selecor */
  881. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  882. goto exception;
  883. if (!seg_desc.p) {
  884. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  885. goto exception;
  886. }
  887. rpl = selector & 3;
  888. dpl = seg_desc.dpl;
  889. cpl = ops->cpl(ctxt->vcpu);
  890. switch (seg) {
  891. case VCPU_SREG_SS:
  892. /*
  893. * segment is not a writable data segment or segment
  894. * selector's RPL != CPL or segment selector's RPL != CPL
  895. */
  896. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  897. goto exception;
  898. break;
  899. case VCPU_SREG_CS:
  900. if (!(seg_desc.type & 8))
  901. goto exception;
  902. if (seg_desc.type & 4) {
  903. /* conforming */
  904. if (dpl > cpl)
  905. goto exception;
  906. } else {
  907. /* nonconforming */
  908. if (rpl > cpl || dpl != cpl)
  909. goto exception;
  910. }
  911. /* CS(RPL) <- CPL */
  912. selector = (selector & 0xfffc) | cpl;
  913. break;
  914. case VCPU_SREG_TR:
  915. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  916. goto exception;
  917. break;
  918. case VCPU_SREG_LDTR:
  919. if (seg_desc.s || seg_desc.type != 2)
  920. goto exception;
  921. break;
  922. default: /* DS, ES, FS, or GS */
  923. /*
  924. * segment is not a data or readable code segment or
  925. * ((segment is a data or nonconforming code segment)
  926. * and (both RPL and CPL > DPL))
  927. */
  928. if ((seg_desc.type & 0xa) == 0x8 ||
  929. (((seg_desc.type & 0xc) != 0xc) &&
  930. (rpl > dpl && cpl > dpl)))
  931. goto exception;
  932. break;
  933. }
  934. if (seg_desc.s) {
  935. /* mark segment as accessed */
  936. seg_desc.type |= 1;
  937. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  938. if (ret != X86EMUL_CONTINUE)
  939. return ret;
  940. }
  941. load:
  942. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  943. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  944. return X86EMUL_CONTINUE;
  945. exception:
  946. emulate_exception(ctxt, err_vec, err_code, true);
  947. return X86EMUL_PROPAGATE_FAULT;
  948. }
  949. static void write_register_operand(struct operand *op)
  950. {
  951. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  952. switch (op->bytes) {
  953. case 1:
  954. *(u8 *)op->addr.reg = (u8)op->val;
  955. break;
  956. case 2:
  957. *(u16 *)op->addr.reg = (u16)op->val;
  958. break;
  959. case 4:
  960. *op->addr.reg = (u32)op->val;
  961. break; /* 64b: zero-extend */
  962. case 8:
  963. *op->addr.reg = op->val;
  964. break;
  965. }
  966. }
  967. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  968. struct x86_emulate_ops *ops)
  969. {
  970. int rc;
  971. struct decode_cache *c = &ctxt->decode;
  972. u32 err;
  973. switch (c->dst.type) {
  974. case OP_REG:
  975. write_register_operand(&c->dst);
  976. break;
  977. case OP_MEM:
  978. if (c->lock_prefix)
  979. rc = ops->cmpxchg_emulated(
  980. c->dst.addr.mem,
  981. &c->dst.orig_val,
  982. &c->dst.val,
  983. c->dst.bytes,
  984. &err,
  985. ctxt->vcpu);
  986. else
  987. rc = ops->write_emulated(
  988. c->dst.addr.mem,
  989. &c->dst.val,
  990. c->dst.bytes,
  991. &err,
  992. ctxt->vcpu);
  993. if (rc == X86EMUL_PROPAGATE_FAULT)
  994. emulate_pf(ctxt);
  995. if (rc != X86EMUL_CONTINUE)
  996. return rc;
  997. break;
  998. case OP_NONE:
  999. /* no writeback */
  1000. break;
  1001. default:
  1002. break;
  1003. }
  1004. return X86EMUL_CONTINUE;
  1005. }
  1006. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1007. struct x86_emulate_ops *ops)
  1008. {
  1009. struct decode_cache *c = &ctxt->decode;
  1010. c->dst.type = OP_MEM;
  1011. c->dst.bytes = c->op_bytes;
  1012. c->dst.val = c->src.val;
  1013. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1014. c->dst.addr.mem = register_address(c, ss_base(ctxt, ops),
  1015. c->regs[VCPU_REGS_RSP]);
  1016. }
  1017. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1018. struct x86_emulate_ops *ops,
  1019. void *dest, int len)
  1020. {
  1021. struct decode_cache *c = &ctxt->decode;
  1022. int rc;
  1023. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1024. c->regs[VCPU_REGS_RSP]),
  1025. dest, len);
  1026. if (rc != X86EMUL_CONTINUE)
  1027. return rc;
  1028. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1029. return rc;
  1030. }
  1031. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1032. struct x86_emulate_ops *ops,
  1033. void *dest, int len)
  1034. {
  1035. int rc;
  1036. unsigned long val, change_mask;
  1037. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1038. int cpl = ops->cpl(ctxt->vcpu);
  1039. rc = emulate_pop(ctxt, ops, &val, len);
  1040. if (rc != X86EMUL_CONTINUE)
  1041. return rc;
  1042. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1043. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1044. switch(ctxt->mode) {
  1045. case X86EMUL_MODE_PROT64:
  1046. case X86EMUL_MODE_PROT32:
  1047. case X86EMUL_MODE_PROT16:
  1048. if (cpl == 0)
  1049. change_mask |= EFLG_IOPL;
  1050. if (cpl <= iopl)
  1051. change_mask |= EFLG_IF;
  1052. break;
  1053. case X86EMUL_MODE_VM86:
  1054. if (iopl < 3) {
  1055. emulate_gp(ctxt, 0);
  1056. return X86EMUL_PROPAGATE_FAULT;
  1057. }
  1058. change_mask |= EFLG_IF;
  1059. break;
  1060. default: /* real mode */
  1061. change_mask |= (EFLG_IOPL | EFLG_IF);
  1062. break;
  1063. }
  1064. *(unsigned long *)dest =
  1065. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1066. if (rc == X86EMUL_PROPAGATE_FAULT)
  1067. emulate_pf(ctxt);
  1068. return rc;
  1069. }
  1070. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1071. struct x86_emulate_ops *ops, int seg)
  1072. {
  1073. struct decode_cache *c = &ctxt->decode;
  1074. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1075. emulate_push(ctxt, ops);
  1076. }
  1077. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1078. struct x86_emulate_ops *ops, int seg)
  1079. {
  1080. struct decode_cache *c = &ctxt->decode;
  1081. unsigned long selector;
  1082. int rc;
  1083. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1084. if (rc != X86EMUL_CONTINUE)
  1085. return rc;
  1086. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1087. return rc;
  1088. }
  1089. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1090. struct x86_emulate_ops *ops)
  1091. {
  1092. struct decode_cache *c = &ctxt->decode;
  1093. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1094. int rc = X86EMUL_CONTINUE;
  1095. int reg = VCPU_REGS_RAX;
  1096. while (reg <= VCPU_REGS_RDI) {
  1097. (reg == VCPU_REGS_RSP) ?
  1098. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1099. emulate_push(ctxt, ops);
  1100. rc = writeback(ctxt, ops);
  1101. if (rc != X86EMUL_CONTINUE)
  1102. return rc;
  1103. ++reg;
  1104. }
  1105. /* Disable writeback. */
  1106. c->dst.type = OP_NONE;
  1107. return rc;
  1108. }
  1109. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1110. struct x86_emulate_ops *ops)
  1111. {
  1112. struct decode_cache *c = &ctxt->decode;
  1113. int rc = X86EMUL_CONTINUE;
  1114. int reg = VCPU_REGS_RDI;
  1115. while (reg >= VCPU_REGS_RAX) {
  1116. if (reg == VCPU_REGS_RSP) {
  1117. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1118. c->op_bytes);
  1119. --reg;
  1120. }
  1121. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1122. if (rc != X86EMUL_CONTINUE)
  1123. break;
  1124. --reg;
  1125. }
  1126. return rc;
  1127. }
  1128. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1129. struct x86_emulate_ops *ops, int irq)
  1130. {
  1131. struct decode_cache *c = &ctxt->decode;
  1132. int rc;
  1133. struct desc_ptr dt;
  1134. gva_t cs_addr;
  1135. gva_t eip_addr;
  1136. u16 cs, eip;
  1137. u32 err;
  1138. /* TODO: Add limit checks */
  1139. c->src.val = ctxt->eflags;
  1140. emulate_push(ctxt, ops);
  1141. rc = writeback(ctxt, ops);
  1142. if (rc != X86EMUL_CONTINUE)
  1143. return rc;
  1144. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1145. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1146. emulate_push(ctxt, ops);
  1147. rc = writeback(ctxt, ops);
  1148. if (rc != X86EMUL_CONTINUE)
  1149. return rc;
  1150. c->src.val = c->eip;
  1151. emulate_push(ctxt, ops);
  1152. rc = writeback(ctxt, ops);
  1153. if (rc != X86EMUL_CONTINUE)
  1154. return rc;
  1155. c->dst.type = OP_NONE;
  1156. ops->get_idt(&dt, ctxt->vcpu);
  1157. eip_addr = dt.address + (irq << 2);
  1158. cs_addr = dt.address + (irq << 2) + 2;
  1159. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &err);
  1160. if (rc != X86EMUL_CONTINUE)
  1161. return rc;
  1162. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &err);
  1163. if (rc != X86EMUL_CONTINUE)
  1164. return rc;
  1165. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1166. if (rc != X86EMUL_CONTINUE)
  1167. return rc;
  1168. c->eip = eip;
  1169. return rc;
  1170. }
  1171. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1172. struct x86_emulate_ops *ops, int irq)
  1173. {
  1174. switch(ctxt->mode) {
  1175. case X86EMUL_MODE_REAL:
  1176. return emulate_int_real(ctxt, ops, irq);
  1177. case X86EMUL_MODE_VM86:
  1178. case X86EMUL_MODE_PROT16:
  1179. case X86EMUL_MODE_PROT32:
  1180. case X86EMUL_MODE_PROT64:
  1181. default:
  1182. /* Protected mode interrupts unimplemented yet */
  1183. return X86EMUL_UNHANDLEABLE;
  1184. }
  1185. }
  1186. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1187. struct x86_emulate_ops *ops)
  1188. {
  1189. struct decode_cache *c = &ctxt->decode;
  1190. int rc = X86EMUL_CONTINUE;
  1191. unsigned long temp_eip = 0;
  1192. unsigned long temp_eflags = 0;
  1193. unsigned long cs = 0;
  1194. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1195. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1196. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1197. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1198. /* TODO: Add stack limit check */
  1199. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1200. if (rc != X86EMUL_CONTINUE)
  1201. return rc;
  1202. if (temp_eip & ~0xffff) {
  1203. emulate_gp(ctxt, 0);
  1204. return X86EMUL_PROPAGATE_FAULT;
  1205. }
  1206. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1207. if (rc != X86EMUL_CONTINUE)
  1208. return rc;
  1209. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1210. if (rc != X86EMUL_CONTINUE)
  1211. return rc;
  1212. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1213. if (rc != X86EMUL_CONTINUE)
  1214. return rc;
  1215. c->eip = temp_eip;
  1216. if (c->op_bytes == 4)
  1217. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1218. else if (c->op_bytes == 2) {
  1219. ctxt->eflags &= ~0xffff;
  1220. ctxt->eflags |= temp_eflags;
  1221. }
  1222. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1223. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1224. return rc;
  1225. }
  1226. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1227. struct x86_emulate_ops* ops)
  1228. {
  1229. switch(ctxt->mode) {
  1230. case X86EMUL_MODE_REAL:
  1231. return emulate_iret_real(ctxt, ops);
  1232. case X86EMUL_MODE_VM86:
  1233. case X86EMUL_MODE_PROT16:
  1234. case X86EMUL_MODE_PROT32:
  1235. case X86EMUL_MODE_PROT64:
  1236. default:
  1237. /* iret from protected mode unimplemented yet */
  1238. return X86EMUL_UNHANDLEABLE;
  1239. }
  1240. }
  1241. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1242. struct x86_emulate_ops *ops)
  1243. {
  1244. struct decode_cache *c = &ctxt->decode;
  1245. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1246. }
  1247. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1248. {
  1249. struct decode_cache *c = &ctxt->decode;
  1250. switch (c->modrm_reg) {
  1251. case 0: /* rol */
  1252. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1253. break;
  1254. case 1: /* ror */
  1255. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1256. break;
  1257. case 2: /* rcl */
  1258. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1259. break;
  1260. case 3: /* rcr */
  1261. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1262. break;
  1263. case 4: /* sal/shl */
  1264. case 6: /* sal/shl */
  1265. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1266. break;
  1267. case 5: /* shr */
  1268. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1269. break;
  1270. case 7: /* sar */
  1271. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1272. break;
  1273. }
  1274. }
  1275. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1276. struct x86_emulate_ops *ops)
  1277. {
  1278. struct decode_cache *c = &ctxt->decode;
  1279. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1280. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1281. u8 de = 0;
  1282. switch (c->modrm_reg) {
  1283. case 0 ... 1: /* test */
  1284. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1285. break;
  1286. case 2: /* not */
  1287. c->dst.val = ~c->dst.val;
  1288. break;
  1289. case 3: /* neg */
  1290. emulate_1op("neg", c->dst, ctxt->eflags);
  1291. break;
  1292. case 4: /* mul */
  1293. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1294. break;
  1295. case 5: /* imul */
  1296. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1297. break;
  1298. case 6: /* div */
  1299. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1300. ctxt->eflags, de);
  1301. break;
  1302. case 7: /* idiv */
  1303. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1304. ctxt->eflags, de);
  1305. break;
  1306. default:
  1307. return X86EMUL_UNHANDLEABLE;
  1308. }
  1309. if (de)
  1310. return emulate_de(ctxt);
  1311. return X86EMUL_CONTINUE;
  1312. }
  1313. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1314. struct x86_emulate_ops *ops)
  1315. {
  1316. struct decode_cache *c = &ctxt->decode;
  1317. switch (c->modrm_reg) {
  1318. case 0: /* inc */
  1319. emulate_1op("inc", c->dst, ctxt->eflags);
  1320. break;
  1321. case 1: /* dec */
  1322. emulate_1op("dec", c->dst, ctxt->eflags);
  1323. break;
  1324. case 2: /* call near abs */ {
  1325. long int old_eip;
  1326. old_eip = c->eip;
  1327. c->eip = c->src.val;
  1328. c->src.val = old_eip;
  1329. emulate_push(ctxt, ops);
  1330. break;
  1331. }
  1332. case 4: /* jmp abs */
  1333. c->eip = c->src.val;
  1334. break;
  1335. case 6: /* push */
  1336. emulate_push(ctxt, ops);
  1337. break;
  1338. }
  1339. return X86EMUL_CONTINUE;
  1340. }
  1341. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1342. struct x86_emulate_ops *ops)
  1343. {
  1344. struct decode_cache *c = &ctxt->decode;
  1345. u64 old = c->dst.orig_val64;
  1346. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1347. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1348. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1349. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1350. ctxt->eflags &= ~EFLG_ZF;
  1351. } else {
  1352. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1353. (u32) c->regs[VCPU_REGS_RBX];
  1354. ctxt->eflags |= EFLG_ZF;
  1355. }
  1356. return X86EMUL_CONTINUE;
  1357. }
  1358. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1359. struct x86_emulate_ops *ops)
  1360. {
  1361. struct decode_cache *c = &ctxt->decode;
  1362. int rc;
  1363. unsigned long cs;
  1364. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1365. if (rc != X86EMUL_CONTINUE)
  1366. return rc;
  1367. if (c->op_bytes == 4)
  1368. c->eip = (u32)c->eip;
  1369. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1370. if (rc != X86EMUL_CONTINUE)
  1371. return rc;
  1372. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1373. return rc;
  1374. }
  1375. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1376. struct x86_emulate_ops *ops, int seg)
  1377. {
  1378. struct decode_cache *c = &ctxt->decode;
  1379. unsigned short sel;
  1380. int rc;
  1381. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1382. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1383. if (rc != X86EMUL_CONTINUE)
  1384. return rc;
  1385. c->dst.val = c->src.val;
  1386. return rc;
  1387. }
  1388. static inline void
  1389. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1390. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1391. struct desc_struct *ss)
  1392. {
  1393. memset(cs, 0, sizeof(struct desc_struct));
  1394. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1395. memset(ss, 0, sizeof(struct desc_struct));
  1396. cs->l = 0; /* will be adjusted later */
  1397. set_desc_base(cs, 0); /* flat segment */
  1398. cs->g = 1; /* 4kb granularity */
  1399. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1400. cs->type = 0x0b; /* Read, Execute, Accessed */
  1401. cs->s = 1;
  1402. cs->dpl = 0; /* will be adjusted later */
  1403. cs->p = 1;
  1404. cs->d = 1;
  1405. set_desc_base(ss, 0); /* flat segment */
  1406. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1407. ss->g = 1; /* 4kb granularity */
  1408. ss->s = 1;
  1409. ss->type = 0x03; /* Read/Write, Accessed */
  1410. ss->d = 1; /* 32bit stack segment */
  1411. ss->dpl = 0;
  1412. ss->p = 1;
  1413. }
  1414. static int
  1415. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1416. {
  1417. struct decode_cache *c = &ctxt->decode;
  1418. struct desc_struct cs, ss;
  1419. u64 msr_data;
  1420. u16 cs_sel, ss_sel;
  1421. /* syscall is not available in real mode */
  1422. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1423. ctxt->mode == X86EMUL_MODE_VM86) {
  1424. emulate_ud(ctxt);
  1425. return X86EMUL_PROPAGATE_FAULT;
  1426. }
  1427. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1428. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1429. msr_data >>= 32;
  1430. cs_sel = (u16)(msr_data & 0xfffc);
  1431. ss_sel = (u16)(msr_data + 8);
  1432. if (is_long_mode(ctxt->vcpu)) {
  1433. cs.d = 0;
  1434. cs.l = 1;
  1435. }
  1436. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1437. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1438. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1439. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1440. c->regs[VCPU_REGS_RCX] = c->eip;
  1441. if (is_long_mode(ctxt->vcpu)) {
  1442. #ifdef CONFIG_X86_64
  1443. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1444. ops->get_msr(ctxt->vcpu,
  1445. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1446. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1447. c->eip = msr_data;
  1448. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1449. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1450. #endif
  1451. } else {
  1452. /* legacy mode */
  1453. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1454. c->eip = (u32)msr_data;
  1455. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1456. }
  1457. return X86EMUL_CONTINUE;
  1458. }
  1459. static int
  1460. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1461. {
  1462. struct decode_cache *c = &ctxt->decode;
  1463. struct desc_struct cs, ss;
  1464. u64 msr_data;
  1465. u16 cs_sel, ss_sel;
  1466. /* inject #GP if in real mode */
  1467. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1468. emulate_gp(ctxt, 0);
  1469. return X86EMUL_PROPAGATE_FAULT;
  1470. }
  1471. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1472. * Therefore, we inject an #UD.
  1473. */
  1474. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1475. emulate_ud(ctxt);
  1476. return X86EMUL_PROPAGATE_FAULT;
  1477. }
  1478. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1479. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1480. switch (ctxt->mode) {
  1481. case X86EMUL_MODE_PROT32:
  1482. if ((msr_data & 0xfffc) == 0x0) {
  1483. emulate_gp(ctxt, 0);
  1484. return X86EMUL_PROPAGATE_FAULT;
  1485. }
  1486. break;
  1487. case X86EMUL_MODE_PROT64:
  1488. if (msr_data == 0x0) {
  1489. emulate_gp(ctxt, 0);
  1490. return X86EMUL_PROPAGATE_FAULT;
  1491. }
  1492. break;
  1493. }
  1494. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1495. cs_sel = (u16)msr_data;
  1496. cs_sel &= ~SELECTOR_RPL_MASK;
  1497. ss_sel = cs_sel + 8;
  1498. ss_sel &= ~SELECTOR_RPL_MASK;
  1499. if (ctxt->mode == X86EMUL_MODE_PROT64
  1500. || is_long_mode(ctxt->vcpu)) {
  1501. cs.d = 0;
  1502. cs.l = 1;
  1503. }
  1504. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1505. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1506. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1507. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1508. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1509. c->eip = msr_data;
  1510. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1511. c->regs[VCPU_REGS_RSP] = msr_data;
  1512. return X86EMUL_CONTINUE;
  1513. }
  1514. static int
  1515. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1516. {
  1517. struct decode_cache *c = &ctxt->decode;
  1518. struct desc_struct cs, ss;
  1519. u64 msr_data;
  1520. int usermode;
  1521. u16 cs_sel, ss_sel;
  1522. /* inject #GP if in real mode or Virtual 8086 mode */
  1523. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1524. ctxt->mode == X86EMUL_MODE_VM86) {
  1525. emulate_gp(ctxt, 0);
  1526. return X86EMUL_PROPAGATE_FAULT;
  1527. }
  1528. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1529. if ((c->rex_prefix & 0x8) != 0x0)
  1530. usermode = X86EMUL_MODE_PROT64;
  1531. else
  1532. usermode = X86EMUL_MODE_PROT32;
  1533. cs.dpl = 3;
  1534. ss.dpl = 3;
  1535. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1536. switch (usermode) {
  1537. case X86EMUL_MODE_PROT32:
  1538. cs_sel = (u16)(msr_data + 16);
  1539. if ((msr_data & 0xfffc) == 0x0) {
  1540. emulate_gp(ctxt, 0);
  1541. return X86EMUL_PROPAGATE_FAULT;
  1542. }
  1543. ss_sel = (u16)(msr_data + 24);
  1544. break;
  1545. case X86EMUL_MODE_PROT64:
  1546. cs_sel = (u16)(msr_data + 32);
  1547. if (msr_data == 0x0) {
  1548. emulate_gp(ctxt, 0);
  1549. return X86EMUL_PROPAGATE_FAULT;
  1550. }
  1551. ss_sel = cs_sel + 8;
  1552. cs.d = 0;
  1553. cs.l = 1;
  1554. break;
  1555. }
  1556. cs_sel |= SELECTOR_RPL_MASK;
  1557. ss_sel |= SELECTOR_RPL_MASK;
  1558. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1559. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1560. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1561. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1562. c->eip = c->regs[VCPU_REGS_RDX];
  1563. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1564. return X86EMUL_CONTINUE;
  1565. }
  1566. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1567. struct x86_emulate_ops *ops)
  1568. {
  1569. int iopl;
  1570. if (ctxt->mode == X86EMUL_MODE_REAL)
  1571. return false;
  1572. if (ctxt->mode == X86EMUL_MODE_VM86)
  1573. return true;
  1574. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1575. return ops->cpl(ctxt->vcpu) > iopl;
  1576. }
  1577. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1578. struct x86_emulate_ops *ops,
  1579. u16 port, u16 len)
  1580. {
  1581. struct desc_struct tr_seg;
  1582. int r;
  1583. u16 io_bitmap_ptr;
  1584. u8 perm, bit_idx = port & 0x7;
  1585. unsigned mask = (1 << len) - 1;
  1586. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1587. if (!tr_seg.p)
  1588. return false;
  1589. if (desc_limit_scaled(&tr_seg) < 103)
  1590. return false;
  1591. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1592. ctxt->vcpu, NULL);
  1593. if (r != X86EMUL_CONTINUE)
  1594. return false;
  1595. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1596. return false;
  1597. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1598. &perm, 1, ctxt->vcpu, NULL);
  1599. if (r != X86EMUL_CONTINUE)
  1600. return false;
  1601. if ((perm >> bit_idx) & mask)
  1602. return false;
  1603. return true;
  1604. }
  1605. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1606. struct x86_emulate_ops *ops,
  1607. u16 port, u16 len)
  1608. {
  1609. if (ctxt->perm_ok)
  1610. return true;
  1611. if (emulator_bad_iopl(ctxt, ops))
  1612. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1613. return false;
  1614. ctxt->perm_ok = true;
  1615. return true;
  1616. }
  1617. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1618. struct x86_emulate_ops *ops,
  1619. struct tss_segment_16 *tss)
  1620. {
  1621. struct decode_cache *c = &ctxt->decode;
  1622. tss->ip = c->eip;
  1623. tss->flag = ctxt->eflags;
  1624. tss->ax = c->regs[VCPU_REGS_RAX];
  1625. tss->cx = c->regs[VCPU_REGS_RCX];
  1626. tss->dx = c->regs[VCPU_REGS_RDX];
  1627. tss->bx = c->regs[VCPU_REGS_RBX];
  1628. tss->sp = c->regs[VCPU_REGS_RSP];
  1629. tss->bp = c->regs[VCPU_REGS_RBP];
  1630. tss->si = c->regs[VCPU_REGS_RSI];
  1631. tss->di = c->regs[VCPU_REGS_RDI];
  1632. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1633. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1634. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1635. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1636. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1637. }
  1638. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1639. struct x86_emulate_ops *ops,
  1640. struct tss_segment_16 *tss)
  1641. {
  1642. struct decode_cache *c = &ctxt->decode;
  1643. int ret;
  1644. c->eip = tss->ip;
  1645. ctxt->eflags = tss->flag | 2;
  1646. c->regs[VCPU_REGS_RAX] = tss->ax;
  1647. c->regs[VCPU_REGS_RCX] = tss->cx;
  1648. c->regs[VCPU_REGS_RDX] = tss->dx;
  1649. c->regs[VCPU_REGS_RBX] = tss->bx;
  1650. c->regs[VCPU_REGS_RSP] = tss->sp;
  1651. c->regs[VCPU_REGS_RBP] = tss->bp;
  1652. c->regs[VCPU_REGS_RSI] = tss->si;
  1653. c->regs[VCPU_REGS_RDI] = tss->di;
  1654. /*
  1655. * SDM says that segment selectors are loaded before segment
  1656. * descriptors
  1657. */
  1658. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1659. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1660. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1661. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1662. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1663. /*
  1664. * Now load segment descriptors. If fault happenes at this stage
  1665. * it is handled in a context of new task
  1666. */
  1667. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1668. if (ret != X86EMUL_CONTINUE)
  1669. return ret;
  1670. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1671. if (ret != X86EMUL_CONTINUE)
  1672. return ret;
  1673. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1674. if (ret != X86EMUL_CONTINUE)
  1675. return ret;
  1676. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1677. if (ret != X86EMUL_CONTINUE)
  1678. return ret;
  1679. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1680. if (ret != X86EMUL_CONTINUE)
  1681. return ret;
  1682. return X86EMUL_CONTINUE;
  1683. }
  1684. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1685. struct x86_emulate_ops *ops,
  1686. u16 tss_selector, u16 old_tss_sel,
  1687. ulong old_tss_base, struct desc_struct *new_desc)
  1688. {
  1689. struct tss_segment_16 tss_seg;
  1690. int ret;
  1691. u32 err, new_tss_base = get_desc_base(new_desc);
  1692. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1693. &err);
  1694. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1695. /* FIXME: need to provide precise fault address */
  1696. emulate_pf(ctxt);
  1697. return ret;
  1698. }
  1699. save_state_to_tss16(ctxt, ops, &tss_seg);
  1700. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1701. &err);
  1702. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1703. /* FIXME: need to provide precise fault address */
  1704. emulate_pf(ctxt);
  1705. return ret;
  1706. }
  1707. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1708. &err);
  1709. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1710. /* FIXME: need to provide precise fault address */
  1711. emulate_pf(ctxt);
  1712. return ret;
  1713. }
  1714. if (old_tss_sel != 0xffff) {
  1715. tss_seg.prev_task_link = old_tss_sel;
  1716. ret = ops->write_std(new_tss_base,
  1717. &tss_seg.prev_task_link,
  1718. sizeof tss_seg.prev_task_link,
  1719. ctxt->vcpu, &err);
  1720. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1721. /* FIXME: need to provide precise fault address */
  1722. emulate_pf(ctxt);
  1723. return ret;
  1724. }
  1725. }
  1726. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1727. }
  1728. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1729. struct x86_emulate_ops *ops,
  1730. struct tss_segment_32 *tss)
  1731. {
  1732. struct decode_cache *c = &ctxt->decode;
  1733. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1734. tss->eip = c->eip;
  1735. tss->eflags = ctxt->eflags;
  1736. tss->eax = c->regs[VCPU_REGS_RAX];
  1737. tss->ecx = c->regs[VCPU_REGS_RCX];
  1738. tss->edx = c->regs[VCPU_REGS_RDX];
  1739. tss->ebx = c->regs[VCPU_REGS_RBX];
  1740. tss->esp = c->regs[VCPU_REGS_RSP];
  1741. tss->ebp = c->regs[VCPU_REGS_RBP];
  1742. tss->esi = c->regs[VCPU_REGS_RSI];
  1743. tss->edi = c->regs[VCPU_REGS_RDI];
  1744. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1745. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1746. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1747. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1748. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1749. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1750. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1751. }
  1752. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1753. struct x86_emulate_ops *ops,
  1754. struct tss_segment_32 *tss)
  1755. {
  1756. struct decode_cache *c = &ctxt->decode;
  1757. int ret;
  1758. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  1759. emulate_gp(ctxt, 0);
  1760. return X86EMUL_PROPAGATE_FAULT;
  1761. }
  1762. c->eip = tss->eip;
  1763. ctxt->eflags = tss->eflags | 2;
  1764. c->regs[VCPU_REGS_RAX] = tss->eax;
  1765. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1766. c->regs[VCPU_REGS_RDX] = tss->edx;
  1767. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1768. c->regs[VCPU_REGS_RSP] = tss->esp;
  1769. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1770. c->regs[VCPU_REGS_RSI] = tss->esi;
  1771. c->regs[VCPU_REGS_RDI] = tss->edi;
  1772. /*
  1773. * SDM says that segment selectors are loaded before segment
  1774. * descriptors
  1775. */
  1776. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1777. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1778. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1779. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1780. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1781. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1782. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1783. /*
  1784. * Now load segment descriptors. If fault happenes at this stage
  1785. * it is handled in a context of new task
  1786. */
  1787. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1788. if (ret != X86EMUL_CONTINUE)
  1789. return ret;
  1790. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1791. if (ret != X86EMUL_CONTINUE)
  1792. return ret;
  1793. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1794. if (ret != X86EMUL_CONTINUE)
  1795. return ret;
  1796. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1797. if (ret != X86EMUL_CONTINUE)
  1798. return ret;
  1799. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1800. if (ret != X86EMUL_CONTINUE)
  1801. return ret;
  1802. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1803. if (ret != X86EMUL_CONTINUE)
  1804. return ret;
  1805. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1806. if (ret != X86EMUL_CONTINUE)
  1807. return ret;
  1808. return X86EMUL_CONTINUE;
  1809. }
  1810. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1811. struct x86_emulate_ops *ops,
  1812. u16 tss_selector, u16 old_tss_sel,
  1813. ulong old_tss_base, struct desc_struct *new_desc)
  1814. {
  1815. struct tss_segment_32 tss_seg;
  1816. int ret;
  1817. u32 err, new_tss_base = get_desc_base(new_desc);
  1818. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1819. &err);
  1820. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1821. /* FIXME: need to provide precise fault address */
  1822. emulate_pf(ctxt);
  1823. return ret;
  1824. }
  1825. save_state_to_tss32(ctxt, ops, &tss_seg);
  1826. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1827. &err);
  1828. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1829. /* FIXME: need to provide precise fault address */
  1830. emulate_pf(ctxt);
  1831. return ret;
  1832. }
  1833. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1834. &err);
  1835. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1836. /* FIXME: need to provide precise fault address */
  1837. emulate_pf(ctxt);
  1838. return ret;
  1839. }
  1840. if (old_tss_sel != 0xffff) {
  1841. tss_seg.prev_task_link = old_tss_sel;
  1842. ret = ops->write_std(new_tss_base,
  1843. &tss_seg.prev_task_link,
  1844. sizeof tss_seg.prev_task_link,
  1845. ctxt->vcpu, &err);
  1846. if (ret == X86EMUL_PROPAGATE_FAULT) {
  1847. /* FIXME: need to provide precise fault address */
  1848. emulate_pf(ctxt);
  1849. return ret;
  1850. }
  1851. }
  1852. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1853. }
  1854. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1855. struct x86_emulate_ops *ops,
  1856. u16 tss_selector, int reason,
  1857. bool has_error_code, u32 error_code)
  1858. {
  1859. struct desc_struct curr_tss_desc, next_tss_desc;
  1860. int ret;
  1861. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1862. ulong old_tss_base =
  1863. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1864. u32 desc_limit;
  1865. /* FIXME: old_tss_base == ~0 ? */
  1866. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1867. if (ret != X86EMUL_CONTINUE)
  1868. return ret;
  1869. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1870. if (ret != X86EMUL_CONTINUE)
  1871. return ret;
  1872. /* FIXME: check that next_tss_desc is tss */
  1873. if (reason != TASK_SWITCH_IRET) {
  1874. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1875. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  1876. emulate_gp(ctxt, 0);
  1877. return X86EMUL_PROPAGATE_FAULT;
  1878. }
  1879. }
  1880. desc_limit = desc_limit_scaled(&next_tss_desc);
  1881. if (!next_tss_desc.p ||
  1882. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1883. desc_limit < 0x2b)) {
  1884. emulate_ts(ctxt, tss_selector & 0xfffc);
  1885. return X86EMUL_PROPAGATE_FAULT;
  1886. }
  1887. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1888. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1889. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1890. &curr_tss_desc);
  1891. }
  1892. if (reason == TASK_SWITCH_IRET)
  1893. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1894. /* set back link to prev task only if NT bit is set in eflags
  1895. note that old_tss_sel is not used afetr this point */
  1896. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1897. old_tss_sel = 0xffff;
  1898. if (next_tss_desc.type & 8)
  1899. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1900. old_tss_base, &next_tss_desc);
  1901. else
  1902. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1903. old_tss_base, &next_tss_desc);
  1904. if (ret != X86EMUL_CONTINUE)
  1905. return ret;
  1906. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1907. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1908. if (reason != TASK_SWITCH_IRET) {
  1909. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1910. write_segment_descriptor(ctxt, ops, tss_selector,
  1911. &next_tss_desc);
  1912. }
  1913. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1914. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  1915. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1916. if (has_error_code) {
  1917. struct decode_cache *c = &ctxt->decode;
  1918. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1919. c->lock_prefix = 0;
  1920. c->src.val = (unsigned long) error_code;
  1921. emulate_push(ctxt, ops);
  1922. }
  1923. return ret;
  1924. }
  1925. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1926. u16 tss_selector, int reason,
  1927. bool has_error_code, u32 error_code)
  1928. {
  1929. struct x86_emulate_ops *ops = ctxt->ops;
  1930. struct decode_cache *c = &ctxt->decode;
  1931. int rc;
  1932. c->eip = ctxt->eip;
  1933. c->dst.type = OP_NONE;
  1934. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1935. has_error_code, error_code);
  1936. if (rc == X86EMUL_CONTINUE) {
  1937. rc = writeback(ctxt, ops);
  1938. if (rc == X86EMUL_CONTINUE)
  1939. ctxt->eip = c->eip;
  1940. }
  1941. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1942. }
  1943. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  1944. int reg, struct operand *op)
  1945. {
  1946. struct decode_cache *c = &ctxt->decode;
  1947. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1948. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1949. op->addr.mem = register_address(c, base, c->regs[reg]);
  1950. }
  1951. static int em_push(struct x86_emulate_ctxt *ctxt)
  1952. {
  1953. emulate_push(ctxt, ctxt->ops);
  1954. return X86EMUL_CONTINUE;
  1955. }
  1956. static int em_das(struct x86_emulate_ctxt *ctxt)
  1957. {
  1958. struct decode_cache *c = &ctxt->decode;
  1959. u8 al, old_al;
  1960. bool af, cf, old_cf;
  1961. cf = ctxt->eflags & X86_EFLAGS_CF;
  1962. al = c->dst.val;
  1963. old_al = al;
  1964. old_cf = cf;
  1965. cf = false;
  1966. af = ctxt->eflags & X86_EFLAGS_AF;
  1967. if ((al & 0x0f) > 9 || af) {
  1968. al -= 6;
  1969. cf = old_cf | (al >= 250);
  1970. af = true;
  1971. } else {
  1972. af = false;
  1973. }
  1974. if (old_al > 0x99 || old_cf) {
  1975. al -= 0x60;
  1976. cf = true;
  1977. }
  1978. c->dst.val = al;
  1979. /* Set PF, ZF, SF */
  1980. c->src.type = OP_IMM;
  1981. c->src.val = 0;
  1982. c->src.bytes = 1;
  1983. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1984. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1985. if (cf)
  1986. ctxt->eflags |= X86_EFLAGS_CF;
  1987. if (af)
  1988. ctxt->eflags |= X86_EFLAGS_AF;
  1989. return X86EMUL_CONTINUE;
  1990. }
  1991. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1992. {
  1993. struct decode_cache *c = &ctxt->decode;
  1994. u16 sel, old_cs;
  1995. ulong old_eip;
  1996. int rc;
  1997. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1998. old_eip = c->eip;
  1999. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2000. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2001. return X86EMUL_CONTINUE;
  2002. c->eip = 0;
  2003. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2004. c->src.val = old_cs;
  2005. emulate_push(ctxt, ctxt->ops);
  2006. rc = writeback(ctxt, ctxt->ops);
  2007. if (rc != X86EMUL_CONTINUE)
  2008. return rc;
  2009. c->src.val = old_eip;
  2010. emulate_push(ctxt, ctxt->ops);
  2011. rc = writeback(ctxt, ctxt->ops);
  2012. if (rc != X86EMUL_CONTINUE)
  2013. return rc;
  2014. c->dst.type = OP_NONE;
  2015. return X86EMUL_CONTINUE;
  2016. }
  2017. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2018. {
  2019. struct decode_cache *c = &ctxt->decode;
  2020. int rc;
  2021. c->dst.type = OP_REG;
  2022. c->dst.addr.reg = &c->eip;
  2023. c->dst.bytes = c->op_bytes;
  2024. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  2025. if (rc != X86EMUL_CONTINUE)
  2026. return rc;
  2027. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2028. return X86EMUL_CONTINUE;
  2029. }
  2030. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2031. {
  2032. struct decode_cache *c = &ctxt->decode;
  2033. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2034. return X86EMUL_CONTINUE;
  2035. }
  2036. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2037. {
  2038. struct decode_cache *c = &ctxt->decode;
  2039. c->dst.val = c->src2.val;
  2040. return em_imul(ctxt);
  2041. }
  2042. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2043. {
  2044. struct decode_cache *c = &ctxt->decode;
  2045. c->dst.type = OP_REG;
  2046. c->dst.bytes = c->src.bytes;
  2047. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2048. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2049. return X86EMUL_CONTINUE;
  2050. }
  2051. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2052. {
  2053. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2054. struct decode_cache *c = &ctxt->decode;
  2055. u64 tsc = 0;
  2056. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD)) {
  2057. emulate_gp(ctxt, 0);
  2058. return X86EMUL_PROPAGATE_FAULT;
  2059. }
  2060. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2061. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2062. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2063. return X86EMUL_CONTINUE;
  2064. }
  2065. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2066. {
  2067. struct decode_cache *c = &ctxt->decode;
  2068. c->dst.val = c->src.val;
  2069. return X86EMUL_CONTINUE;
  2070. }
  2071. #define D(_y) { .flags = (_y) }
  2072. #define N D(0)
  2073. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2074. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2075. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2076. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2077. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2078. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2079. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2080. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2081. static struct opcode group1[] = {
  2082. X7(D(Lock)), N
  2083. };
  2084. static struct opcode group1A[] = {
  2085. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2086. };
  2087. static struct opcode group3[] = {
  2088. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2089. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2090. X4(D(SrcMem | ModRM)),
  2091. };
  2092. static struct opcode group4[] = {
  2093. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2094. N, N, N, N, N, N,
  2095. };
  2096. static struct opcode group5[] = {
  2097. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2098. D(SrcMem | ModRM | Stack),
  2099. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2100. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2101. D(SrcMem | ModRM | Stack), N,
  2102. };
  2103. static struct group_dual group7 = { {
  2104. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2105. D(SrcNone | ModRM | DstMem | Mov), N,
  2106. D(SrcMem16 | ModRM | Mov | Priv),
  2107. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2108. }, {
  2109. D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
  2110. D(SrcNone | ModRM | DstMem | Mov), N,
  2111. D(SrcMem16 | ModRM | Mov | Priv), N,
  2112. } };
  2113. static struct opcode group8[] = {
  2114. N, N, N, N,
  2115. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2116. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2117. };
  2118. static struct group_dual group9 = { {
  2119. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2120. }, {
  2121. N, N, N, N, N, N, N, N,
  2122. } };
  2123. static struct opcode group11[] = {
  2124. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2125. };
  2126. static struct opcode opcode_table[256] = {
  2127. /* 0x00 - 0x07 */
  2128. D6ALU(Lock),
  2129. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2130. /* 0x08 - 0x0F */
  2131. D6ALU(Lock),
  2132. D(ImplicitOps | Stack | No64), N,
  2133. /* 0x10 - 0x17 */
  2134. D6ALU(Lock),
  2135. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2136. /* 0x18 - 0x1F */
  2137. D6ALU(Lock),
  2138. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2139. /* 0x20 - 0x27 */
  2140. D6ALU(Lock), N, N,
  2141. /* 0x28 - 0x2F */
  2142. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2143. /* 0x30 - 0x37 */
  2144. D6ALU(Lock), N, N,
  2145. /* 0x38 - 0x3F */
  2146. D6ALU(0), N, N,
  2147. /* 0x40 - 0x4F */
  2148. X16(D(DstReg)),
  2149. /* 0x50 - 0x57 */
  2150. X8(I(SrcReg | Stack, em_push)),
  2151. /* 0x58 - 0x5F */
  2152. X8(D(DstReg | Stack)),
  2153. /* 0x60 - 0x67 */
  2154. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2155. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2156. N, N, N, N,
  2157. /* 0x68 - 0x6F */
  2158. I(SrcImm | Mov | Stack, em_push),
  2159. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2160. I(SrcImmByte | Mov | Stack, em_push),
  2161. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2162. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2163. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2164. /* 0x70 - 0x7F */
  2165. X16(D(SrcImmByte)),
  2166. /* 0x80 - 0x87 */
  2167. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2168. G(DstMem | SrcImm | ModRM | Group, group1),
  2169. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2170. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2171. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2172. /* 0x88 - 0x8F */
  2173. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2174. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2175. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2176. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2177. /* 0x90 - 0x97 */
  2178. X8(D(SrcAcc | DstReg)),
  2179. /* 0x98 - 0x9F */
  2180. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2181. I(SrcImmFAddr | No64, em_call_far), N,
  2182. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2183. /* 0xA0 - 0xA7 */
  2184. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2185. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2186. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2187. D2bv(SrcSI | DstDI | String),
  2188. /* 0xA8 - 0xAF */
  2189. D2bv(DstAcc | SrcImm),
  2190. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2191. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2192. D2bv(SrcAcc | DstDI | String),
  2193. /* 0xB0 - 0xB7 */
  2194. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2195. /* 0xB8 - 0xBF */
  2196. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2197. /* 0xC0 - 0xC7 */
  2198. D2bv(DstMem | SrcImmByte | ModRM),
  2199. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2200. D(ImplicitOps | Stack),
  2201. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2202. G(ByteOp, group11), G(0, group11),
  2203. /* 0xC8 - 0xCF */
  2204. N, N, N, D(ImplicitOps | Stack),
  2205. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2206. /* 0xD0 - 0xD7 */
  2207. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2208. N, N, N, N,
  2209. /* 0xD8 - 0xDF */
  2210. N, N, N, N, N, N, N, N,
  2211. /* 0xE0 - 0xE7 */
  2212. X4(D(SrcImmByte)),
  2213. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2214. /* 0xE8 - 0xEF */
  2215. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2216. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2217. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2218. /* 0xF0 - 0xF7 */
  2219. N, N, N, N,
  2220. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2221. /* 0xF8 - 0xFF */
  2222. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2223. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2224. };
  2225. static struct opcode twobyte_table[256] = {
  2226. /* 0x00 - 0x0F */
  2227. N, GD(0, &group7), N, N,
  2228. N, D(ImplicitOps), D(ImplicitOps | Priv), N,
  2229. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2230. N, D(ImplicitOps | ModRM), N, N,
  2231. /* 0x10 - 0x1F */
  2232. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2233. /* 0x20 - 0x2F */
  2234. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2235. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2236. N, N, N, N,
  2237. N, N, N, N, N, N, N, N,
  2238. /* 0x30 - 0x3F */
  2239. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2240. D(ImplicitOps | Priv), N,
  2241. D(ImplicitOps), D(ImplicitOps | Priv), N, N,
  2242. N, N, N, N, N, N, N, N,
  2243. /* 0x40 - 0x4F */
  2244. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2245. /* 0x50 - 0x5F */
  2246. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2247. /* 0x60 - 0x6F */
  2248. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2249. /* 0x70 - 0x7F */
  2250. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2251. /* 0x80 - 0x8F */
  2252. X16(D(SrcImm)),
  2253. /* 0x90 - 0x9F */
  2254. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2255. /* 0xA0 - 0xA7 */
  2256. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2257. N, D(DstMem | SrcReg | ModRM | BitOp),
  2258. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2259. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2260. /* 0xA8 - 0xAF */
  2261. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2262. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2263. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2264. D(DstMem | SrcReg | Src2CL | ModRM),
  2265. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2266. /* 0xB0 - 0xB7 */
  2267. D2bv(DstMem | SrcReg | ModRM | Lock),
  2268. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2269. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2270. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2271. /* 0xB8 - 0xBF */
  2272. N, N,
  2273. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2274. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2275. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2276. /* 0xC0 - 0xCF */
  2277. D2bv(DstMem | SrcReg | ModRM | Lock),
  2278. N, D(DstMem | SrcReg | ModRM | Mov),
  2279. N, N, N, GD(0, &group9),
  2280. N, N, N, N, N, N, N, N,
  2281. /* 0xD0 - 0xDF */
  2282. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2283. /* 0xE0 - 0xEF */
  2284. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2285. /* 0xF0 - 0xFF */
  2286. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2287. };
  2288. #undef D
  2289. #undef N
  2290. #undef G
  2291. #undef GD
  2292. #undef I
  2293. #undef D2bv
  2294. #undef I2bv
  2295. #undef D6ALU
  2296. static unsigned imm_size(struct decode_cache *c)
  2297. {
  2298. unsigned size;
  2299. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2300. if (size == 8)
  2301. size = 4;
  2302. return size;
  2303. }
  2304. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2305. unsigned size, bool sign_extension)
  2306. {
  2307. struct decode_cache *c = &ctxt->decode;
  2308. struct x86_emulate_ops *ops = ctxt->ops;
  2309. int rc = X86EMUL_CONTINUE;
  2310. op->type = OP_IMM;
  2311. op->bytes = size;
  2312. op->addr.mem = c->eip;
  2313. /* NB. Immediates are sign-extended as necessary. */
  2314. switch (op->bytes) {
  2315. case 1:
  2316. op->val = insn_fetch(s8, 1, c->eip);
  2317. break;
  2318. case 2:
  2319. op->val = insn_fetch(s16, 2, c->eip);
  2320. break;
  2321. case 4:
  2322. op->val = insn_fetch(s32, 4, c->eip);
  2323. break;
  2324. }
  2325. if (!sign_extension) {
  2326. switch (op->bytes) {
  2327. case 1:
  2328. op->val &= 0xff;
  2329. break;
  2330. case 2:
  2331. op->val &= 0xffff;
  2332. break;
  2333. case 4:
  2334. op->val &= 0xffffffff;
  2335. break;
  2336. }
  2337. }
  2338. done:
  2339. return rc;
  2340. }
  2341. int
  2342. x86_decode_insn(struct x86_emulate_ctxt *ctxt)
  2343. {
  2344. struct x86_emulate_ops *ops = ctxt->ops;
  2345. struct decode_cache *c = &ctxt->decode;
  2346. int rc = X86EMUL_CONTINUE;
  2347. int mode = ctxt->mode;
  2348. int def_op_bytes, def_ad_bytes, dual, goffset;
  2349. struct opcode opcode, *g_mod012, *g_mod3;
  2350. struct operand memop = { .type = OP_NONE };
  2351. c->eip = ctxt->eip;
  2352. c->fetch.start = c->fetch.end = c->eip;
  2353. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2354. switch (mode) {
  2355. case X86EMUL_MODE_REAL:
  2356. case X86EMUL_MODE_VM86:
  2357. case X86EMUL_MODE_PROT16:
  2358. def_op_bytes = def_ad_bytes = 2;
  2359. break;
  2360. case X86EMUL_MODE_PROT32:
  2361. def_op_bytes = def_ad_bytes = 4;
  2362. break;
  2363. #ifdef CONFIG_X86_64
  2364. case X86EMUL_MODE_PROT64:
  2365. def_op_bytes = 4;
  2366. def_ad_bytes = 8;
  2367. break;
  2368. #endif
  2369. default:
  2370. return -1;
  2371. }
  2372. c->op_bytes = def_op_bytes;
  2373. c->ad_bytes = def_ad_bytes;
  2374. /* Legacy prefixes. */
  2375. for (;;) {
  2376. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2377. case 0x66: /* operand-size override */
  2378. /* switch between 2/4 bytes */
  2379. c->op_bytes = def_op_bytes ^ 6;
  2380. break;
  2381. case 0x67: /* address-size override */
  2382. if (mode == X86EMUL_MODE_PROT64)
  2383. /* switch between 4/8 bytes */
  2384. c->ad_bytes = def_ad_bytes ^ 12;
  2385. else
  2386. /* switch between 2/4 bytes */
  2387. c->ad_bytes = def_ad_bytes ^ 6;
  2388. break;
  2389. case 0x26: /* ES override */
  2390. case 0x2e: /* CS override */
  2391. case 0x36: /* SS override */
  2392. case 0x3e: /* DS override */
  2393. set_seg_override(c, (c->b >> 3) & 3);
  2394. break;
  2395. case 0x64: /* FS override */
  2396. case 0x65: /* GS override */
  2397. set_seg_override(c, c->b & 7);
  2398. break;
  2399. case 0x40 ... 0x4f: /* REX */
  2400. if (mode != X86EMUL_MODE_PROT64)
  2401. goto done_prefixes;
  2402. c->rex_prefix = c->b;
  2403. continue;
  2404. case 0xf0: /* LOCK */
  2405. c->lock_prefix = 1;
  2406. break;
  2407. case 0xf2: /* REPNE/REPNZ */
  2408. c->rep_prefix = REPNE_PREFIX;
  2409. break;
  2410. case 0xf3: /* REP/REPE/REPZ */
  2411. c->rep_prefix = REPE_PREFIX;
  2412. break;
  2413. default:
  2414. goto done_prefixes;
  2415. }
  2416. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2417. c->rex_prefix = 0;
  2418. }
  2419. done_prefixes:
  2420. /* REX prefix. */
  2421. if (c->rex_prefix & 8)
  2422. c->op_bytes = 8; /* REX.W */
  2423. /* Opcode byte(s). */
  2424. opcode = opcode_table[c->b];
  2425. /* Two-byte opcode? */
  2426. if (c->b == 0x0f) {
  2427. c->twobyte = 1;
  2428. c->b = insn_fetch(u8, 1, c->eip);
  2429. opcode = twobyte_table[c->b];
  2430. }
  2431. c->d = opcode.flags;
  2432. if (c->d & Group) {
  2433. dual = c->d & GroupDual;
  2434. c->modrm = insn_fetch(u8, 1, c->eip);
  2435. --c->eip;
  2436. if (c->d & GroupDual) {
  2437. g_mod012 = opcode.u.gdual->mod012;
  2438. g_mod3 = opcode.u.gdual->mod3;
  2439. } else
  2440. g_mod012 = g_mod3 = opcode.u.group;
  2441. c->d &= ~(Group | GroupDual);
  2442. goffset = (c->modrm >> 3) & 7;
  2443. if ((c->modrm >> 6) == 3)
  2444. opcode = g_mod3[goffset];
  2445. else
  2446. opcode = g_mod012[goffset];
  2447. c->d |= opcode.flags;
  2448. }
  2449. c->execute = opcode.u.execute;
  2450. /* Unrecognised? */
  2451. if (c->d == 0 || (c->d & Undefined))
  2452. return -1;
  2453. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2454. c->op_bytes = 8;
  2455. if (c->d & Op3264) {
  2456. if (mode == X86EMUL_MODE_PROT64)
  2457. c->op_bytes = 8;
  2458. else
  2459. c->op_bytes = 4;
  2460. }
  2461. /* ModRM and SIB bytes. */
  2462. if (c->d & ModRM) {
  2463. rc = decode_modrm(ctxt, ops, &memop);
  2464. if (!c->has_seg_override)
  2465. set_seg_override(c, c->modrm_seg);
  2466. } else if (c->d & MemAbs)
  2467. rc = decode_abs(ctxt, ops, &memop);
  2468. if (rc != X86EMUL_CONTINUE)
  2469. goto done;
  2470. if (!c->has_seg_override)
  2471. set_seg_override(c, VCPU_SREG_DS);
  2472. if (memop.type == OP_MEM && !(!c->twobyte && c->b == 0x8d))
  2473. memop.addr.mem += seg_override_base(ctxt, ops, c);
  2474. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2475. memop.addr.mem = (u32)memop.addr.mem;
  2476. if (memop.type == OP_MEM && c->rip_relative)
  2477. memop.addr.mem += c->eip;
  2478. /*
  2479. * Decode and fetch the source operand: register, memory
  2480. * or immediate.
  2481. */
  2482. switch (c->d & SrcMask) {
  2483. case SrcNone:
  2484. break;
  2485. case SrcReg:
  2486. decode_register_operand(&c->src, c, 0);
  2487. break;
  2488. case SrcMem16:
  2489. memop.bytes = 2;
  2490. goto srcmem_common;
  2491. case SrcMem32:
  2492. memop.bytes = 4;
  2493. goto srcmem_common;
  2494. case SrcMem:
  2495. memop.bytes = (c->d & ByteOp) ? 1 :
  2496. c->op_bytes;
  2497. srcmem_common:
  2498. c->src = memop;
  2499. break;
  2500. case SrcImmU16:
  2501. rc = decode_imm(ctxt, &c->src, 2, false);
  2502. break;
  2503. case SrcImm:
  2504. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2505. break;
  2506. case SrcImmU:
  2507. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2508. break;
  2509. case SrcImmByte:
  2510. rc = decode_imm(ctxt, &c->src, 1, true);
  2511. break;
  2512. case SrcImmUByte:
  2513. rc = decode_imm(ctxt, &c->src, 1, false);
  2514. break;
  2515. case SrcAcc:
  2516. c->src.type = OP_REG;
  2517. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2518. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2519. fetch_register_operand(&c->src);
  2520. break;
  2521. case SrcOne:
  2522. c->src.bytes = 1;
  2523. c->src.val = 1;
  2524. break;
  2525. case SrcSI:
  2526. c->src.type = OP_MEM;
  2527. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2528. c->src.addr.mem =
  2529. register_address(c, seg_override_base(ctxt, ops, c),
  2530. c->regs[VCPU_REGS_RSI]);
  2531. c->src.val = 0;
  2532. break;
  2533. case SrcImmFAddr:
  2534. c->src.type = OP_IMM;
  2535. c->src.addr.mem = c->eip;
  2536. c->src.bytes = c->op_bytes + 2;
  2537. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2538. break;
  2539. case SrcMemFAddr:
  2540. memop.bytes = c->op_bytes + 2;
  2541. goto srcmem_common;
  2542. break;
  2543. }
  2544. if (rc != X86EMUL_CONTINUE)
  2545. goto done;
  2546. /*
  2547. * Decode and fetch the second source operand: register, memory
  2548. * or immediate.
  2549. */
  2550. switch (c->d & Src2Mask) {
  2551. case Src2None:
  2552. break;
  2553. case Src2CL:
  2554. c->src2.bytes = 1;
  2555. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2556. break;
  2557. case Src2ImmByte:
  2558. rc = decode_imm(ctxt, &c->src2, 1, true);
  2559. break;
  2560. case Src2One:
  2561. c->src2.bytes = 1;
  2562. c->src2.val = 1;
  2563. break;
  2564. case Src2Imm:
  2565. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2566. break;
  2567. }
  2568. if (rc != X86EMUL_CONTINUE)
  2569. goto done;
  2570. /* Decode and fetch the destination operand: register or memory. */
  2571. switch (c->d & DstMask) {
  2572. case DstReg:
  2573. decode_register_operand(&c->dst, c,
  2574. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2575. break;
  2576. case DstImmUByte:
  2577. c->dst.type = OP_IMM;
  2578. c->dst.addr.mem = c->eip;
  2579. c->dst.bytes = 1;
  2580. c->dst.val = insn_fetch(u8, 1, c->eip);
  2581. break;
  2582. case DstMem:
  2583. case DstMem64:
  2584. c->dst = memop;
  2585. if ((c->d & DstMask) == DstMem64)
  2586. c->dst.bytes = 8;
  2587. else
  2588. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2589. if (c->d & BitOp)
  2590. fetch_bit_operand(c);
  2591. c->dst.orig_val = c->dst.val;
  2592. break;
  2593. case DstAcc:
  2594. c->dst.type = OP_REG;
  2595. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2596. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2597. fetch_register_operand(&c->dst);
  2598. c->dst.orig_val = c->dst.val;
  2599. break;
  2600. case DstDI:
  2601. c->dst.type = OP_MEM;
  2602. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2603. c->dst.addr.mem =
  2604. register_address(c, es_base(ctxt, ops),
  2605. c->regs[VCPU_REGS_RDI]);
  2606. c->dst.val = 0;
  2607. break;
  2608. case ImplicitOps:
  2609. /* Special instructions do their own operand decoding. */
  2610. default:
  2611. c->dst.type = OP_NONE; /* Disable writeback. */
  2612. return 0;
  2613. }
  2614. done:
  2615. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2616. }
  2617. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2618. {
  2619. struct decode_cache *c = &ctxt->decode;
  2620. /* The second termination condition only applies for REPE
  2621. * and REPNE. Test if the repeat string operation prefix is
  2622. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2623. * corresponding termination condition according to:
  2624. * - if REPE/REPZ and ZF = 0 then done
  2625. * - if REPNE/REPNZ and ZF = 1 then done
  2626. */
  2627. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2628. (c->b == 0xae) || (c->b == 0xaf))
  2629. && (((c->rep_prefix == REPE_PREFIX) &&
  2630. ((ctxt->eflags & EFLG_ZF) == 0))
  2631. || ((c->rep_prefix == REPNE_PREFIX) &&
  2632. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2633. return true;
  2634. return false;
  2635. }
  2636. int
  2637. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2638. {
  2639. struct x86_emulate_ops *ops = ctxt->ops;
  2640. u64 msr_data;
  2641. struct decode_cache *c = &ctxt->decode;
  2642. int rc = X86EMUL_CONTINUE;
  2643. int saved_dst_type = c->dst.type;
  2644. int irq; /* Used for int 3, int, and into */
  2645. ctxt->decode.mem_read.pos = 0;
  2646. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2647. emulate_ud(ctxt);
  2648. goto done;
  2649. }
  2650. /* LOCK prefix is allowed only with some instructions */
  2651. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2652. emulate_ud(ctxt);
  2653. goto done;
  2654. }
  2655. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2656. emulate_ud(ctxt);
  2657. goto done;
  2658. }
  2659. /* Privileged instruction can be executed only in CPL=0 */
  2660. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2661. emulate_gp(ctxt, 0);
  2662. goto done;
  2663. }
  2664. if (c->rep_prefix && (c->d & String)) {
  2665. /* All REP prefixes have the same first termination condition */
  2666. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2667. ctxt->eip = c->eip;
  2668. goto done;
  2669. }
  2670. }
  2671. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2672. rc = read_emulated(ctxt, ops, c->src.addr.mem,
  2673. c->src.valptr, c->src.bytes);
  2674. if (rc != X86EMUL_CONTINUE)
  2675. goto done;
  2676. c->src.orig_val64 = c->src.val64;
  2677. }
  2678. if (c->src2.type == OP_MEM) {
  2679. rc = read_emulated(ctxt, ops, c->src2.addr.mem,
  2680. &c->src2.val, c->src2.bytes);
  2681. if (rc != X86EMUL_CONTINUE)
  2682. goto done;
  2683. }
  2684. if ((c->d & DstMask) == ImplicitOps)
  2685. goto special_insn;
  2686. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2687. /* optimisation - avoid slow emulated read if Mov */
  2688. rc = read_emulated(ctxt, ops, c->dst.addr.mem,
  2689. &c->dst.val, c->dst.bytes);
  2690. if (rc != X86EMUL_CONTINUE)
  2691. goto done;
  2692. }
  2693. c->dst.orig_val = c->dst.val;
  2694. special_insn:
  2695. if (c->execute) {
  2696. rc = c->execute(ctxt);
  2697. if (rc != X86EMUL_CONTINUE)
  2698. goto done;
  2699. goto writeback;
  2700. }
  2701. if (c->twobyte)
  2702. goto twobyte_insn;
  2703. switch (c->b) {
  2704. case 0x00 ... 0x05:
  2705. add: /* add */
  2706. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2707. break;
  2708. case 0x06: /* push es */
  2709. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2710. break;
  2711. case 0x07: /* pop es */
  2712. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2713. break;
  2714. case 0x08 ... 0x0d:
  2715. or: /* or */
  2716. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2717. break;
  2718. case 0x0e: /* push cs */
  2719. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2720. break;
  2721. case 0x10 ... 0x15:
  2722. adc: /* adc */
  2723. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2724. break;
  2725. case 0x16: /* push ss */
  2726. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2727. break;
  2728. case 0x17: /* pop ss */
  2729. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2730. break;
  2731. case 0x18 ... 0x1d:
  2732. sbb: /* sbb */
  2733. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2734. break;
  2735. case 0x1e: /* push ds */
  2736. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2737. break;
  2738. case 0x1f: /* pop ds */
  2739. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2740. break;
  2741. case 0x20 ... 0x25:
  2742. and: /* and */
  2743. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2744. break;
  2745. case 0x28 ... 0x2d:
  2746. sub: /* sub */
  2747. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2748. break;
  2749. case 0x30 ... 0x35:
  2750. xor: /* xor */
  2751. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2752. break;
  2753. case 0x38 ... 0x3d:
  2754. cmp: /* cmp */
  2755. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2756. break;
  2757. case 0x40 ... 0x47: /* inc r16/r32 */
  2758. emulate_1op("inc", c->dst, ctxt->eflags);
  2759. break;
  2760. case 0x48 ... 0x4f: /* dec r16/r32 */
  2761. emulate_1op("dec", c->dst, ctxt->eflags);
  2762. break;
  2763. case 0x58 ... 0x5f: /* pop reg */
  2764. pop_instruction:
  2765. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2766. break;
  2767. case 0x60: /* pusha */
  2768. rc = emulate_pusha(ctxt, ops);
  2769. break;
  2770. case 0x61: /* popa */
  2771. rc = emulate_popa(ctxt, ops);
  2772. break;
  2773. case 0x63: /* movsxd */
  2774. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2775. goto cannot_emulate;
  2776. c->dst.val = (s32) c->src.val;
  2777. break;
  2778. case 0x6c: /* insb */
  2779. case 0x6d: /* insw/insd */
  2780. c->src.val = c->regs[VCPU_REGS_RDX];
  2781. goto do_io_in;
  2782. case 0x6e: /* outsb */
  2783. case 0x6f: /* outsw/outsd */
  2784. c->dst.val = c->regs[VCPU_REGS_RDX];
  2785. goto do_io_out;
  2786. break;
  2787. case 0x70 ... 0x7f: /* jcc (short) */
  2788. if (test_cc(c->b, ctxt->eflags))
  2789. jmp_rel(c, c->src.val);
  2790. break;
  2791. case 0x80 ... 0x83: /* Grp1 */
  2792. switch (c->modrm_reg) {
  2793. case 0:
  2794. goto add;
  2795. case 1:
  2796. goto or;
  2797. case 2:
  2798. goto adc;
  2799. case 3:
  2800. goto sbb;
  2801. case 4:
  2802. goto and;
  2803. case 5:
  2804. goto sub;
  2805. case 6:
  2806. goto xor;
  2807. case 7:
  2808. goto cmp;
  2809. }
  2810. break;
  2811. case 0x84 ... 0x85:
  2812. test:
  2813. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2814. break;
  2815. case 0x86 ... 0x87: /* xchg */
  2816. xchg:
  2817. /* Write back the register source. */
  2818. c->src.val = c->dst.val;
  2819. write_register_operand(&c->src);
  2820. /*
  2821. * Write back the memory destination with implicit LOCK
  2822. * prefix.
  2823. */
  2824. c->dst.val = c->src.orig_val;
  2825. c->lock_prefix = 1;
  2826. break;
  2827. case 0x8c: /* mov r/m, sreg */
  2828. if (c->modrm_reg > VCPU_SREG_GS) {
  2829. emulate_ud(ctxt);
  2830. goto done;
  2831. }
  2832. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2833. break;
  2834. case 0x8d: /* lea r16/r32, m */
  2835. c->dst.val = c->src.addr.mem;
  2836. break;
  2837. case 0x8e: { /* mov seg, r/m16 */
  2838. uint16_t sel;
  2839. sel = c->src.val;
  2840. if (c->modrm_reg == VCPU_SREG_CS ||
  2841. c->modrm_reg > VCPU_SREG_GS) {
  2842. emulate_ud(ctxt);
  2843. goto done;
  2844. }
  2845. if (c->modrm_reg == VCPU_SREG_SS)
  2846. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2847. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2848. c->dst.type = OP_NONE; /* Disable writeback. */
  2849. break;
  2850. }
  2851. case 0x8f: /* pop (sole member of Grp1a) */
  2852. rc = emulate_grp1a(ctxt, ops);
  2853. break;
  2854. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2855. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2856. break;
  2857. goto xchg;
  2858. case 0x98: /* cbw/cwde/cdqe */
  2859. switch (c->op_bytes) {
  2860. case 2: c->dst.val = (s8)c->dst.val; break;
  2861. case 4: c->dst.val = (s16)c->dst.val; break;
  2862. case 8: c->dst.val = (s32)c->dst.val; break;
  2863. }
  2864. break;
  2865. case 0x9c: /* pushf */
  2866. c->src.val = (unsigned long) ctxt->eflags;
  2867. emulate_push(ctxt, ops);
  2868. break;
  2869. case 0x9d: /* popf */
  2870. c->dst.type = OP_REG;
  2871. c->dst.addr.reg = &ctxt->eflags;
  2872. c->dst.bytes = c->op_bytes;
  2873. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2874. break;
  2875. case 0xa6 ... 0xa7: /* cmps */
  2876. c->dst.type = OP_NONE; /* Disable writeback. */
  2877. goto cmp;
  2878. case 0xa8 ... 0xa9: /* test ax, imm */
  2879. goto test;
  2880. case 0xae ... 0xaf: /* scas */
  2881. goto cmp;
  2882. case 0xc0 ... 0xc1:
  2883. emulate_grp2(ctxt);
  2884. break;
  2885. case 0xc3: /* ret */
  2886. c->dst.type = OP_REG;
  2887. c->dst.addr.reg = &c->eip;
  2888. c->dst.bytes = c->op_bytes;
  2889. goto pop_instruction;
  2890. case 0xc4: /* les */
  2891. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2892. break;
  2893. case 0xc5: /* lds */
  2894. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2895. break;
  2896. case 0xcb: /* ret far */
  2897. rc = emulate_ret_far(ctxt, ops);
  2898. break;
  2899. case 0xcc: /* int3 */
  2900. irq = 3;
  2901. goto do_interrupt;
  2902. case 0xcd: /* int n */
  2903. irq = c->src.val;
  2904. do_interrupt:
  2905. rc = emulate_int(ctxt, ops, irq);
  2906. break;
  2907. case 0xce: /* into */
  2908. if (ctxt->eflags & EFLG_OF) {
  2909. irq = 4;
  2910. goto do_interrupt;
  2911. }
  2912. break;
  2913. case 0xcf: /* iret */
  2914. rc = emulate_iret(ctxt, ops);
  2915. break;
  2916. case 0xd0 ... 0xd1: /* Grp2 */
  2917. emulate_grp2(ctxt);
  2918. break;
  2919. case 0xd2 ... 0xd3: /* Grp2 */
  2920. c->src.val = c->regs[VCPU_REGS_RCX];
  2921. emulate_grp2(ctxt);
  2922. break;
  2923. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2924. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2925. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2926. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2927. jmp_rel(c, c->src.val);
  2928. break;
  2929. case 0xe3: /* jcxz/jecxz/jrcxz */
  2930. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2931. jmp_rel(c, c->src.val);
  2932. break;
  2933. case 0xe4: /* inb */
  2934. case 0xe5: /* in */
  2935. goto do_io_in;
  2936. case 0xe6: /* outb */
  2937. case 0xe7: /* out */
  2938. goto do_io_out;
  2939. case 0xe8: /* call (near) */ {
  2940. long int rel = c->src.val;
  2941. c->src.val = (unsigned long) c->eip;
  2942. jmp_rel(c, rel);
  2943. emulate_push(ctxt, ops);
  2944. break;
  2945. }
  2946. case 0xe9: /* jmp rel */
  2947. goto jmp;
  2948. case 0xea: { /* jmp far */
  2949. unsigned short sel;
  2950. jump_far:
  2951. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2952. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2953. goto done;
  2954. c->eip = 0;
  2955. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2956. break;
  2957. }
  2958. case 0xeb:
  2959. jmp: /* jmp rel short */
  2960. jmp_rel(c, c->src.val);
  2961. c->dst.type = OP_NONE; /* Disable writeback. */
  2962. break;
  2963. case 0xec: /* in al,dx */
  2964. case 0xed: /* in (e/r)ax,dx */
  2965. c->src.val = c->regs[VCPU_REGS_RDX];
  2966. do_io_in:
  2967. c->dst.bytes = min(c->dst.bytes, 4u);
  2968. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2969. emulate_gp(ctxt, 0);
  2970. goto done;
  2971. }
  2972. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2973. &c->dst.val))
  2974. goto done; /* IO is needed */
  2975. break;
  2976. case 0xee: /* out dx,al */
  2977. case 0xef: /* out dx,(e/r)ax */
  2978. c->dst.val = c->regs[VCPU_REGS_RDX];
  2979. do_io_out:
  2980. c->src.bytes = min(c->src.bytes, 4u);
  2981. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2982. c->src.bytes)) {
  2983. emulate_gp(ctxt, 0);
  2984. goto done;
  2985. }
  2986. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2987. &c->src.val, 1, ctxt->vcpu);
  2988. c->dst.type = OP_NONE; /* Disable writeback. */
  2989. break;
  2990. case 0xf4: /* hlt */
  2991. ctxt->vcpu->arch.halt_request = 1;
  2992. break;
  2993. case 0xf5: /* cmc */
  2994. /* complement carry flag from eflags reg */
  2995. ctxt->eflags ^= EFLG_CF;
  2996. break;
  2997. case 0xf6 ... 0xf7: /* Grp3 */
  2998. rc = emulate_grp3(ctxt, ops);
  2999. break;
  3000. case 0xf8: /* clc */
  3001. ctxt->eflags &= ~EFLG_CF;
  3002. break;
  3003. case 0xf9: /* stc */
  3004. ctxt->eflags |= EFLG_CF;
  3005. break;
  3006. case 0xfa: /* cli */
  3007. if (emulator_bad_iopl(ctxt, ops)) {
  3008. emulate_gp(ctxt, 0);
  3009. goto done;
  3010. } else
  3011. ctxt->eflags &= ~X86_EFLAGS_IF;
  3012. break;
  3013. case 0xfb: /* sti */
  3014. if (emulator_bad_iopl(ctxt, ops)) {
  3015. emulate_gp(ctxt, 0);
  3016. goto done;
  3017. } else {
  3018. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3019. ctxt->eflags |= X86_EFLAGS_IF;
  3020. }
  3021. break;
  3022. case 0xfc: /* cld */
  3023. ctxt->eflags &= ~EFLG_DF;
  3024. break;
  3025. case 0xfd: /* std */
  3026. ctxt->eflags |= EFLG_DF;
  3027. break;
  3028. case 0xfe: /* Grp4 */
  3029. grp45:
  3030. rc = emulate_grp45(ctxt, ops);
  3031. break;
  3032. case 0xff: /* Grp5 */
  3033. if (c->modrm_reg == 5)
  3034. goto jump_far;
  3035. goto grp45;
  3036. default:
  3037. goto cannot_emulate;
  3038. }
  3039. if (rc != X86EMUL_CONTINUE)
  3040. goto done;
  3041. writeback:
  3042. rc = writeback(ctxt, ops);
  3043. if (rc != X86EMUL_CONTINUE)
  3044. goto done;
  3045. /*
  3046. * restore dst type in case the decoding will be reused
  3047. * (happens for string instruction )
  3048. */
  3049. c->dst.type = saved_dst_type;
  3050. if ((c->d & SrcMask) == SrcSI)
  3051. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  3052. VCPU_REGS_RSI, &c->src);
  3053. if ((c->d & DstMask) == DstDI)
  3054. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  3055. &c->dst);
  3056. if (c->rep_prefix && (c->d & String)) {
  3057. struct read_cache *r = &ctxt->decode.io_read;
  3058. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3059. if (!string_insn_completed(ctxt)) {
  3060. /*
  3061. * Re-enter guest when pio read ahead buffer is empty
  3062. * or, if it is not used, after each 1024 iteration.
  3063. */
  3064. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3065. (r->end == 0 || r->end != r->pos)) {
  3066. /*
  3067. * Reset read cache. Usually happens before
  3068. * decode, but since instruction is restarted
  3069. * we have to do it here.
  3070. */
  3071. ctxt->decode.mem_read.end = 0;
  3072. return EMULATION_RESTART;
  3073. }
  3074. goto done; /* skip rip writeback */
  3075. }
  3076. }
  3077. ctxt->eip = c->eip;
  3078. done:
  3079. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3080. twobyte_insn:
  3081. switch (c->b) {
  3082. case 0x01: /* lgdt, lidt, lmsw */
  3083. switch (c->modrm_reg) {
  3084. u16 size;
  3085. unsigned long address;
  3086. case 0: /* vmcall */
  3087. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3088. goto cannot_emulate;
  3089. rc = kvm_fix_hypercall(ctxt->vcpu);
  3090. if (rc != X86EMUL_CONTINUE)
  3091. goto done;
  3092. /* Let the processor re-execute the fixed hypercall */
  3093. c->eip = ctxt->eip;
  3094. /* Disable writeback. */
  3095. c->dst.type = OP_NONE;
  3096. break;
  3097. case 2: /* lgdt */
  3098. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3099. &size, &address, c->op_bytes);
  3100. if (rc != X86EMUL_CONTINUE)
  3101. goto done;
  3102. realmode_lgdt(ctxt->vcpu, size, address);
  3103. /* Disable writeback. */
  3104. c->dst.type = OP_NONE;
  3105. break;
  3106. case 3: /* lidt/vmmcall */
  3107. if (c->modrm_mod == 3) {
  3108. switch (c->modrm_rm) {
  3109. case 1:
  3110. rc = kvm_fix_hypercall(ctxt->vcpu);
  3111. break;
  3112. default:
  3113. goto cannot_emulate;
  3114. }
  3115. } else {
  3116. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3117. &size, &address,
  3118. c->op_bytes);
  3119. if (rc != X86EMUL_CONTINUE)
  3120. goto done;
  3121. realmode_lidt(ctxt->vcpu, size, address);
  3122. }
  3123. /* Disable writeback. */
  3124. c->dst.type = OP_NONE;
  3125. break;
  3126. case 4: /* smsw */
  3127. c->dst.bytes = 2;
  3128. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3129. break;
  3130. case 6: /* lmsw */
  3131. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3132. (c->src.val & 0x0f), ctxt->vcpu);
  3133. c->dst.type = OP_NONE;
  3134. break;
  3135. case 5: /* not defined */
  3136. emulate_ud(ctxt);
  3137. goto done;
  3138. case 7: /* invlpg*/
  3139. emulate_invlpg(ctxt->vcpu, c->src.addr.mem);
  3140. /* Disable writeback. */
  3141. c->dst.type = OP_NONE;
  3142. break;
  3143. default:
  3144. goto cannot_emulate;
  3145. }
  3146. break;
  3147. case 0x05: /* syscall */
  3148. rc = emulate_syscall(ctxt, ops);
  3149. break;
  3150. case 0x06:
  3151. emulate_clts(ctxt->vcpu);
  3152. break;
  3153. case 0x09: /* wbinvd */
  3154. kvm_emulate_wbinvd(ctxt->vcpu);
  3155. break;
  3156. case 0x08: /* invd */
  3157. case 0x0d: /* GrpP (prefetch) */
  3158. case 0x18: /* Grp16 (prefetch/nop) */
  3159. break;
  3160. case 0x20: /* mov cr, reg */
  3161. switch (c->modrm_reg) {
  3162. case 1:
  3163. case 5 ... 7:
  3164. case 9 ... 15:
  3165. emulate_ud(ctxt);
  3166. goto done;
  3167. }
  3168. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3169. break;
  3170. case 0x21: /* mov from dr to reg */
  3171. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3172. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3173. emulate_ud(ctxt);
  3174. goto done;
  3175. }
  3176. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3177. break;
  3178. case 0x22: /* mov reg, cr */
  3179. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3180. emulate_gp(ctxt, 0);
  3181. goto done;
  3182. }
  3183. c->dst.type = OP_NONE;
  3184. break;
  3185. case 0x23: /* mov from reg to dr */
  3186. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3187. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3188. emulate_ud(ctxt);
  3189. goto done;
  3190. }
  3191. if (ops->set_dr(c->modrm_reg, c->src.val &
  3192. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3193. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3194. /* #UD condition is already handled by the code above */
  3195. emulate_gp(ctxt, 0);
  3196. goto done;
  3197. }
  3198. c->dst.type = OP_NONE; /* no writeback */
  3199. break;
  3200. case 0x30:
  3201. /* wrmsr */
  3202. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3203. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3204. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3205. emulate_gp(ctxt, 0);
  3206. goto done;
  3207. }
  3208. rc = X86EMUL_CONTINUE;
  3209. break;
  3210. case 0x32:
  3211. /* rdmsr */
  3212. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3213. emulate_gp(ctxt, 0);
  3214. goto done;
  3215. } else {
  3216. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3217. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3218. }
  3219. rc = X86EMUL_CONTINUE;
  3220. break;
  3221. case 0x34: /* sysenter */
  3222. rc = emulate_sysenter(ctxt, ops);
  3223. break;
  3224. case 0x35: /* sysexit */
  3225. rc = emulate_sysexit(ctxt, ops);
  3226. break;
  3227. case 0x40 ... 0x4f: /* cmov */
  3228. c->dst.val = c->dst.orig_val = c->src.val;
  3229. if (!test_cc(c->b, ctxt->eflags))
  3230. c->dst.type = OP_NONE; /* no writeback */
  3231. break;
  3232. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3233. if (test_cc(c->b, ctxt->eflags))
  3234. jmp_rel(c, c->src.val);
  3235. break;
  3236. case 0x90 ... 0x9f: /* setcc r/m8 */
  3237. c->dst.val = test_cc(c->b, ctxt->eflags);
  3238. break;
  3239. case 0xa0: /* push fs */
  3240. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3241. break;
  3242. case 0xa1: /* pop fs */
  3243. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3244. break;
  3245. case 0xa3:
  3246. bt: /* bt */
  3247. c->dst.type = OP_NONE;
  3248. /* only subword offset */
  3249. c->src.val &= (c->dst.bytes << 3) - 1;
  3250. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3251. break;
  3252. case 0xa4: /* shld imm8, r, r/m */
  3253. case 0xa5: /* shld cl, r, r/m */
  3254. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3255. break;
  3256. case 0xa8: /* push gs */
  3257. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3258. break;
  3259. case 0xa9: /* pop gs */
  3260. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3261. break;
  3262. case 0xab:
  3263. bts: /* bts */
  3264. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3265. break;
  3266. case 0xac: /* shrd imm8, r, r/m */
  3267. case 0xad: /* shrd cl, r, r/m */
  3268. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3269. break;
  3270. case 0xae: /* clflush */
  3271. break;
  3272. case 0xb0 ... 0xb1: /* cmpxchg */
  3273. /*
  3274. * Save real source value, then compare EAX against
  3275. * destination.
  3276. */
  3277. c->src.orig_val = c->src.val;
  3278. c->src.val = c->regs[VCPU_REGS_RAX];
  3279. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3280. if (ctxt->eflags & EFLG_ZF) {
  3281. /* Success: write back to memory. */
  3282. c->dst.val = c->src.orig_val;
  3283. } else {
  3284. /* Failure: write the value we saw to EAX. */
  3285. c->dst.type = OP_REG;
  3286. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3287. }
  3288. break;
  3289. case 0xb2: /* lss */
  3290. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3291. break;
  3292. case 0xb3:
  3293. btr: /* btr */
  3294. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3295. break;
  3296. case 0xb4: /* lfs */
  3297. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3298. break;
  3299. case 0xb5: /* lgs */
  3300. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3301. break;
  3302. case 0xb6 ... 0xb7: /* movzx */
  3303. c->dst.bytes = c->op_bytes;
  3304. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3305. : (u16) c->src.val;
  3306. break;
  3307. case 0xba: /* Grp8 */
  3308. switch (c->modrm_reg & 3) {
  3309. case 0:
  3310. goto bt;
  3311. case 1:
  3312. goto bts;
  3313. case 2:
  3314. goto btr;
  3315. case 3:
  3316. goto btc;
  3317. }
  3318. break;
  3319. case 0xbb:
  3320. btc: /* btc */
  3321. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3322. break;
  3323. case 0xbc: { /* bsf */
  3324. u8 zf;
  3325. __asm__ ("bsf %2, %0; setz %1"
  3326. : "=r"(c->dst.val), "=q"(zf)
  3327. : "r"(c->src.val));
  3328. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3329. if (zf) {
  3330. ctxt->eflags |= X86_EFLAGS_ZF;
  3331. c->dst.type = OP_NONE; /* Disable writeback. */
  3332. }
  3333. break;
  3334. }
  3335. case 0xbd: { /* bsr */
  3336. u8 zf;
  3337. __asm__ ("bsr %2, %0; setz %1"
  3338. : "=r"(c->dst.val), "=q"(zf)
  3339. : "r"(c->src.val));
  3340. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3341. if (zf) {
  3342. ctxt->eflags |= X86_EFLAGS_ZF;
  3343. c->dst.type = OP_NONE; /* Disable writeback. */
  3344. }
  3345. break;
  3346. }
  3347. case 0xbe ... 0xbf: /* movsx */
  3348. c->dst.bytes = c->op_bytes;
  3349. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3350. (s16) c->src.val;
  3351. break;
  3352. case 0xc0 ... 0xc1: /* xadd */
  3353. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3354. /* Write back the register source. */
  3355. c->src.val = c->dst.orig_val;
  3356. write_register_operand(&c->src);
  3357. break;
  3358. case 0xc3: /* movnti */
  3359. c->dst.bytes = c->op_bytes;
  3360. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3361. (u64) c->src.val;
  3362. break;
  3363. case 0xc7: /* Grp9 (cmpxchg8b) */
  3364. rc = emulate_grp9(ctxt, ops);
  3365. break;
  3366. default:
  3367. goto cannot_emulate;
  3368. }
  3369. if (rc != X86EMUL_CONTINUE)
  3370. goto done;
  3371. goto writeback;
  3372. cannot_emulate:
  3373. return -1;
  3374. }