pm3fb.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454
  1. /*
  2. * linux/drivers/video/pm3fb.c -- 3DLabs Permedia3 frame buffer device
  3. *
  4. * Copyright (C) 2001 Romain Dolbeau <romain@dolbeau.org>.
  5. *
  6. * Ported to 2.6 kernel on 1 May 2007 by Krzysztof Helt <krzysztof.h1@wp.pl>
  7. * based on pm2fb.c
  8. *
  9. * Based on code written by:
  10. * Sven Luther, <luther@dpt-info.u-strasbg.fr>
  11. * Alan Hourihane, <alanh@fairlite.demon.co.uk>
  12. * Russell King, <rmk@arm.linux.org.uk>
  13. * Based on linux/drivers/video/skeletonfb.c:
  14. * Copyright (C) 1997 Geert Uytterhoeven
  15. * Based on linux/driver/video/pm2fb.c:
  16. * Copyright (C) 1998-1999 Ilario Nardinocchi (nardinoc@CS.UniBO.IT)
  17. * Copyright (C) 1999 Jakub Jelinek (jakub@redhat.com)
  18. *
  19. * This file is subject to the terms and conditions of the GNU General Public
  20. * License. See the file COPYING in the main directory of this archive for
  21. * more details.
  22. *
  23. */
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/errno.h>
  27. #include <linux/string.h>
  28. #include <linux/mm.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/fb.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #ifdef CONFIG_MTRR
  35. #include <asm/mtrr.h>
  36. #endif
  37. #include <video/pm3fb.h>
  38. #if !defined(CONFIG_PCI)
  39. #error "Only generic PCI cards supported."
  40. #endif
  41. #undef PM3FB_MASTER_DEBUG
  42. #ifdef PM3FB_MASTER_DEBUG
  43. #define DPRINTK(a,b...) printk(KERN_DEBUG "pm3fb: %s: " a, __FUNCTION__ , ## b)
  44. #else
  45. #define DPRINTK(a,b...)
  46. #endif
  47. #define PM3_PIXMAP_SIZE (2048 * 4)
  48. /*
  49. * Driver data
  50. */
  51. static char *mode_option __devinitdata;
  52. static int noaccel __devinitdata = 0;
  53. /* mtrr option */
  54. #ifdef CONFIG_MTRR
  55. static int nomtrr __devinitdata = 0;
  56. #endif
  57. /*
  58. * This structure defines the hardware state of the graphics card. Normally
  59. * you place this in a header file in linux/include/video. This file usually
  60. * also includes register information. That allows other driver subsystems
  61. * and userland applications the ability to use the same header file to
  62. * avoid duplicate work and easy porting of software.
  63. */
  64. struct pm3_par {
  65. unsigned char __iomem *v_regs;/* virtual address of p_regs */
  66. u32 video; /* video flags before blanking */
  67. u32 base; /* screen base (xoffset+yoffset) in 128 bits unit */
  68. u32 palette[16];
  69. int mtrr_handle;
  70. };
  71. /*
  72. * Here we define the default structs fb_fix_screeninfo and fb_var_screeninfo
  73. * if we don't use modedb. If we do use modedb see pm3fb_init how to use it
  74. * to get a fb_var_screeninfo. Otherwise define a default var as well.
  75. */
  76. static struct fb_fix_screeninfo pm3fb_fix __devinitdata = {
  77. .id = "Permedia3",
  78. .type = FB_TYPE_PACKED_PIXELS,
  79. .visual = FB_VISUAL_PSEUDOCOLOR,
  80. .xpanstep = 1,
  81. .ypanstep = 1,
  82. .ywrapstep = 0,
  83. .accel = FB_ACCEL_3DLABS_PERMEDIA3,
  84. };
  85. /*
  86. * Utility functions
  87. */
  88. static inline u32 PM3_READ_REG(struct pm3_par *par, s32 off)
  89. {
  90. return fb_readl(par->v_regs + off);
  91. }
  92. static inline void PM3_WRITE_REG(struct pm3_par *par, s32 off, u32 v)
  93. {
  94. fb_writel(v, par->v_regs + off);
  95. }
  96. static inline void PM3_WAIT(struct pm3_par *par, u32 n)
  97. {
  98. while (PM3_READ_REG(par, PM3InFIFOSpace) < n);
  99. }
  100. static inline void PM3_WRITE_DAC_REG(struct pm3_par *par, unsigned r, u8 v)
  101. {
  102. PM3_WAIT(par, 3);
  103. PM3_WRITE_REG(par, PM3RD_IndexHigh, (r >> 8) & 0xff);
  104. PM3_WRITE_REG(par, PM3RD_IndexLow, r & 0xff);
  105. wmb();
  106. PM3_WRITE_REG(par, PM3RD_IndexedData, v);
  107. wmb();
  108. }
  109. static inline void pm3fb_set_color(struct pm3_par *par, unsigned char regno,
  110. unsigned char r, unsigned char g, unsigned char b)
  111. {
  112. PM3_WAIT(par, 4);
  113. PM3_WRITE_REG(par, PM3RD_PaletteWriteAddress, regno);
  114. wmb();
  115. PM3_WRITE_REG(par, PM3RD_PaletteData, r);
  116. wmb();
  117. PM3_WRITE_REG(par, PM3RD_PaletteData, g);
  118. wmb();
  119. PM3_WRITE_REG(par, PM3RD_PaletteData, b);
  120. wmb();
  121. }
  122. static void pm3fb_clear_colormap(struct pm3_par *par,
  123. unsigned char r, unsigned char g, unsigned char b)
  124. {
  125. int i;
  126. for (i = 0; i < 256 ; i++)
  127. pm3fb_set_color(par, i, r, g, b);
  128. }
  129. /* Calculating various clock parameters */
  130. static void pm3fb_calculate_clock(unsigned long reqclock,
  131. unsigned char *prescale,
  132. unsigned char *feedback,
  133. unsigned char *postscale)
  134. {
  135. int f, pre, post;
  136. unsigned long freq;
  137. long freqerr = 1000;
  138. long currerr;
  139. for (f = 1; f < 256; f++) {
  140. for (pre = 1; pre < 256; pre++) {
  141. for (post = 0; post < 5; post++) {
  142. freq = ((2*PM3_REF_CLOCK * f) >> post) / pre;
  143. currerr = (reqclock > freq)
  144. ? reqclock - freq
  145. : freq - reqclock;
  146. if (currerr < freqerr) {
  147. freqerr = currerr;
  148. *feedback = f;
  149. *prescale = pre;
  150. *postscale = post;
  151. }
  152. }
  153. }
  154. }
  155. }
  156. static inline int pm3fb_depth(const struct fb_var_screeninfo *var)
  157. {
  158. if (var->bits_per_pixel == 16)
  159. return var->red.length + var->green.length
  160. + var->blue.length;
  161. return var->bits_per_pixel;
  162. }
  163. static inline int pm3fb_shift_bpp(unsigned bpp, int v)
  164. {
  165. switch (bpp) {
  166. case 8:
  167. return (v >> 4);
  168. case 16:
  169. return (v >> 3);
  170. case 32:
  171. return (v >> 2);
  172. }
  173. DPRINTK("Unsupported depth %u\n", bpp);
  174. return 0;
  175. }
  176. /* acceleration */
  177. static int pm3fb_sync(struct fb_info *info)
  178. {
  179. struct pm3_par *par = info->par;
  180. PM3_WAIT(par, 2);
  181. PM3_WRITE_REG(par, PM3FilterMode, PM3FilterModeSync);
  182. PM3_WRITE_REG(par, PM3Sync, 0);
  183. mb();
  184. do {
  185. while ((PM3_READ_REG(par, PM3OutFIFOWords)) == 0);
  186. rmb();
  187. } while ((PM3_READ_REG(par, PM3OutputFifo)) != PM3Sync_Tag);
  188. return 0;
  189. }
  190. static void pm3fb_init_engine(struct fb_info *info)
  191. {
  192. struct pm3_par *par = info->par;
  193. const u32 width = (info->var.xres_virtual + 7) & ~7;
  194. PM3_WAIT(par, 50);
  195. PM3_WRITE_REG(par, PM3FilterMode, PM3FilterModeSync);
  196. PM3_WRITE_REG(par, PM3StatisticMode, 0x0);
  197. PM3_WRITE_REG(par, PM3DeltaMode, 0x0);
  198. PM3_WRITE_REG(par, PM3RasterizerMode, 0x0);
  199. PM3_WRITE_REG(par, PM3ScissorMode, 0x0);
  200. PM3_WRITE_REG(par, PM3LineStippleMode, 0x0);
  201. PM3_WRITE_REG(par, PM3AreaStippleMode, 0x0);
  202. PM3_WRITE_REG(par, PM3GIDMode, 0x0);
  203. PM3_WRITE_REG(par, PM3DepthMode, 0x0);
  204. PM3_WRITE_REG(par, PM3StencilMode, 0x0);
  205. PM3_WRITE_REG(par, PM3StencilData, 0x0);
  206. PM3_WRITE_REG(par, PM3ColorDDAMode, 0x0);
  207. PM3_WRITE_REG(par, PM3TextureCoordMode, 0x0);
  208. PM3_WRITE_REG(par, PM3TextureIndexMode0, 0x0);
  209. PM3_WRITE_REG(par, PM3TextureIndexMode1, 0x0);
  210. PM3_WRITE_REG(par, PM3TextureReadMode, 0x0);
  211. PM3_WRITE_REG(par, PM3LUTMode, 0x0);
  212. PM3_WRITE_REG(par, PM3TextureFilterMode, 0x0);
  213. PM3_WRITE_REG(par, PM3TextureCompositeMode, 0x0);
  214. PM3_WRITE_REG(par, PM3TextureApplicationMode, 0x0);
  215. PM3_WRITE_REG(par, PM3TextureCompositeColorMode1, 0x0);
  216. PM3_WRITE_REG(par, PM3TextureCompositeAlphaMode1, 0x0);
  217. PM3_WRITE_REG(par, PM3TextureCompositeColorMode0, 0x0);
  218. PM3_WRITE_REG(par, PM3TextureCompositeAlphaMode0, 0x0);
  219. PM3_WRITE_REG(par, PM3FogMode, 0x0);
  220. PM3_WRITE_REG(par, PM3ChromaTestMode, 0x0);
  221. PM3_WRITE_REG(par, PM3AlphaTestMode, 0x0);
  222. PM3_WRITE_REG(par, PM3AntialiasMode, 0x0);
  223. PM3_WRITE_REG(par, PM3YUVMode, 0x0);
  224. PM3_WRITE_REG(par, PM3AlphaBlendColorMode, 0x0);
  225. PM3_WRITE_REG(par, PM3AlphaBlendAlphaMode, 0x0);
  226. PM3_WRITE_REG(par, PM3DitherMode, 0x0);
  227. PM3_WRITE_REG(par, PM3LogicalOpMode, 0x0);
  228. PM3_WRITE_REG(par, PM3RouterMode, 0x0);
  229. PM3_WRITE_REG(par, PM3Window, 0x0);
  230. PM3_WRITE_REG(par, PM3Config2D, 0x0);
  231. PM3_WRITE_REG(par, PM3SpanColorMask, 0xffffffff);
  232. PM3_WRITE_REG(par, PM3XBias, 0x0);
  233. PM3_WRITE_REG(par, PM3YBias, 0x0);
  234. PM3_WRITE_REG(par, PM3DeltaControl, 0x0);
  235. PM3_WRITE_REG(par, PM3BitMaskPattern, 0xffffffff);
  236. PM3_WRITE_REG(par, PM3FBDestReadEnables,
  237. PM3FBDestReadEnables_E(0xff) |
  238. PM3FBDestReadEnables_R(0xff) |
  239. PM3FBDestReadEnables_ReferenceAlpha(0xff));
  240. PM3_WRITE_REG(par, PM3FBDestReadBufferAddr0, 0x0);
  241. PM3_WRITE_REG(par, PM3FBDestReadBufferOffset0, 0x0);
  242. PM3_WRITE_REG(par, PM3FBDestReadBufferWidth0,
  243. PM3FBDestReadBufferWidth_Width(width));
  244. PM3_WRITE_REG(par, PM3FBDestReadMode,
  245. PM3FBDestReadMode_ReadEnable |
  246. PM3FBDestReadMode_Enable0);
  247. PM3_WRITE_REG(par, PM3FBSourceReadBufferAddr, 0x0);
  248. PM3_WRITE_REG(par, PM3FBSourceReadBufferOffset, 0x0);
  249. PM3_WRITE_REG(par, PM3FBSourceReadBufferWidth,
  250. PM3FBSourceReadBufferWidth_Width(width));
  251. PM3_WRITE_REG(par, PM3FBSourceReadMode,
  252. PM3FBSourceReadMode_Blocking |
  253. PM3FBSourceReadMode_ReadEnable);
  254. PM3_WAIT(par, 2);
  255. {
  256. /* invert bits in bitmask */
  257. unsigned long rm = 1 | (3 << 7);
  258. switch (info->var.bits_per_pixel) {
  259. case 8:
  260. PM3_WRITE_REG(par, PM3PixelSize,
  261. PM3PixelSize_GLOBAL_8BIT);
  262. #ifdef __BIG_ENDIAN
  263. rm |= 3 << 15;
  264. #endif
  265. break;
  266. case 16:
  267. PM3_WRITE_REG(par, PM3PixelSize,
  268. PM3PixelSize_GLOBAL_16BIT);
  269. #ifdef __BIG_ENDIAN
  270. rm |= 2 << 15;
  271. #endif
  272. break;
  273. case 32:
  274. PM3_WRITE_REG(par, PM3PixelSize,
  275. PM3PixelSize_GLOBAL_32BIT);
  276. break;
  277. default:
  278. DPRINTK(1, "Unsupported depth %d\n",
  279. info->var.bits_per_pixel);
  280. break;
  281. }
  282. PM3_WRITE_REG(par, PM3RasterizerMode, rm);
  283. }
  284. PM3_WAIT(par, 20);
  285. PM3_WRITE_REG(par, PM3FBSoftwareWriteMask, 0xffffffff);
  286. PM3_WRITE_REG(par, PM3FBHardwareWriteMask, 0xffffffff);
  287. PM3_WRITE_REG(par, PM3FBWriteMode,
  288. PM3FBWriteMode_WriteEnable |
  289. PM3FBWriteMode_OpaqueSpan |
  290. PM3FBWriteMode_Enable0);
  291. PM3_WRITE_REG(par, PM3FBWriteBufferAddr0, 0x0);
  292. PM3_WRITE_REG(par, PM3FBWriteBufferOffset0, 0x0);
  293. PM3_WRITE_REG(par, PM3FBWriteBufferWidth0,
  294. PM3FBWriteBufferWidth_Width(width));
  295. PM3_WRITE_REG(par, PM3SizeOfFramebuffer, 0x0);
  296. {
  297. /* size in lines of FB */
  298. unsigned long sofb = info->screen_size /
  299. info->fix.line_length;
  300. if (sofb > 4095)
  301. PM3_WRITE_REG(par, PM3SizeOfFramebuffer, 4095);
  302. else
  303. PM3_WRITE_REG(par, PM3SizeOfFramebuffer, sofb);
  304. switch (info->var.bits_per_pixel) {
  305. case 8:
  306. PM3_WRITE_REG(par, PM3DitherMode,
  307. (1 << 10) | (2 << 3));
  308. break;
  309. case 16:
  310. PM3_WRITE_REG(par, PM3DitherMode,
  311. (1 << 10) | (1 << 3));
  312. break;
  313. case 32:
  314. PM3_WRITE_REG(par, PM3DitherMode,
  315. (1 << 10) | (0 << 3));
  316. break;
  317. default:
  318. DPRINTK(1, "Unsupported depth %d\n",
  319. info->current_par->depth);
  320. break;
  321. }
  322. }
  323. PM3_WRITE_REG(par, PM3dXDom, 0x0);
  324. PM3_WRITE_REG(par, PM3dXSub, 0x0);
  325. PM3_WRITE_REG(par, PM3dY, 1 << 16);
  326. PM3_WRITE_REG(par, PM3StartXDom, 0x0);
  327. PM3_WRITE_REG(par, PM3StartXSub, 0x0);
  328. PM3_WRITE_REG(par, PM3StartY, 0x0);
  329. PM3_WRITE_REG(par, PM3Count, 0x0);
  330. /* Disable LocalBuffer. better safe than sorry */
  331. PM3_WRITE_REG(par, PM3LBDestReadMode, 0x0);
  332. PM3_WRITE_REG(par, PM3LBDestReadEnables, 0x0);
  333. PM3_WRITE_REG(par, PM3LBSourceReadMode, 0x0);
  334. PM3_WRITE_REG(par, PM3LBWriteMode, 0x0);
  335. pm3fb_sync(info);
  336. }
  337. static void pm3fb_fillrect (struct fb_info *info,
  338. const struct fb_fillrect *region)
  339. {
  340. struct pm3_par *par = info->par;
  341. struct fb_fillrect modded;
  342. int vxres, vyres;
  343. int rop;
  344. u32 color = (info->fix.visual == FB_VISUAL_TRUECOLOR) ?
  345. ((u32*)info->pseudo_palette)[region->color] : region->color;
  346. if (info->state != FBINFO_STATE_RUNNING)
  347. return;
  348. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  349. cfb_fillrect(info, region);
  350. return;
  351. }
  352. if (region->rop == ROP_COPY )
  353. rop = PM3Config2D_ForegroundROP(0x3); /* GXcopy */
  354. else
  355. rop = PM3Config2D_ForegroundROP(0x6) | /* GXxor */
  356. PM3Config2D_FBDestReadEnable;
  357. vxres = info->var.xres_virtual;
  358. vyres = info->var.yres_virtual;
  359. memcpy(&modded, region, sizeof(struct fb_fillrect));
  360. if(!modded.width || !modded.height ||
  361. modded.dx >= vxres || modded.dy >= vyres)
  362. return;
  363. if(modded.dx + modded.width > vxres)
  364. modded.width = vxres - modded.dx;
  365. if(modded.dy + modded.height > vyres)
  366. modded.height = vyres - modded.dy;
  367. if(info->var.bits_per_pixel == 8)
  368. color |= color << 8;
  369. if(info->var.bits_per_pixel <= 16)
  370. color |= color << 16;
  371. PM3_WAIT(par, 4);
  372. /* ROP Ox3 is GXcopy */
  373. PM3_WRITE_REG(par, PM3Config2D,
  374. PM3Config2D_UseConstantSource |
  375. PM3Config2D_ForegroundROPEnable |
  376. rop |
  377. PM3Config2D_FBWriteEnable);
  378. PM3_WRITE_REG(par, PM3ForegroundColor, color);
  379. PM3_WRITE_REG(par, PM3RectanglePosition,
  380. PM3RectanglePosition_XOffset(modded.dx) |
  381. PM3RectanglePosition_YOffset(modded.dy));
  382. PM3_WRITE_REG(par, PM3Render2D,
  383. PM3Render2D_XPositive |
  384. PM3Render2D_YPositive |
  385. PM3Render2D_Operation_Normal |
  386. PM3Render2D_SpanOperation |
  387. PM3Render2D_Width(modded.width) |
  388. PM3Render2D_Height(modded.height));
  389. }
  390. static void pm3fb_copyarea(struct fb_info *info,
  391. const struct fb_copyarea *area)
  392. {
  393. struct pm3_par *par = info->par;
  394. struct fb_copyarea modded;
  395. u32 vxres, vyres;
  396. int x_align, o_x, o_y;
  397. if (info->state != FBINFO_STATE_RUNNING)
  398. return;
  399. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  400. cfb_copyarea(info, area);
  401. return;
  402. }
  403. memcpy(&modded, area, sizeof(struct fb_copyarea));
  404. vxres = info->var.xres_virtual;
  405. vyres = info->var.yres_virtual;
  406. if(!modded.width || !modded.height ||
  407. modded.sx >= vxres || modded.sy >= vyres ||
  408. modded.dx >= vxres || modded.dy >= vyres)
  409. return;
  410. if(modded.sx + modded.width > vxres)
  411. modded.width = vxres - modded.sx;
  412. if(modded.dx + modded.width > vxres)
  413. modded.width = vxres - modded.dx;
  414. if(modded.sy + modded.height > vyres)
  415. modded.height = vyres - modded.sy;
  416. if(modded.dy + modded.height > vyres)
  417. modded.height = vyres - modded.dy;
  418. o_x = modded.sx - modded.dx; /*(sx > dx ) ? (sx - dx) : (dx - sx); */
  419. o_y = modded.sy - modded.dy; /*(sy > dy ) ? (sy - dy) : (dy - sy); */
  420. x_align = (modded.sx & 0x1f);
  421. PM3_WAIT(par, 6);
  422. PM3_WRITE_REG(par, PM3Config2D,
  423. PM3Config2D_UserScissorEnable |
  424. PM3Config2D_ForegroundROPEnable |
  425. PM3Config2D_Blocking |
  426. PM3Config2D_ForegroundROP(0x3) | /* Ox3 is GXcopy */
  427. PM3Config2D_FBWriteEnable);
  428. PM3_WRITE_REG(par, PM3ScissorMinXY,
  429. ((modded.dy & 0x0fff) << 16) | (modded.dx & 0x0fff));
  430. PM3_WRITE_REG(par, PM3ScissorMaxXY,
  431. (((modded.dy + modded.height) & 0x0fff) << 16) |
  432. ((modded.dx + modded.width) & 0x0fff));
  433. PM3_WRITE_REG(par, PM3FBSourceReadBufferOffset,
  434. PM3FBSourceReadBufferOffset_XOffset(o_x) |
  435. PM3FBSourceReadBufferOffset_YOffset(o_y));
  436. PM3_WRITE_REG(par, PM3RectanglePosition,
  437. PM3RectanglePosition_XOffset(modded.dx - x_align) |
  438. PM3RectanglePosition_YOffset(modded.dy));
  439. PM3_WRITE_REG(par, PM3Render2D,
  440. ((modded.sx > modded.dx) ? PM3Render2D_XPositive : 0) |
  441. ((modded.sy > modded.dy) ? PM3Render2D_YPositive : 0) |
  442. PM3Render2D_Operation_Normal |
  443. PM3Render2D_SpanOperation |
  444. PM3Render2D_FBSourceReadEnable |
  445. PM3Render2D_Width(modded.width + x_align) |
  446. PM3Render2D_Height(modded.height));
  447. }
  448. static void pm3fb_imageblit(struct fb_info *info, const struct fb_image *image)
  449. {
  450. struct pm3_par *par = info->par;
  451. u32 height = image->height;
  452. u32 fgx, bgx;
  453. const u32 *src = (const u32*)image->data;
  454. if (info->state != FBINFO_STATE_RUNNING)
  455. return;
  456. if (info->flags & FBINFO_HWACCEL_DISABLED) {
  457. cfb_imageblit(info, image);
  458. return;
  459. }
  460. switch (info->fix.visual) {
  461. case FB_VISUAL_PSEUDOCOLOR:
  462. fgx = image->fg_color;
  463. bgx = image->bg_color;
  464. break;
  465. case FB_VISUAL_TRUECOLOR:
  466. default:
  467. fgx = par->palette[image->fg_color];
  468. bgx = par->palette[image->bg_color];
  469. break;
  470. }
  471. if (image->depth != 1) {
  472. return cfb_imageblit(info, image);
  473. }
  474. if (info->var.bits_per_pixel == 8) {
  475. fgx |= fgx << 8;
  476. bgx |= bgx << 8;
  477. }
  478. if (info->var.bits_per_pixel <= 16) {
  479. fgx |= fgx << 16;
  480. bgx |= bgx << 16;
  481. }
  482. PM3_WAIT(par, 7);
  483. PM3_WRITE_REG(par, PM3ForegroundColor, fgx);
  484. PM3_WRITE_REG(par, PM3BackgroundColor, bgx);
  485. /* ROP Ox3 is GXcopy */
  486. PM3_WRITE_REG(par, PM3Config2D,
  487. PM3Config2D_UserScissorEnable |
  488. PM3Config2D_UseConstantSource |
  489. PM3Config2D_ForegroundROPEnable |
  490. PM3Config2D_ForegroundROP(0x3) |
  491. PM3Config2D_OpaqueSpan |
  492. PM3Config2D_FBWriteEnable);
  493. PM3_WRITE_REG(par, PM3ScissorMinXY,
  494. ((image->dy & 0x0fff) << 16) | (image->dx & 0x0fff));
  495. PM3_WRITE_REG(par, PM3ScissorMaxXY,
  496. (((image->dy + image->height) & 0x0fff) << 16) |
  497. ((image->dx + image->width) & 0x0fff));
  498. PM3_WRITE_REG(par, PM3RectanglePosition,
  499. PM3RectanglePosition_XOffset(image->dx) |
  500. PM3RectanglePosition_YOffset(image->dy));
  501. PM3_WRITE_REG(par, PM3Render2D,
  502. PM3Render2D_XPositive |
  503. PM3Render2D_YPositive |
  504. PM3Render2D_Operation_SyncOnBitMask |
  505. PM3Render2D_SpanOperation |
  506. PM3Render2D_Width(image->width) |
  507. PM3Render2D_Height(image->height));
  508. while (height--) {
  509. int width = ((image->width + 7) >> 3)
  510. + info->pixmap.scan_align - 1;
  511. width >>= 2;
  512. while (width >= PM3_FIFO_SIZE) {
  513. int i = PM3_FIFO_SIZE - 1;
  514. PM3_WAIT(par, PM3_FIFO_SIZE);
  515. while (i--) {
  516. PM3_WRITE_REG(par, PM3BitMaskPattern, *src);
  517. src++;
  518. }
  519. width -= PM3_FIFO_SIZE - 1;
  520. }
  521. PM3_WAIT(par, width + 1);
  522. while (width--) {
  523. PM3_WRITE_REG(par, PM3BitMaskPattern, *src);
  524. src++;
  525. }
  526. }
  527. }
  528. /* end of acceleration functions */
  529. /* write the mode to registers */
  530. static void pm3fb_write_mode(struct fb_info *info)
  531. {
  532. struct pm3_par *par = info->par;
  533. char tempsync = 0x00, tempmisc = 0x00;
  534. const u32 hsstart = info->var.right_margin;
  535. const u32 hsend = hsstart + info->var.hsync_len;
  536. const u32 hbend = hsend + info->var.left_margin;
  537. const u32 xres = (info->var.xres + 31) & ~31;
  538. const u32 htotal = xres + hbend;
  539. const u32 vsstart = info->var.lower_margin;
  540. const u32 vsend = vsstart + info->var.vsync_len;
  541. const u32 vbend = vsend + info->var.upper_margin;
  542. const u32 vtotal = info->var.yres + vbend;
  543. const u32 width = (info->var.xres_virtual + 7) & ~7;
  544. const unsigned bpp = info->var.bits_per_pixel;
  545. PM3_WAIT(par, 20);
  546. PM3_WRITE_REG(par, PM3MemBypassWriteMask, 0xffffffff);
  547. PM3_WRITE_REG(par, PM3Aperture0, 0x00000000);
  548. PM3_WRITE_REG(par, PM3Aperture1, 0x00000000);
  549. PM3_WRITE_REG(par, PM3FIFODis, 0x00000007);
  550. PM3_WRITE_REG(par, PM3HTotal,
  551. pm3fb_shift_bpp(bpp, htotal - 1));
  552. PM3_WRITE_REG(par, PM3HsEnd,
  553. pm3fb_shift_bpp(bpp, hsend));
  554. PM3_WRITE_REG(par, PM3HsStart,
  555. pm3fb_shift_bpp(bpp, hsstart));
  556. PM3_WRITE_REG(par, PM3HbEnd,
  557. pm3fb_shift_bpp(bpp, hbend));
  558. PM3_WRITE_REG(par, PM3HgEnd,
  559. pm3fb_shift_bpp(bpp, hbend));
  560. PM3_WRITE_REG(par, PM3ScreenStride,
  561. pm3fb_shift_bpp(bpp, width));
  562. PM3_WRITE_REG(par, PM3VTotal, vtotal - 1);
  563. PM3_WRITE_REG(par, PM3VsEnd, vsend - 1);
  564. PM3_WRITE_REG(par, PM3VsStart, vsstart - 1);
  565. PM3_WRITE_REG(par, PM3VbEnd, vbend);
  566. switch (bpp) {
  567. case 8:
  568. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  569. PM3ByApertureMode_PIXELSIZE_8BIT);
  570. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  571. PM3ByApertureMode_PIXELSIZE_8BIT);
  572. break;
  573. case 16:
  574. #ifndef __BIG_ENDIAN
  575. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  576. PM3ByApertureMode_PIXELSIZE_16BIT);
  577. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  578. PM3ByApertureMode_PIXELSIZE_16BIT);
  579. #else
  580. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  581. PM3ByApertureMode_PIXELSIZE_16BIT |
  582. PM3ByApertureMode_BYTESWAP_BADC);
  583. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  584. PM3ByApertureMode_PIXELSIZE_16BIT |
  585. PM3ByApertureMode_BYTESWAP_BADC);
  586. #endif /* ! __BIG_ENDIAN */
  587. break;
  588. case 32:
  589. #ifndef __BIG_ENDIAN
  590. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  591. PM3ByApertureMode_PIXELSIZE_32BIT);
  592. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  593. PM3ByApertureMode_PIXELSIZE_32BIT);
  594. #else
  595. PM3_WRITE_REG(par, PM3ByAperture1Mode,
  596. PM3ByApertureMode_PIXELSIZE_32BIT |
  597. PM3ByApertureMode_BYTESWAP_DCBA);
  598. PM3_WRITE_REG(par, PM3ByAperture2Mode,
  599. PM3ByApertureMode_PIXELSIZE_32BIT |
  600. PM3ByApertureMode_BYTESWAP_DCBA);
  601. #endif /* ! __BIG_ENDIAN */
  602. break;
  603. default:
  604. DPRINTK("Unsupported depth %d\n", bpp);
  605. break;
  606. }
  607. /*
  608. * Oxygen VX1 - it appears that setting PM3VideoControl and
  609. * then PM3RD_SyncControl to the same SYNC settings undoes
  610. * any net change - they seem to xor together. Only set the
  611. * sync options in PM3RD_SyncControl. --rmk
  612. */
  613. {
  614. unsigned int video = par->video;
  615. video &= ~(PM3VideoControl_HSYNC_MASK |
  616. PM3VideoControl_VSYNC_MASK);
  617. video |= PM3VideoControl_HSYNC_ACTIVE_HIGH |
  618. PM3VideoControl_VSYNC_ACTIVE_HIGH;
  619. PM3_WRITE_REG(par, PM3VideoControl, video);
  620. }
  621. PM3_WRITE_REG(par, PM3VClkCtl,
  622. (PM3_READ_REG(par, PM3VClkCtl) & 0xFFFFFFFC));
  623. PM3_WRITE_REG(par, PM3ScreenBase, par->base);
  624. PM3_WRITE_REG(par, PM3ChipConfig,
  625. (PM3_READ_REG(par, PM3ChipConfig) & 0xFFFFFFFD));
  626. wmb();
  627. {
  628. unsigned char uninitialized_var(m); /* ClkPreScale */
  629. unsigned char uninitialized_var(n); /* ClkFeedBackScale */
  630. unsigned char uninitialized_var(p); /* ClkPostScale */
  631. unsigned long pixclock = PICOS2KHZ(info->var.pixclock);
  632. (void)pm3fb_calculate_clock(pixclock, &m, &n, &p);
  633. DPRINTK("Pixclock: %ld, Pre: %d, Feedback: %d, Post: %d\n",
  634. pixclock, (int) m, (int) n, (int) p);
  635. PM3_WRITE_DAC_REG(par, PM3RD_DClk0PreScale, m);
  636. PM3_WRITE_DAC_REG(par, PM3RD_DClk0FeedbackScale, n);
  637. PM3_WRITE_DAC_REG(par, PM3RD_DClk0PostScale, p);
  638. }
  639. /*
  640. PM3_WRITE_DAC_REG(par, PM3RD_IndexControl, 0x00);
  641. */
  642. /*
  643. PM3_SLOW_WRITE_REG(par, PM3RD_IndexControl, 0x00);
  644. */
  645. if ((par->video & PM3VideoControl_HSYNC_MASK) ==
  646. PM3VideoControl_HSYNC_ACTIVE_HIGH)
  647. tempsync |= PM3RD_SyncControl_HSYNC_ACTIVE_HIGH;
  648. if ((par->video & PM3VideoControl_VSYNC_MASK) ==
  649. PM3VideoControl_VSYNC_ACTIVE_HIGH)
  650. tempsync |= PM3RD_SyncControl_VSYNC_ACTIVE_HIGH;
  651. PM3_WRITE_DAC_REG(par, PM3RD_SyncControl, tempsync);
  652. DPRINTK("PM3RD_SyncControl: %d\n", tempsync);
  653. PM3_WRITE_DAC_REG(par, PM3RD_DACControl, 0x00);
  654. switch (pm3fb_depth(&info->var)) {
  655. case 8:
  656. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  657. PM3RD_PixelSize_8_BIT_PIXELS);
  658. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  659. PM3RD_ColorFormat_CI8_COLOR |
  660. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW);
  661. tempmisc |= PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  662. break;
  663. case 12:
  664. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  665. PM3RD_PixelSize_16_BIT_PIXELS);
  666. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  667. PM3RD_ColorFormat_4444_COLOR |
  668. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  669. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  670. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  671. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  672. break;
  673. case 15:
  674. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  675. PM3RD_PixelSize_16_BIT_PIXELS);
  676. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  677. PM3RD_ColorFormat_5551_FRONT_COLOR |
  678. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  679. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  680. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  681. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  682. break;
  683. case 16:
  684. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  685. PM3RD_PixelSize_16_BIT_PIXELS);
  686. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  687. PM3RD_ColorFormat_565_FRONT_COLOR |
  688. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW |
  689. PM3RD_ColorFormat_LINEAR_COLOR_EXT_ENABLE);
  690. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  691. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  692. break;
  693. case 32:
  694. PM3_WRITE_DAC_REG(par, PM3RD_PixelSize,
  695. PM3RD_PixelSize_32_BIT_PIXELS);
  696. PM3_WRITE_DAC_REG(par, PM3RD_ColorFormat,
  697. PM3RD_ColorFormat_8888_COLOR |
  698. PM3RD_ColorFormat_COLOR_ORDER_BLUE_LOW);
  699. tempmisc |= PM3RD_MiscControl_DIRECTCOLOR_ENABLE |
  700. PM3RD_MiscControl_HIGHCOLOR_RES_ENABLE;
  701. break;
  702. }
  703. PM3_WRITE_DAC_REG(par, PM3RD_MiscControl, tempmisc);
  704. }
  705. /*
  706. * hardware independent functions
  707. */
  708. static int pm3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  709. {
  710. u32 lpitch;
  711. unsigned bpp = var->red.length + var->green.length
  712. + var->blue.length + var->transp.length;
  713. if (bpp != var->bits_per_pixel) {
  714. /* set predefined mode for bits_per_pixel settings */
  715. switch(var->bits_per_pixel) {
  716. case 8:
  717. var->red.length = var->green.length = var->blue.length = 8;
  718. var->red.offset = var->green.offset = var->blue.offset = 0;
  719. var->transp.offset = 0;
  720. var->transp.length = 0;
  721. break;
  722. case 16:
  723. var->red.length = var->blue.length = 5;
  724. var->green.length = 6;
  725. var->transp.length = 0;
  726. break;
  727. case 32:
  728. var->red.length = var->green.length = var->blue.length = 8;
  729. var->transp.length = 8;
  730. break;
  731. default:
  732. DPRINTK("depth not supported: %u\n", var->bits_per_pixel);
  733. return -EINVAL;
  734. }
  735. }
  736. /* it is assumed BGRA order */
  737. if (var->bits_per_pixel > 8 )
  738. {
  739. var->blue.offset = 0;
  740. var->green.offset = var->blue.length;
  741. var->red.offset = var->green.offset + var->green.length;
  742. var->transp.offset = var->red.offset + var->red.length;
  743. }
  744. var->height = var->width = -1;
  745. if (var->xres != var->xres_virtual) {
  746. DPRINTK("virtual x resolution != physical x resolution not supported\n");
  747. return -EINVAL;
  748. }
  749. if (var->yres > var->yres_virtual) {
  750. DPRINTK("virtual y resolution < physical y resolution not possible\n");
  751. return -EINVAL;
  752. }
  753. if (var->xoffset) {
  754. DPRINTK("xoffset not supported\n");
  755. return -EINVAL;
  756. }
  757. if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
  758. DPRINTK("interlace not supported\n");
  759. return -EINVAL;
  760. }
  761. var->xres = (var->xres + 31) & ~31; /* could sometimes be 8 */
  762. lpitch = var->xres * ((var->bits_per_pixel + 7) >> 3);
  763. if (var->xres < 200 || var->xres > 2048) {
  764. DPRINTK("width not supported: %u\n", var->xres);
  765. return -EINVAL;
  766. }
  767. if (var->yres < 200 || var->yres > 4095) {
  768. DPRINTK("height not supported: %u\n", var->yres);
  769. return -EINVAL;
  770. }
  771. if (lpitch * var->yres_virtual > info->fix.smem_len) {
  772. DPRINTK("no memory for screen (%ux%ux%u)\n",
  773. var->xres, var->yres_virtual, var->bits_per_pixel);
  774. return -EINVAL;
  775. }
  776. if (PICOS2KHZ(var->pixclock) > PM3_MAX_PIXCLOCK) {
  777. DPRINTK("pixclock too high (%ldKHz)\n", PICOS2KHZ(var->pixclock));
  778. return -EINVAL;
  779. }
  780. var->accel_flags = 0; /* Can't mmap if this is on */
  781. DPRINTK("Checking graphics mode at %dx%d depth %d\n",
  782. var->xres, var->yres, var->bits_per_pixel);
  783. return 0;
  784. }
  785. static int pm3fb_set_par(struct fb_info *info)
  786. {
  787. struct pm3_par *par = info->par;
  788. const u32 xres = (info->var.xres + 31) & ~31;
  789. const unsigned bpp = info->var.bits_per_pixel;
  790. par->base = pm3fb_shift_bpp(bpp,(info->var.yoffset * xres)
  791. + info->var.xoffset);
  792. par->video = 0;
  793. if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
  794. par->video |= PM3VideoControl_HSYNC_ACTIVE_HIGH;
  795. else
  796. par->video |= PM3VideoControl_HSYNC_ACTIVE_LOW;
  797. if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
  798. par->video |= PM3VideoControl_VSYNC_ACTIVE_HIGH;
  799. else
  800. par->video |= PM3VideoControl_VSYNC_ACTIVE_LOW;
  801. if ((info->var.vmode & FB_VMODE_MASK) == FB_VMODE_DOUBLE)
  802. par->video |= PM3VideoControl_LINE_DOUBLE_ON;
  803. if ((info->var.activate & FB_ACTIVATE_MASK) == FB_ACTIVATE_NOW)
  804. par->video |= PM3VideoControl_ENABLE;
  805. else
  806. DPRINTK("PM3Video disabled\n");
  807. switch (bpp) {
  808. case 8:
  809. par->video |= PM3VideoControl_PIXELSIZE_8BIT;
  810. break;
  811. case 16:
  812. par->video |= PM3VideoControl_PIXELSIZE_16BIT;
  813. break;
  814. case 32:
  815. par->video |= PM3VideoControl_PIXELSIZE_32BIT;
  816. break;
  817. default:
  818. DPRINTK("Unsupported depth\n");
  819. break;
  820. }
  821. info->fix.visual =
  822. (bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  823. info->fix.line_length = ((info->var.xres_virtual + 7) >> 3) * bpp;
  824. /* pm3fb_clear_memory(info, 0);*/
  825. pm3fb_clear_colormap(par, 0, 0, 0);
  826. PM3_WRITE_DAC_REG(par, PM3RD_CursorMode, 0);
  827. pm3fb_init_engine(info);
  828. pm3fb_write_mode(info);
  829. return 0;
  830. }
  831. static int pm3fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  832. unsigned blue, unsigned transp,
  833. struct fb_info *info)
  834. {
  835. struct pm3_par *par = info->par;
  836. if (regno >= 256) /* no. of hw registers */
  837. return -EINVAL;
  838. /* grayscale works only partially under directcolor */
  839. if (info->var.grayscale) {
  840. /* grayscale = 0.30*R + 0.59*G + 0.11*B */
  841. red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
  842. }
  843. /* Directcolor:
  844. * var->{color}.offset contains start of bitfield
  845. * var->{color}.length contains length of bitfield
  846. * {hardwarespecific} contains width of DAC
  847. * pseudo_palette[X] is programmed to (X << red.offset) |
  848. * (X << green.offset) |
  849. * (X << blue.offset)
  850. * RAMDAC[X] is programmed to (red, green, blue)
  851. * color depth = SUM(var->{color}.length)
  852. *
  853. * Pseudocolor:
  854. * var->{color}.offset is 0
  855. * var->{color}.length contains width of DAC or the number of unique
  856. * colors available (color depth)
  857. * pseudo_palette is not used
  858. * RAMDAC[X] is programmed to (red, green, blue)
  859. * color depth = var->{color}.length
  860. */
  861. /*
  862. * This is the point where the color is converted to something that
  863. * is acceptable by the hardware.
  864. */
  865. #define CNVT_TOHW(val,width) ((((val)<<(width))+0x7FFF-(val))>>16)
  866. red = CNVT_TOHW(red, info->var.red.length);
  867. green = CNVT_TOHW(green, info->var.green.length);
  868. blue = CNVT_TOHW(blue, info->var.blue.length);
  869. transp = CNVT_TOHW(transp, info->var.transp.length);
  870. #undef CNVT_TOHW
  871. if (info->fix.visual == FB_VISUAL_TRUECOLOR ||
  872. info->fix.visual == FB_VISUAL_DIRECTCOLOR) {
  873. u32 v;
  874. if (regno >= 16)
  875. return -EINVAL;
  876. v = (red << info->var.red.offset) |
  877. (green << info->var.green.offset) |
  878. (blue << info->var.blue.offset) |
  879. (transp << info->var.transp.offset);
  880. switch (info->var.bits_per_pixel) {
  881. case 8:
  882. break;
  883. case 16:
  884. case 32:
  885. ((u32*)(info->pseudo_palette))[regno] = v;
  886. break;
  887. }
  888. return 0;
  889. }
  890. else if (info->fix.visual == FB_VISUAL_PSEUDOCOLOR)
  891. pm3fb_set_color(par, regno, red, green, blue);
  892. return 0;
  893. }
  894. static int pm3fb_pan_display(struct fb_var_screeninfo *var,
  895. struct fb_info *info)
  896. {
  897. struct pm3_par *par = info->par;
  898. const u32 xres = (var->xres + 31) & ~31;
  899. par->base = pm3fb_shift_bpp(var->bits_per_pixel,
  900. (var->yoffset * xres)
  901. + var->xoffset);
  902. PM3_WAIT(par, 1);
  903. PM3_WRITE_REG(par, PM3ScreenBase, par->base);
  904. return 0;
  905. }
  906. static int pm3fb_blank(int blank_mode, struct fb_info *info)
  907. {
  908. struct pm3_par *par = info->par;
  909. u32 video = par->video;
  910. /*
  911. * Oxygen VX1 - it appears that setting PM3VideoControl and
  912. * then PM3RD_SyncControl to the same SYNC settings undoes
  913. * any net change - they seem to xor together. Only set the
  914. * sync options in PM3RD_SyncControl. --rmk
  915. */
  916. video &= ~(PM3VideoControl_HSYNC_MASK |
  917. PM3VideoControl_VSYNC_MASK);
  918. video |= PM3VideoControl_HSYNC_ACTIVE_HIGH |
  919. PM3VideoControl_VSYNC_ACTIVE_HIGH;
  920. switch (blank_mode) {
  921. case FB_BLANK_UNBLANK:
  922. video |= PM3VideoControl_ENABLE;
  923. break;
  924. case FB_BLANK_NORMAL:
  925. video &= ~PM3VideoControl_ENABLE;
  926. break;
  927. case FB_BLANK_HSYNC_SUSPEND:
  928. video &= ~(PM3VideoControl_HSYNC_MASK |
  929. PM3VideoControl_BLANK_ACTIVE_LOW);
  930. break;
  931. case FB_BLANK_VSYNC_SUSPEND:
  932. video &= ~(PM3VideoControl_VSYNC_MASK |
  933. PM3VideoControl_BLANK_ACTIVE_LOW);
  934. break;
  935. case FB_BLANK_POWERDOWN:
  936. video &= ~(PM3VideoControl_HSYNC_MASK |
  937. PM3VideoControl_VSYNC_MASK |
  938. PM3VideoControl_BLANK_ACTIVE_LOW);
  939. break;
  940. default:
  941. DPRINTK("Unsupported blanking %d\n", blank_mode);
  942. return 1;
  943. }
  944. PM3_WAIT(par, 1);
  945. PM3_WRITE_REG(par,PM3VideoControl, video);
  946. return 0;
  947. }
  948. /*
  949. * Frame buffer operations
  950. */
  951. static struct fb_ops pm3fb_ops = {
  952. .owner = THIS_MODULE,
  953. .fb_check_var = pm3fb_check_var,
  954. .fb_set_par = pm3fb_set_par,
  955. .fb_setcolreg = pm3fb_setcolreg,
  956. .fb_pan_display = pm3fb_pan_display,
  957. .fb_fillrect = pm3fb_fillrect,
  958. .fb_copyarea = pm3fb_copyarea,
  959. .fb_imageblit = pm3fb_imageblit,
  960. .fb_blank = pm3fb_blank,
  961. .fb_sync = pm3fb_sync,
  962. };
  963. /* ------------------------------------------------------------------------- */
  964. /*
  965. * Initialization
  966. */
  967. /* mmio register are already mapped when this function is called */
  968. /* the pm3fb_fix.smem_start is also set */
  969. static unsigned long pm3fb_size_memory(struct pm3_par *par)
  970. {
  971. unsigned long memsize = 0, tempBypass, i, temp1, temp2;
  972. unsigned char __iomem *screen_mem;
  973. pm3fb_fix.smem_len = 64 * 1024l * 1024; /* request full aperture size */
  974. /* Linear frame buffer - request region and map it. */
  975. if (!request_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len,
  976. "pm3fb smem")) {
  977. printk(KERN_WARNING "pm3fb: Can't reserve smem.\n");
  978. return 0;
  979. }
  980. screen_mem =
  981. ioremap_nocache(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  982. if (!screen_mem) {
  983. printk(KERN_WARNING "pm3fb: Can't ioremap smem area.\n");
  984. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  985. return 0;
  986. }
  987. /* TODO: card-specific stuff, *before* accessing *any* FB memory */
  988. /* For Appian Jeronimo 2000 board second head */
  989. tempBypass = PM3_READ_REG(par, PM3MemBypassWriteMask);
  990. DPRINTK("PM3MemBypassWriteMask was: 0x%08lx\n", tempBypass);
  991. PM3_WAIT(par, 1);
  992. PM3_WRITE_REG(par, PM3MemBypassWriteMask, 0xFFFFFFFF);
  993. /* pm3 split up memory, replicates, and do a lot of nasty stuff IMHO ;-) */
  994. for (i = 0; i < 32; i++) {
  995. fb_writel(i * 0x00345678,
  996. (screen_mem + (i * 1048576)));
  997. mb();
  998. temp1 = fb_readl((screen_mem + (i * 1048576)));
  999. /* Let's check for wrapover, write will fail at 16MB boundary */
  1000. if (temp1 == (i * 0x00345678))
  1001. memsize = i;
  1002. else
  1003. break;
  1004. }
  1005. DPRINTK("First detect pass already got %ld MB\n", memsize + 1);
  1006. if (memsize + 1 == i) {
  1007. for (i = 0; i < 32; i++) {
  1008. /* Clear first 32MB ; 0 is 0, no need to byteswap */
  1009. writel(0x0000000, (screen_mem + (i * 1048576)));
  1010. }
  1011. wmb();
  1012. for (i = 32; i < 64; i++) {
  1013. fb_writel(i * 0x00345678,
  1014. (screen_mem + (i * 1048576)));
  1015. mb();
  1016. temp1 =
  1017. fb_readl((screen_mem + (i * 1048576)));
  1018. temp2 =
  1019. fb_readl((screen_mem + ((i - 32) * 1048576)));
  1020. /* different value, different RAM... */
  1021. if ((temp1 == (i * 0x00345678)) && (temp2 == 0))
  1022. memsize = i;
  1023. else
  1024. break;
  1025. }
  1026. }
  1027. DPRINTK("Second detect pass got %ld MB\n", memsize + 1);
  1028. PM3_WAIT(par, 1);
  1029. PM3_WRITE_REG(par, PM3MemBypassWriteMask, tempBypass);
  1030. iounmap(screen_mem);
  1031. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1032. memsize = 1048576 * (memsize + 1);
  1033. DPRINTK("Returning 0x%08lx bytes\n", memsize);
  1034. return memsize;
  1035. }
  1036. static int __devinit pm3fb_probe(struct pci_dev *dev,
  1037. const struct pci_device_id *ent)
  1038. {
  1039. struct fb_info *info;
  1040. struct pm3_par *par;
  1041. struct device* device = &dev->dev; /* for pci drivers */
  1042. int err, retval = -ENXIO;
  1043. err = pci_enable_device(dev);
  1044. if (err) {
  1045. printk(KERN_WARNING "pm3fb: Can't enable PCI dev: %d\n", err);
  1046. return err;
  1047. }
  1048. /*
  1049. * Dynamically allocate info and par
  1050. */
  1051. info = framebuffer_alloc(sizeof(struct pm3_par), device);
  1052. if (!info)
  1053. return -ENOMEM;
  1054. par = info->par;
  1055. /*
  1056. * Here we set the screen_base to the virtual memory address
  1057. * for the framebuffer.
  1058. */
  1059. pm3fb_fix.mmio_start = pci_resource_start(dev, 0);
  1060. pm3fb_fix.mmio_len = PM3_REGS_SIZE;
  1061. #if defined(__BIG_ENDIAN)
  1062. pm3fb_fix.mmio_start += PM3_REGS_SIZE;
  1063. DPRINTK("Adjusting register base for big-endian.\n");
  1064. #endif
  1065. /* Registers - request region and map it. */
  1066. if (!request_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len,
  1067. "pm3fb regbase")) {
  1068. printk(KERN_WARNING "pm3fb: Can't reserve regbase.\n");
  1069. goto err_exit_neither;
  1070. }
  1071. par->v_regs =
  1072. ioremap_nocache(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  1073. if (!par->v_regs) {
  1074. printk(KERN_WARNING "pm3fb: Can't remap %s register area.\n",
  1075. pm3fb_fix.id);
  1076. release_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  1077. goto err_exit_neither;
  1078. }
  1079. /* Linear frame buffer - request region and map it. */
  1080. pm3fb_fix.smem_start = pci_resource_start(dev, 1);
  1081. pm3fb_fix.smem_len = pm3fb_size_memory(par);
  1082. if (!pm3fb_fix.smem_len)
  1083. {
  1084. printk(KERN_WARNING "pm3fb: Can't find memory on board.\n");
  1085. goto err_exit_mmio;
  1086. }
  1087. if (!request_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len,
  1088. "pm3fb smem")) {
  1089. printk(KERN_WARNING "pm3fb: Can't reserve smem.\n");
  1090. goto err_exit_mmio;
  1091. }
  1092. info->screen_base =
  1093. ioremap_nocache(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1094. if (!info->screen_base) {
  1095. printk(KERN_WARNING "pm3fb: Can't ioremap smem area.\n");
  1096. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1097. goto err_exit_mmio;
  1098. }
  1099. info->screen_size = pm3fb_fix.smem_len;
  1100. #ifdef CONFIG_MTRR
  1101. if (!nomtrr) {
  1102. par->mtrr_handle = mtrr_add(pm3fb_fix.smem_start,
  1103. pm3fb_fix.smem_len,
  1104. MTRR_TYPE_WRCOMB, 1);
  1105. }
  1106. #endif
  1107. info->fbops = &pm3fb_ops;
  1108. par->video = PM3_READ_REG(par, PM3VideoControl);
  1109. info->fix = pm3fb_fix;
  1110. info->pseudo_palette = par->palette;
  1111. info->flags = FBINFO_DEFAULT |
  1112. FBINFO_HWACCEL_XPAN |
  1113. FBINFO_HWACCEL_YPAN |
  1114. FBINFO_HWACCEL_COPYAREA |
  1115. FBINFO_HWACCEL_IMAGEBLIT |
  1116. FBINFO_HWACCEL_FILLRECT;
  1117. if (noaccel) {
  1118. printk(KERN_DEBUG "disabling acceleration\n");
  1119. info->flags |= FBINFO_HWACCEL_DISABLED;
  1120. }
  1121. info->pixmap.addr = kmalloc(PM3_PIXMAP_SIZE, GFP_KERNEL);
  1122. if (!info->pixmap.addr) {
  1123. retval = -ENOMEM;
  1124. goto err_exit_pixmap;
  1125. }
  1126. info->pixmap.size = PM3_PIXMAP_SIZE;
  1127. info->pixmap.buf_align = 4;
  1128. info->pixmap.scan_align = 4;
  1129. info->pixmap.access_align = 32;
  1130. info->pixmap.flags = FB_PIXMAP_SYSTEM;
  1131. /*
  1132. * This should give a reasonable default video mode. The following is
  1133. * done when we can set a video mode.
  1134. */
  1135. if (!mode_option)
  1136. mode_option = "640x480@60";
  1137. retval = fb_find_mode(&info->var, info, mode_option, NULL, 0, NULL, 8);
  1138. if (!retval || retval == 4) {
  1139. retval = -EINVAL;
  1140. goto err_exit_both;
  1141. }
  1142. if (fb_alloc_cmap(&info->cmap, 256, 0) < 0) {
  1143. retval = -ENOMEM;
  1144. goto err_exit_both;
  1145. }
  1146. /*
  1147. * For drivers that can...
  1148. */
  1149. pm3fb_check_var(&info->var, info);
  1150. if (register_framebuffer(info) < 0) {
  1151. retval = -EINVAL;
  1152. goto err_exit_all;
  1153. }
  1154. printk(KERN_INFO "fb%d: %s frame buffer device\n", info->node,
  1155. info->fix.id);
  1156. pci_set_drvdata(dev, info);
  1157. return 0;
  1158. err_exit_all:
  1159. fb_dealloc_cmap(&info->cmap);
  1160. err_exit_both:
  1161. kfree(info->pixmap.addr);
  1162. err_exit_pixmap:
  1163. iounmap(info->screen_base);
  1164. release_mem_region(pm3fb_fix.smem_start, pm3fb_fix.smem_len);
  1165. err_exit_mmio:
  1166. iounmap(par->v_regs);
  1167. release_mem_region(pm3fb_fix.mmio_start, pm3fb_fix.mmio_len);
  1168. err_exit_neither:
  1169. framebuffer_release(info);
  1170. return retval;
  1171. }
  1172. /*
  1173. * Cleanup
  1174. */
  1175. static void __devexit pm3fb_remove(struct pci_dev *dev)
  1176. {
  1177. struct fb_info *info = pci_get_drvdata(dev);
  1178. if (info) {
  1179. struct fb_fix_screeninfo *fix = &info->fix;
  1180. struct pm3_par *par = info->par;
  1181. unregister_framebuffer(info);
  1182. fb_dealloc_cmap(&info->cmap);
  1183. #ifdef CONFIG_MTRR
  1184. if (par->mtrr_handle >= 0)
  1185. mtrr_del(par->mtrr_handle, info->fix.smem_start,
  1186. info->fix.smem_len);
  1187. #endif /* CONFIG_MTRR */
  1188. iounmap(info->screen_base);
  1189. release_mem_region(fix->smem_start, fix->smem_len);
  1190. iounmap(par->v_regs);
  1191. release_mem_region(fix->mmio_start, fix->mmio_len);
  1192. pci_set_drvdata(dev, NULL);
  1193. kfree(info->pixmap.addr);
  1194. framebuffer_release(info);
  1195. }
  1196. }
  1197. static struct pci_device_id pm3fb_id_table[] = {
  1198. { PCI_VENDOR_ID_3DLABS, 0x0a,
  1199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1200. { 0, }
  1201. };
  1202. /* For PCI drivers */
  1203. static struct pci_driver pm3fb_driver = {
  1204. .name = "pm3fb",
  1205. .id_table = pm3fb_id_table,
  1206. .probe = pm3fb_probe,
  1207. .remove = __devexit_p(pm3fb_remove),
  1208. };
  1209. MODULE_DEVICE_TABLE(pci, pm3fb_id_table);
  1210. #ifndef MODULE
  1211. /*
  1212. * Setup
  1213. */
  1214. /*
  1215. * Only necessary if your driver takes special options,
  1216. * otherwise we fall back on the generic fb_setup().
  1217. */
  1218. static int __init pm3fb_setup(char *options)
  1219. {
  1220. char *this_opt;
  1221. /* Parse user speficied options (`video=pm3fb:') */
  1222. if (!options || !*options)
  1223. return 0;
  1224. while ((this_opt = strsep(&options, ",")) != NULL) {
  1225. if (!*this_opt)
  1226. continue;
  1227. else if (!strncmp(this_opt, "noaccel", 7)) {
  1228. noaccel = 1;
  1229. #ifdef CONFIG_MTRR
  1230. } else if (!strncmp(this_opt, "nomtrr", 6)) {
  1231. nomtrr = 1;
  1232. #endif
  1233. } else {
  1234. mode_option = this_opt;
  1235. }
  1236. }
  1237. return 0;
  1238. }
  1239. #endif /* MODULE */
  1240. static int __init pm3fb_init(void)
  1241. {
  1242. /*
  1243. * For kernel boot options (in 'video=pm3fb:<options>' format)
  1244. */
  1245. #ifndef MODULE
  1246. char *option = NULL;
  1247. if (fb_get_options("pm3fb", &option))
  1248. return -ENODEV;
  1249. pm3fb_setup(option);
  1250. #endif
  1251. return pci_register_driver(&pm3fb_driver);
  1252. }
  1253. #ifdef MODULE
  1254. static void __exit pm3fb_exit(void)
  1255. {
  1256. pci_unregister_driver(&pm3fb_driver);
  1257. }
  1258. module_exit(pm3fb_exit);
  1259. #endif
  1260. module_init(pm3fb_init);
  1261. module_param(noaccel, bool, 0);
  1262. MODULE_PARM_DESC(noaccel, "Disable acceleration");
  1263. #ifdef CONFIG_MTRR
  1264. module_param(nomtrr, bool, 0);
  1265. MODULE_PARM_DESC(nomtrr, "Disable MTRR support (0 or 1=disabled) (default=0)");
  1266. #endif
  1267. MODULE_DESCRIPTION("Permedia3 framebuffer device driver");
  1268. MODULE_LICENSE("GPL");