core.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /*
  2. * arch/arm/mach-ep93xx/core.c
  3. * Core routines for Cirrus EP93xx chips.
  4. *
  5. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  6. * Copyright (C) 2007 Herbert Valerio Riedel <hvr@gnu.org>
  7. *
  8. * Thanks go to Michael Burian and Ray Lehtiniemi for their key
  9. * role in the ep93xx linux community.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/sched.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/serial.h>
  22. #include <linux/tty.h>
  23. #include <linux/bitops.h>
  24. #include <linux/serial_8250.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/device.h>
  27. #include <linux/mm.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/time.h>
  30. #include <linux/timex.h>
  31. #include <linux/delay.h>
  32. #include <linux/termios.h>
  33. #include <linux/amba/bus.h>
  34. #include <linux/amba/serial.h>
  35. #include <linux/io.h>
  36. #include <linux/i2c.h>
  37. #include <linux/i2c-gpio.h>
  38. #include <asm/types.h>
  39. #include <asm/setup.h>
  40. #include <asm/memory.h>
  41. #include <mach/hardware.h>
  42. #include <asm/irq.h>
  43. #include <asm/system.h>
  44. #include <asm/tlbflush.h>
  45. #include <asm/pgtable.h>
  46. #include <asm/mach/map.h>
  47. #include <asm/mach/time.h>
  48. #include <asm/mach/irq.h>
  49. #include <mach/gpio.h>
  50. #include <asm/hardware/vic.h>
  51. /*************************************************************************
  52. * Static I/O mappings that are needed for all EP93xx platforms
  53. *************************************************************************/
  54. static struct map_desc ep93xx_io_desc[] __initdata = {
  55. {
  56. .virtual = EP93XX_AHB_VIRT_BASE,
  57. .pfn = __phys_to_pfn(EP93XX_AHB_PHYS_BASE),
  58. .length = EP93XX_AHB_SIZE,
  59. .type = MT_DEVICE,
  60. }, {
  61. .virtual = EP93XX_APB_VIRT_BASE,
  62. .pfn = __phys_to_pfn(EP93XX_APB_PHYS_BASE),
  63. .length = EP93XX_APB_SIZE,
  64. .type = MT_DEVICE,
  65. },
  66. };
  67. void __init ep93xx_map_io(void)
  68. {
  69. iotable_init(ep93xx_io_desc, ARRAY_SIZE(ep93xx_io_desc));
  70. }
  71. /*************************************************************************
  72. * Timer handling for EP93xx
  73. *************************************************************************
  74. * The ep93xx has four internal timers. Timers 1, 2 (both 16 bit) and
  75. * 3 (32 bit) count down at 508 kHz, are self-reloading, and can generate
  76. * an interrupt on underflow. Timer 4 (40 bit) counts down at 983.04 kHz,
  77. * is free-running, and can't generate interrupts.
  78. *
  79. * The 508 kHz timers are ideal for use for the timer interrupt, as the
  80. * most common values of HZ divide 508 kHz nicely. We pick one of the 16
  81. * bit timers (timer 1) since we don't need more than 16 bits of reload
  82. * value as long as HZ >= 8.
  83. *
  84. * The higher clock rate of timer 4 makes it a better choice than the
  85. * other timers for use in gettimeoffset(), while the fact that it can't
  86. * generate interrupts means we don't have to worry about not being able
  87. * to use this timer for something else. We also use timer 4 for keeping
  88. * track of lost jiffies.
  89. */
  90. static unsigned int last_jiffy_time;
  91. #define TIMER4_TICKS_PER_JIFFY ((CLOCK_TICK_RATE + (HZ/2)) / HZ)
  92. static int ep93xx_timer_interrupt(int irq, void *dev_id)
  93. {
  94. __raw_writel(1, EP93XX_TIMER1_CLEAR);
  95. while ((signed long)
  96. (__raw_readl(EP93XX_TIMER4_VALUE_LOW) - last_jiffy_time)
  97. >= TIMER4_TICKS_PER_JIFFY) {
  98. last_jiffy_time += TIMER4_TICKS_PER_JIFFY;
  99. timer_tick();
  100. }
  101. return IRQ_HANDLED;
  102. }
  103. static struct irqaction ep93xx_timer_irq = {
  104. .name = "ep93xx timer",
  105. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  106. .handler = ep93xx_timer_interrupt,
  107. };
  108. static void __init ep93xx_timer_init(void)
  109. {
  110. /* Enable periodic HZ timer. */
  111. __raw_writel(0x48, EP93XX_TIMER1_CONTROL);
  112. __raw_writel((508469 / HZ) - 1, EP93XX_TIMER1_LOAD);
  113. __raw_writel(0xc8, EP93XX_TIMER1_CONTROL);
  114. /* Enable lost jiffy timer. */
  115. __raw_writel(0x100, EP93XX_TIMER4_VALUE_HIGH);
  116. setup_irq(IRQ_EP93XX_TIMER1, &ep93xx_timer_irq);
  117. }
  118. static unsigned long ep93xx_gettimeoffset(void)
  119. {
  120. int offset;
  121. offset = __raw_readl(EP93XX_TIMER4_VALUE_LOW) - last_jiffy_time;
  122. /* Calculate (1000000 / 983040) * offset. */
  123. return offset + (53 * offset / 3072);
  124. }
  125. struct sys_timer ep93xx_timer = {
  126. .init = ep93xx_timer_init,
  127. .offset = ep93xx_gettimeoffset,
  128. };
  129. /*************************************************************************
  130. * GPIO handling for EP93xx
  131. *************************************************************************/
  132. static unsigned char gpio_int_unmasked[3];
  133. static unsigned char gpio_int_enabled[3];
  134. static unsigned char gpio_int_type1[3];
  135. static unsigned char gpio_int_type2[3];
  136. /* Port ordering is: A B F */
  137. static const u8 int_type1_register_offset[3] = { 0x90, 0xac, 0x4c };
  138. static const u8 int_type2_register_offset[3] = { 0x94, 0xb0, 0x50 };
  139. static const u8 eoi_register_offset[3] = { 0x98, 0xb4, 0x54 };
  140. static const u8 int_en_register_offset[3] = { 0x9c, 0xb8, 0x58 };
  141. void ep93xx_gpio_update_int_params(unsigned port)
  142. {
  143. BUG_ON(port > 2);
  144. __raw_writeb(0, EP93XX_GPIO_REG(int_en_register_offset[port]));
  145. __raw_writeb(gpio_int_type2[port],
  146. EP93XX_GPIO_REG(int_type2_register_offset[port]));
  147. __raw_writeb(gpio_int_type1[port],
  148. EP93XX_GPIO_REG(int_type1_register_offset[port]));
  149. __raw_writeb(gpio_int_unmasked[port] & gpio_int_enabled[port],
  150. EP93XX_GPIO_REG(int_en_register_offset[port]));
  151. }
  152. void ep93xx_gpio_int_mask(unsigned line)
  153. {
  154. gpio_int_unmasked[line >> 3] &= ~(1 << (line & 7));
  155. }
  156. /*************************************************************************
  157. * EP93xx IRQ handling
  158. *************************************************************************/
  159. static void ep93xx_gpio_ab_irq_handler(unsigned int irq, struct irq_desc *desc)
  160. {
  161. unsigned char status;
  162. int i;
  163. status = __raw_readb(EP93XX_GPIO_A_INT_STATUS);
  164. for (i = 0; i < 8; i++) {
  165. if (status & (1 << i)) {
  166. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_A(0)) + i;
  167. generic_handle_irq(gpio_irq);
  168. }
  169. }
  170. status = __raw_readb(EP93XX_GPIO_B_INT_STATUS);
  171. for (i = 0; i < 8; i++) {
  172. if (status & (1 << i)) {
  173. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_B(0)) + i;
  174. desc = irq_desc + gpio_irq;
  175. generic_handle_irq(gpio_irq);
  176. }
  177. }
  178. }
  179. static void ep93xx_gpio_f_irq_handler(unsigned int irq, struct irq_desc *desc)
  180. {
  181. /*
  182. * map discontiguous hw irq range to continous sw irq range:
  183. *
  184. * IRQ_EP93XX_GPIO{0..7}MUX -> gpio_to_irq(EP93XX_GPIO_LINE_F({0..7})
  185. */
  186. int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */
  187. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_F(0)) + port_f_idx;
  188. generic_handle_irq(gpio_irq);
  189. }
  190. static void ep93xx_gpio_irq_ack(unsigned int irq)
  191. {
  192. int line = irq_to_gpio(irq);
  193. int port = line >> 3;
  194. int port_mask = 1 << (line & 7);
  195. if ((irq_desc[irq].status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
  196. gpio_int_type2[port] ^= port_mask; /* switch edge direction */
  197. ep93xx_gpio_update_int_params(port);
  198. }
  199. __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
  200. }
  201. static void ep93xx_gpio_irq_mask_ack(unsigned int irq)
  202. {
  203. int line = irq_to_gpio(irq);
  204. int port = line >> 3;
  205. int port_mask = 1 << (line & 7);
  206. if ((irq_desc[irq].status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  207. gpio_int_type2[port] ^= port_mask; /* switch edge direction */
  208. gpio_int_unmasked[port] &= ~port_mask;
  209. ep93xx_gpio_update_int_params(port);
  210. __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
  211. }
  212. static void ep93xx_gpio_irq_mask(unsigned int irq)
  213. {
  214. int line = irq_to_gpio(irq);
  215. int port = line >> 3;
  216. gpio_int_unmasked[port] &= ~(1 << (line & 7));
  217. ep93xx_gpio_update_int_params(port);
  218. }
  219. static void ep93xx_gpio_irq_unmask(unsigned int irq)
  220. {
  221. int line = irq_to_gpio(irq);
  222. int port = line >> 3;
  223. gpio_int_unmasked[port] |= 1 << (line & 7);
  224. ep93xx_gpio_update_int_params(port);
  225. }
  226. /*
  227. * gpio_int_type1 controls whether the interrupt is level (0) or
  228. * edge (1) triggered, while gpio_int_type2 controls whether it
  229. * triggers on low/falling (0) or high/rising (1).
  230. */
  231. static int ep93xx_gpio_irq_type(unsigned int irq, unsigned int type)
  232. {
  233. struct irq_desc *desc = irq_desc + irq;
  234. const int gpio = irq_to_gpio(irq);
  235. const int port = gpio >> 3;
  236. const int port_mask = 1 << (gpio & 7);
  237. gpio_direction_input(gpio);
  238. switch (type) {
  239. case IRQ_TYPE_EDGE_RISING:
  240. gpio_int_type1[port] |= port_mask;
  241. gpio_int_type2[port] |= port_mask;
  242. desc->handle_irq = handle_edge_irq;
  243. break;
  244. case IRQ_TYPE_EDGE_FALLING:
  245. gpio_int_type1[port] |= port_mask;
  246. gpio_int_type2[port] &= ~port_mask;
  247. desc->handle_irq = handle_edge_irq;
  248. break;
  249. case IRQ_TYPE_LEVEL_HIGH:
  250. gpio_int_type1[port] &= ~port_mask;
  251. gpio_int_type2[port] |= port_mask;
  252. desc->handle_irq = handle_level_irq;
  253. break;
  254. case IRQ_TYPE_LEVEL_LOW:
  255. gpio_int_type1[port] &= ~port_mask;
  256. gpio_int_type2[port] &= ~port_mask;
  257. desc->handle_irq = handle_level_irq;
  258. break;
  259. case IRQ_TYPE_EDGE_BOTH:
  260. gpio_int_type1[port] |= port_mask;
  261. /* set initial polarity based on current input level */
  262. if (gpio_get_value(gpio))
  263. gpio_int_type2[port] &= ~port_mask; /* falling */
  264. else
  265. gpio_int_type2[port] |= port_mask; /* rising */
  266. desc->handle_irq = handle_edge_irq;
  267. break;
  268. default:
  269. pr_err("ep93xx: failed to set irq type %d for gpio %d\n",
  270. type, gpio);
  271. return -EINVAL;
  272. }
  273. gpio_int_enabled[port] |= port_mask;
  274. desc->status &= ~IRQ_TYPE_SENSE_MASK;
  275. desc->status |= type & IRQ_TYPE_SENSE_MASK;
  276. ep93xx_gpio_update_int_params(port);
  277. return 0;
  278. }
  279. static struct irq_chip ep93xx_gpio_irq_chip = {
  280. .name = "GPIO",
  281. .ack = ep93xx_gpio_irq_ack,
  282. .mask_ack = ep93xx_gpio_irq_mask_ack,
  283. .mask = ep93xx_gpio_irq_mask,
  284. .unmask = ep93xx_gpio_irq_unmask,
  285. .set_type = ep93xx_gpio_irq_type,
  286. };
  287. void __init ep93xx_init_irq(void)
  288. {
  289. int gpio_irq;
  290. vic_init((void *)EP93XX_VIC1_BASE, 0, EP93XX_VIC1_VALID_IRQ_MASK);
  291. vic_init((void *)EP93XX_VIC2_BASE, 32, EP93XX_VIC2_VALID_IRQ_MASK);
  292. for (gpio_irq = gpio_to_irq(0);
  293. gpio_irq <= gpio_to_irq(EP93XX_GPIO_LINE_MAX_IRQ); ++gpio_irq) {
  294. set_irq_chip(gpio_irq, &ep93xx_gpio_irq_chip);
  295. set_irq_handler(gpio_irq, handle_level_irq);
  296. set_irq_flags(gpio_irq, IRQF_VALID);
  297. }
  298. set_irq_chained_handler(IRQ_EP93XX_GPIO_AB, ep93xx_gpio_ab_irq_handler);
  299. set_irq_chained_handler(IRQ_EP93XX_GPIO0MUX, ep93xx_gpio_f_irq_handler);
  300. set_irq_chained_handler(IRQ_EP93XX_GPIO1MUX, ep93xx_gpio_f_irq_handler);
  301. set_irq_chained_handler(IRQ_EP93XX_GPIO2MUX, ep93xx_gpio_f_irq_handler);
  302. set_irq_chained_handler(IRQ_EP93XX_GPIO3MUX, ep93xx_gpio_f_irq_handler);
  303. set_irq_chained_handler(IRQ_EP93XX_GPIO4MUX, ep93xx_gpio_f_irq_handler);
  304. set_irq_chained_handler(IRQ_EP93XX_GPIO5MUX, ep93xx_gpio_f_irq_handler);
  305. set_irq_chained_handler(IRQ_EP93XX_GPIO6MUX, ep93xx_gpio_f_irq_handler);
  306. set_irq_chained_handler(IRQ_EP93XX_GPIO7MUX, ep93xx_gpio_f_irq_handler);
  307. }
  308. /*************************************************************************
  309. * EP93xx peripheral handling
  310. *************************************************************************/
  311. #define EP93XX_UART_MCR_OFFSET (0x0100)
  312. static void ep93xx_uart_set_mctrl(struct amba_device *dev,
  313. void __iomem *base, unsigned int mctrl)
  314. {
  315. unsigned int mcr;
  316. mcr = 0;
  317. if (!(mctrl & TIOCM_RTS))
  318. mcr |= 2;
  319. if (!(mctrl & TIOCM_DTR))
  320. mcr |= 1;
  321. __raw_writel(mcr, base + EP93XX_UART_MCR_OFFSET);
  322. }
  323. static struct amba_pl010_data ep93xx_uart_data = {
  324. .set_mctrl = ep93xx_uart_set_mctrl,
  325. };
  326. static struct amba_device uart1_device = {
  327. .dev = {
  328. .bus_id = "apb:uart1",
  329. .platform_data = &ep93xx_uart_data,
  330. },
  331. .res = {
  332. .start = EP93XX_UART1_PHYS_BASE,
  333. .end = EP93XX_UART1_PHYS_BASE + 0x0fff,
  334. .flags = IORESOURCE_MEM,
  335. },
  336. .irq = { IRQ_EP93XX_UART1, NO_IRQ },
  337. .periphid = 0x00041010,
  338. };
  339. static struct amba_device uart2_device = {
  340. .dev = {
  341. .bus_id = "apb:uart2",
  342. .platform_data = &ep93xx_uart_data,
  343. },
  344. .res = {
  345. .start = EP93XX_UART2_PHYS_BASE,
  346. .end = EP93XX_UART2_PHYS_BASE + 0x0fff,
  347. .flags = IORESOURCE_MEM,
  348. },
  349. .irq = { IRQ_EP93XX_UART2, NO_IRQ },
  350. .periphid = 0x00041010,
  351. };
  352. static struct amba_device uart3_device = {
  353. .dev = {
  354. .bus_id = "apb:uart3",
  355. .platform_data = &ep93xx_uart_data,
  356. },
  357. .res = {
  358. .start = EP93XX_UART3_PHYS_BASE,
  359. .end = EP93XX_UART3_PHYS_BASE + 0x0fff,
  360. .flags = IORESOURCE_MEM,
  361. },
  362. .irq = { IRQ_EP93XX_UART3, NO_IRQ },
  363. .periphid = 0x00041010,
  364. };
  365. static struct platform_device ep93xx_rtc_device = {
  366. .name = "ep93xx-rtc",
  367. .id = -1,
  368. .num_resources = 0,
  369. };
  370. static struct resource ep93xx_ohci_resources[] = {
  371. [0] = {
  372. .start = EP93XX_USB_PHYS_BASE,
  373. .end = EP93XX_USB_PHYS_BASE + 0x0fff,
  374. .flags = IORESOURCE_MEM,
  375. },
  376. [1] = {
  377. .start = IRQ_EP93XX_USB,
  378. .end = IRQ_EP93XX_USB,
  379. .flags = IORESOURCE_IRQ,
  380. },
  381. };
  382. static struct platform_device ep93xx_ohci_device = {
  383. .name = "ep93xx-ohci",
  384. .id = -1,
  385. .dev = {
  386. .dma_mask = &ep93xx_ohci_device.dev.coherent_dma_mask,
  387. .coherent_dma_mask = DMA_BIT_MASK(32),
  388. },
  389. .num_resources = ARRAY_SIZE(ep93xx_ohci_resources),
  390. .resource = ep93xx_ohci_resources,
  391. };
  392. static struct ep93xx_eth_data ep93xx_eth_data;
  393. static struct resource ep93xx_eth_resource[] = {
  394. {
  395. .start = EP93XX_ETHERNET_PHYS_BASE,
  396. .end = EP93XX_ETHERNET_PHYS_BASE + 0xffff,
  397. .flags = IORESOURCE_MEM,
  398. }, {
  399. .start = IRQ_EP93XX_ETHERNET,
  400. .end = IRQ_EP93XX_ETHERNET,
  401. .flags = IORESOURCE_IRQ,
  402. }
  403. };
  404. static struct platform_device ep93xx_eth_device = {
  405. .name = "ep93xx-eth",
  406. .id = -1,
  407. .dev = {
  408. .platform_data = &ep93xx_eth_data,
  409. },
  410. .num_resources = ARRAY_SIZE(ep93xx_eth_resource),
  411. .resource = ep93xx_eth_resource,
  412. };
  413. void __init ep93xx_register_eth(struct ep93xx_eth_data *data, int copy_addr)
  414. {
  415. if (copy_addr) {
  416. memcpy(data->dev_addr,
  417. (void *)(EP93XX_ETHERNET_BASE + 0x50), 6);
  418. }
  419. ep93xx_eth_data = *data;
  420. platform_device_register(&ep93xx_eth_device);
  421. }
  422. static struct i2c_gpio_platform_data ep93xx_i2c_data = {
  423. .sda_pin = EP93XX_GPIO_LINE_EEDAT,
  424. .sda_is_open_drain = 0,
  425. .scl_pin = EP93XX_GPIO_LINE_EECLK,
  426. .scl_is_open_drain = 0,
  427. .udelay = 2,
  428. };
  429. static struct platform_device ep93xx_i2c_device = {
  430. .name = "i2c-gpio",
  431. .id = 0,
  432. .dev.platform_data = &ep93xx_i2c_data,
  433. };
  434. void __init ep93xx_register_i2c(struct i2c_board_info *devices, int num)
  435. {
  436. i2c_register_board_info(0, devices, num);
  437. platform_device_register(&ep93xx_i2c_device);
  438. }
  439. extern void ep93xx_gpio_init(void);
  440. void __init ep93xx_init_devices(void)
  441. {
  442. unsigned int v;
  443. /*
  444. * Disallow access to MaverickCrunch initially.
  445. */
  446. v = __raw_readl(EP93XX_SYSCON_DEVICE_CONFIG);
  447. v &= ~EP93XX_SYSCON_DEVICE_CONFIG_CRUNCH_ENABLE;
  448. __raw_writel(0xaa, EP93XX_SYSCON_SWLOCK);
  449. __raw_writel(v, EP93XX_SYSCON_DEVICE_CONFIG);
  450. ep93xx_gpio_init();
  451. amba_device_register(&uart1_device, &iomem_resource);
  452. amba_device_register(&uart2_device, &iomem_resource);
  453. amba_device_register(&uart3_device, &iomem_resource);
  454. platform_device_register(&ep93xx_rtc_device);
  455. platform_device_register(&ep93xx_ohci_device);
  456. }