pch_gbe_main.c 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819
  1. /*
  2. * Copyright (C) 1999 - 2010 Intel Corporation.
  3. * Copyright (C) 2010 - 2012 LAPIS SEMICONDUCTOR CO., LTD.
  4. *
  5. * This code was derived from the Intel e1000e Linux driver.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include "pch_gbe.h"
  21. #include "pch_gbe_api.h"
  22. #include <linux/module.h>
  23. #ifdef CONFIG_PCH_PTP
  24. #include <linux/net_tstamp.h>
  25. #include <linux/ptp_classify.h>
  26. #endif
  27. #define DRV_VERSION "1.00"
  28. const char pch_driver_version[] = DRV_VERSION;
  29. #define PCI_DEVICE_ID_INTEL_IOH1_GBE 0x8802 /* Pci device ID */
  30. #define PCH_GBE_MAR_ENTRIES 16
  31. #define PCH_GBE_SHORT_PKT 64
  32. #define DSC_INIT16 0xC000
  33. #define PCH_GBE_DMA_ALIGN 0
  34. #define PCH_GBE_DMA_PADDING 2
  35. #define PCH_GBE_WATCHDOG_PERIOD (1 * HZ) /* watchdog time */
  36. #define PCH_GBE_COPYBREAK_DEFAULT 256
  37. #define PCH_GBE_PCI_BAR 1
  38. #define PCH_GBE_RESERVE_MEMORY 0x200000 /* 2MB */
  39. /* Macros for ML7223 */
  40. #define PCI_VENDOR_ID_ROHM 0x10db
  41. #define PCI_DEVICE_ID_ROHM_ML7223_GBE 0x8013
  42. /* Macros for ML7831 */
  43. #define PCI_DEVICE_ID_ROHM_ML7831_GBE 0x8802
  44. #define PCH_GBE_TX_WEIGHT 64
  45. #define PCH_GBE_RX_WEIGHT 64
  46. #define PCH_GBE_RX_BUFFER_WRITE 16
  47. /* Initialize the wake-on-LAN settings */
  48. #define PCH_GBE_WL_INIT_SETTING (PCH_GBE_WLC_MP)
  49. #define PCH_GBE_MAC_RGMII_CTRL_SETTING ( \
  50. PCH_GBE_CHIP_TYPE_INTERNAL | \
  51. PCH_GBE_RGMII_MODE_RGMII \
  52. )
  53. /* Ethertype field values */
  54. #define PCH_GBE_MAX_RX_BUFFER_SIZE 0x2880
  55. #define PCH_GBE_MAX_JUMBO_FRAME_SIZE 10318
  56. #define PCH_GBE_FRAME_SIZE_2048 2048
  57. #define PCH_GBE_FRAME_SIZE_4096 4096
  58. #define PCH_GBE_FRAME_SIZE_8192 8192
  59. #define PCH_GBE_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
  60. #define PCH_GBE_RX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_rx_desc)
  61. #define PCH_GBE_TX_DESC(R, i) PCH_GBE_GET_DESC(R, i, pch_gbe_tx_desc)
  62. #define PCH_GBE_DESC_UNUSED(R) \
  63. ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
  64. (R)->next_to_clean - (R)->next_to_use - 1)
  65. /* Pause packet value */
  66. #define PCH_GBE_PAUSE_PKT1_VALUE 0x00C28001
  67. #define PCH_GBE_PAUSE_PKT2_VALUE 0x00000100
  68. #define PCH_GBE_PAUSE_PKT4_VALUE 0x01000888
  69. #define PCH_GBE_PAUSE_PKT5_VALUE 0x0000FFFF
  70. #define PCH_GBE_ETH_ALEN 6
  71. /* This defines the bits that are set in the Interrupt Mask
  72. * Set/Read Register. Each bit is documented below:
  73. * o RXT0 = Receiver Timer Interrupt (ring 0)
  74. * o TXDW = Transmit Descriptor Written Back
  75. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  76. * o RXSEQ = Receive Sequence Error
  77. * o LSC = Link Status Change
  78. */
  79. #define PCH_GBE_INT_ENABLE_MASK ( \
  80. PCH_GBE_INT_RX_DMA_CMPLT | \
  81. PCH_GBE_INT_RX_DSC_EMP | \
  82. PCH_GBE_INT_RX_FIFO_ERR | \
  83. PCH_GBE_INT_WOL_DET | \
  84. PCH_GBE_INT_TX_CMPLT \
  85. )
  86. #define PCH_GBE_INT_DISABLE_ALL 0
  87. #ifdef CONFIG_PCH_PTP
  88. /* Macros for ieee1588 */
  89. /* 0x40 Time Synchronization Channel Control Register Bits */
  90. #define MASTER_MODE (1<<0)
  91. #define SLAVE_MODE (0<<0)
  92. #define V2_MODE (1<<31)
  93. #define CAP_MODE0 (0<<16)
  94. #define CAP_MODE2 (1<<17)
  95. /* 0x44 Time Synchronization Channel Event Register Bits */
  96. #define TX_SNAPSHOT_LOCKED (1<<0)
  97. #define RX_SNAPSHOT_LOCKED (1<<1)
  98. #endif
  99. static unsigned int copybreak __read_mostly = PCH_GBE_COPYBREAK_DEFAULT;
  100. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg);
  101. static void pch_gbe_mdio_write(struct net_device *netdev, int addr, int reg,
  102. int data);
  103. #ifdef CONFIG_PCH_PTP
  104. static struct sock_filter ptp_filter[] = {
  105. PTP_FILTER
  106. };
  107. static int pch_ptp_match(struct sk_buff *skb, u16 uid_hi, u32 uid_lo, u16 seqid)
  108. {
  109. u8 *data = skb->data;
  110. unsigned int offset;
  111. u16 *hi, *id;
  112. u32 lo;
  113. if ((sk_run_filter(skb, ptp_filter) != PTP_CLASS_V2_IPV4) &&
  114. (sk_run_filter(skb, ptp_filter) != PTP_CLASS_V1_IPV4)) {
  115. return 0;
  116. }
  117. offset = ETH_HLEN + IPV4_HLEN(data) + UDP_HLEN;
  118. if (skb->len < offset + OFF_PTP_SEQUENCE_ID + sizeof(seqid))
  119. return 0;
  120. hi = (u16 *)(data + offset + OFF_PTP_SOURCE_UUID);
  121. id = (u16 *)(data + offset + OFF_PTP_SEQUENCE_ID);
  122. memcpy(&lo, &hi[1], sizeof(lo));
  123. return (uid_hi == *hi &&
  124. uid_lo == lo &&
  125. seqid == *id);
  126. }
  127. static void pch_rx_timestamp(
  128. struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  129. {
  130. struct skb_shared_hwtstamps *shhwtstamps;
  131. struct pci_dev *pdev;
  132. u64 ns;
  133. u32 hi, lo, val;
  134. u16 uid, seq;
  135. if (!adapter->hwts_rx_en)
  136. return;
  137. /* Get ieee1588's dev information */
  138. pdev = adapter->ptp_pdev;
  139. val = pch_ch_event_read(pdev);
  140. if (!(val & RX_SNAPSHOT_LOCKED))
  141. return;
  142. lo = pch_src_uuid_lo_read(pdev);
  143. hi = pch_src_uuid_hi_read(pdev);
  144. uid = hi & 0xffff;
  145. seq = (hi >> 16) & 0xffff;
  146. if (!pch_ptp_match(skb, htons(uid), htonl(lo), htons(seq)))
  147. goto out;
  148. ns = pch_rx_snap_read(pdev);
  149. shhwtstamps = skb_hwtstamps(skb);
  150. memset(shhwtstamps, 0, sizeof(*shhwtstamps));
  151. shhwtstamps->hwtstamp = ns_to_ktime(ns);
  152. out:
  153. pch_ch_event_write(pdev, RX_SNAPSHOT_LOCKED);
  154. }
  155. static void pch_tx_timestamp(
  156. struct pch_gbe_adapter *adapter, struct sk_buff *skb)
  157. {
  158. struct skb_shared_hwtstamps shhwtstamps;
  159. struct pci_dev *pdev;
  160. struct skb_shared_info *shtx;
  161. u64 ns;
  162. u32 cnt, val;
  163. shtx = skb_shinfo(skb);
  164. if (unlikely(shtx->tx_flags & SKBTX_HW_TSTAMP && adapter->hwts_tx_en))
  165. shtx->tx_flags |= SKBTX_IN_PROGRESS;
  166. else
  167. return;
  168. /* Get ieee1588's dev information */
  169. pdev = adapter->ptp_pdev;
  170. /*
  171. * This really stinks, but we have to poll for the Tx time stamp.
  172. * Usually, the time stamp is ready after 4 to 6 microseconds.
  173. */
  174. for (cnt = 0; cnt < 100; cnt++) {
  175. val = pch_ch_event_read(pdev);
  176. if (val & TX_SNAPSHOT_LOCKED)
  177. break;
  178. udelay(1);
  179. }
  180. if (!(val & TX_SNAPSHOT_LOCKED)) {
  181. shtx->tx_flags &= ~SKBTX_IN_PROGRESS;
  182. return;
  183. }
  184. ns = pch_tx_snap_read(pdev);
  185. memset(&shhwtstamps, 0, sizeof(shhwtstamps));
  186. shhwtstamps.hwtstamp = ns_to_ktime(ns);
  187. skb_tstamp_tx(skb, &shhwtstamps);
  188. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED);
  189. }
  190. static int hwtstamp_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  191. {
  192. struct hwtstamp_config cfg;
  193. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  194. struct pci_dev *pdev;
  195. if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
  196. return -EFAULT;
  197. if (cfg.flags) /* reserved for future extensions */
  198. return -EINVAL;
  199. /* Get ieee1588's dev information */
  200. pdev = adapter->ptp_pdev;
  201. switch (cfg.tx_type) {
  202. case HWTSTAMP_TX_OFF:
  203. adapter->hwts_tx_en = 0;
  204. break;
  205. case HWTSTAMP_TX_ON:
  206. adapter->hwts_tx_en = 1;
  207. break;
  208. default:
  209. return -ERANGE;
  210. }
  211. switch (cfg.rx_filter) {
  212. case HWTSTAMP_FILTER_NONE:
  213. adapter->hwts_rx_en = 0;
  214. break;
  215. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  216. adapter->hwts_rx_en = 0;
  217. pch_ch_control_write(pdev, (SLAVE_MODE | CAP_MODE0));
  218. break;
  219. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  220. adapter->hwts_rx_en = 1;
  221. pch_ch_control_write(pdev, (MASTER_MODE | CAP_MODE0));
  222. break;
  223. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  224. adapter->hwts_rx_en = 1;
  225. pch_ch_control_write(pdev, (V2_MODE | CAP_MODE2));
  226. break;
  227. default:
  228. return -ERANGE;
  229. }
  230. /* Clear out any old time stamps. */
  231. pch_ch_event_write(pdev, TX_SNAPSHOT_LOCKED | RX_SNAPSHOT_LOCKED);
  232. return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
  233. }
  234. #endif
  235. inline void pch_gbe_mac_load_mac_addr(struct pch_gbe_hw *hw)
  236. {
  237. iowrite32(0x01, &hw->reg->MAC_ADDR_LOAD);
  238. }
  239. /**
  240. * pch_gbe_mac_read_mac_addr - Read MAC address
  241. * @hw: Pointer to the HW structure
  242. * Returns
  243. * 0: Successful.
  244. */
  245. s32 pch_gbe_mac_read_mac_addr(struct pch_gbe_hw *hw)
  246. {
  247. u32 adr1a, adr1b;
  248. adr1a = ioread32(&hw->reg->mac_adr[0].high);
  249. adr1b = ioread32(&hw->reg->mac_adr[0].low);
  250. hw->mac.addr[0] = (u8)(adr1a & 0xFF);
  251. hw->mac.addr[1] = (u8)((adr1a >> 8) & 0xFF);
  252. hw->mac.addr[2] = (u8)((adr1a >> 16) & 0xFF);
  253. hw->mac.addr[3] = (u8)((adr1a >> 24) & 0xFF);
  254. hw->mac.addr[4] = (u8)(adr1b & 0xFF);
  255. hw->mac.addr[5] = (u8)((adr1b >> 8) & 0xFF);
  256. pr_debug("hw->mac.addr : %pM\n", hw->mac.addr);
  257. return 0;
  258. }
  259. /**
  260. * pch_gbe_wait_clr_bit - Wait to clear a bit
  261. * @reg: Pointer of register
  262. * @busy: Busy bit
  263. */
  264. static void pch_gbe_wait_clr_bit(void *reg, u32 bit)
  265. {
  266. u32 tmp;
  267. /* wait busy */
  268. tmp = 1000;
  269. while ((ioread32(reg) & bit) && --tmp)
  270. cpu_relax();
  271. if (!tmp)
  272. pr_err("Error: busy bit is not cleared\n");
  273. }
  274. /**
  275. * pch_gbe_wait_clr_bit_irq - Wait to clear a bit for interrupt context
  276. * @reg: Pointer of register
  277. * @busy: Busy bit
  278. */
  279. static int pch_gbe_wait_clr_bit_irq(void *reg, u32 bit)
  280. {
  281. u32 tmp;
  282. int ret = -1;
  283. /* wait busy */
  284. tmp = 20;
  285. while ((ioread32(reg) & bit) && --tmp)
  286. udelay(5);
  287. if (!tmp)
  288. pr_err("Error: busy bit is not cleared\n");
  289. else
  290. ret = 0;
  291. return ret;
  292. }
  293. /**
  294. * pch_gbe_mac_mar_set - Set MAC address register
  295. * @hw: Pointer to the HW structure
  296. * @addr: Pointer to the MAC address
  297. * @index: MAC address array register
  298. */
  299. static void pch_gbe_mac_mar_set(struct pch_gbe_hw *hw, u8 * addr, u32 index)
  300. {
  301. u32 mar_low, mar_high, adrmask;
  302. pr_debug("index : 0x%x\n", index);
  303. /*
  304. * HW expects these in little endian so we reverse the byte order
  305. * from network order (big endian) to little endian
  306. */
  307. mar_high = ((u32) addr[0] | ((u32) addr[1] << 8) |
  308. ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
  309. mar_low = ((u32) addr[4] | ((u32) addr[5] << 8));
  310. /* Stop the MAC Address of index. */
  311. adrmask = ioread32(&hw->reg->ADDR_MASK);
  312. iowrite32((adrmask | (0x0001 << index)), &hw->reg->ADDR_MASK);
  313. /* wait busy */
  314. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  315. /* Set the MAC address to the MAC address 1A/1B register */
  316. iowrite32(mar_high, &hw->reg->mac_adr[index].high);
  317. iowrite32(mar_low, &hw->reg->mac_adr[index].low);
  318. /* Start the MAC address of index */
  319. iowrite32((adrmask & ~(0x0001 << index)), &hw->reg->ADDR_MASK);
  320. /* wait busy */
  321. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  322. }
  323. /**
  324. * pch_gbe_mac_reset_hw - Reset hardware
  325. * @hw: Pointer to the HW structure
  326. */
  327. static void pch_gbe_mac_reset_hw(struct pch_gbe_hw *hw)
  328. {
  329. /* Read the MAC address. and store to the private data */
  330. pch_gbe_mac_read_mac_addr(hw);
  331. iowrite32(PCH_GBE_ALL_RST, &hw->reg->RESET);
  332. #ifdef PCH_GBE_MAC_IFOP_RGMII
  333. iowrite32(PCH_GBE_MODE_GMII_ETHER, &hw->reg->MODE);
  334. #endif
  335. pch_gbe_wait_clr_bit(&hw->reg->RESET, PCH_GBE_ALL_RST);
  336. /* Setup the receive address */
  337. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  338. return;
  339. }
  340. static void pch_gbe_mac_reset_rx(struct pch_gbe_hw *hw)
  341. {
  342. /* Read the MAC address. and store to the private data */
  343. pch_gbe_mac_read_mac_addr(hw);
  344. iowrite32(PCH_GBE_RX_RST, &hw->reg->RESET);
  345. pch_gbe_wait_clr_bit_irq(&hw->reg->RESET, PCH_GBE_RX_RST);
  346. /* Setup the MAC address */
  347. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  348. return;
  349. }
  350. /**
  351. * pch_gbe_mac_init_rx_addrs - Initialize receive address's
  352. * @hw: Pointer to the HW structure
  353. * @mar_count: Receive address registers
  354. */
  355. static void pch_gbe_mac_init_rx_addrs(struct pch_gbe_hw *hw, u16 mar_count)
  356. {
  357. u32 i;
  358. /* Setup the receive address */
  359. pch_gbe_mac_mar_set(hw, hw->mac.addr, 0);
  360. /* Zero out the other receive addresses */
  361. for (i = 1; i < mar_count; i++) {
  362. iowrite32(0, &hw->reg->mac_adr[i].high);
  363. iowrite32(0, &hw->reg->mac_adr[i].low);
  364. }
  365. iowrite32(0xFFFE, &hw->reg->ADDR_MASK);
  366. /* wait busy */
  367. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  368. }
  369. /**
  370. * pch_gbe_mac_mc_addr_list_update - Update Multicast addresses
  371. * @hw: Pointer to the HW structure
  372. * @mc_addr_list: Array of multicast addresses to program
  373. * @mc_addr_count: Number of multicast addresses to program
  374. * @mar_used_count: The first MAC Address register free to program
  375. * @mar_total_num: Total number of supported MAC Address Registers
  376. */
  377. static void pch_gbe_mac_mc_addr_list_update(struct pch_gbe_hw *hw,
  378. u8 *mc_addr_list, u32 mc_addr_count,
  379. u32 mar_used_count, u32 mar_total_num)
  380. {
  381. u32 i, adrmask;
  382. /* Load the first set of multicast addresses into the exact
  383. * filters (RAR). If there are not enough to fill the RAR
  384. * array, clear the filters.
  385. */
  386. for (i = mar_used_count; i < mar_total_num; i++) {
  387. if (mc_addr_count) {
  388. pch_gbe_mac_mar_set(hw, mc_addr_list, i);
  389. mc_addr_count--;
  390. mc_addr_list += PCH_GBE_ETH_ALEN;
  391. } else {
  392. /* Clear MAC address mask */
  393. adrmask = ioread32(&hw->reg->ADDR_MASK);
  394. iowrite32((adrmask | (0x0001 << i)),
  395. &hw->reg->ADDR_MASK);
  396. /* wait busy */
  397. pch_gbe_wait_clr_bit(&hw->reg->ADDR_MASK, PCH_GBE_BUSY);
  398. /* Clear MAC address */
  399. iowrite32(0, &hw->reg->mac_adr[i].high);
  400. iowrite32(0, &hw->reg->mac_adr[i].low);
  401. }
  402. }
  403. }
  404. /**
  405. * pch_gbe_mac_force_mac_fc - Force the MAC's flow control settings
  406. * @hw: Pointer to the HW structure
  407. * Returns
  408. * 0: Successful.
  409. * Negative value: Failed.
  410. */
  411. s32 pch_gbe_mac_force_mac_fc(struct pch_gbe_hw *hw)
  412. {
  413. struct pch_gbe_mac_info *mac = &hw->mac;
  414. u32 rx_fctrl;
  415. pr_debug("mac->fc = %u\n", mac->fc);
  416. rx_fctrl = ioread32(&hw->reg->RX_FCTRL);
  417. switch (mac->fc) {
  418. case PCH_GBE_FC_NONE:
  419. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  420. mac->tx_fc_enable = false;
  421. break;
  422. case PCH_GBE_FC_RX_PAUSE:
  423. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  424. mac->tx_fc_enable = false;
  425. break;
  426. case PCH_GBE_FC_TX_PAUSE:
  427. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  428. mac->tx_fc_enable = true;
  429. break;
  430. case PCH_GBE_FC_FULL:
  431. rx_fctrl |= PCH_GBE_FL_CTRL_EN;
  432. mac->tx_fc_enable = true;
  433. break;
  434. default:
  435. pr_err("Flow control param set incorrectly\n");
  436. return -EINVAL;
  437. }
  438. if (mac->link_duplex == DUPLEX_HALF)
  439. rx_fctrl &= ~PCH_GBE_FL_CTRL_EN;
  440. iowrite32(rx_fctrl, &hw->reg->RX_FCTRL);
  441. pr_debug("RX_FCTRL reg : 0x%08x mac->tx_fc_enable : %d\n",
  442. ioread32(&hw->reg->RX_FCTRL), mac->tx_fc_enable);
  443. return 0;
  444. }
  445. /**
  446. * pch_gbe_mac_set_wol_event - Set wake-on-lan event
  447. * @hw: Pointer to the HW structure
  448. * @wu_evt: Wake up event
  449. */
  450. static void pch_gbe_mac_set_wol_event(struct pch_gbe_hw *hw, u32 wu_evt)
  451. {
  452. u32 addr_mask;
  453. pr_debug("wu_evt : 0x%08x ADDR_MASK reg : 0x%08x\n",
  454. wu_evt, ioread32(&hw->reg->ADDR_MASK));
  455. if (wu_evt) {
  456. /* Set Wake-On-Lan address mask */
  457. addr_mask = ioread32(&hw->reg->ADDR_MASK);
  458. iowrite32(addr_mask, &hw->reg->WOL_ADDR_MASK);
  459. /* wait busy */
  460. pch_gbe_wait_clr_bit(&hw->reg->WOL_ADDR_MASK, PCH_GBE_WLA_BUSY);
  461. iowrite32(0, &hw->reg->WOL_ST);
  462. iowrite32((wu_evt | PCH_GBE_WLC_WOL_MODE), &hw->reg->WOL_CTRL);
  463. iowrite32(0x02, &hw->reg->TCPIP_ACC);
  464. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  465. } else {
  466. iowrite32(0, &hw->reg->WOL_CTRL);
  467. iowrite32(0, &hw->reg->WOL_ST);
  468. }
  469. return;
  470. }
  471. /**
  472. * pch_gbe_mac_ctrl_miim - Control MIIM interface
  473. * @hw: Pointer to the HW structure
  474. * @addr: Address of PHY
  475. * @dir: Operetion. (Write or Read)
  476. * @reg: Access register of PHY
  477. * @data: Write data.
  478. *
  479. * Returns: Read date.
  480. */
  481. u16 pch_gbe_mac_ctrl_miim(struct pch_gbe_hw *hw, u32 addr, u32 dir, u32 reg,
  482. u16 data)
  483. {
  484. u32 data_out = 0;
  485. unsigned int i;
  486. unsigned long flags;
  487. spin_lock_irqsave(&hw->miim_lock, flags);
  488. for (i = 100; i; --i) {
  489. if ((ioread32(&hw->reg->MIIM) & PCH_GBE_MIIM_OPER_READY))
  490. break;
  491. udelay(20);
  492. }
  493. if (i == 0) {
  494. pr_err("pch-gbe.miim won't go Ready\n");
  495. spin_unlock_irqrestore(&hw->miim_lock, flags);
  496. return 0; /* No way to indicate timeout error */
  497. }
  498. iowrite32(((reg << PCH_GBE_MIIM_REG_ADDR_SHIFT) |
  499. (addr << PCH_GBE_MIIM_PHY_ADDR_SHIFT) |
  500. dir | data), &hw->reg->MIIM);
  501. for (i = 0; i < 100; i++) {
  502. udelay(20);
  503. data_out = ioread32(&hw->reg->MIIM);
  504. if ((data_out & PCH_GBE_MIIM_OPER_READY))
  505. break;
  506. }
  507. spin_unlock_irqrestore(&hw->miim_lock, flags);
  508. pr_debug("PHY %s: reg=%d, data=0x%04X\n",
  509. dir == PCH_GBE_MIIM_OPER_READ ? "READ" : "WRITE", reg,
  510. dir == PCH_GBE_MIIM_OPER_READ ? data_out : data);
  511. return (u16) data_out;
  512. }
  513. /**
  514. * pch_gbe_mac_set_pause_packet - Set pause packet
  515. * @hw: Pointer to the HW structure
  516. */
  517. static void pch_gbe_mac_set_pause_packet(struct pch_gbe_hw *hw)
  518. {
  519. unsigned long tmp2, tmp3;
  520. /* Set Pause packet */
  521. tmp2 = hw->mac.addr[1];
  522. tmp2 = (tmp2 << 8) | hw->mac.addr[0];
  523. tmp2 = PCH_GBE_PAUSE_PKT2_VALUE | (tmp2 << 16);
  524. tmp3 = hw->mac.addr[5];
  525. tmp3 = (tmp3 << 8) | hw->mac.addr[4];
  526. tmp3 = (tmp3 << 8) | hw->mac.addr[3];
  527. tmp3 = (tmp3 << 8) | hw->mac.addr[2];
  528. iowrite32(PCH_GBE_PAUSE_PKT1_VALUE, &hw->reg->PAUSE_PKT1);
  529. iowrite32(tmp2, &hw->reg->PAUSE_PKT2);
  530. iowrite32(tmp3, &hw->reg->PAUSE_PKT3);
  531. iowrite32(PCH_GBE_PAUSE_PKT4_VALUE, &hw->reg->PAUSE_PKT4);
  532. iowrite32(PCH_GBE_PAUSE_PKT5_VALUE, &hw->reg->PAUSE_PKT5);
  533. /* Transmit Pause Packet */
  534. iowrite32(PCH_GBE_PS_PKT_RQ, &hw->reg->PAUSE_REQ);
  535. pr_debug("PAUSE_PKT1-5 reg : 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  536. ioread32(&hw->reg->PAUSE_PKT1), ioread32(&hw->reg->PAUSE_PKT2),
  537. ioread32(&hw->reg->PAUSE_PKT3), ioread32(&hw->reg->PAUSE_PKT4),
  538. ioread32(&hw->reg->PAUSE_PKT5));
  539. return;
  540. }
  541. /**
  542. * pch_gbe_alloc_queues - Allocate memory for all rings
  543. * @adapter: Board private structure to initialize
  544. * Returns
  545. * 0: Successfully
  546. * Negative value: Failed
  547. */
  548. static int pch_gbe_alloc_queues(struct pch_gbe_adapter *adapter)
  549. {
  550. int size;
  551. size = (int)sizeof(struct pch_gbe_tx_ring);
  552. adapter->tx_ring = kzalloc(size, GFP_KERNEL);
  553. if (!adapter->tx_ring)
  554. return -ENOMEM;
  555. size = (int)sizeof(struct pch_gbe_rx_ring);
  556. adapter->rx_ring = kzalloc(size, GFP_KERNEL);
  557. if (!adapter->rx_ring) {
  558. kfree(adapter->tx_ring);
  559. return -ENOMEM;
  560. }
  561. return 0;
  562. }
  563. /**
  564. * pch_gbe_init_stats - Initialize status
  565. * @adapter: Board private structure to initialize
  566. */
  567. static void pch_gbe_init_stats(struct pch_gbe_adapter *adapter)
  568. {
  569. memset(&adapter->stats, 0, sizeof(adapter->stats));
  570. return;
  571. }
  572. /**
  573. * pch_gbe_init_phy - Initialize PHY
  574. * @adapter: Board private structure to initialize
  575. * Returns
  576. * 0: Successfully
  577. * Negative value: Failed
  578. */
  579. static int pch_gbe_init_phy(struct pch_gbe_adapter *adapter)
  580. {
  581. struct net_device *netdev = adapter->netdev;
  582. u32 addr;
  583. u16 bmcr, stat;
  584. /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */
  585. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  586. adapter->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr;
  587. bmcr = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMCR);
  588. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  589. stat = pch_gbe_mdio_read(netdev, adapter->mii.phy_id, MII_BMSR);
  590. if (!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0))))
  591. break;
  592. }
  593. adapter->hw.phy.addr = adapter->mii.phy_id;
  594. pr_debug("phy_addr = %d\n", adapter->mii.phy_id);
  595. if (addr == 32)
  596. return -EAGAIN;
  597. /* Selected the phy and isolate the rest */
  598. for (addr = 0; addr < PCH_GBE_PHY_REGS_LEN; addr++) {
  599. if (addr != adapter->mii.phy_id) {
  600. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  601. BMCR_ISOLATE);
  602. } else {
  603. bmcr = pch_gbe_mdio_read(netdev, addr, MII_BMCR);
  604. pch_gbe_mdio_write(netdev, addr, MII_BMCR,
  605. bmcr & ~BMCR_ISOLATE);
  606. }
  607. }
  608. /* MII setup */
  609. adapter->mii.phy_id_mask = 0x1F;
  610. adapter->mii.reg_num_mask = 0x1F;
  611. adapter->mii.dev = adapter->netdev;
  612. adapter->mii.mdio_read = pch_gbe_mdio_read;
  613. adapter->mii.mdio_write = pch_gbe_mdio_write;
  614. adapter->mii.supports_gmii = mii_check_gmii_support(&adapter->mii);
  615. return 0;
  616. }
  617. /**
  618. * pch_gbe_mdio_read - The read function for mii
  619. * @netdev: Network interface device structure
  620. * @addr: Phy ID
  621. * @reg: Access location
  622. * Returns
  623. * 0: Successfully
  624. * Negative value: Failed
  625. */
  626. static int pch_gbe_mdio_read(struct net_device *netdev, int addr, int reg)
  627. {
  628. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  629. struct pch_gbe_hw *hw = &adapter->hw;
  630. return pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_READ, reg,
  631. (u16) 0);
  632. }
  633. /**
  634. * pch_gbe_mdio_write - The write function for mii
  635. * @netdev: Network interface device structure
  636. * @addr: Phy ID (not used)
  637. * @reg: Access location
  638. * @data: Write data
  639. */
  640. static void pch_gbe_mdio_write(struct net_device *netdev,
  641. int addr, int reg, int data)
  642. {
  643. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  644. struct pch_gbe_hw *hw = &adapter->hw;
  645. pch_gbe_mac_ctrl_miim(hw, addr, PCH_GBE_HAL_MIIM_WRITE, reg, data);
  646. }
  647. /**
  648. * pch_gbe_reset_task - Reset processing at the time of transmission timeout
  649. * @work: Pointer of board private structure
  650. */
  651. static void pch_gbe_reset_task(struct work_struct *work)
  652. {
  653. struct pch_gbe_adapter *adapter;
  654. adapter = container_of(work, struct pch_gbe_adapter, reset_task);
  655. rtnl_lock();
  656. pch_gbe_reinit_locked(adapter);
  657. rtnl_unlock();
  658. }
  659. /**
  660. * pch_gbe_reinit_locked- Re-initialization
  661. * @adapter: Board private structure
  662. */
  663. void pch_gbe_reinit_locked(struct pch_gbe_adapter *adapter)
  664. {
  665. pch_gbe_down(adapter);
  666. pch_gbe_up(adapter);
  667. }
  668. /**
  669. * pch_gbe_reset - Reset GbE
  670. * @adapter: Board private structure
  671. */
  672. void pch_gbe_reset(struct pch_gbe_adapter *adapter)
  673. {
  674. pch_gbe_mac_reset_hw(&adapter->hw);
  675. /* Setup the receive address. */
  676. pch_gbe_mac_init_rx_addrs(&adapter->hw, PCH_GBE_MAR_ENTRIES);
  677. if (pch_gbe_hal_init_hw(&adapter->hw))
  678. pr_err("Hardware Error\n");
  679. }
  680. /**
  681. * pch_gbe_free_irq - Free an interrupt
  682. * @adapter: Board private structure
  683. */
  684. static void pch_gbe_free_irq(struct pch_gbe_adapter *adapter)
  685. {
  686. struct net_device *netdev = adapter->netdev;
  687. free_irq(adapter->pdev->irq, netdev);
  688. if (adapter->have_msi) {
  689. pci_disable_msi(adapter->pdev);
  690. pr_debug("call pci_disable_msi\n");
  691. }
  692. }
  693. /**
  694. * pch_gbe_irq_disable - Mask off interrupt generation on the NIC
  695. * @adapter: Board private structure
  696. */
  697. static void pch_gbe_irq_disable(struct pch_gbe_adapter *adapter)
  698. {
  699. struct pch_gbe_hw *hw = &adapter->hw;
  700. atomic_inc(&adapter->irq_sem);
  701. iowrite32(0, &hw->reg->INT_EN);
  702. ioread32(&hw->reg->INT_ST);
  703. synchronize_irq(adapter->pdev->irq);
  704. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  705. }
  706. /**
  707. * pch_gbe_irq_enable - Enable default interrupt generation settings
  708. * @adapter: Board private structure
  709. */
  710. static void pch_gbe_irq_enable(struct pch_gbe_adapter *adapter)
  711. {
  712. struct pch_gbe_hw *hw = &adapter->hw;
  713. if (likely(atomic_dec_and_test(&adapter->irq_sem)))
  714. iowrite32(PCH_GBE_INT_ENABLE_MASK, &hw->reg->INT_EN);
  715. ioread32(&hw->reg->INT_ST);
  716. pr_debug("INT_EN reg : 0x%08x\n", ioread32(&hw->reg->INT_EN));
  717. }
  718. /**
  719. * pch_gbe_setup_tctl - configure the Transmit control registers
  720. * @adapter: Board private structure
  721. */
  722. static void pch_gbe_setup_tctl(struct pch_gbe_adapter *adapter)
  723. {
  724. struct pch_gbe_hw *hw = &adapter->hw;
  725. u32 tx_mode, tcpip;
  726. tx_mode = PCH_GBE_TM_LONG_PKT |
  727. PCH_GBE_TM_ST_AND_FD |
  728. PCH_GBE_TM_SHORT_PKT |
  729. PCH_GBE_TM_TH_TX_STRT_8 |
  730. PCH_GBE_TM_TH_ALM_EMP_4 | PCH_GBE_TM_TH_ALM_FULL_8;
  731. iowrite32(tx_mode, &hw->reg->TX_MODE);
  732. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  733. tcpip |= PCH_GBE_TX_TCPIPACC_EN;
  734. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  735. return;
  736. }
  737. /**
  738. * pch_gbe_configure_tx - Configure Transmit Unit after Reset
  739. * @adapter: Board private structure
  740. */
  741. static void pch_gbe_configure_tx(struct pch_gbe_adapter *adapter)
  742. {
  743. struct pch_gbe_hw *hw = &adapter->hw;
  744. u32 tdba, tdlen, dctrl;
  745. pr_debug("dma addr = 0x%08llx size = 0x%08x\n",
  746. (unsigned long long)adapter->tx_ring->dma,
  747. adapter->tx_ring->size);
  748. /* Setup the HW Tx Head and Tail descriptor pointers */
  749. tdba = adapter->tx_ring->dma;
  750. tdlen = adapter->tx_ring->size - 0x10;
  751. iowrite32(tdba, &hw->reg->TX_DSC_BASE);
  752. iowrite32(tdlen, &hw->reg->TX_DSC_SIZE);
  753. iowrite32(tdba, &hw->reg->TX_DSC_SW_P);
  754. /* Enables Transmission DMA */
  755. dctrl = ioread32(&hw->reg->DMA_CTRL);
  756. dctrl |= PCH_GBE_TX_DMA_EN;
  757. iowrite32(dctrl, &hw->reg->DMA_CTRL);
  758. }
  759. /**
  760. * pch_gbe_setup_rctl - Configure the receive control registers
  761. * @adapter: Board private structure
  762. */
  763. static void pch_gbe_setup_rctl(struct pch_gbe_adapter *adapter)
  764. {
  765. struct pch_gbe_hw *hw = &adapter->hw;
  766. u32 rx_mode, tcpip;
  767. rx_mode = PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN |
  768. PCH_GBE_RH_ALM_EMP_4 | PCH_GBE_RH_ALM_FULL_4 | PCH_GBE_RH_RD_TRG_8;
  769. iowrite32(rx_mode, &hw->reg->RX_MODE);
  770. tcpip = ioread32(&hw->reg->TCPIP_ACC);
  771. tcpip |= PCH_GBE_RX_TCPIPACC_OFF;
  772. tcpip &= ~PCH_GBE_RX_TCPIPACC_EN;
  773. iowrite32(tcpip, &hw->reg->TCPIP_ACC);
  774. return;
  775. }
  776. /**
  777. * pch_gbe_configure_rx - Configure Receive Unit after Reset
  778. * @adapter: Board private structure
  779. */
  780. static void pch_gbe_configure_rx(struct pch_gbe_adapter *adapter)
  781. {
  782. struct pch_gbe_hw *hw = &adapter->hw;
  783. u32 rdba, rdlen, rctl, rxdma;
  784. pr_debug("dma adr = 0x%08llx size = 0x%08x\n",
  785. (unsigned long long)adapter->rx_ring->dma,
  786. adapter->rx_ring->size);
  787. pch_gbe_mac_force_mac_fc(hw);
  788. /* Disables Receive MAC */
  789. rctl = ioread32(&hw->reg->MAC_RX_EN);
  790. iowrite32((rctl & ~PCH_GBE_MRE_MAC_RX_EN), &hw->reg->MAC_RX_EN);
  791. /* Disables Receive DMA */
  792. rxdma = ioread32(&hw->reg->DMA_CTRL);
  793. rxdma &= ~PCH_GBE_RX_DMA_EN;
  794. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  795. pr_debug("MAC_RX_EN reg = 0x%08x DMA_CTRL reg = 0x%08x\n",
  796. ioread32(&hw->reg->MAC_RX_EN),
  797. ioread32(&hw->reg->DMA_CTRL));
  798. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  799. * the Base and Length of the Rx Descriptor Ring */
  800. rdba = adapter->rx_ring->dma;
  801. rdlen = adapter->rx_ring->size - 0x10;
  802. iowrite32(rdba, &hw->reg->RX_DSC_BASE);
  803. iowrite32(rdlen, &hw->reg->RX_DSC_SIZE);
  804. iowrite32((rdba + rdlen), &hw->reg->RX_DSC_SW_P);
  805. }
  806. /**
  807. * pch_gbe_unmap_and_free_tx_resource - Unmap and free tx socket buffer
  808. * @adapter: Board private structure
  809. * @buffer_info: Buffer information structure
  810. */
  811. static void pch_gbe_unmap_and_free_tx_resource(
  812. struct pch_gbe_adapter *adapter, struct pch_gbe_buffer *buffer_info)
  813. {
  814. if (buffer_info->mapped) {
  815. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  816. buffer_info->length, DMA_TO_DEVICE);
  817. buffer_info->mapped = false;
  818. }
  819. if (buffer_info->skb) {
  820. dev_kfree_skb_any(buffer_info->skb);
  821. buffer_info->skb = NULL;
  822. }
  823. }
  824. /**
  825. * pch_gbe_unmap_and_free_rx_resource - Unmap and free rx socket buffer
  826. * @adapter: Board private structure
  827. * @buffer_info: Buffer information structure
  828. */
  829. static void pch_gbe_unmap_and_free_rx_resource(
  830. struct pch_gbe_adapter *adapter,
  831. struct pch_gbe_buffer *buffer_info)
  832. {
  833. if (buffer_info->mapped) {
  834. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  835. buffer_info->length, DMA_FROM_DEVICE);
  836. buffer_info->mapped = false;
  837. }
  838. if (buffer_info->skb) {
  839. dev_kfree_skb_any(buffer_info->skb);
  840. buffer_info->skb = NULL;
  841. }
  842. }
  843. /**
  844. * pch_gbe_clean_tx_ring - Free Tx Buffers
  845. * @adapter: Board private structure
  846. * @tx_ring: Ring to be cleaned
  847. */
  848. static void pch_gbe_clean_tx_ring(struct pch_gbe_adapter *adapter,
  849. struct pch_gbe_tx_ring *tx_ring)
  850. {
  851. struct pch_gbe_hw *hw = &adapter->hw;
  852. struct pch_gbe_buffer *buffer_info;
  853. unsigned long size;
  854. unsigned int i;
  855. /* Free all the Tx ring sk_buffs */
  856. for (i = 0; i < tx_ring->count; i++) {
  857. buffer_info = &tx_ring->buffer_info[i];
  858. pch_gbe_unmap_and_free_tx_resource(adapter, buffer_info);
  859. }
  860. pr_debug("call pch_gbe_unmap_and_free_tx_resource() %d count\n", i);
  861. size = (unsigned long)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  862. memset(tx_ring->buffer_info, 0, size);
  863. /* Zero out the descriptor ring */
  864. memset(tx_ring->desc, 0, tx_ring->size);
  865. tx_ring->next_to_use = 0;
  866. tx_ring->next_to_clean = 0;
  867. iowrite32(tx_ring->dma, &hw->reg->TX_DSC_HW_P);
  868. iowrite32((tx_ring->size - 0x10), &hw->reg->TX_DSC_SIZE);
  869. }
  870. /**
  871. * pch_gbe_clean_rx_ring - Free Rx Buffers
  872. * @adapter: Board private structure
  873. * @rx_ring: Ring to free buffers from
  874. */
  875. static void
  876. pch_gbe_clean_rx_ring(struct pch_gbe_adapter *adapter,
  877. struct pch_gbe_rx_ring *rx_ring)
  878. {
  879. struct pch_gbe_hw *hw = &adapter->hw;
  880. struct pch_gbe_buffer *buffer_info;
  881. unsigned long size;
  882. unsigned int i;
  883. /* Free all the Rx ring sk_buffs */
  884. for (i = 0; i < rx_ring->count; i++) {
  885. buffer_info = &rx_ring->buffer_info[i];
  886. pch_gbe_unmap_and_free_rx_resource(adapter, buffer_info);
  887. }
  888. pr_debug("call pch_gbe_unmap_and_free_rx_resource() %d count\n", i);
  889. size = (unsigned long)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  890. memset(rx_ring->buffer_info, 0, size);
  891. /* Zero out the descriptor ring */
  892. memset(rx_ring->desc, 0, rx_ring->size);
  893. rx_ring->next_to_clean = 0;
  894. rx_ring->next_to_use = 0;
  895. iowrite32(rx_ring->dma, &hw->reg->RX_DSC_HW_P);
  896. iowrite32((rx_ring->size - 0x10), &hw->reg->RX_DSC_SIZE);
  897. }
  898. static void pch_gbe_set_rgmii_ctrl(struct pch_gbe_adapter *adapter, u16 speed,
  899. u16 duplex)
  900. {
  901. struct pch_gbe_hw *hw = &adapter->hw;
  902. unsigned long rgmii = 0;
  903. /* Set the RGMII control. */
  904. #ifdef PCH_GBE_MAC_IFOP_RGMII
  905. switch (speed) {
  906. case SPEED_10:
  907. rgmii = (PCH_GBE_RGMII_RATE_2_5M |
  908. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  909. break;
  910. case SPEED_100:
  911. rgmii = (PCH_GBE_RGMII_RATE_25M |
  912. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  913. break;
  914. case SPEED_1000:
  915. rgmii = (PCH_GBE_RGMII_RATE_125M |
  916. PCH_GBE_MAC_RGMII_CTRL_SETTING);
  917. break;
  918. }
  919. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  920. #else /* GMII */
  921. rgmii = 0;
  922. iowrite32(rgmii, &hw->reg->RGMII_CTRL);
  923. #endif
  924. }
  925. static void pch_gbe_set_mode(struct pch_gbe_adapter *adapter, u16 speed,
  926. u16 duplex)
  927. {
  928. struct net_device *netdev = adapter->netdev;
  929. struct pch_gbe_hw *hw = &adapter->hw;
  930. unsigned long mode = 0;
  931. /* Set the communication mode */
  932. switch (speed) {
  933. case SPEED_10:
  934. mode = PCH_GBE_MODE_MII_ETHER;
  935. netdev->tx_queue_len = 10;
  936. break;
  937. case SPEED_100:
  938. mode = PCH_GBE_MODE_MII_ETHER;
  939. netdev->tx_queue_len = 100;
  940. break;
  941. case SPEED_1000:
  942. mode = PCH_GBE_MODE_GMII_ETHER;
  943. break;
  944. }
  945. if (duplex == DUPLEX_FULL)
  946. mode |= PCH_GBE_MODE_FULL_DUPLEX;
  947. else
  948. mode |= PCH_GBE_MODE_HALF_DUPLEX;
  949. iowrite32(mode, &hw->reg->MODE);
  950. }
  951. /**
  952. * pch_gbe_watchdog - Watchdog process
  953. * @data: Board private structure
  954. */
  955. static void pch_gbe_watchdog(unsigned long data)
  956. {
  957. struct pch_gbe_adapter *adapter = (struct pch_gbe_adapter *)data;
  958. struct net_device *netdev = adapter->netdev;
  959. struct pch_gbe_hw *hw = &adapter->hw;
  960. pr_debug("right now = %ld\n", jiffies);
  961. pch_gbe_update_stats(adapter);
  962. if ((mii_link_ok(&adapter->mii)) && (!netif_carrier_ok(netdev))) {
  963. struct ethtool_cmd cmd = { .cmd = ETHTOOL_GSET };
  964. netdev->tx_queue_len = adapter->tx_queue_len;
  965. /* mii library handles link maintenance tasks */
  966. if (mii_ethtool_gset(&adapter->mii, &cmd)) {
  967. pr_err("ethtool get setting Error\n");
  968. mod_timer(&adapter->watchdog_timer,
  969. round_jiffies(jiffies +
  970. PCH_GBE_WATCHDOG_PERIOD));
  971. return;
  972. }
  973. hw->mac.link_speed = ethtool_cmd_speed(&cmd);
  974. hw->mac.link_duplex = cmd.duplex;
  975. /* Set the RGMII control. */
  976. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  977. hw->mac.link_duplex);
  978. /* Set the communication mode */
  979. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  980. hw->mac.link_duplex);
  981. netdev_dbg(netdev,
  982. "Link is Up %d Mbps %s-Duplex\n",
  983. hw->mac.link_speed,
  984. cmd.duplex == DUPLEX_FULL ? "Full" : "Half");
  985. netif_carrier_on(netdev);
  986. netif_wake_queue(netdev);
  987. } else if ((!mii_link_ok(&adapter->mii)) &&
  988. (netif_carrier_ok(netdev))) {
  989. netdev_dbg(netdev, "NIC Link is Down\n");
  990. hw->mac.link_speed = SPEED_10;
  991. hw->mac.link_duplex = DUPLEX_HALF;
  992. netif_carrier_off(netdev);
  993. netif_stop_queue(netdev);
  994. }
  995. mod_timer(&adapter->watchdog_timer,
  996. round_jiffies(jiffies + PCH_GBE_WATCHDOG_PERIOD));
  997. }
  998. /**
  999. * pch_gbe_tx_queue - Carry out queuing of the transmission data
  1000. * @adapter: Board private structure
  1001. * @tx_ring: Tx descriptor ring structure
  1002. * @skb: Sockt buffer structure
  1003. */
  1004. static void pch_gbe_tx_queue(struct pch_gbe_adapter *adapter,
  1005. struct pch_gbe_tx_ring *tx_ring,
  1006. struct sk_buff *skb)
  1007. {
  1008. struct pch_gbe_hw *hw = &adapter->hw;
  1009. struct pch_gbe_tx_desc *tx_desc;
  1010. struct pch_gbe_buffer *buffer_info;
  1011. struct sk_buff *tmp_skb;
  1012. unsigned int frame_ctrl;
  1013. unsigned int ring_num;
  1014. unsigned long flags;
  1015. /*-- Set frame control --*/
  1016. frame_ctrl = 0;
  1017. if (unlikely(skb->len < PCH_GBE_SHORT_PKT))
  1018. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD;
  1019. if (skb->ip_summed == CHECKSUM_NONE)
  1020. frame_ctrl |= PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1021. /* Performs checksum processing */
  1022. /*
  1023. * It is because the hardware accelerator does not support a checksum,
  1024. * when the received data size is less than 64 bytes.
  1025. */
  1026. if (skb->len < PCH_GBE_SHORT_PKT && skb->ip_summed != CHECKSUM_NONE) {
  1027. frame_ctrl |= PCH_GBE_TXD_CTRL_APAD |
  1028. PCH_GBE_TXD_CTRL_TCPIP_ACC_OFF;
  1029. if (skb->protocol == htons(ETH_P_IP)) {
  1030. struct iphdr *iph = ip_hdr(skb);
  1031. unsigned int offset;
  1032. iph->check = 0;
  1033. iph->check = ip_fast_csum((u8 *) iph, iph->ihl);
  1034. offset = skb_transport_offset(skb);
  1035. if (iph->protocol == IPPROTO_TCP) {
  1036. skb->csum = 0;
  1037. tcp_hdr(skb)->check = 0;
  1038. skb->csum = skb_checksum(skb, offset,
  1039. skb->len - offset, 0);
  1040. tcp_hdr(skb)->check =
  1041. csum_tcpudp_magic(iph->saddr,
  1042. iph->daddr,
  1043. skb->len - offset,
  1044. IPPROTO_TCP,
  1045. skb->csum);
  1046. } else if (iph->protocol == IPPROTO_UDP) {
  1047. skb->csum = 0;
  1048. udp_hdr(skb)->check = 0;
  1049. skb->csum =
  1050. skb_checksum(skb, offset,
  1051. skb->len - offset, 0);
  1052. udp_hdr(skb)->check =
  1053. csum_tcpudp_magic(iph->saddr,
  1054. iph->daddr,
  1055. skb->len - offset,
  1056. IPPROTO_UDP,
  1057. skb->csum);
  1058. }
  1059. }
  1060. }
  1061. spin_lock_irqsave(&tx_ring->tx_lock, flags);
  1062. ring_num = tx_ring->next_to_use;
  1063. if (unlikely((ring_num + 1) == tx_ring->count))
  1064. tx_ring->next_to_use = 0;
  1065. else
  1066. tx_ring->next_to_use = ring_num + 1;
  1067. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1068. buffer_info = &tx_ring->buffer_info[ring_num];
  1069. tmp_skb = buffer_info->skb;
  1070. /* [Header:14][payload] ---> [Header:14][paddong:2][payload] */
  1071. memcpy(tmp_skb->data, skb->data, ETH_HLEN);
  1072. tmp_skb->data[ETH_HLEN] = 0x00;
  1073. tmp_skb->data[ETH_HLEN + 1] = 0x00;
  1074. tmp_skb->len = skb->len;
  1075. memcpy(&tmp_skb->data[ETH_HLEN + 2], &skb->data[ETH_HLEN],
  1076. (skb->len - ETH_HLEN));
  1077. /*-- Set Buffer information --*/
  1078. buffer_info->length = tmp_skb->len;
  1079. buffer_info->dma = dma_map_single(&adapter->pdev->dev, tmp_skb->data,
  1080. buffer_info->length,
  1081. DMA_TO_DEVICE);
  1082. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1083. pr_err("TX DMA map failed\n");
  1084. buffer_info->dma = 0;
  1085. buffer_info->time_stamp = 0;
  1086. tx_ring->next_to_use = ring_num;
  1087. return;
  1088. }
  1089. buffer_info->mapped = true;
  1090. buffer_info->time_stamp = jiffies;
  1091. /*-- Set Tx descriptor --*/
  1092. tx_desc = PCH_GBE_TX_DESC(*tx_ring, ring_num);
  1093. tx_desc->buffer_addr = (buffer_info->dma);
  1094. tx_desc->length = (tmp_skb->len);
  1095. tx_desc->tx_words_eob = ((tmp_skb->len + 3));
  1096. tx_desc->tx_frame_ctrl = (frame_ctrl);
  1097. tx_desc->gbec_status = (DSC_INIT16);
  1098. if (unlikely(++ring_num == tx_ring->count))
  1099. ring_num = 0;
  1100. /* Update software pointer of TX descriptor */
  1101. iowrite32(tx_ring->dma +
  1102. (int)sizeof(struct pch_gbe_tx_desc) * ring_num,
  1103. &hw->reg->TX_DSC_SW_P);
  1104. #ifdef CONFIG_PCH_PTP
  1105. pch_tx_timestamp(adapter, skb);
  1106. #endif
  1107. dev_kfree_skb_any(skb);
  1108. }
  1109. /**
  1110. * pch_gbe_update_stats - Update the board statistics counters
  1111. * @adapter: Board private structure
  1112. */
  1113. void pch_gbe_update_stats(struct pch_gbe_adapter *adapter)
  1114. {
  1115. struct net_device *netdev = adapter->netdev;
  1116. struct pci_dev *pdev = adapter->pdev;
  1117. struct pch_gbe_hw_stats *stats = &adapter->stats;
  1118. unsigned long flags;
  1119. /*
  1120. * Prevent stats update while adapter is being reset, or if the pci
  1121. * connection is down.
  1122. */
  1123. if ((pdev->error_state) && (pdev->error_state != pci_channel_io_normal))
  1124. return;
  1125. spin_lock_irqsave(&adapter->stats_lock, flags);
  1126. /* Update device status "adapter->stats" */
  1127. stats->rx_errors = stats->rx_crc_errors + stats->rx_frame_errors;
  1128. stats->tx_errors = stats->tx_length_errors +
  1129. stats->tx_aborted_errors +
  1130. stats->tx_carrier_errors + stats->tx_timeout_count;
  1131. /* Update network device status "adapter->net_stats" */
  1132. netdev->stats.rx_packets = stats->rx_packets;
  1133. netdev->stats.rx_bytes = stats->rx_bytes;
  1134. netdev->stats.rx_dropped = stats->rx_dropped;
  1135. netdev->stats.tx_packets = stats->tx_packets;
  1136. netdev->stats.tx_bytes = stats->tx_bytes;
  1137. netdev->stats.tx_dropped = stats->tx_dropped;
  1138. /* Fill out the OS statistics structure */
  1139. netdev->stats.multicast = stats->multicast;
  1140. netdev->stats.collisions = stats->collisions;
  1141. /* Rx Errors */
  1142. netdev->stats.rx_errors = stats->rx_errors;
  1143. netdev->stats.rx_crc_errors = stats->rx_crc_errors;
  1144. netdev->stats.rx_frame_errors = stats->rx_frame_errors;
  1145. /* Tx Errors */
  1146. netdev->stats.tx_errors = stats->tx_errors;
  1147. netdev->stats.tx_aborted_errors = stats->tx_aborted_errors;
  1148. netdev->stats.tx_carrier_errors = stats->tx_carrier_errors;
  1149. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1150. }
  1151. static void pch_gbe_stop_receive(struct pch_gbe_adapter *adapter)
  1152. {
  1153. struct pch_gbe_hw *hw = &adapter->hw;
  1154. u32 rxdma;
  1155. u16 value;
  1156. int ret;
  1157. /* Disable Receive DMA */
  1158. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1159. rxdma &= ~PCH_GBE_RX_DMA_EN;
  1160. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1161. /* Wait Rx DMA BUS is IDLE */
  1162. ret = pch_gbe_wait_clr_bit_irq(&hw->reg->RX_DMA_ST, PCH_GBE_IDLE_CHECK);
  1163. if (ret) {
  1164. /* Disable Bus master */
  1165. pci_read_config_word(adapter->pdev, PCI_COMMAND, &value);
  1166. value &= ~PCI_COMMAND_MASTER;
  1167. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1168. /* Stop Receive */
  1169. pch_gbe_mac_reset_rx(hw);
  1170. /* Enable Bus master */
  1171. value |= PCI_COMMAND_MASTER;
  1172. pci_write_config_word(adapter->pdev, PCI_COMMAND, value);
  1173. } else {
  1174. /* Stop Receive */
  1175. pch_gbe_mac_reset_rx(hw);
  1176. }
  1177. }
  1178. static void pch_gbe_start_receive(struct pch_gbe_hw *hw)
  1179. {
  1180. u32 rxdma;
  1181. /* Enables Receive DMA */
  1182. rxdma = ioread32(&hw->reg->DMA_CTRL);
  1183. rxdma |= PCH_GBE_RX_DMA_EN;
  1184. iowrite32(rxdma, &hw->reg->DMA_CTRL);
  1185. /* Enables Receive */
  1186. iowrite32(PCH_GBE_MRE_MAC_RX_EN, &hw->reg->MAC_RX_EN);
  1187. return;
  1188. }
  1189. /**
  1190. * pch_gbe_intr - Interrupt Handler
  1191. * @irq: Interrupt number
  1192. * @data: Pointer to a network interface device structure
  1193. * Returns
  1194. * - IRQ_HANDLED: Our interrupt
  1195. * - IRQ_NONE: Not our interrupt
  1196. */
  1197. static irqreturn_t pch_gbe_intr(int irq, void *data)
  1198. {
  1199. struct net_device *netdev = data;
  1200. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1201. struct pch_gbe_hw *hw = &adapter->hw;
  1202. u32 int_st;
  1203. u32 int_en;
  1204. /* Check request status */
  1205. int_st = ioread32(&hw->reg->INT_ST);
  1206. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1207. /* When request status is no interruption factor */
  1208. if (unlikely(!int_st))
  1209. return IRQ_NONE; /* Not our interrupt. End processing. */
  1210. pr_debug("%s occur int_st = 0x%08x\n", __func__, int_st);
  1211. if (int_st & PCH_GBE_INT_RX_FRAME_ERR)
  1212. adapter->stats.intr_rx_frame_err_count++;
  1213. if (int_st & PCH_GBE_INT_RX_FIFO_ERR)
  1214. if (!adapter->rx_stop_flag) {
  1215. adapter->stats.intr_rx_fifo_err_count++;
  1216. pr_debug("Rx fifo over run\n");
  1217. adapter->rx_stop_flag = true;
  1218. int_en = ioread32(&hw->reg->INT_EN);
  1219. iowrite32((int_en & ~PCH_GBE_INT_RX_FIFO_ERR),
  1220. &hw->reg->INT_EN);
  1221. pch_gbe_stop_receive(adapter);
  1222. int_st |= ioread32(&hw->reg->INT_ST);
  1223. int_st = int_st & ioread32(&hw->reg->INT_EN);
  1224. }
  1225. if (int_st & PCH_GBE_INT_RX_DMA_ERR)
  1226. adapter->stats.intr_rx_dma_err_count++;
  1227. if (int_st & PCH_GBE_INT_TX_FIFO_ERR)
  1228. adapter->stats.intr_tx_fifo_err_count++;
  1229. if (int_st & PCH_GBE_INT_TX_DMA_ERR)
  1230. adapter->stats.intr_tx_dma_err_count++;
  1231. if (int_st & PCH_GBE_INT_TCPIP_ERR)
  1232. adapter->stats.intr_tcpip_err_count++;
  1233. /* When Rx descriptor is empty */
  1234. if ((int_st & PCH_GBE_INT_RX_DSC_EMP)) {
  1235. adapter->stats.intr_rx_dsc_empty_count++;
  1236. pr_debug("Rx descriptor is empty\n");
  1237. int_en = ioread32(&hw->reg->INT_EN);
  1238. iowrite32((int_en & ~PCH_GBE_INT_RX_DSC_EMP), &hw->reg->INT_EN);
  1239. if (hw->mac.tx_fc_enable) {
  1240. /* Set Pause packet */
  1241. pch_gbe_mac_set_pause_packet(hw);
  1242. }
  1243. }
  1244. /* When request status is Receive interruption */
  1245. if ((int_st & (PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT)) ||
  1246. (adapter->rx_stop_flag)) {
  1247. if (likely(napi_schedule_prep(&adapter->napi))) {
  1248. /* Enable only Rx Descriptor empty */
  1249. atomic_inc(&adapter->irq_sem);
  1250. int_en = ioread32(&hw->reg->INT_EN);
  1251. int_en &=
  1252. ~(PCH_GBE_INT_RX_DMA_CMPLT | PCH_GBE_INT_TX_CMPLT);
  1253. iowrite32(int_en, &hw->reg->INT_EN);
  1254. /* Start polling for NAPI */
  1255. __napi_schedule(&adapter->napi);
  1256. }
  1257. }
  1258. pr_debug("return = 0x%08x INT_EN reg = 0x%08x\n",
  1259. IRQ_HANDLED, ioread32(&hw->reg->INT_EN));
  1260. return IRQ_HANDLED;
  1261. }
  1262. /**
  1263. * pch_gbe_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  1264. * @adapter: Board private structure
  1265. * @rx_ring: Rx descriptor ring
  1266. * @cleaned_count: Cleaned count
  1267. */
  1268. static void
  1269. pch_gbe_alloc_rx_buffers(struct pch_gbe_adapter *adapter,
  1270. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1271. {
  1272. struct net_device *netdev = adapter->netdev;
  1273. struct pci_dev *pdev = adapter->pdev;
  1274. struct pch_gbe_hw *hw = &adapter->hw;
  1275. struct pch_gbe_rx_desc *rx_desc;
  1276. struct pch_gbe_buffer *buffer_info;
  1277. struct sk_buff *skb;
  1278. unsigned int i;
  1279. unsigned int bufsz;
  1280. bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  1281. i = rx_ring->next_to_use;
  1282. while ((cleaned_count--)) {
  1283. buffer_info = &rx_ring->buffer_info[i];
  1284. skb = netdev_alloc_skb(netdev, bufsz);
  1285. if (unlikely(!skb)) {
  1286. /* Better luck next round */
  1287. adapter->stats.rx_alloc_buff_failed++;
  1288. break;
  1289. }
  1290. /* align */
  1291. skb_reserve(skb, NET_IP_ALIGN);
  1292. buffer_info->skb = skb;
  1293. buffer_info->dma = dma_map_single(&pdev->dev,
  1294. buffer_info->rx_buffer,
  1295. buffer_info->length,
  1296. DMA_FROM_DEVICE);
  1297. if (dma_mapping_error(&adapter->pdev->dev, buffer_info->dma)) {
  1298. dev_kfree_skb(skb);
  1299. buffer_info->skb = NULL;
  1300. buffer_info->dma = 0;
  1301. adapter->stats.rx_alloc_buff_failed++;
  1302. break; /* while !buffer_info->skb */
  1303. }
  1304. buffer_info->mapped = true;
  1305. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1306. rx_desc->buffer_addr = (buffer_info->dma);
  1307. rx_desc->gbec_status = DSC_INIT16;
  1308. pr_debug("i = %d buffer_info->dma = 0x08%llx buffer_info->length = 0x%x\n",
  1309. i, (unsigned long long)buffer_info->dma,
  1310. buffer_info->length);
  1311. if (unlikely(++i == rx_ring->count))
  1312. i = 0;
  1313. }
  1314. if (likely(rx_ring->next_to_use != i)) {
  1315. rx_ring->next_to_use = i;
  1316. if (unlikely(i-- == 0))
  1317. i = (rx_ring->count - 1);
  1318. iowrite32(rx_ring->dma +
  1319. (int)sizeof(struct pch_gbe_rx_desc) * i,
  1320. &hw->reg->RX_DSC_SW_P);
  1321. }
  1322. return;
  1323. }
  1324. static int
  1325. pch_gbe_alloc_rx_buffers_pool(struct pch_gbe_adapter *adapter,
  1326. struct pch_gbe_rx_ring *rx_ring, int cleaned_count)
  1327. {
  1328. struct pci_dev *pdev = adapter->pdev;
  1329. struct pch_gbe_buffer *buffer_info;
  1330. unsigned int i;
  1331. unsigned int bufsz;
  1332. unsigned int size;
  1333. bufsz = adapter->rx_buffer_len;
  1334. size = rx_ring->count * bufsz + PCH_GBE_RESERVE_MEMORY;
  1335. rx_ring->rx_buff_pool = dma_alloc_coherent(&pdev->dev, size,
  1336. &rx_ring->rx_buff_pool_logic,
  1337. GFP_KERNEL);
  1338. if (!rx_ring->rx_buff_pool) {
  1339. pr_err("Unable to allocate memory for the receive poll buffer\n");
  1340. return -ENOMEM;
  1341. }
  1342. memset(rx_ring->rx_buff_pool, 0, size);
  1343. rx_ring->rx_buff_pool_size = size;
  1344. for (i = 0; i < rx_ring->count; i++) {
  1345. buffer_info = &rx_ring->buffer_info[i];
  1346. buffer_info->rx_buffer = rx_ring->rx_buff_pool + bufsz * i;
  1347. buffer_info->length = bufsz;
  1348. }
  1349. return 0;
  1350. }
  1351. /**
  1352. * pch_gbe_alloc_tx_buffers - Allocate transmit buffers
  1353. * @adapter: Board private structure
  1354. * @tx_ring: Tx descriptor ring
  1355. */
  1356. static void pch_gbe_alloc_tx_buffers(struct pch_gbe_adapter *adapter,
  1357. struct pch_gbe_tx_ring *tx_ring)
  1358. {
  1359. struct pch_gbe_buffer *buffer_info;
  1360. struct sk_buff *skb;
  1361. unsigned int i;
  1362. unsigned int bufsz;
  1363. struct pch_gbe_tx_desc *tx_desc;
  1364. bufsz =
  1365. adapter->hw.mac.max_frame_size + PCH_GBE_DMA_ALIGN + NET_IP_ALIGN;
  1366. for (i = 0; i < tx_ring->count; i++) {
  1367. buffer_info = &tx_ring->buffer_info[i];
  1368. skb = netdev_alloc_skb(adapter->netdev, bufsz);
  1369. skb_reserve(skb, PCH_GBE_DMA_ALIGN);
  1370. buffer_info->skb = skb;
  1371. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1372. tx_desc->gbec_status = (DSC_INIT16);
  1373. }
  1374. return;
  1375. }
  1376. /**
  1377. * pch_gbe_clean_tx - Reclaim resources after transmit completes
  1378. * @adapter: Board private structure
  1379. * @tx_ring: Tx descriptor ring
  1380. * Returns
  1381. * true: Cleaned the descriptor
  1382. * false: Not cleaned the descriptor
  1383. */
  1384. static bool
  1385. pch_gbe_clean_tx(struct pch_gbe_adapter *adapter,
  1386. struct pch_gbe_tx_ring *tx_ring)
  1387. {
  1388. struct pch_gbe_tx_desc *tx_desc;
  1389. struct pch_gbe_buffer *buffer_info;
  1390. struct sk_buff *skb;
  1391. unsigned int i;
  1392. unsigned int cleaned_count = 0;
  1393. bool cleaned = true;
  1394. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1395. i = tx_ring->next_to_clean;
  1396. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1397. pr_debug("gbec_status:0x%04x dma_status:0x%04x\n",
  1398. tx_desc->gbec_status, tx_desc->dma_status);
  1399. while ((tx_desc->gbec_status & DSC_INIT16) == 0x0000) {
  1400. pr_debug("gbec_status:0x%04x\n", tx_desc->gbec_status);
  1401. buffer_info = &tx_ring->buffer_info[i];
  1402. skb = buffer_info->skb;
  1403. if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_ABT)) {
  1404. adapter->stats.tx_aborted_errors++;
  1405. pr_err("Transfer Abort Error\n");
  1406. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CRSER)
  1407. ) {
  1408. adapter->stats.tx_carrier_errors++;
  1409. pr_err("Transfer Carrier Sense Error\n");
  1410. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_EXCOL)
  1411. ) {
  1412. adapter->stats.tx_aborted_errors++;
  1413. pr_err("Transfer Collision Abort Error\n");
  1414. } else if ((tx_desc->gbec_status &
  1415. (PCH_GBE_TXD_GMAC_STAT_SNGCOL |
  1416. PCH_GBE_TXD_GMAC_STAT_MLTCOL))) {
  1417. adapter->stats.collisions++;
  1418. adapter->stats.tx_packets++;
  1419. adapter->stats.tx_bytes += skb->len;
  1420. pr_debug("Transfer Collision\n");
  1421. } else if ((tx_desc->gbec_status & PCH_GBE_TXD_GMAC_STAT_CMPLT)
  1422. ) {
  1423. adapter->stats.tx_packets++;
  1424. adapter->stats.tx_bytes += skb->len;
  1425. }
  1426. if (buffer_info->mapped) {
  1427. pr_debug("unmap buffer_info->dma : %d\n", i);
  1428. dma_unmap_single(&adapter->pdev->dev, buffer_info->dma,
  1429. buffer_info->length, DMA_TO_DEVICE);
  1430. buffer_info->mapped = false;
  1431. }
  1432. if (buffer_info->skb) {
  1433. pr_debug("trim buffer_info->skb : %d\n", i);
  1434. skb_trim(buffer_info->skb, 0);
  1435. }
  1436. tx_desc->gbec_status = DSC_INIT16;
  1437. if (unlikely(++i == tx_ring->count))
  1438. i = 0;
  1439. tx_desc = PCH_GBE_TX_DESC(*tx_ring, i);
  1440. /* weight of a sort for tx, to avoid endless transmit cleanup */
  1441. if (cleaned_count++ == PCH_GBE_TX_WEIGHT) {
  1442. cleaned = false;
  1443. break;
  1444. }
  1445. }
  1446. pr_debug("called pch_gbe_unmap_and_free_tx_resource() %d count\n",
  1447. cleaned_count);
  1448. /* Recover from running out of Tx resources in xmit_frame */
  1449. if (unlikely(cleaned && (netif_queue_stopped(adapter->netdev)))) {
  1450. netif_wake_queue(adapter->netdev);
  1451. adapter->stats.tx_restart_count++;
  1452. pr_debug("Tx wake queue\n");
  1453. }
  1454. spin_lock(&adapter->tx_queue_lock);
  1455. tx_ring->next_to_clean = i;
  1456. spin_unlock(&adapter->tx_queue_lock);
  1457. pr_debug("next_to_clean : %d\n", tx_ring->next_to_clean);
  1458. return cleaned;
  1459. }
  1460. /**
  1461. * pch_gbe_clean_rx - Send received data up the network stack; legacy
  1462. * @adapter: Board private structure
  1463. * @rx_ring: Rx descriptor ring
  1464. * @work_done: Completed count
  1465. * @work_to_do: Request count
  1466. * Returns
  1467. * true: Cleaned the descriptor
  1468. * false: Not cleaned the descriptor
  1469. */
  1470. static bool
  1471. pch_gbe_clean_rx(struct pch_gbe_adapter *adapter,
  1472. struct pch_gbe_rx_ring *rx_ring,
  1473. int *work_done, int work_to_do)
  1474. {
  1475. struct net_device *netdev = adapter->netdev;
  1476. struct pci_dev *pdev = adapter->pdev;
  1477. struct pch_gbe_buffer *buffer_info;
  1478. struct pch_gbe_rx_desc *rx_desc;
  1479. u32 length;
  1480. unsigned int i;
  1481. unsigned int cleaned_count = 0;
  1482. bool cleaned = false;
  1483. struct sk_buff *skb;
  1484. u8 dma_status;
  1485. u16 gbec_status;
  1486. u32 tcp_ip_status;
  1487. i = rx_ring->next_to_clean;
  1488. while (*work_done < work_to_do) {
  1489. /* Check Rx descriptor status */
  1490. rx_desc = PCH_GBE_RX_DESC(*rx_ring, i);
  1491. if (rx_desc->gbec_status == DSC_INIT16)
  1492. break;
  1493. cleaned = true;
  1494. cleaned_count++;
  1495. dma_status = rx_desc->dma_status;
  1496. gbec_status = rx_desc->gbec_status;
  1497. tcp_ip_status = rx_desc->tcp_ip_status;
  1498. rx_desc->gbec_status = DSC_INIT16;
  1499. buffer_info = &rx_ring->buffer_info[i];
  1500. skb = buffer_info->skb;
  1501. buffer_info->skb = NULL;
  1502. /* unmap dma */
  1503. dma_unmap_single(&pdev->dev, buffer_info->dma,
  1504. buffer_info->length, DMA_FROM_DEVICE);
  1505. buffer_info->mapped = false;
  1506. pr_debug("RxDecNo = 0x%04x Status[DMA:0x%02x GBE:0x%04x "
  1507. "TCP:0x%08x] BufInf = 0x%p\n",
  1508. i, dma_status, gbec_status, tcp_ip_status,
  1509. buffer_info);
  1510. /* Error check */
  1511. if (unlikely(gbec_status & PCH_GBE_RXD_GMAC_STAT_NOTOCTAL)) {
  1512. adapter->stats.rx_frame_errors++;
  1513. pr_err("Receive Not Octal Error\n");
  1514. } else if (unlikely(gbec_status &
  1515. PCH_GBE_RXD_GMAC_STAT_NBLERR)) {
  1516. adapter->stats.rx_frame_errors++;
  1517. pr_err("Receive Nibble Error\n");
  1518. } else if (unlikely(gbec_status &
  1519. PCH_GBE_RXD_GMAC_STAT_CRCERR)) {
  1520. adapter->stats.rx_crc_errors++;
  1521. pr_err("Receive CRC Error\n");
  1522. } else {
  1523. /* get receive length */
  1524. /* length convert[-3], length includes FCS length */
  1525. length = (rx_desc->rx_words_eob) - 3 - ETH_FCS_LEN;
  1526. if (rx_desc->rx_words_eob & 0x02)
  1527. length = length - 4;
  1528. /*
  1529. * buffer_info->rx_buffer: [Header:14][payload]
  1530. * skb->data: [Reserve:2][Header:14][payload]
  1531. */
  1532. memcpy(skb->data, buffer_info->rx_buffer, length);
  1533. /* update status of driver */
  1534. adapter->stats.rx_bytes += length;
  1535. adapter->stats.rx_packets++;
  1536. if ((gbec_status & PCH_GBE_RXD_GMAC_STAT_MARMLT))
  1537. adapter->stats.multicast++;
  1538. /* Write meta date of skb */
  1539. skb_put(skb, length);
  1540. #ifdef CONFIG_PCH_PTP
  1541. pch_rx_timestamp(adapter, skb);
  1542. #endif
  1543. skb->protocol = eth_type_trans(skb, netdev);
  1544. if (tcp_ip_status & PCH_GBE_RXD_ACC_STAT_TCPIPOK)
  1545. skb->ip_summed = CHECKSUM_NONE;
  1546. else
  1547. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1548. napi_gro_receive(&adapter->napi, skb);
  1549. (*work_done)++;
  1550. pr_debug("Receive skb->ip_summed: %d length: %d\n",
  1551. skb->ip_summed, length);
  1552. }
  1553. /* return some buffers to hardware, one at a time is too slow */
  1554. if (unlikely(cleaned_count >= PCH_GBE_RX_BUFFER_WRITE)) {
  1555. pch_gbe_alloc_rx_buffers(adapter, rx_ring,
  1556. cleaned_count);
  1557. cleaned_count = 0;
  1558. }
  1559. if (++i == rx_ring->count)
  1560. i = 0;
  1561. }
  1562. rx_ring->next_to_clean = i;
  1563. if (cleaned_count)
  1564. pch_gbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  1565. return cleaned;
  1566. }
  1567. /**
  1568. * pch_gbe_setup_tx_resources - Allocate Tx resources (Descriptors)
  1569. * @adapter: Board private structure
  1570. * @tx_ring: Tx descriptor ring (for a specific queue) to setup
  1571. * Returns
  1572. * 0: Successfully
  1573. * Negative value: Failed
  1574. */
  1575. int pch_gbe_setup_tx_resources(struct pch_gbe_adapter *adapter,
  1576. struct pch_gbe_tx_ring *tx_ring)
  1577. {
  1578. struct pci_dev *pdev = adapter->pdev;
  1579. struct pch_gbe_tx_desc *tx_desc;
  1580. int size;
  1581. int desNo;
  1582. size = (int)sizeof(struct pch_gbe_buffer) * tx_ring->count;
  1583. tx_ring->buffer_info = vzalloc(size);
  1584. if (!tx_ring->buffer_info)
  1585. return -ENOMEM;
  1586. tx_ring->size = tx_ring->count * (int)sizeof(struct pch_gbe_tx_desc);
  1587. tx_ring->desc = dma_alloc_coherent(&pdev->dev, tx_ring->size,
  1588. &tx_ring->dma, GFP_KERNEL);
  1589. if (!tx_ring->desc) {
  1590. vfree(tx_ring->buffer_info);
  1591. pr_err("Unable to allocate memory for the transmit descriptor ring\n");
  1592. return -ENOMEM;
  1593. }
  1594. memset(tx_ring->desc, 0, tx_ring->size);
  1595. tx_ring->next_to_use = 0;
  1596. tx_ring->next_to_clean = 0;
  1597. spin_lock_init(&tx_ring->tx_lock);
  1598. for (desNo = 0; desNo < tx_ring->count; desNo++) {
  1599. tx_desc = PCH_GBE_TX_DESC(*tx_ring, desNo);
  1600. tx_desc->gbec_status = DSC_INIT16;
  1601. }
  1602. pr_debug("tx_ring->desc = 0x%p tx_ring->dma = 0x%08llx\n"
  1603. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1604. tx_ring->desc, (unsigned long long)tx_ring->dma,
  1605. tx_ring->next_to_clean, tx_ring->next_to_use);
  1606. return 0;
  1607. }
  1608. /**
  1609. * pch_gbe_setup_rx_resources - Allocate Rx resources (Descriptors)
  1610. * @adapter: Board private structure
  1611. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  1612. * Returns
  1613. * 0: Successfully
  1614. * Negative value: Failed
  1615. */
  1616. int pch_gbe_setup_rx_resources(struct pch_gbe_adapter *adapter,
  1617. struct pch_gbe_rx_ring *rx_ring)
  1618. {
  1619. struct pci_dev *pdev = adapter->pdev;
  1620. struct pch_gbe_rx_desc *rx_desc;
  1621. int size;
  1622. int desNo;
  1623. size = (int)sizeof(struct pch_gbe_buffer) * rx_ring->count;
  1624. rx_ring->buffer_info = vzalloc(size);
  1625. if (!rx_ring->buffer_info)
  1626. return -ENOMEM;
  1627. rx_ring->size = rx_ring->count * (int)sizeof(struct pch_gbe_rx_desc);
  1628. rx_ring->desc = dma_alloc_coherent(&pdev->dev, rx_ring->size,
  1629. &rx_ring->dma, GFP_KERNEL);
  1630. if (!rx_ring->desc) {
  1631. pr_err("Unable to allocate memory for the receive descriptor ring\n");
  1632. vfree(rx_ring->buffer_info);
  1633. return -ENOMEM;
  1634. }
  1635. memset(rx_ring->desc, 0, rx_ring->size);
  1636. rx_ring->next_to_clean = 0;
  1637. rx_ring->next_to_use = 0;
  1638. for (desNo = 0; desNo < rx_ring->count; desNo++) {
  1639. rx_desc = PCH_GBE_RX_DESC(*rx_ring, desNo);
  1640. rx_desc->gbec_status = DSC_INIT16;
  1641. }
  1642. pr_debug("rx_ring->desc = 0x%p rx_ring->dma = 0x%08llx "
  1643. "next_to_clean = 0x%08x next_to_use = 0x%08x\n",
  1644. rx_ring->desc, (unsigned long long)rx_ring->dma,
  1645. rx_ring->next_to_clean, rx_ring->next_to_use);
  1646. return 0;
  1647. }
  1648. /**
  1649. * pch_gbe_free_tx_resources - Free Tx Resources
  1650. * @adapter: Board private structure
  1651. * @tx_ring: Tx descriptor ring for a specific queue
  1652. */
  1653. void pch_gbe_free_tx_resources(struct pch_gbe_adapter *adapter,
  1654. struct pch_gbe_tx_ring *tx_ring)
  1655. {
  1656. struct pci_dev *pdev = adapter->pdev;
  1657. pch_gbe_clean_tx_ring(adapter, tx_ring);
  1658. vfree(tx_ring->buffer_info);
  1659. tx_ring->buffer_info = NULL;
  1660. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1661. tx_ring->desc = NULL;
  1662. }
  1663. /**
  1664. * pch_gbe_free_rx_resources - Free Rx Resources
  1665. * @adapter: Board private structure
  1666. * @rx_ring: Ring to clean the resources from
  1667. */
  1668. void pch_gbe_free_rx_resources(struct pch_gbe_adapter *adapter,
  1669. struct pch_gbe_rx_ring *rx_ring)
  1670. {
  1671. struct pci_dev *pdev = adapter->pdev;
  1672. pch_gbe_clean_rx_ring(adapter, rx_ring);
  1673. vfree(rx_ring->buffer_info);
  1674. rx_ring->buffer_info = NULL;
  1675. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1676. rx_ring->desc = NULL;
  1677. }
  1678. /**
  1679. * pch_gbe_request_irq - Allocate an interrupt line
  1680. * @adapter: Board private structure
  1681. * Returns
  1682. * 0: Successfully
  1683. * Negative value: Failed
  1684. */
  1685. static int pch_gbe_request_irq(struct pch_gbe_adapter *adapter)
  1686. {
  1687. struct net_device *netdev = adapter->netdev;
  1688. int err;
  1689. int flags;
  1690. flags = IRQF_SHARED;
  1691. adapter->have_msi = false;
  1692. err = pci_enable_msi(adapter->pdev);
  1693. pr_debug("call pci_enable_msi\n");
  1694. if (err) {
  1695. pr_debug("call pci_enable_msi - Error: %d\n", err);
  1696. } else {
  1697. flags = 0;
  1698. adapter->have_msi = true;
  1699. }
  1700. err = request_irq(adapter->pdev->irq, &pch_gbe_intr,
  1701. flags, netdev->name, netdev);
  1702. if (err)
  1703. pr_err("Unable to allocate interrupt Error: %d\n", err);
  1704. pr_debug("adapter->have_msi : %d flags : 0x%04x return : 0x%04x\n",
  1705. adapter->have_msi, flags, err);
  1706. return err;
  1707. }
  1708. static void pch_gbe_set_multi(struct net_device *netdev);
  1709. /**
  1710. * pch_gbe_up - Up GbE network device
  1711. * @adapter: Board private structure
  1712. * Returns
  1713. * 0: Successfully
  1714. * Negative value: Failed
  1715. */
  1716. int pch_gbe_up(struct pch_gbe_adapter *adapter)
  1717. {
  1718. struct net_device *netdev = adapter->netdev;
  1719. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1720. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1721. int err;
  1722. /* Ensure we have a valid MAC */
  1723. if (!is_valid_ether_addr(adapter->hw.mac.addr)) {
  1724. pr_err("Error: Invalid MAC address\n");
  1725. return -EINVAL;
  1726. }
  1727. /* hardware has been reset, we need to reload some things */
  1728. pch_gbe_set_multi(netdev);
  1729. pch_gbe_setup_tctl(adapter);
  1730. pch_gbe_configure_tx(adapter);
  1731. pch_gbe_setup_rctl(adapter);
  1732. pch_gbe_configure_rx(adapter);
  1733. err = pch_gbe_request_irq(adapter);
  1734. if (err) {
  1735. pr_err("Error: can't bring device up\n");
  1736. return err;
  1737. }
  1738. err = pch_gbe_alloc_rx_buffers_pool(adapter, rx_ring, rx_ring->count);
  1739. if (err) {
  1740. pr_err("Error: can't bring device up\n");
  1741. return err;
  1742. }
  1743. pch_gbe_alloc_tx_buffers(adapter, tx_ring);
  1744. pch_gbe_alloc_rx_buffers(adapter, rx_ring, rx_ring->count);
  1745. adapter->tx_queue_len = netdev->tx_queue_len;
  1746. pch_gbe_start_receive(&adapter->hw);
  1747. mod_timer(&adapter->watchdog_timer, jiffies);
  1748. napi_enable(&adapter->napi);
  1749. pch_gbe_irq_enable(adapter);
  1750. netif_start_queue(adapter->netdev);
  1751. return 0;
  1752. }
  1753. /**
  1754. * pch_gbe_down - Down GbE network device
  1755. * @adapter: Board private structure
  1756. */
  1757. void pch_gbe_down(struct pch_gbe_adapter *adapter)
  1758. {
  1759. struct net_device *netdev = adapter->netdev;
  1760. struct pch_gbe_rx_ring *rx_ring = adapter->rx_ring;
  1761. /* signal that we're down so the interrupt handler does not
  1762. * reschedule our watchdog timer */
  1763. napi_disable(&adapter->napi);
  1764. atomic_set(&adapter->irq_sem, 0);
  1765. pch_gbe_irq_disable(adapter);
  1766. pch_gbe_free_irq(adapter);
  1767. del_timer_sync(&adapter->watchdog_timer);
  1768. netdev->tx_queue_len = adapter->tx_queue_len;
  1769. netif_carrier_off(netdev);
  1770. netif_stop_queue(netdev);
  1771. pch_gbe_reset(adapter);
  1772. pch_gbe_clean_tx_ring(adapter, adapter->tx_ring);
  1773. pch_gbe_clean_rx_ring(adapter, adapter->rx_ring);
  1774. pci_free_consistent(adapter->pdev, rx_ring->rx_buff_pool_size,
  1775. rx_ring->rx_buff_pool, rx_ring->rx_buff_pool_logic);
  1776. rx_ring->rx_buff_pool_logic = 0;
  1777. rx_ring->rx_buff_pool_size = 0;
  1778. rx_ring->rx_buff_pool = NULL;
  1779. }
  1780. /**
  1781. * pch_gbe_sw_init - Initialize general software structures (struct pch_gbe_adapter)
  1782. * @adapter: Board private structure to initialize
  1783. * Returns
  1784. * 0: Successfully
  1785. * Negative value: Failed
  1786. */
  1787. static int pch_gbe_sw_init(struct pch_gbe_adapter *adapter)
  1788. {
  1789. struct pch_gbe_hw *hw = &adapter->hw;
  1790. struct net_device *netdev = adapter->netdev;
  1791. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  1792. hw->mac.max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1793. hw->mac.min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  1794. /* Initialize the hardware-specific values */
  1795. if (pch_gbe_hal_setup_init_funcs(hw)) {
  1796. pr_err("Hardware Initialization Failure\n");
  1797. return -EIO;
  1798. }
  1799. if (pch_gbe_alloc_queues(adapter)) {
  1800. pr_err("Unable to allocate memory for queues\n");
  1801. return -ENOMEM;
  1802. }
  1803. spin_lock_init(&adapter->hw.miim_lock);
  1804. spin_lock_init(&adapter->tx_queue_lock);
  1805. spin_lock_init(&adapter->stats_lock);
  1806. spin_lock_init(&adapter->ethtool_lock);
  1807. atomic_set(&adapter->irq_sem, 0);
  1808. pch_gbe_irq_disable(adapter);
  1809. pch_gbe_init_stats(adapter);
  1810. pr_debug("rx_buffer_len : %d mac.min_frame_size : %d mac.max_frame_size : %d\n",
  1811. (u32) adapter->rx_buffer_len,
  1812. hw->mac.min_frame_size, hw->mac.max_frame_size);
  1813. return 0;
  1814. }
  1815. /**
  1816. * pch_gbe_open - Called when a network interface is made active
  1817. * @netdev: Network interface device structure
  1818. * Returns
  1819. * 0: Successfully
  1820. * Negative value: Failed
  1821. */
  1822. static int pch_gbe_open(struct net_device *netdev)
  1823. {
  1824. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1825. struct pch_gbe_hw *hw = &adapter->hw;
  1826. int err;
  1827. /* allocate transmit descriptors */
  1828. err = pch_gbe_setup_tx_resources(adapter, adapter->tx_ring);
  1829. if (err)
  1830. goto err_setup_tx;
  1831. /* allocate receive descriptors */
  1832. err = pch_gbe_setup_rx_resources(adapter, adapter->rx_ring);
  1833. if (err)
  1834. goto err_setup_rx;
  1835. pch_gbe_hal_power_up_phy(hw);
  1836. err = pch_gbe_up(adapter);
  1837. if (err)
  1838. goto err_up;
  1839. pr_debug("Success End\n");
  1840. return 0;
  1841. err_up:
  1842. if (!adapter->wake_up_evt)
  1843. pch_gbe_hal_power_down_phy(hw);
  1844. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1845. err_setup_rx:
  1846. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1847. err_setup_tx:
  1848. pch_gbe_reset(adapter);
  1849. pr_err("Error End\n");
  1850. return err;
  1851. }
  1852. /**
  1853. * pch_gbe_stop - Disables a network interface
  1854. * @netdev: Network interface device structure
  1855. * Returns
  1856. * 0: Successfully
  1857. */
  1858. static int pch_gbe_stop(struct net_device *netdev)
  1859. {
  1860. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1861. struct pch_gbe_hw *hw = &adapter->hw;
  1862. pch_gbe_down(adapter);
  1863. if (!adapter->wake_up_evt)
  1864. pch_gbe_hal_power_down_phy(hw);
  1865. pch_gbe_free_tx_resources(adapter, adapter->tx_ring);
  1866. pch_gbe_free_rx_resources(adapter, adapter->rx_ring);
  1867. return 0;
  1868. }
  1869. /**
  1870. * pch_gbe_xmit_frame - Packet transmitting start
  1871. * @skb: Socket buffer structure
  1872. * @netdev: Network interface device structure
  1873. * Returns
  1874. * - NETDEV_TX_OK: Normal end
  1875. * - NETDEV_TX_BUSY: Error end
  1876. */
  1877. static int pch_gbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1878. {
  1879. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1880. struct pch_gbe_tx_ring *tx_ring = adapter->tx_ring;
  1881. unsigned long flags;
  1882. if (unlikely(skb->len > (adapter->hw.mac.max_frame_size - 4))) {
  1883. pr_err("Transfer length Error: skb len: %d > max: %d\n",
  1884. skb->len, adapter->hw.mac.max_frame_size);
  1885. dev_kfree_skb_any(skb);
  1886. adapter->stats.tx_length_errors++;
  1887. return NETDEV_TX_OK;
  1888. }
  1889. if (!spin_trylock_irqsave(&tx_ring->tx_lock, flags)) {
  1890. /* Collision - tell upper layer to requeue */
  1891. return NETDEV_TX_LOCKED;
  1892. }
  1893. if (unlikely(!PCH_GBE_DESC_UNUSED(tx_ring))) {
  1894. netif_stop_queue(netdev);
  1895. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1896. pr_debug("Return : BUSY next_to use : 0x%08x next_to clean : 0x%08x\n",
  1897. tx_ring->next_to_use, tx_ring->next_to_clean);
  1898. return NETDEV_TX_BUSY;
  1899. }
  1900. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  1901. /* CRC,ITAG no support */
  1902. pch_gbe_tx_queue(adapter, tx_ring, skb);
  1903. return NETDEV_TX_OK;
  1904. }
  1905. /**
  1906. * pch_gbe_get_stats - Get System Network Statistics
  1907. * @netdev: Network interface device structure
  1908. * Returns: The current stats
  1909. */
  1910. static struct net_device_stats *pch_gbe_get_stats(struct net_device *netdev)
  1911. {
  1912. /* only return the current stats */
  1913. return &netdev->stats;
  1914. }
  1915. /**
  1916. * pch_gbe_set_multi - Multicast and Promiscuous mode set
  1917. * @netdev: Network interface device structure
  1918. */
  1919. static void pch_gbe_set_multi(struct net_device *netdev)
  1920. {
  1921. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1922. struct pch_gbe_hw *hw = &adapter->hw;
  1923. struct netdev_hw_addr *ha;
  1924. u8 *mta_list;
  1925. u32 rctl;
  1926. int i;
  1927. int mc_count;
  1928. pr_debug("netdev->flags : 0x%08x\n", netdev->flags);
  1929. /* Check for Promiscuous and All Multicast modes */
  1930. rctl = ioread32(&hw->reg->RX_MODE);
  1931. mc_count = netdev_mc_count(netdev);
  1932. if ((netdev->flags & IFF_PROMISC)) {
  1933. rctl &= ~PCH_GBE_ADD_FIL_EN;
  1934. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1935. } else if ((netdev->flags & IFF_ALLMULTI)) {
  1936. /* all the multicasting receive permissions */
  1937. rctl |= PCH_GBE_ADD_FIL_EN;
  1938. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1939. } else {
  1940. if (mc_count >= PCH_GBE_MAR_ENTRIES) {
  1941. /* all the multicasting receive permissions */
  1942. rctl |= PCH_GBE_ADD_FIL_EN;
  1943. rctl &= ~PCH_GBE_MLT_FIL_EN;
  1944. } else {
  1945. rctl |= (PCH_GBE_ADD_FIL_EN | PCH_GBE_MLT_FIL_EN);
  1946. }
  1947. }
  1948. iowrite32(rctl, &hw->reg->RX_MODE);
  1949. if (mc_count >= PCH_GBE_MAR_ENTRIES)
  1950. return;
  1951. mta_list = kmalloc(mc_count * ETH_ALEN, GFP_ATOMIC);
  1952. if (!mta_list)
  1953. return;
  1954. /* The shared function expects a packed array of only addresses. */
  1955. i = 0;
  1956. netdev_for_each_mc_addr(ha, netdev) {
  1957. if (i == mc_count)
  1958. break;
  1959. memcpy(mta_list + (i++ * ETH_ALEN), &ha->addr, ETH_ALEN);
  1960. }
  1961. pch_gbe_mac_mc_addr_list_update(hw, mta_list, i, 1,
  1962. PCH_GBE_MAR_ENTRIES);
  1963. kfree(mta_list);
  1964. pr_debug("RX_MODE reg(check bit31,30 ADD,MLT) : 0x%08x netdev->mc_count : 0x%08x\n",
  1965. ioread32(&hw->reg->RX_MODE), mc_count);
  1966. }
  1967. /**
  1968. * pch_gbe_set_mac - Change the Ethernet Address of the NIC
  1969. * @netdev: Network interface device structure
  1970. * @addr: Pointer to an address structure
  1971. * Returns
  1972. * 0: Successfully
  1973. * -EADDRNOTAVAIL: Failed
  1974. */
  1975. static int pch_gbe_set_mac(struct net_device *netdev, void *addr)
  1976. {
  1977. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  1978. struct sockaddr *skaddr = addr;
  1979. int ret_val;
  1980. if (!is_valid_ether_addr(skaddr->sa_data)) {
  1981. ret_val = -EADDRNOTAVAIL;
  1982. } else {
  1983. memcpy(netdev->dev_addr, skaddr->sa_data, netdev->addr_len);
  1984. memcpy(adapter->hw.mac.addr, skaddr->sa_data, netdev->addr_len);
  1985. pch_gbe_mac_mar_set(&adapter->hw, adapter->hw.mac.addr, 0);
  1986. ret_val = 0;
  1987. }
  1988. pr_debug("ret_val : 0x%08x\n", ret_val);
  1989. pr_debug("dev_addr : %pM\n", netdev->dev_addr);
  1990. pr_debug("mac_addr : %pM\n", adapter->hw.mac.addr);
  1991. pr_debug("MAC_ADR1AB reg : 0x%08x 0x%08x\n",
  1992. ioread32(&adapter->hw.reg->mac_adr[0].high),
  1993. ioread32(&adapter->hw.reg->mac_adr[0].low));
  1994. return ret_val;
  1995. }
  1996. /**
  1997. * pch_gbe_change_mtu - Change the Maximum Transfer Unit
  1998. * @netdev: Network interface device structure
  1999. * @new_mtu: New value for maximum frame size
  2000. * Returns
  2001. * 0: Successfully
  2002. * -EINVAL: Failed
  2003. */
  2004. static int pch_gbe_change_mtu(struct net_device *netdev, int new_mtu)
  2005. {
  2006. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2007. int max_frame;
  2008. unsigned long old_rx_buffer_len = adapter->rx_buffer_len;
  2009. int err;
  2010. max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2011. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2012. (max_frame > PCH_GBE_MAX_JUMBO_FRAME_SIZE)) {
  2013. pr_err("Invalid MTU setting\n");
  2014. return -EINVAL;
  2015. }
  2016. if (max_frame <= PCH_GBE_FRAME_SIZE_2048)
  2017. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_2048;
  2018. else if (max_frame <= PCH_GBE_FRAME_SIZE_4096)
  2019. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_4096;
  2020. else if (max_frame <= PCH_GBE_FRAME_SIZE_8192)
  2021. adapter->rx_buffer_len = PCH_GBE_FRAME_SIZE_8192;
  2022. else
  2023. adapter->rx_buffer_len = PCH_GBE_MAX_RX_BUFFER_SIZE;
  2024. if (netif_running(netdev)) {
  2025. pch_gbe_down(adapter);
  2026. err = pch_gbe_up(adapter);
  2027. if (err) {
  2028. adapter->rx_buffer_len = old_rx_buffer_len;
  2029. pch_gbe_up(adapter);
  2030. return -ENOMEM;
  2031. } else {
  2032. netdev->mtu = new_mtu;
  2033. adapter->hw.mac.max_frame_size = max_frame;
  2034. }
  2035. } else {
  2036. pch_gbe_reset(adapter);
  2037. netdev->mtu = new_mtu;
  2038. adapter->hw.mac.max_frame_size = max_frame;
  2039. }
  2040. pr_debug("max_frame : %d rx_buffer_len : %d mtu : %d max_frame_size : %d\n",
  2041. max_frame, (u32) adapter->rx_buffer_len, netdev->mtu,
  2042. adapter->hw.mac.max_frame_size);
  2043. return 0;
  2044. }
  2045. /**
  2046. * pch_gbe_set_features - Reset device after features changed
  2047. * @netdev: Network interface device structure
  2048. * @features: New features
  2049. * Returns
  2050. * 0: HW state updated successfully
  2051. */
  2052. static int pch_gbe_set_features(struct net_device *netdev,
  2053. netdev_features_t features)
  2054. {
  2055. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2056. netdev_features_t changed = features ^ netdev->features;
  2057. if (!(changed & NETIF_F_RXCSUM))
  2058. return 0;
  2059. if (netif_running(netdev))
  2060. pch_gbe_reinit_locked(adapter);
  2061. else
  2062. pch_gbe_reset(adapter);
  2063. return 0;
  2064. }
  2065. /**
  2066. * pch_gbe_ioctl - Controls register through a MII interface
  2067. * @netdev: Network interface device structure
  2068. * @ifr: Pointer to ifr structure
  2069. * @cmd: Control command
  2070. * Returns
  2071. * 0: Successfully
  2072. * Negative value: Failed
  2073. */
  2074. static int pch_gbe_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  2075. {
  2076. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2077. pr_debug("cmd : 0x%04x\n", cmd);
  2078. #ifdef CONFIG_PCH_PTP
  2079. if (cmd == SIOCSHWTSTAMP)
  2080. return hwtstamp_ioctl(netdev, ifr, cmd);
  2081. #endif
  2082. return generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  2083. }
  2084. /**
  2085. * pch_gbe_tx_timeout - Respond to a Tx Hang
  2086. * @netdev: Network interface device structure
  2087. */
  2088. static void pch_gbe_tx_timeout(struct net_device *netdev)
  2089. {
  2090. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2091. /* Do the reset outside of interrupt context */
  2092. adapter->stats.tx_timeout_count++;
  2093. schedule_work(&adapter->reset_task);
  2094. }
  2095. /**
  2096. * pch_gbe_napi_poll - NAPI receive and transfer polling callback
  2097. * @napi: Pointer of polling device struct
  2098. * @budget: The maximum number of a packet
  2099. * Returns
  2100. * false: Exit the polling mode
  2101. * true: Continue the polling mode
  2102. */
  2103. static int pch_gbe_napi_poll(struct napi_struct *napi, int budget)
  2104. {
  2105. struct pch_gbe_adapter *adapter =
  2106. container_of(napi, struct pch_gbe_adapter, napi);
  2107. int work_done = 0;
  2108. bool poll_end_flag = false;
  2109. bool cleaned = false;
  2110. u32 int_en;
  2111. pr_debug("budget : %d\n", budget);
  2112. pch_gbe_clean_rx(adapter, adapter->rx_ring, &work_done, budget);
  2113. cleaned = pch_gbe_clean_tx(adapter, adapter->tx_ring);
  2114. if (!cleaned)
  2115. work_done = budget;
  2116. /* If no Tx and not enough Rx work done,
  2117. * exit the polling mode
  2118. */
  2119. if (work_done < budget)
  2120. poll_end_flag = true;
  2121. if (poll_end_flag) {
  2122. napi_complete(napi);
  2123. if (adapter->rx_stop_flag) {
  2124. adapter->rx_stop_flag = false;
  2125. pch_gbe_start_receive(&adapter->hw);
  2126. }
  2127. pch_gbe_irq_enable(adapter);
  2128. } else
  2129. if (adapter->rx_stop_flag) {
  2130. adapter->rx_stop_flag = false;
  2131. pch_gbe_start_receive(&adapter->hw);
  2132. int_en = ioread32(&adapter->hw.reg->INT_EN);
  2133. iowrite32((int_en | PCH_GBE_INT_RX_FIFO_ERR),
  2134. &adapter->hw.reg->INT_EN);
  2135. }
  2136. pr_debug("poll_end_flag : %d work_done : %d budget : %d\n",
  2137. poll_end_flag, work_done, budget);
  2138. return work_done;
  2139. }
  2140. #ifdef CONFIG_NET_POLL_CONTROLLER
  2141. /**
  2142. * pch_gbe_netpoll - Used by things like netconsole to send skbs
  2143. * @netdev: Network interface device structure
  2144. */
  2145. static void pch_gbe_netpoll(struct net_device *netdev)
  2146. {
  2147. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2148. disable_irq(adapter->pdev->irq);
  2149. pch_gbe_intr(adapter->pdev->irq, netdev);
  2150. enable_irq(adapter->pdev->irq);
  2151. }
  2152. #endif
  2153. static const struct net_device_ops pch_gbe_netdev_ops = {
  2154. .ndo_open = pch_gbe_open,
  2155. .ndo_stop = pch_gbe_stop,
  2156. .ndo_start_xmit = pch_gbe_xmit_frame,
  2157. .ndo_get_stats = pch_gbe_get_stats,
  2158. .ndo_set_mac_address = pch_gbe_set_mac,
  2159. .ndo_tx_timeout = pch_gbe_tx_timeout,
  2160. .ndo_change_mtu = pch_gbe_change_mtu,
  2161. .ndo_set_features = pch_gbe_set_features,
  2162. .ndo_do_ioctl = pch_gbe_ioctl,
  2163. .ndo_set_rx_mode = pch_gbe_set_multi,
  2164. #ifdef CONFIG_NET_POLL_CONTROLLER
  2165. .ndo_poll_controller = pch_gbe_netpoll,
  2166. #endif
  2167. };
  2168. static pci_ers_result_t pch_gbe_io_error_detected(struct pci_dev *pdev,
  2169. pci_channel_state_t state)
  2170. {
  2171. struct net_device *netdev = pci_get_drvdata(pdev);
  2172. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2173. netif_device_detach(netdev);
  2174. if (netif_running(netdev))
  2175. pch_gbe_down(adapter);
  2176. pci_disable_device(pdev);
  2177. /* Request a slot slot reset. */
  2178. return PCI_ERS_RESULT_NEED_RESET;
  2179. }
  2180. static pci_ers_result_t pch_gbe_io_slot_reset(struct pci_dev *pdev)
  2181. {
  2182. struct net_device *netdev = pci_get_drvdata(pdev);
  2183. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2184. struct pch_gbe_hw *hw = &adapter->hw;
  2185. if (pci_enable_device(pdev)) {
  2186. pr_err("Cannot re-enable PCI device after reset\n");
  2187. return PCI_ERS_RESULT_DISCONNECT;
  2188. }
  2189. pci_set_master(pdev);
  2190. pci_enable_wake(pdev, PCI_D0, 0);
  2191. pch_gbe_hal_power_up_phy(hw);
  2192. pch_gbe_reset(adapter);
  2193. /* Clear wake up status */
  2194. pch_gbe_mac_set_wol_event(hw, 0);
  2195. return PCI_ERS_RESULT_RECOVERED;
  2196. }
  2197. static void pch_gbe_io_resume(struct pci_dev *pdev)
  2198. {
  2199. struct net_device *netdev = pci_get_drvdata(pdev);
  2200. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2201. if (netif_running(netdev)) {
  2202. if (pch_gbe_up(adapter)) {
  2203. pr_debug("can't bring device back up after reset\n");
  2204. return;
  2205. }
  2206. }
  2207. netif_device_attach(netdev);
  2208. }
  2209. static int __pch_gbe_suspend(struct pci_dev *pdev)
  2210. {
  2211. struct net_device *netdev = pci_get_drvdata(pdev);
  2212. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2213. struct pch_gbe_hw *hw = &adapter->hw;
  2214. u32 wufc = adapter->wake_up_evt;
  2215. int retval = 0;
  2216. netif_device_detach(netdev);
  2217. if (netif_running(netdev))
  2218. pch_gbe_down(adapter);
  2219. if (wufc) {
  2220. pch_gbe_set_multi(netdev);
  2221. pch_gbe_setup_rctl(adapter);
  2222. pch_gbe_configure_rx(adapter);
  2223. pch_gbe_set_rgmii_ctrl(adapter, hw->mac.link_speed,
  2224. hw->mac.link_duplex);
  2225. pch_gbe_set_mode(adapter, hw->mac.link_speed,
  2226. hw->mac.link_duplex);
  2227. pch_gbe_mac_set_wol_event(hw, wufc);
  2228. pci_disable_device(pdev);
  2229. } else {
  2230. pch_gbe_hal_power_down_phy(hw);
  2231. pch_gbe_mac_set_wol_event(hw, wufc);
  2232. pci_disable_device(pdev);
  2233. }
  2234. return retval;
  2235. }
  2236. #ifdef CONFIG_PM
  2237. static int pch_gbe_suspend(struct device *device)
  2238. {
  2239. struct pci_dev *pdev = to_pci_dev(device);
  2240. return __pch_gbe_suspend(pdev);
  2241. }
  2242. static int pch_gbe_resume(struct device *device)
  2243. {
  2244. struct pci_dev *pdev = to_pci_dev(device);
  2245. struct net_device *netdev = pci_get_drvdata(pdev);
  2246. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2247. struct pch_gbe_hw *hw = &adapter->hw;
  2248. u32 err;
  2249. err = pci_enable_device(pdev);
  2250. if (err) {
  2251. pr_err("Cannot enable PCI device from suspend\n");
  2252. return err;
  2253. }
  2254. pci_set_master(pdev);
  2255. pch_gbe_hal_power_up_phy(hw);
  2256. pch_gbe_reset(adapter);
  2257. /* Clear wake on lan control and status */
  2258. pch_gbe_mac_set_wol_event(hw, 0);
  2259. if (netif_running(netdev))
  2260. pch_gbe_up(adapter);
  2261. netif_device_attach(netdev);
  2262. return 0;
  2263. }
  2264. #endif /* CONFIG_PM */
  2265. static void pch_gbe_shutdown(struct pci_dev *pdev)
  2266. {
  2267. __pch_gbe_suspend(pdev);
  2268. if (system_state == SYSTEM_POWER_OFF) {
  2269. pci_wake_from_d3(pdev, true);
  2270. pci_set_power_state(pdev, PCI_D3hot);
  2271. }
  2272. }
  2273. static void pch_gbe_remove(struct pci_dev *pdev)
  2274. {
  2275. struct net_device *netdev = pci_get_drvdata(pdev);
  2276. struct pch_gbe_adapter *adapter = netdev_priv(netdev);
  2277. cancel_work_sync(&adapter->reset_task);
  2278. unregister_netdev(netdev);
  2279. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2280. kfree(adapter->tx_ring);
  2281. kfree(adapter->rx_ring);
  2282. iounmap(adapter->hw.reg);
  2283. pci_release_regions(pdev);
  2284. free_netdev(netdev);
  2285. pci_disable_device(pdev);
  2286. }
  2287. static int pch_gbe_probe(struct pci_dev *pdev,
  2288. const struct pci_device_id *pci_id)
  2289. {
  2290. struct net_device *netdev;
  2291. struct pch_gbe_adapter *adapter;
  2292. int ret;
  2293. ret = pci_enable_device(pdev);
  2294. if (ret)
  2295. return ret;
  2296. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64))
  2297. || pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
  2298. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2299. if (ret) {
  2300. ret = pci_set_consistent_dma_mask(pdev,
  2301. DMA_BIT_MASK(32));
  2302. if (ret) {
  2303. dev_err(&pdev->dev, "ERR: No usable DMA "
  2304. "configuration, aborting\n");
  2305. goto err_disable_device;
  2306. }
  2307. }
  2308. }
  2309. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2310. if (ret) {
  2311. dev_err(&pdev->dev,
  2312. "ERR: Can't reserve PCI I/O and memory resources\n");
  2313. goto err_disable_device;
  2314. }
  2315. pci_set_master(pdev);
  2316. netdev = alloc_etherdev((int)sizeof(struct pch_gbe_adapter));
  2317. if (!netdev) {
  2318. ret = -ENOMEM;
  2319. goto err_release_pci;
  2320. }
  2321. SET_NETDEV_DEV(netdev, &pdev->dev);
  2322. pci_set_drvdata(pdev, netdev);
  2323. adapter = netdev_priv(netdev);
  2324. adapter->netdev = netdev;
  2325. adapter->pdev = pdev;
  2326. adapter->hw.back = adapter;
  2327. adapter->hw.reg = pci_iomap(pdev, PCH_GBE_PCI_BAR, 0);
  2328. if (!adapter->hw.reg) {
  2329. ret = -EIO;
  2330. dev_err(&pdev->dev, "Can't ioremap\n");
  2331. goto err_free_netdev;
  2332. }
  2333. #ifdef CONFIG_PCH_PTP
  2334. adapter->ptp_pdev = pci_get_bus_and_slot(adapter->pdev->bus->number,
  2335. PCI_DEVFN(12, 4));
  2336. if (ptp_filter_init(ptp_filter, ARRAY_SIZE(ptp_filter))) {
  2337. pr_err("Bad ptp filter\n");
  2338. return -EINVAL;
  2339. }
  2340. #endif
  2341. netdev->netdev_ops = &pch_gbe_netdev_ops;
  2342. netdev->watchdog_timeo = PCH_GBE_WATCHDOG_PERIOD;
  2343. netif_napi_add(netdev, &adapter->napi,
  2344. pch_gbe_napi_poll, PCH_GBE_RX_WEIGHT);
  2345. netdev->hw_features = NETIF_F_RXCSUM |
  2346. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2347. netdev->features = netdev->hw_features;
  2348. pch_gbe_set_ethtool_ops(netdev);
  2349. pch_gbe_mac_load_mac_addr(&adapter->hw);
  2350. pch_gbe_mac_reset_hw(&adapter->hw);
  2351. /* setup the private structure */
  2352. ret = pch_gbe_sw_init(adapter);
  2353. if (ret)
  2354. goto err_iounmap;
  2355. /* Initialize PHY */
  2356. ret = pch_gbe_init_phy(adapter);
  2357. if (ret) {
  2358. dev_err(&pdev->dev, "PHY initialize error\n");
  2359. goto err_free_adapter;
  2360. }
  2361. pch_gbe_hal_get_bus_info(&adapter->hw);
  2362. /* Read the MAC address. and store to the private data */
  2363. ret = pch_gbe_hal_read_mac_addr(&adapter->hw);
  2364. if (ret) {
  2365. dev_err(&pdev->dev, "MAC address Read Error\n");
  2366. goto err_free_adapter;
  2367. }
  2368. memcpy(netdev->dev_addr, adapter->hw.mac.addr, netdev->addr_len);
  2369. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2370. /*
  2371. * If the MAC is invalid (or just missing), display a warning
  2372. * but do not abort setting up the device. pch_gbe_up will
  2373. * prevent the interface from being brought up until a valid MAC
  2374. * is set.
  2375. */
  2376. dev_err(&pdev->dev, "Invalid MAC address, "
  2377. "interface disabled.\n");
  2378. }
  2379. setup_timer(&adapter->watchdog_timer, pch_gbe_watchdog,
  2380. (unsigned long)adapter);
  2381. INIT_WORK(&adapter->reset_task, pch_gbe_reset_task);
  2382. pch_gbe_check_options(adapter);
  2383. /* initialize the wol settings based on the eeprom settings */
  2384. adapter->wake_up_evt = PCH_GBE_WL_INIT_SETTING;
  2385. dev_info(&pdev->dev, "MAC address : %pM\n", netdev->dev_addr);
  2386. /* reset the hardware with the new settings */
  2387. pch_gbe_reset(adapter);
  2388. ret = register_netdev(netdev);
  2389. if (ret)
  2390. goto err_free_adapter;
  2391. /* tell the stack to leave us alone until pch_gbe_open() is called */
  2392. netif_carrier_off(netdev);
  2393. netif_stop_queue(netdev);
  2394. dev_dbg(&pdev->dev, "PCH Network Connection\n");
  2395. device_set_wakeup_enable(&pdev->dev, 1);
  2396. return 0;
  2397. err_free_adapter:
  2398. pch_gbe_hal_phy_hw_reset(&adapter->hw);
  2399. kfree(adapter->tx_ring);
  2400. kfree(adapter->rx_ring);
  2401. err_iounmap:
  2402. iounmap(adapter->hw.reg);
  2403. err_free_netdev:
  2404. free_netdev(netdev);
  2405. err_release_pci:
  2406. pci_release_regions(pdev);
  2407. err_disable_device:
  2408. pci_disable_device(pdev);
  2409. return ret;
  2410. }
  2411. static DEFINE_PCI_DEVICE_TABLE(pch_gbe_pcidev_id) = {
  2412. {.vendor = PCI_VENDOR_ID_INTEL,
  2413. .device = PCI_DEVICE_ID_INTEL_IOH1_GBE,
  2414. .subvendor = PCI_ANY_ID,
  2415. .subdevice = PCI_ANY_ID,
  2416. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2417. .class_mask = (0xFFFF00)
  2418. },
  2419. {.vendor = PCI_VENDOR_ID_ROHM,
  2420. .device = PCI_DEVICE_ID_ROHM_ML7223_GBE,
  2421. .subvendor = PCI_ANY_ID,
  2422. .subdevice = PCI_ANY_ID,
  2423. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2424. .class_mask = (0xFFFF00)
  2425. },
  2426. {.vendor = PCI_VENDOR_ID_ROHM,
  2427. .device = PCI_DEVICE_ID_ROHM_ML7831_GBE,
  2428. .subvendor = PCI_ANY_ID,
  2429. .subdevice = PCI_ANY_ID,
  2430. .class = (PCI_CLASS_NETWORK_ETHERNET << 8),
  2431. .class_mask = (0xFFFF00)
  2432. },
  2433. /* required last entry */
  2434. {0}
  2435. };
  2436. #ifdef CONFIG_PM
  2437. static const struct dev_pm_ops pch_gbe_pm_ops = {
  2438. .suspend = pch_gbe_suspend,
  2439. .resume = pch_gbe_resume,
  2440. .freeze = pch_gbe_suspend,
  2441. .thaw = pch_gbe_resume,
  2442. .poweroff = pch_gbe_suspend,
  2443. .restore = pch_gbe_resume,
  2444. };
  2445. #endif
  2446. static struct pci_error_handlers pch_gbe_err_handler = {
  2447. .error_detected = pch_gbe_io_error_detected,
  2448. .slot_reset = pch_gbe_io_slot_reset,
  2449. .resume = pch_gbe_io_resume
  2450. };
  2451. static struct pci_driver pch_gbe_driver = {
  2452. .name = KBUILD_MODNAME,
  2453. .id_table = pch_gbe_pcidev_id,
  2454. .probe = pch_gbe_probe,
  2455. .remove = pch_gbe_remove,
  2456. #ifdef CONFIG_PM
  2457. .driver.pm = &pch_gbe_pm_ops,
  2458. #endif
  2459. .shutdown = pch_gbe_shutdown,
  2460. .err_handler = &pch_gbe_err_handler
  2461. };
  2462. static int __init pch_gbe_init_module(void)
  2463. {
  2464. int ret;
  2465. ret = pci_register_driver(&pch_gbe_driver);
  2466. if (copybreak != PCH_GBE_COPYBREAK_DEFAULT) {
  2467. if (copybreak == 0) {
  2468. pr_info("copybreak disabled\n");
  2469. } else {
  2470. pr_info("copybreak enabled for packets <= %u bytes\n",
  2471. copybreak);
  2472. }
  2473. }
  2474. return ret;
  2475. }
  2476. static void __exit pch_gbe_exit_module(void)
  2477. {
  2478. pci_unregister_driver(&pch_gbe_driver);
  2479. }
  2480. module_init(pch_gbe_init_module);
  2481. module_exit(pch_gbe_exit_module);
  2482. MODULE_DESCRIPTION("EG20T PCH Gigabit ethernet Driver");
  2483. MODULE_AUTHOR("LAPIS SEMICONDUCTOR, <tshimizu818@gmail.com>");
  2484. MODULE_LICENSE("GPL");
  2485. MODULE_VERSION(DRV_VERSION);
  2486. MODULE_DEVICE_TABLE(pci, pch_gbe_pcidev_id);
  2487. module_param(copybreak, uint, 0644);
  2488. MODULE_PARM_DESC(copybreak,
  2489. "Maximum size of packet that is copied to a new buffer on receive");
  2490. /* pch_gbe_main.c */