core.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * include/linux/mfd/wm831x/core.h -- Core interface for WM831x
  3. *
  4. * Copyright 2009 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #ifndef __MFD_WM831X_CORE_H__
  15. #define __MFD_WM831X_CORE_H__
  16. #include <linux/interrupt.h>
  17. #include <linux/workqueue.h>
  18. /*
  19. * Register values.
  20. */
  21. #define WM831X_RESET_ID 0x00
  22. #define WM831X_REVISION 0x01
  23. #define WM831X_PARENT_ID 0x4000
  24. #define WM831X_SYSVDD_CONTROL 0x4001
  25. #define WM831X_THERMAL_MONITORING 0x4002
  26. #define WM831X_POWER_STATE 0x4003
  27. #define WM831X_WATCHDOG 0x4004
  28. #define WM831X_ON_PIN_CONTROL 0x4005
  29. #define WM831X_RESET_CONTROL 0x4006
  30. #define WM831X_CONTROL_INTERFACE 0x4007
  31. #define WM831X_SECURITY_KEY 0x4008
  32. #define WM831X_SOFTWARE_SCRATCH 0x4009
  33. #define WM831X_OTP_CONTROL 0x400A
  34. #define WM831X_GPIO_LEVEL 0x400C
  35. #define WM831X_SYSTEM_STATUS 0x400D
  36. #define WM831X_ON_SOURCE 0x400E
  37. #define WM831X_OFF_SOURCE 0x400F
  38. #define WM831X_SYSTEM_INTERRUPTS 0x4010
  39. #define WM831X_INTERRUPT_STATUS_1 0x4011
  40. #define WM831X_INTERRUPT_STATUS_2 0x4012
  41. #define WM831X_INTERRUPT_STATUS_3 0x4013
  42. #define WM831X_INTERRUPT_STATUS_4 0x4014
  43. #define WM831X_INTERRUPT_STATUS_5 0x4015
  44. #define WM831X_IRQ_CONFIG 0x4017
  45. #define WM831X_SYSTEM_INTERRUPTS_MASK 0x4018
  46. #define WM831X_INTERRUPT_STATUS_1_MASK 0x4019
  47. #define WM831X_INTERRUPT_STATUS_2_MASK 0x401A
  48. #define WM831X_INTERRUPT_STATUS_3_MASK 0x401B
  49. #define WM831X_INTERRUPT_STATUS_4_MASK 0x401C
  50. #define WM831X_INTERRUPT_STATUS_5_MASK 0x401D
  51. #define WM831X_RTC_WRITE_COUNTER 0x4020
  52. #define WM831X_RTC_TIME_1 0x4021
  53. #define WM831X_RTC_TIME_2 0x4022
  54. #define WM831X_RTC_ALARM_1 0x4023
  55. #define WM831X_RTC_ALARM_2 0x4024
  56. #define WM831X_RTC_CONTROL 0x4025
  57. #define WM831X_RTC_TRIM 0x4026
  58. #define WM831X_TOUCH_CONTROL_1 0x4028
  59. #define WM831X_TOUCH_CONTROL_2 0x4029
  60. #define WM831X_TOUCH_DATA_X 0x402A
  61. #define WM831X_TOUCH_DATA_Y 0x402B
  62. #define WM831X_TOUCH_DATA_Z 0x402C
  63. #define WM831X_AUXADC_DATA 0x402D
  64. #define WM831X_AUXADC_CONTROL 0x402E
  65. #define WM831X_AUXADC_SOURCE 0x402F
  66. #define WM831X_COMPARATOR_CONTROL 0x4030
  67. #define WM831X_COMPARATOR_1 0x4031
  68. #define WM831X_COMPARATOR_2 0x4032
  69. #define WM831X_COMPARATOR_3 0x4033
  70. #define WM831X_COMPARATOR_4 0x4034
  71. #define WM831X_GPIO1_CONTROL 0x4038
  72. #define WM831X_GPIO2_CONTROL 0x4039
  73. #define WM831X_GPIO3_CONTROL 0x403A
  74. #define WM831X_GPIO4_CONTROL 0x403B
  75. #define WM831X_GPIO5_CONTROL 0x403C
  76. #define WM831X_GPIO6_CONTROL 0x403D
  77. #define WM831X_GPIO7_CONTROL 0x403E
  78. #define WM831X_GPIO8_CONTROL 0x403F
  79. #define WM831X_GPIO9_CONTROL 0x4040
  80. #define WM831X_GPIO10_CONTROL 0x4041
  81. #define WM831X_GPIO11_CONTROL 0x4042
  82. #define WM831X_GPIO12_CONTROL 0x4043
  83. #define WM831X_GPIO13_CONTROL 0x4044
  84. #define WM831X_GPIO14_CONTROL 0x4045
  85. #define WM831X_GPIO15_CONTROL 0x4046
  86. #define WM831X_GPIO16_CONTROL 0x4047
  87. #define WM831X_CHARGER_CONTROL_1 0x4048
  88. #define WM831X_CHARGER_CONTROL_2 0x4049
  89. #define WM831X_CHARGER_STATUS 0x404A
  90. #define WM831X_BACKUP_CHARGER_CONTROL 0x404B
  91. #define WM831X_STATUS_LED_1 0x404C
  92. #define WM831X_STATUS_LED_2 0x404D
  93. #define WM831X_CURRENT_SINK_1 0x404E
  94. #define WM831X_CURRENT_SINK_2 0x404F
  95. #define WM831X_DCDC_ENABLE 0x4050
  96. #define WM831X_LDO_ENABLE 0x4051
  97. #define WM831X_DCDC_STATUS 0x4052
  98. #define WM831X_LDO_STATUS 0x4053
  99. #define WM831X_DCDC_UV_STATUS 0x4054
  100. #define WM831X_LDO_UV_STATUS 0x4055
  101. #define WM831X_DC1_CONTROL_1 0x4056
  102. #define WM831X_DC1_CONTROL_2 0x4057
  103. #define WM831X_DC1_ON_CONFIG 0x4058
  104. #define WM831X_DC1_SLEEP_CONTROL 0x4059
  105. #define WM831X_DC1_DVS_CONTROL 0x405A
  106. #define WM831X_DC2_CONTROL_1 0x405B
  107. #define WM831X_DC2_CONTROL_2 0x405C
  108. #define WM831X_DC2_ON_CONFIG 0x405D
  109. #define WM831X_DC2_SLEEP_CONTROL 0x405E
  110. #define WM831X_DC2_DVS_CONTROL 0x405F
  111. #define WM831X_DC3_CONTROL_1 0x4060
  112. #define WM831X_DC3_CONTROL_2 0x4061
  113. #define WM831X_DC3_ON_CONFIG 0x4062
  114. #define WM831X_DC3_SLEEP_CONTROL 0x4063
  115. #define WM831X_DC4_CONTROL 0x4064
  116. #define WM831X_DC4_SLEEP_CONTROL 0x4065
  117. #define WM832X_DC4_SLEEP_CONTROL 0x4067
  118. #define WM831X_EPE1_CONTROL 0x4066
  119. #define WM831X_EPE2_CONTROL 0x4067
  120. #define WM831X_LDO1_CONTROL 0x4068
  121. #define WM831X_LDO1_ON_CONTROL 0x4069
  122. #define WM831X_LDO1_SLEEP_CONTROL 0x406A
  123. #define WM831X_LDO2_CONTROL 0x406B
  124. #define WM831X_LDO2_ON_CONTROL 0x406C
  125. #define WM831X_LDO2_SLEEP_CONTROL 0x406D
  126. #define WM831X_LDO3_CONTROL 0x406E
  127. #define WM831X_LDO3_ON_CONTROL 0x406F
  128. #define WM831X_LDO3_SLEEP_CONTROL 0x4070
  129. #define WM831X_LDO4_CONTROL 0x4071
  130. #define WM831X_LDO4_ON_CONTROL 0x4072
  131. #define WM831X_LDO4_SLEEP_CONTROL 0x4073
  132. #define WM831X_LDO5_CONTROL 0x4074
  133. #define WM831X_LDO5_ON_CONTROL 0x4075
  134. #define WM831X_LDO5_SLEEP_CONTROL 0x4076
  135. #define WM831X_LDO6_CONTROL 0x4077
  136. #define WM831X_LDO6_ON_CONTROL 0x4078
  137. #define WM831X_LDO6_SLEEP_CONTROL 0x4079
  138. #define WM831X_LDO7_CONTROL 0x407A
  139. #define WM831X_LDO7_ON_CONTROL 0x407B
  140. #define WM831X_LDO7_SLEEP_CONTROL 0x407C
  141. #define WM831X_LDO8_CONTROL 0x407D
  142. #define WM831X_LDO8_ON_CONTROL 0x407E
  143. #define WM831X_LDO8_SLEEP_CONTROL 0x407F
  144. #define WM831X_LDO9_CONTROL 0x4080
  145. #define WM831X_LDO9_ON_CONTROL 0x4081
  146. #define WM831X_LDO9_SLEEP_CONTROL 0x4082
  147. #define WM831X_LDO10_CONTROL 0x4083
  148. #define WM831X_LDO10_ON_CONTROL 0x4084
  149. #define WM831X_LDO10_SLEEP_CONTROL 0x4085
  150. #define WM831X_LDO11_ON_CONTROL 0x4087
  151. #define WM831X_LDO11_SLEEP_CONTROL 0x4088
  152. #define WM831X_POWER_GOOD_SOURCE_1 0x408E
  153. #define WM831X_POWER_GOOD_SOURCE_2 0x408F
  154. #define WM831X_CLOCK_CONTROL_1 0x4090
  155. #define WM831X_CLOCK_CONTROL_2 0x4091
  156. #define WM831X_FLL_CONTROL_1 0x4092
  157. #define WM831X_FLL_CONTROL_2 0x4093
  158. #define WM831X_FLL_CONTROL_3 0x4094
  159. #define WM831X_FLL_CONTROL_4 0x4095
  160. #define WM831X_FLL_CONTROL_5 0x4096
  161. #define WM831X_UNIQUE_ID_1 0x7800
  162. #define WM831X_UNIQUE_ID_2 0x7801
  163. #define WM831X_UNIQUE_ID_3 0x7802
  164. #define WM831X_UNIQUE_ID_4 0x7803
  165. #define WM831X_UNIQUE_ID_5 0x7804
  166. #define WM831X_UNIQUE_ID_6 0x7805
  167. #define WM831X_UNIQUE_ID_7 0x7806
  168. #define WM831X_UNIQUE_ID_8 0x7807
  169. #define WM831X_FACTORY_OTP_ID 0x7808
  170. #define WM831X_FACTORY_OTP_1 0x7809
  171. #define WM831X_FACTORY_OTP_2 0x780A
  172. #define WM831X_FACTORY_OTP_3 0x780B
  173. #define WM831X_FACTORY_OTP_4 0x780C
  174. #define WM831X_FACTORY_OTP_5 0x780D
  175. #define WM831X_CUSTOMER_OTP_ID 0x7810
  176. #define WM831X_DC1_OTP_CONTROL 0x7811
  177. #define WM831X_DC2_OTP_CONTROL 0x7812
  178. #define WM831X_DC3_OTP_CONTROL 0x7813
  179. #define WM831X_LDO1_2_OTP_CONTROL 0x7814
  180. #define WM831X_LDO3_4_OTP_CONTROL 0x7815
  181. #define WM831X_LDO5_6_OTP_CONTROL 0x7816
  182. #define WM831X_LDO7_8_OTP_CONTROL 0x7817
  183. #define WM831X_LDO9_10_OTP_CONTROL 0x7818
  184. #define WM831X_LDO11_EPE_CONTROL 0x7819
  185. #define WM831X_GPIO1_OTP_CONTROL 0x781A
  186. #define WM831X_GPIO2_OTP_CONTROL 0x781B
  187. #define WM831X_GPIO3_OTP_CONTROL 0x781C
  188. #define WM831X_GPIO4_OTP_CONTROL 0x781D
  189. #define WM831X_GPIO5_OTP_CONTROL 0x781E
  190. #define WM831X_GPIO6_OTP_CONTROL 0x781F
  191. #define WM831X_DBE_CHECK_DATA 0x7827
  192. /*
  193. * R0 (0x00) - Reset ID
  194. */
  195. #define WM831X_CHIP_ID_MASK 0xFFFF /* CHIP_ID - [15:0] */
  196. #define WM831X_CHIP_ID_SHIFT 0 /* CHIP_ID - [15:0] */
  197. #define WM831X_CHIP_ID_WIDTH 16 /* CHIP_ID - [15:0] */
  198. /*
  199. * R1 (0x01) - Revision
  200. */
  201. #define WM831X_PARENT_REV_MASK 0xFF00 /* PARENT_REV - [15:8] */
  202. #define WM831X_PARENT_REV_SHIFT 8 /* PARENT_REV - [15:8] */
  203. #define WM831X_PARENT_REV_WIDTH 8 /* PARENT_REV - [15:8] */
  204. #define WM831X_CHILD_REV_MASK 0x00FF /* CHILD_REV - [7:0] */
  205. #define WM831X_CHILD_REV_SHIFT 0 /* CHILD_REV - [7:0] */
  206. #define WM831X_CHILD_REV_WIDTH 8 /* CHILD_REV - [7:0] */
  207. /*
  208. * R16384 (0x4000) - Parent ID
  209. */
  210. #define WM831X_PARENT_ID_MASK 0xFFFF /* PARENT_ID - [15:0] */
  211. #define WM831X_PARENT_ID_SHIFT 0 /* PARENT_ID - [15:0] */
  212. #define WM831X_PARENT_ID_WIDTH 16 /* PARENT_ID - [15:0] */
  213. /*
  214. * R16389 (0x4005) - ON Pin Control
  215. */
  216. #define WM831X_ON_PIN_SECACT_MASK 0x0300 /* ON_PIN_SECACT - [9:8] */
  217. #define WM831X_ON_PIN_SECACT_SHIFT 8 /* ON_PIN_SECACT - [9:8] */
  218. #define WM831X_ON_PIN_SECACT_WIDTH 2 /* ON_PIN_SECACT - [9:8] */
  219. #define WM831X_ON_PIN_PRIMACT_MASK 0x0030 /* ON_PIN_PRIMACT - [5:4] */
  220. #define WM831X_ON_PIN_PRIMACT_SHIFT 4 /* ON_PIN_PRIMACT - [5:4] */
  221. #define WM831X_ON_PIN_PRIMACT_WIDTH 2 /* ON_PIN_PRIMACT - [5:4] */
  222. #define WM831X_ON_PIN_STS 0x0008 /* ON_PIN_STS */
  223. #define WM831X_ON_PIN_STS_MASK 0x0008 /* ON_PIN_STS */
  224. #define WM831X_ON_PIN_STS_SHIFT 3 /* ON_PIN_STS */
  225. #define WM831X_ON_PIN_STS_WIDTH 1 /* ON_PIN_STS */
  226. #define WM831X_ON_PIN_TO_MASK 0x0003 /* ON_PIN_TO - [1:0] */
  227. #define WM831X_ON_PIN_TO_SHIFT 0 /* ON_PIN_TO - [1:0] */
  228. #define WM831X_ON_PIN_TO_WIDTH 2 /* ON_PIN_TO - [1:0] */
  229. struct regulator_dev;
  230. struct wm831x {
  231. struct mutex io_lock;
  232. struct device *dev;
  233. int (*read_dev)(struct wm831x *wm831x, unsigned short reg,
  234. int bytes, void *dest);
  235. int (*write_dev)(struct wm831x *wm831x, unsigned short reg,
  236. int bytes, void *src);
  237. void *control_data;
  238. int irq; /* Our chip IRQ */
  239. struct mutex irq_lock;
  240. struct workqueue_struct *irq_wq;
  241. struct work_struct irq_work;
  242. unsigned int irq_base;
  243. int irq_masks[5];
  244. int num_gpio;
  245. struct mutex auxadc_lock;
  246. /* The WM831x has a security key blocking access to certain
  247. * registers. The mutex is taken by the accessors for locking
  248. * and unlocking the security key, locked is used to fail
  249. * writes if the lock is held.
  250. */
  251. struct mutex key_lock;
  252. unsigned int locked:1;
  253. };
  254. /* Device I/O API */
  255. int wm831x_reg_read(struct wm831x *wm831x, unsigned short reg);
  256. int wm831x_reg_write(struct wm831x *wm831x, unsigned short reg,
  257. unsigned short val);
  258. void wm831x_reg_lock(struct wm831x *wm831x);
  259. int wm831x_reg_unlock(struct wm831x *wm831x);
  260. int wm831x_set_bits(struct wm831x *wm831x, unsigned short reg,
  261. unsigned short mask, unsigned short val);
  262. int wm831x_bulk_read(struct wm831x *wm831x, unsigned short reg,
  263. int count, u16 *buf);
  264. int wm831x_irq_init(struct wm831x *wm831x, int irq);
  265. void wm831x_irq_exit(struct wm831x *wm831x);
  266. int __must_check wm831x_request_irq(struct wm831x *wm831x,
  267. unsigned int irq, irq_handler_t handler,
  268. unsigned long flags, const char *name,
  269. void *dev);
  270. void wm831x_free_irq(struct wm831x *wm831x, unsigned int, void *);
  271. void wm831x_disable_irq(struct wm831x *wm831x, int irq);
  272. void wm831x_enable_irq(struct wm831x *wm831x, int irq);
  273. #endif