mmu.c 90 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  11. *
  12. * Authors:
  13. * Yaniv Kamay <yaniv@qumranet.com>
  14. * Avi Kivity <avi@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. */
  20. #include "irq.h"
  21. #include "mmu.h"
  22. #include "x86.h"
  23. #include "kvm_cache_regs.h"
  24. #include "x86.h"
  25. #include <linux/kvm_host.h>
  26. #include <linux/types.h>
  27. #include <linux/string.h>
  28. #include <linux/mm.h>
  29. #include <linux/highmem.h>
  30. #include <linux/module.h>
  31. #include <linux/swap.h>
  32. #include <linux/hugetlb.h>
  33. #include <linux/compiler.h>
  34. #include <linux/srcu.h>
  35. #include <linux/slab.h>
  36. #include <linux/uaccess.h>
  37. #include <asm/page.h>
  38. #include <asm/cmpxchg.h>
  39. #include <asm/io.h>
  40. #include <asm/vmx.h>
  41. /*
  42. * When setting this variable to true it enables Two-Dimensional-Paging
  43. * where the hardware walks 2 page tables:
  44. * 1. the guest-virtual to guest-physical
  45. * 2. while doing 1. it walks guest-physical to host-physical
  46. * If the hardware supports that we don't need to do shadow paging.
  47. */
  48. bool tdp_enabled = false;
  49. enum {
  50. AUDIT_PRE_PAGE_FAULT,
  51. AUDIT_POST_PAGE_FAULT,
  52. AUDIT_PRE_PTE_WRITE,
  53. AUDIT_POST_PTE_WRITE,
  54. AUDIT_PRE_SYNC,
  55. AUDIT_POST_SYNC
  56. };
  57. char *audit_point_name[] = {
  58. "pre page fault",
  59. "post page fault",
  60. "pre pte write",
  61. "post pte write",
  62. "pre sync",
  63. "post sync"
  64. };
  65. #undef MMU_DEBUG
  66. #ifdef MMU_DEBUG
  67. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  68. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  69. #else
  70. #define pgprintk(x...) do { } while (0)
  71. #define rmap_printk(x...) do { } while (0)
  72. #endif
  73. #ifdef MMU_DEBUG
  74. static int dbg = 0;
  75. module_param(dbg, bool, 0644);
  76. #endif
  77. static int oos_shadow = 1;
  78. module_param(oos_shadow, bool, 0644);
  79. #ifndef MMU_DEBUG
  80. #define ASSERT(x) do { } while (0)
  81. #else
  82. #define ASSERT(x) \
  83. if (!(x)) { \
  84. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  85. __FILE__, __LINE__, #x); \
  86. }
  87. #endif
  88. #define PTE_PREFETCH_NUM 8
  89. #define PT_FIRST_AVAIL_BITS_SHIFT 9
  90. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  91. #define PT64_LEVEL_BITS 9
  92. #define PT64_LEVEL_SHIFT(level) \
  93. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  94. #define PT64_LEVEL_MASK(level) \
  95. (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
  96. #define PT64_INDEX(address, level)\
  97. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  98. #define PT32_LEVEL_BITS 10
  99. #define PT32_LEVEL_SHIFT(level) \
  100. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  101. #define PT32_LEVEL_MASK(level) \
  102. (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
  103. #define PT32_LVL_OFFSET_MASK(level) \
  104. (PT32_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  105. * PT32_LEVEL_BITS))) - 1))
  106. #define PT32_INDEX(address, level)\
  107. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  108. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  109. #define PT64_DIR_BASE_ADDR_MASK \
  110. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  111. #define PT64_LVL_ADDR_MASK(level) \
  112. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  113. * PT64_LEVEL_BITS))) - 1))
  114. #define PT64_LVL_OFFSET_MASK(level) \
  115. (PT64_BASE_ADDR_MASK & ((1ULL << (PAGE_SHIFT + (((level) - 1) \
  116. * PT64_LEVEL_BITS))) - 1))
  117. #define PT32_BASE_ADDR_MASK PAGE_MASK
  118. #define PT32_DIR_BASE_ADDR_MASK \
  119. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  120. #define PT32_LVL_ADDR_MASK(level) \
  121. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + (((level) - 1) \
  122. * PT32_LEVEL_BITS))) - 1))
  123. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  124. | PT64_NX_MASK)
  125. #define RMAP_EXT 4
  126. #define ACC_EXEC_MASK 1
  127. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  128. #define ACC_USER_MASK PT_USER_MASK
  129. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  130. #include <trace/events/kvm.h>
  131. #define CREATE_TRACE_POINTS
  132. #include "mmutrace.h"
  133. #define SPTE_HOST_WRITEABLE (1ULL << PT_FIRST_AVAIL_BITS_SHIFT)
  134. #define SHADOW_PT_INDEX(addr, level) PT64_INDEX(addr, level)
  135. struct kvm_rmap_desc {
  136. u64 *sptes[RMAP_EXT];
  137. struct kvm_rmap_desc *more;
  138. };
  139. struct kvm_shadow_walk_iterator {
  140. u64 addr;
  141. hpa_t shadow_addr;
  142. int level;
  143. u64 *sptep;
  144. unsigned index;
  145. };
  146. #define for_each_shadow_entry(_vcpu, _addr, _walker) \
  147. for (shadow_walk_init(&(_walker), _vcpu, _addr); \
  148. shadow_walk_okay(&(_walker)); \
  149. shadow_walk_next(&(_walker)))
  150. typedef void (*mmu_parent_walk_fn) (struct kvm_mmu_page *sp, u64 *spte);
  151. static struct kmem_cache *pte_chain_cache;
  152. static struct kmem_cache *rmap_desc_cache;
  153. static struct kmem_cache *mmu_page_header_cache;
  154. static struct percpu_counter kvm_total_used_mmu_pages;
  155. static u64 __read_mostly shadow_trap_nonpresent_pte;
  156. static u64 __read_mostly shadow_notrap_nonpresent_pte;
  157. static u64 __read_mostly shadow_nx_mask;
  158. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  159. static u64 __read_mostly shadow_user_mask;
  160. static u64 __read_mostly shadow_accessed_mask;
  161. static u64 __read_mostly shadow_dirty_mask;
  162. static inline u64 rsvd_bits(int s, int e)
  163. {
  164. return ((1ULL << (e - s + 1)) - 1) << s;
  165. }
  166. void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
  167. {
  168. shadow_trap_nonpresent_pte = trap_pte;
  169. shadow_notrap_nonpresent_pte = notrap_pte;
  170. }
  171. EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
  172. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  173. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  174. {
  175. shadow_user_mask = user_mask;
  176. shadow_accessed_mask = accessed_mask;
  177. shadow_dirty_mask = dirty_mask;
  178. shadow_nx_mask = nx_mask;
  179. shadow_x_mask = x_mask;
  180. }
  181. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  182. static bool is_write_protection(struct kvm_vcpu *vcpu)
  183. {
  184. return kvm_read_cr0_bits(vcpu, X86_CR0_WP);
  185. }
  186. static int is_cpuid_PSE36(void)
  187. {
  188. return 1;
  189. }
  190. static int is_nx(struct kvm_vcpu *vcpu)
  191. {
  192. return vcpu->arch.efer & EFER_NX;
  193. }
  194. static int is_shadow_present_pte(u64 pte)
  195. {
  196. return pte != shadow_trap_nonpresent_pte
  197. && pte != shadow_notrap_nonpresent_pte;
  198. }
  199. static int is_large_pte(u64 pte)
  200. {
  201. return pte & PT_PAGE_SIZE_MASK;
  202. }
  203. static int is_writable_pte(unsigned long pte)
  204. {
  205. return pte & PT_WRITABLE_MASK;
  206. }
  207. static int is_dirty_gpte(unsigned long pte)
  208. {
  209. return pte & PT_DIRTY_MASK;
  210. }
  211. static int is_rmap_spte(u64 pte)
  212. {
  213. return is_shadow_present_pte(pte);
  214. }
  215. static int is_last_spte(u64 pte, int level)
  216. {
  217. if (level == PT_PAGE_TABLE_LEVEL)
  218. return 1;
  219. if (is_large_pte(pte))
  220. return 1;
  221. return 0;
  222. }
  223. static pfn_t spte_to_pfn(u64 pte)
  224. {
  225. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  226. }
  227. static gfn_t pse36_gfn_delta(u32 gpte)
  228. {
  229. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  230. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  231. }
  232. static void __set_spte(u64 *sptep, u64 spte)
  233. {
  234. set_64bit(sptep, spte);
  235. }
  236. static u64 __xchg_spte(u64 *sptep, u64 new_spte)
  237. {
  238. #ifdef CONFIG_X86_64
  239. return xchg(sptep, new_spte);
  240. #else
  241. u64 old_spte;
  242. do {
  243. old_spte = *sptep;
  244. } while (cmpxchg64(sptep, old_spte, new_spte) != old_spte);
  245. return old_spte;
  246. #endif
  247. }
  248. static bool spte_has_volatile_bits(u64 spte)
  249. {
  250. if (!shadow_accessed_mask)
  251. return false;
  252. if (!is_shadow_present_pte(spte))
  253. return false;
  254. if ((spte & shadow_accessed_mask) &&
  255. (!is_writable_pte(spte) || (spte & shadow_dirty_mask)))
  256. return false;
  257. return true;
  258. }
  259. static bool spte_is_bit_cleared(u64 old_spte, u64 new_spte, u64 bit_mask)
  260. {
  261. return (old_spte & bit_mask) && !(new_spte & bit_mask);
  262. }
  263. static void update_spte(u64 *sptep, u64 new_spte)
  264. {
  265. u64 mask, old_spte = *sptep;
  266. WARN_ON(!is_rmap_spte(new_spte));
  267. new_spte |= old_spte & shadow_dirty_mask;
  268. mask = shadow_accessed_mask;
  269. if (is_writable_pte(old_spte))
  270. mask |= shadow_dirty_mask;
  271. if (!spte_has_volatile_bits(old_spte) || (new_spte & mask) == mask)
  272. __set_spte(sptep, new_spte);
  273. else
  274. old_spte = __xchg_spte(sptep, new_spte);
  275. if (!shadow_accessed_mask)
  276. return;
  277. if (spte_is_bit_cleared(old_spte, new_spte, shadow_accessed_mask))
  278. kvm_set_pfn_accessed(spte_to_pfn(old_spte));
  279. if (spte_is_bit_cleared(old_spte, new_spte, shadow_dirty_mask))
  280. kvm_set_pfn_dirty(spte_to_pfn(old_spte));
  281. }
  282. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  283. struct kmem_cache *base_cache, int min)
  284. {
  285. void *obj;
  286. if (cache->nobjs >= min)
  287. return 0;
  288. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  289. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  290. if (!obj)
  291. return -ENOMEM;
  292. cache->objects[cache->nobjs++] = obj;
  293. }
  294. return 0;
  295. }
  296. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc,
  297. struct kmem_cache *cache)
  298. {
  299. while (mc->nobjs)
  300. kmem_cache_free(cache, mc->objects[--mc->nobjs]);
  301. }
  302. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  303. int min)
  304. {
  305. struct page *page;
  306. if (cache->nobjs >= min)
  307. return 0;
  308. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  309. page = alloc_page(GFP_KERNEL);
  310. if (!page)
  311. return -ENOMEM;
  312. cache->objects[cache->nobjs++] = page_address(page);
  313. }
  314. return 0;
  315. }
  316. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  317. {
  318. while (mc->nobjs)
  319. free_page((unsigned long)mc->objects[--mc->nobjs]);
  320. }
  321. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  322. {
  323. int r;
  324. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
  325. pte_chain_cache, 4);
  326. if (r)
  327. goto out;
  328. r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
  329. rmap_desc_cache, 4 + PTE_PREFETCH_NUM);
  330. if (r)
  331. goto out;
  332. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  333. if (r)
  334. goto out;
  335. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  336. mmu_page_header_cache, 4);
  337. out:
  338. return r;
  339. }
  340. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  341. {
  342. mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache, pte_chain_cache);
  343. mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache, rmap_desc_cache);
  344. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  345. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache,
  346. mmu_page_header_cache);
  347. }
  348. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
  349. size_t size)
  350. {
  351. void *p;
  352. BUG_ON(!mc->nobjs);
  353. p = mc->objects[--mc->nobjs];
  354. return p;
  355. }
  356. static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
  357. {
  358. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
  359. sizeof(struct kvm_pte_chain));
  360. }
  361. static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
  362. {
  363. kmem_cache_free(pte_chain_cache, pc);
  364. }
  365. static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
  366. {
  367. return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
  368. sizeof(struct kvm_rmap_desc));
  369. }
  370. static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
  371. {
  372. kmem_cache_free(rmap_desc_cache, rd);
  373. }
  374. static gfn_t kvm_mmu_page_get_gfn(struct kvm_mmu_page *sp, int index)
  375. {
  376. if (!sp->role.direct)
  377. return sp->gfns[index];
  378. return sp->gfn + (index << ((sp->role.level - 1) * PT64_LEVEL_BITS));
  379. }
  380. static void kvm_mmu_page_set_gfn(struct kvm_mmu_page *sp, int index, gfn_t gfn)
  381. {
  382. if (sp->role.direct)
  383. BUG_ON(gfn != kvm_mmu_page_get_gfn(sp, index));
  384. else
  385. sp->gfns[index] = gfn;
  386. }
  387. /*
  388. * Return the pointer to the large page information for a given gfn,
  389. * handling slots that are not large page aligned.
  390. */
  391. static struct kvm_lpage_info *lpage_info_slot(gfn_t gfn,
  392. struct kvm_memory_slot *slot,
  393. int level)
  394. {
  395. unsigned long idx;
  396. idx = (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
  397. (slot->base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
  398. return &slot->lpage_info[level - 2][idx];
  399. }
  400. static void account_shadowed(struct kvm *kvm, gfn_t gfn)
  401. {
  402. struct kvm_memory_slot *slot;
  403. struct kvm_lpage_info *linfo;
  404. int i;
  405. slot = gfn_to_memslot(kvm, gfn);
  406. for (i = PT_DIRECTORY_LEVEL;
  407. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  408. linfo = lpage_info_slot(gfn, slot, i);
  409. linfo->write_count += 1;
  410. }
  411. }
  412. static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
  413. {
  414. struct kvm_memory_slot *slot;
  415. struct kvm_lpage_info *linfo;
  416. int i;
  417. slot = gfn_to_memslot(kvm, gfn);
  418. for (i = PT_DIRECTORY_LEVEL;
  419. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  420. linfo = lpage_info_slot(gfn, slot, i);
  421. linfo->write_count -= 1;
  422. WARN_ON(linfo->write_count < 0);
  423. }
  424. }
  425. static int has_wrprotected_page(struct kvm *kvm,
  426. gfn_t gfn,
  427. int level)
  428. {
  429. struct kvm_memory_slot *slot;
  430. struct kvm_lpage_info *linfo;
  431. slot = gfn_to_memslot(kvm, gfn);
  432. if (slot) {
  433. linfo = lpage_info_slot(gfn, slot, level);
  434. return linfo->write_count;
  435. }
  436. return 1;
  437. }
  438. static int host_mapping_level(struct kvm *kvm, gfn_t gfn)
  439. {
  440. unsigned long page_size;
  441. int i, ret = 0;
  442. page_size = kvm_host_page_size(kvm, gfn);
  443. for (i = PT_PAGE_TABLE_LEVEL;
  444. i < (PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES); ++i) {
  445. if (page_size >= KVM_HPAGE_SIZE(i))
  446. ret = i;
  447. else
  448. break;
  449. }
  450. return ret;
  451. }
  452. static int mapping_level(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  453. {
  454. struct kvm_memory_slot *slot;
  455. int host_level, level, max_level;
  456. slot = gfn_to_memslot(vcpu->kvm, large_gfn);
  457. if (slot && slot->dirty_bitmap)
  458. return PT_PAGE_TABLE_LEVEL;
  459. host_level = host_mapping_level(vcpu->kvm, large_gfn);
  460. if (host_level == PT_PAGE_TABLE_LEVEL)
  461. return host_level;
  462. max_level = kvm_x86_ops->get_lpage_level() < host_level ?
  463. kvm_x86_ops->get_lpage_level() : host_level;
  464. for (level = PT_DIRECTORY_LEVEL; level <= max_level; ++level)
  465. if (has_wrprotected_page(vcpu->kvm, large_gfn, level))
  466. break;
  467. return level - 1;
  468. }
  469. /*
  470. * Take gfn and return the reverse mapping to it.
  471. */
  472. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int level)
  473. {
  474. struct kvm_memory_slot *slot;
  475. struct kvm_lpage_info *linfo;
  476. slot = gfn_to_memslot(kvm, gfn);
  477. if (likely(level == PT_PAGE_TABLE_LEVEL))
  478. return &slot->rmap[gfn - slot->base_gfn];
  479. linfo = lpage_info_slot(gfn, slot, level);
  480. return &linfo->rmap_pde;
  481. }
  482. /*
  483. * Reverse mapping data structures:
  484. *
  485. * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
  486. * that points to page_address(page).
  487. *
  488. * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
  489. * containing more mappings.
  490. *
  491. * Returns the number of rmap entries before the spte was added or zero if
  492. * the spte was not added.
  493. *
  494. */
  495. static int rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  496. {
  497. struct kvm_mmu_page *sp;
  498. struct kvm_rmap_desc *desc;
  499. unsigned long *rmapp;
  500. int i, count = 0;
  501. if (!is_rmap_spte(*spte))
  502. return count;
  503. sp = page_header(__pa(spte));
  504. kvm_mmu_page_set_gfn(sp, spte - sp->spt, gfn);
  505. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  506. if (!*rmapp) {
  507. rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
  508. *rmapp = (unsigned long)spte;
  509. } else if (!(*rmapp & 1)) {
  510. rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
  511. desc = mmu_alloc_rmap_desc(vcpu);
  512. desc->sptes[0] = (u64 *)*rmapp;
  513. desc->sptes[1] = spte;
  514. *rmapp = (unsigned long)desc | 1;
  515. ++count;
  516. } else {
  517. rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
  518. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  519. while (desc->sptes[RMAP_EXT-1] && desc->more) {
  520. desc = desc->more;
  521. count += RMAP_EXT;
  522. }
  523. if (desc->sptes[RMAP_EXT-1]) {
  524. desc->more = mmu_alloc_rmap_desc(vcpu);
  525. desc = desc->more;
  526. }
  527. for (i = 0; desc->sptes[i]; ++i)
  528. ++count;
  529. desc->sptes[i] = spte;
  530. }
  531. return count;
  532. }
  533. static void rmap_desc_remove_entry(unsigned long *rmapp,
  534. struct kvm_rmap_desc *desc,
  535. int i,
  536. struct kvm_rmap_desc *prev_desc)
  537. {
  538. int j;
  539. for (j = RMAP_EXT - 1; !desc->sptes[j] && j > i; --j)
  540. ;
  541. desc->sptes[i] = desc->sptes[j];
  542. desc->sptes[j] = NULL;
  543. if (j != 0)
  544. return;
  545. if (!prev_desc && !desc->more)
  546. *rmapp = (unsigned long)desc->sptes[0];
  547. else
  548. if (prev_desc)
  549. prev_desc->more = desc->more;
  550. else
  551. *rmapp = (unsigned long)desc->more | 1;
  552. mmu_free_rmap_desc(desc);
  553. }
  554. static void rmap_remove(struct kvm *kvm, u64 *spte)
  555. {
  556. struct kvm_rmap_desc *desc;
  557. struct kvm_rmap_desc *prev_desc;
  558. struct kvm_mmu_page *sp;
  559. gfn_t gfn;
  560. unsigned long *rmapp;
  561. int i;
  562. sp = page_header(__pa(spte));
  563. gfn = kvm_mmu_page_get_gfn(sp, spte - sp->spt);
  564. rmapp = gfn_to_rmap(kvm, gfn, sp->role.level);
  565. if (!*rmapp) {
  566. printk(KERN_ERR "rmap_remove: %p 0->BUG\n", spte);
  567. BUG();
  568. } else if (!(*rmapp & 1)) {
  569. rmap_printk("rmap_remove: %p 1->0\n", spte);
  570. if ((u64 *)*rmapp != spte) {
  571. printk(KERN_ERR "rmap_remove: %p 1->BUG\n", spte);
  572. BUG();
  573. }
  574. *rmapp = 0;
  575. } else {
  576. rmap_printk("rmap_remove: %p many->many\n", spte);
  577. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  578. prev_desc = NULL;
  579. while (desc) {
  580. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i)
  581. if (desc->sptes[i] == spte) {
  582. rmap_desc_remove_entry(rmapp,
  583. desc, i,
  584. prev_desc);
  585. return;
  586. }
  587. prev_desc = desc;
  588. desc = desc->more;
  589. }
  590. pr_err("rmap_remove: %p many->many\n", spte);
  591. BUG();
  592. }
  593. }
  594. static int set_spte_track_bits(u64 *sptep, u64 new_spte)
  595. {
  596. pfn_t pfn;
  597. u64 old_spte = *sptep;
  598. if (!spte_has_volatile_bits(old_spte))
  599. __set_spte(sptep, new_spte);
  600. else
  601. old_spte = __xchg_spte(sptep, new_spte);
  602. if (!is_rmap_spte(old_spte))
  603. return 0;
  604. pfn = spte_to_pfn(old_spte);
  605. if (!shadow_accessed_mask || old_spte & shadow_accessed_mask)
  606. kvm_set_pfn_accessed(pfn);
  607. if (!shadow_dirty_mask || (old_spte & shadow_dirty_mask))
  608. kvm_set_pfn_dirty(pfn);
  609. return 1;
  610. }
  611. static void drop_spte(struct kvm *kvm, u64 *sptep, u64 new_spte)
  612. {
  613. if (set_spte_track_bits(sptep, new_spte))
  614. rmap_remove(kvm, sptep);
  615. }
  616. static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
  617. {
  618. struct kvm_rmap_desc *desc;
  619. u64 *prev_spte;
  620. int i;
  621. if (!*rmapp)
  622. return NULL;
  623. else if (!(*rmapp & 1)) {
  624. if (!spte)
  625. return (u64 *)*rmapp;
  626. return NULL;
  627. }
  628. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  629. prev_spte = NULL;
  630. while (desc) {
  631. for (i = 0; i < RMAP_EXT && desc->sptes[i]; ++i) {
  632. if (prev_spte == spte)
  633. return desc->sptes[i];
  634. prev_spte = desc->sptes[i];
  635. }
  636. desc = desc->more;
  637. }
  638. return NULL;
  639. }
  640. static int rmap_write_protect(struct kvm *kvm, u64 gfn)
  641. {
  642. unsigned long *rmapp;
  643. u64 *spte;
  644. int i, write_protected = 0;
  645. rmapp = gfn_to_rmap(kvm, gfn, PT_PAGE_TABLE_LEVEL);
  646. spte = rmap_next(kvm, rmapp, NULL);
  647. while (spte) {
  648. BUG_ON(!spte);
  649. BUG_ON(!(*spte & PT_PRESENT_MASK));
  650. rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
  651. if (is_writable_pte(*spte)) {
  652. update_spte(spte, *spte & ~PT_WRITABLE_MASK);
  653. write_protected = 1;
  654. }
  655. spte = rmap_next(kvm, rmapp, spte);
  656. }
  657. /* check for huge page mappings */
  658. for (i = PT_DIRECTORY_LEVEL;
  659. i < PT_PAGE_TABLE_LEVEL + KVM_NR_PAGE_SIZES; ++i) {
  660. rmapp = gfn_to_rmap(kvm, gfn, i);
  661. spte = rmap_next(kvm, rmapp, NULL);
  662. while (spte) {
  663. BUG_ON(!spte);
  664. BUG_ON(!(*spte & PT_PRESENT_MASK));
  665. BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
  666. pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
  667. if (is_writable_pte(*spte)) {
  668. drop_spte(kvm, spte,
  669. shadow_trap_nonpresent_pte);
  670. --kvm->stat.lpages;
  671. spte = NULL;
  672. write_protected = 1;
  673. }
  674. spte = rmap_next(kvm, rmapp, spte);
  675. }
  676. }
  677. return write_protected;
  678. }
  679. static int kvm_unmap_rmapp(struct kvm *kvm, unsigned long *rmapp,
  680. unsigned long data)
  681. {
  682. u64 *spte;
  683. int need_tlb_flush = 0;
  684. while ((spte = rmap_next(kvm, rmapp, NULL))) {
  685. BUG_ON(!(*spte & PT_PRESENT_MASK));
  686. rmap_printk("kvm_rmap_unmap_hva: spte %p %llx\n", spte, *spte);
  687. drop_spte(kvm, spte, shadow_trap_nonpresent_pte);
  688. need_tlb_flush = 1;
  689. }
  690. return need_tlb_flush;
  691. }
  692. static int kvm_set_pte_rmapp(struct kvm *kvm, unsigned long *rmapp,
  693. unsigned long data)
  694. {
  695. int need_flush = 0;
  696. u64 *spte, new_spte;
  697. pte_t *ptep = (pte_t *)data;
  698. pfn_t new_pfn;
  699. WARN_ON(pte_huge(*ptep));
  700. new_pfn = pte_pfn(*ptep);
  701. spte = rmap_next(kvm, rmapp, NULL);
  702. while (spte) {
  703. BUG_ON(!is_shadow_present_pte(*spte));
  704. rmap_printk("kvm_set_pte_rmapp: spte %p %llx\n", spte, *spte);
  705. need_flush = 1;
  706. if (pte_write(*ptep)) {
  707. drop_spte(kvm, spte, shadow_trap_nonpresent_pte);
  708. spte = rmap_next(kvm, rmapp, NULL);
  709. } else {
  710. new_spte = *spte &~ (PT64_BASE_ADDR_MASK);
  711. new_spte |= (u64)new_pfn << PAGE_SHIFT;
  712. new_spte &= ~PT_WRITABLE_MASK;
  713. new_spte &= ~SPTE_HOST_WRITEABLE;
  714. new_spte &= ~shadow_accessed_mask;
  715. set_spte_track_bits(spte, new_spte);
  716. spte = rmap_next(kvm, rmapp, spte);
  717. }
  718. }
  719. if (need_flush)
  720. kvm_flush_remote_tlbs(kvm);
  721. return 0;
  722. }
  723. static int kvm_handle_hva(struct kvm *kvm, unsigned long hva,
  724. unsigned long data,
  725. int (*handler)(struct kvm *kvm, unsigned long *rmapp,
  726. unsigned long data))
  727. {
  728. int i, j;
  729. int ret;
  730. int retval = 0;
  731. struct kvm_memslots *slots;
  732. slots = kvm_memslots(kvm);
  733. for (i = 0; i < slots->nmemslots; i++) {
  734. struct kvm_memory_slot *memslot = &slots->memslots[i];
  735. unsigned long start = memslot->userspace_addr;
  736. unsigned long end;
  737. end = start + (memslot->npages << PAGE_SHIFT);
  738. if (hva >= start && hva < end) {
  739. gfn_t gfn_offset = (hva - start) >> PAGE_SHIFT;
  740. gfn_t gfn = memslot->base_gfn + gfn_offset;
  741. ret = handler(kvm, &memslot->rmap[gfn_offset], data);
  742. for (j = 0; j < KVM_NR_PAGE_SIZES - 1; ++j) {
  743. struct kvm_lpage_info *linfo;
  744. linfo = lpage_info_slot(gfn, memslot,
  745. PT_DIRECTORY_LEVEL + j);
  746. ret |= handler(kvm, &linfo->rmap_pde, data);
  747. }
  748. trace_kvm_age_page(hva, memslot, ret);
  749. retval |= ret;
  750. }
  751. }
  752. return retval;
  753. }
  754. int kvm_unmap_hva(struct kvm *kvm, unsigned long hva)
  755. {
  756. return kvm_handle_hva(kvm, hva, 0, kvm_unmap_rmapp);
  757. }
  758. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  759. {
  760. kvm_handle_hva(kvm, hva, (unsigned long)&pte, kvm_set_pte_rmapp);
  761. }
  762. static int kvm_age_rmapp(struct kvm *kvm, unsigned long *rmapp,
  763. unsigned long data)
  764. {
  765. u64 *spte;
  766. int young = 0;
  767. /*
  768. * Emulate the accessed bit for EPT, by checking if this page has
  769. * an EPT mapping, and clearing it if it does. On the next access,
  770. * a new EPT mapping will be established.
  771. * This has some overhead, but not as much as the cost of swapping
  772. * out actively used pages or breaking up actively used hugepages.
  773. */
  774. if (!shadow_accessed_mask)
  775. return kvm_unmap_rmapp(kvm, rmapp, data);
  776. spte = rmap_next(kvm, rmapp, NULL);
  777. while (spte) {
  778. int _young;
  779. u64 _spte = *spte;
  780. BUG_ON(!(_spte & PT_PRESENT_MASK));
  781. _young = _spte & PT_ACCESSED_MASK;
  782. if (_young) {
  783. young = 1;
  784. clear_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  785. }
  786. spte = rmap_next(kvm, rmapp, spte);
  787. }
  788. return young;
  789. }
  790. #define RMAP_RECYCLE_THRESHOLD 1000
  791. static void rmap_recycle(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn)
  792. {
  793. unsigned long *rmapp;
  794. struct kvm_mmu_page *sp;
  795. sp = page_header(__pa(spte));
  796. rmapp = gfn_to_rmap(vcpu->kvm, gfn, sp->role.level);
  797. kvm_unmap_rmapp(vcpu->kvm, rmapp, 0);
  798. kvm_flush_remote_tlbs(vcpu->kvm);
  799. }
  800. int kvm_age_hva(struct kvm *kvm, unsigned long hva)
  801. {
  802. return kvm_handle_hva(kvm, hva, 0, kvm_age_rmapp);
  803. }
  804. #ifdef MMU_DEBUG
  805. static int is_empty_shadow_page(u64 *spt)
  806. {
  807. u64 *pos;
  808. u64 *end;
  809. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  810. if (is_shadow_present_pte(*pos)) {
  811. printk(KERN_ERR "%s: %p %llx\n", __func__,
  812. pos, *pos);
  813. return 0;
  814. }
  815. return 1;
  816. }
  817. #endif
  818. /*
  819. * This value is the sum of all of the kvm instances's
  820. * kvm->arch.n_used_mmu_pages values. We need a global,
  821. * aggregate version in order to make the slab shrinker
  822. * faster
  823. */
  824. static inline void kvm_mod_used_mmu_pages(struct kvm *kvm, int nr)
  825. {
  826. kvm->arch.n_used_mmu_pages += nr;
  827. percpu_counter_add(&kvm_total_used_mmu_pages, nr);
  828. }
  829. static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  830. {
  831. ASSERT(is_empty_shadow_page(sp->spt));
  832. hlist_del(&sp->hash_link);
  833. list_del(&sp->link);
  834. __free_page(virt_to_page(sp->spt));
  835. if (!sp->role.direct)
  836. __free_page(virt_to_page(sp->gfns));
  837. kmem_cache_free(mmu_page_header_cache, sp);
  838. kvm_mod_used_mmu_pages(kvm, -1);
  839. }
  840. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  841. {
  842. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  843. }
  844. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  845. u64 *parent_pte, int direct)
  846. {
  847. struct kvm_mmu_page *sp;
  848. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
  849. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  850. if (!direct)
  851. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache,
  852. PAGE_SIZE);
  853. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  854. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  855. bitmap_zero(sp->slot_bitmap, KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS);
  856. sp->multimapped = 0;
  857. sp->parent_pte = parent_pte;
  858. kvm_mod_used_mmu_pages(vcpu->kvm, +1);
  859. return sp;
  860. }
  861. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  862. struct kvm_mmu_page *sp, u64 *parent_pte)
  863. {
  864. struct kvm_pte_chain *pte_chain;
  865. struct hlist_node *node;
  866. int i;
  867. if (!parent_pte)
  868. return;
  869. if (!sp->multimapped) {
  870. u64 *old = sp->parent_pte;
  871. if (!old) {
  872. sp->parent_pte = parent_pte;
  873. return;
  874. }
  875. sp->multimapped = 1;
  876. pte_chain = mmu_alloc_pte_chain(vcpu);
  877. INIT_HLIST_HEAD(&sp->parent_ptes);
  878. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  879. pte_chain->parent_ptes[0] = old;
  880. }
  881. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
  882. if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
  883. continue;
  884. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
  885. if (!pte_chain->parent_ptes[i]) {
  886. pte_chain->parent_ptes[i] = parent_pte;
  887. return;
  888. }
  889. }
  890. pte_chain = mmu_alloc_pte_chain(vcpu);
  891. BUG_ON(!pte_chain);
  892. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  893. pte_chain->parent_ptes[0] = parent_pte;
  894. }
  895. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  896. u64 *parent_pte)
  897. {
  898. struct kvm_pte_chain *pte_chain;
  899. struct hlist_node *node;
  900. int i;
  901. if (!sp->multimapped) {
  902. BUG_ON(sp->parent_pte != parent_pte);
  903. sp->parent_pte = NULL;
  904. return;
  905. }
  906. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  907. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  908. if (!pte_chain->parent_ptes[i])
  909. break;
  910. if (pte_chain->parent_ptes[i] != parent_pte)
  911. continue;
  912. while (i + 1 < NR_PTE_CHAIN_ENTRIES
  913. && pte_chain->parent_ptes[i + 1]) {
  914. pte_chain->parent_ptes[i]
  915. = pte_chain->parent_ptes[i + 1];
  916. ++i;
  917. }
  918. pte_chain->parent_ptes[i] = NULL;
  919. if (i == 0) {
  920. hlist_del(&pte_chain->link);
  921. mmu_free_pte_chain(pte_chain);
  922. if (hlist_empty(&sp->parent_ptes)) {
  923. sp->multimapped = 0;
  924. sp->parent_pte = NULL;
  925. }
  926. }
  927. return;
  928. }
  929. BUG();
  930. }
  931. static void mmu_parent_walk(struct kvm_mmu_page *sp, mmu_parent_walk_fn fn)
  932. {
  933. struct kvm_pte_chain *pte_chain;
  934. struct hlist_node *node;
  935. struct kvm_mmu_page *parent_sp;
  936. int i;
  937. if (!sp->multimapped && sp->parent_pte) {
  938. parent_sp = page_header(__pa(sp->parent_pte));
  939. fn(parent_sp, sp->parent_pte);
  940. return;
  941. }
  942. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  943. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  944. u64 *spte = pte_chain->parent_ptes[i];
  945. if (!spte)
  946. break;
  947. parent_sp = page_header(__pa(spte));
  948. fn(parent_sp, spte);
  949. }
  950. }
  951. static void mark_unsync(struct kvm_mmu_page *sp, u64 *spte);
  952. static void kvm_mmu_mark_parents_unsync(struct kvm_mmu_page *sp)
  953. {
  954. mmu_parent_walk(sp, mark_unsync);
  955. }
  956. static void mark_unsync(struct kvm_mmu_page *sp, u64 *spte)
  957. {
  958. unsigned int index;
  959. index = spte - sp->spt;
  960. if (__test_and_set_bit(index, sp->unsync_child_bitmap))
  961. return;
  962. if (sp->unsync_children++)
  963. return;
  964. kvm_mmu_mark_parents_unsync(sp);
  965. }
  966. static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
  967. struct kvm_mmu_page *sp)
  968. {
  969. int i;
  970. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  971. sp->spt[i] = shadow_trap_nonpresent_pte;
  972. }
  973. static int nonpaging_sync_page(struct kvm_vcpu *vcpu,
  974. struct kvm_mmu_page *sp)
  975. {
  976. return 1;
  977. }
  978. static void nonpaging_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  979. {
  980. }
  981. #define KVM_PAGE_ARRAY_NR 16
  982. struct kvm_mmu_pages {
  983. struct mmu_page_and_offset {
  984. struct kvm_mmu_page *sp;
  985. unsigned int idx;
  986. } page[KVM_PAGE_ARRAY_NR];
  987. unsigned int nr;
  988. };
  989. #define for_each_unsync_children(bitmap, idx) \
  990. for (idx = find_first_bit(bitmap, 512); \
  991. idx < 512; \
  992. idx = find_next_bit(bitmap, 512, idx+1))
  993. static int mmu_pages_add(struct kvm_mmu_pages *pvec, struct kvm_mmu_page *sp,
  994. int idx)
  995. {
  996. int i;
  997. if (sp->unsync)
  998. for (i=0; i < pvec->nr; i++)
  999. if (pvec->page[i].sp == sp)
  1000. return 0;
  1001. pvec->page[pvec->nr].sp = sp;
  1002. pvec->page[pvec->nr].idx = idx;
  1003. pvec->nr++;
  1004. return (pvec->nr == KVM_PAGE_ARRAY_NR);
  1005. }
  1006. static int __mmu_unsync_walk(struct kvm_mmu_page *sp,
  1007. struct kvm_mmu_pages *pvec)
  1008. {
  1009. int i, ret, nr_unsync_leaf = 0;
  1010. for_each_unsync_children(sp->unsync_child_bitmap, i) {
  1011. struct kvm_mmu_page *child;
  1012. u64 ent = sp->spt[i];
  1013. if (!is_shadow_present_pte(ent) || is_large_pte(ent))
  1014. goto clear_child_bitmap;
  1015. child = page_header(ent & PT64_BASE_ADDR_MASK);
  1016. if (child->unsync_children) {
  1017. if (mmu_pages_add(pvec, child, i))
  1018. return -ENOSPC;
  1019. ret = __mmu_unsync_walk(child, pvec);
  1020. if (!ret)
  1021. goto clear_child_bitmap;
  1022. else if (ret > 0)
  1023. nr_unsync_leaf += ret;
  1024. else
  1025. return ret;
  1026. } else if (child->unsync) {
  1027. nr_unsync_leaf++;
  1028. if (mmu_pages_add(pvec, child, i))
  1029. return -ENOSPC;
  1030. } else
  1031. goto clear_child_bitmap;
  1032. continue;
  1033. clear_child_bitmap:
  1034. __clear_bit(i, sp->unsync_child_bitmap);
  1035. sp->unsync_children--;
  1036. WARN_ON((int)sp->unsync_children < 0);
  1037. }
  1038. return nr_unsync_leaf;
  1039. }
  1040. static int mmu_unsync_walk(struct kvm_mmu_page *sp,
  1041. struct kvm_mmu_pages *pvec)
  1042. {
  1043. if (!sp->unsync_children)
  1044. return 0;
  1045. mmu_pages_add(pvec, sp, 0);
  1046. return __mmu_unsync_walk(sp, pvec);
  1047. }
  1048. static void kvm_unlink_unsync_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  1049. {
  1050. WARN_ON(!sp->unsync);
  1051. trace_kvm_mmu_sync_page(sp);
  1052. sp->unsync = 0;
  1053. --kvm->stat.mmu_unsync;
  1054. }
  1055. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1056. struct list_head *invalid_list);
  1057. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1058. struct list_head *invalid_list);
  1059. #define for_each_gfn_sp(kvm, sp, gfn, pos) \
  1060. hlist_for_each_entry(sp, pos, \
  1061. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1062. if ((sp)->gfn != (gfn)) {} else
  1063. #define for_each_gfn_indirect_valid_sp(kvm, sp, gfn, pos) \
  1064. hlist_for_each_entry(sp, pos, \
  1065. &(kvm)->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)], hash_link) \
  1066. if ((sp)->gfn != (gfn) || (sp)->role.direct || \
  1067. (sp)->role.invalid) {} else
  1068. /* @sp->gfn should be write-protected at the call site */
  1069. static int __kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1070. struct list_head *invalid_list, bool clear_unsync)
  1071. {
  1072. if (sp->role.cr4_pae != !!is_pae(vcpu)) {
  1073. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1074. return 1;
  1075. }
  1076. if (clear_unsync)
  1077. kvm_unlink_unsync_page(vcpu->kvm, sp);
  1078. if (vcpu->arch.mmu.sync_page(vcpu, sp)) {
  1079. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, invalid_list);
  1080. return 1;
  1081. }
  1082. kvm_mmu_flush_tlb(vcpu);
  1083. return 0;
  1084. }
  1085. static int kvm_sync_page_transient(struct kvm_vcpu *vcpu,
  1086. struct kvm_mmu_page *sp)
  1087. {
  1088. LIST_HEAD(invalid_list);
  1089. int ret;
  1090. ret = __kvm_sync_page(vcpu, sp, &invalid_list, false);
  1091. if (ret)
  1092. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1093. return ret;
  1094. }
  1095. static int kvm_sync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  1096. struct list_head *invalid_list)
  1097. {
  1098. return __kvm_sync_page(vcpu, sp, invalid_list, true);
  1099. }
  1100. /* @gfn should be write-protected at the call site */
  1101. static void kvm_sync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1102. {
  1103. struct kvm_mmu_page *s;
  1104. struct hlist_node *node;
  1105. LIST_HEAD(invalid_list);
  1106. bool flush = false;
  1107. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1108. if (!s->unsync)
  1109. continue;
  1110. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1111. kvm_unlink_unsync_page(vcpu->kvm, s);
  1112. if ((s->role.cr4_pae != !!is_pae(vcpu)) ||
  1113. (vcpu->arch.mmu.sync_page(vcpu, s))) {
  1114. kvm_mmu_prepare_zap_page(vcpu->kvm, s, &invalid_list);
  1115. continue;
  1116. }
  1117. flush = true;
  1118. }
  1119. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1120. if (flush)
  1121. kvm_mmu_flush_tlb(vcpu);
  1122. }
  1123. struct mmu_page_path {
  1124. struct kvm_mmu_page *parent[PT64_ROOT_LEVEL-1];
  1125. unsigned int idx[PT64_ROOT_LEVEL-1];
  1126. };
  1127. #define for_each_sp(pvec, sp, parents, i) \
  1128. for (i = mmu_pages_next(&pvec, &parents, -1), \
  1129. sp = pvec.page[i].sp; \
  1130. i < pvec.nr && ({ sp = pvec.page[i].sp; 1;}); \
  1131. i = mmu_pages_next(&pvec, &parents, i))
  1132. static int mmu_pages_next(struct kvm_mmu_pages *pvec,
  1133. struct mmu_page_path *parents,
  1134. int i)
  1135. {
  1136. int n;
  1137. for (n = i+1; n < pvec->nr; n++) {
  1138. struct kvm_mmu_page *sp = pvec->page[n].sp;
  1139. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  1140. parents->idx[0] = pvec->page[n].idx;
  1141. return n;
  1142. }
  1143. parents->parent[sp->role.level-2] = sp;
  1144. parents->idx[sp->role.level-1] = pvec->page[n].idx;
  1145. }
  1146. return n;
  1147. }
  1148. static void mmu_pages_clear_parents(struct mmu_page_path *parents)
  1149. {
  1150. struct kvm_mmu_page *sp;
  1151. unsigned int level = 0;
  1152. do {
  1153. unsigned int idx = parents->idx[level];
  1154. sp = parents->parent[level];
  1155. if (!sp)
  1156. return;
  1157. --sp->unsync_children;
  1158. WARN_ON((int)sp->unsync_children < 0);
  1159. __clear_bit(idx, sp->unsync_child_bitmap);
  1160. level++;
  1161. } while (level < PT64_ROOT_LEVEL-1 && !sp->unsync_children);
  1162. }
  1163. static void kvm_mmu_pages_init(struct kvm_mmu_page *parent,
  1164. struct mmu_page_path *parents,
  1165. struct kvm_mmu_pages *pvec)
  1166. {
  1167. parents->parent[parent->role.level-1] = NULL;
  1168. pvec->nr = 0;
  1169. }
  1170. static void mmu_sync_children(struct kvm_vcpu *vcpu,
  1171. struct kvm_mmu_page *parent)
  1172. {
  1173. int i;
  1174. struct kvm_mmu_page *sp;
  1175. struct mmu_page_path parents;
  1176. struct kvm_mmu_pages pages;
  1177. LIST_HEAD(invalid_list);
  1178. kvm_mmu_pages_init(parent, &parents, &pages);
  1179. while (mmu_unsync_walk(parent, &pages)) {
  1180. int protected = 0;
  1181. for_each_sp(pages, sp, parents, i)
  1182. protected |= rmap_write_protect(vcpu->kvm, sp->gfn);
  1183. if (protected)
  1184. kvm_flush_remote_tlbs(vcpu->kvm);
  1185. for_each_sp(pages, sp, parents, i) {
  1186. kvm_sync_page(vcpu, sp, &invalid_list);
  1187. mmu_pages_clear_parents(&parents);
  1188. }
  1189. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1190. cond_resched_lock(&vcpu->kvm->mmu_lock);
  1191. kvm_mmu_pages_init(parent, &parents, &pages);
  1192. }
  1193. }
  1194. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  1195. gfn_t gfn,
  1196. gva_t gaddr,
  1197. unsigned level,
  1198. int direct,
  1199. unsigned access,
  1200. u64 *parent_pte)
  1201. {
  1202. union kvm_mmu_page_role role;
  1203. unsigned quadrant;
  1204. struct kvm_mmu_page *sp;
  1205. struct hlist_node *node;
  1206. bool need_sync = false;
  1207. role = vcpu->arch.mmu.base_role;
  1208. role.level = level;
  1209. role.direct = direct;
  1210. if (role.direct)
  1211. role.cr4_pae = 0;
  1212. role.access = access;
  1213. if (!vcpu->arch.mmu.direct_map
  1214. && vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  1215. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  1216. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  1217. role.quadrant = quadrant;
  1218. }
  1219. for_each_gfn_sp(vcpu->kvm, sp, gfn, node) {
  1220. if (!need_sync && sp->unsync)
  1221. need_sync = true;
  1222. if (sp->role.word != role.word)
  1223. continue;
  1224. if (sp->unsync && kvm_sync_page_transient(vcpu, sp))
  1225. break;
  1226. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  1227. if (sp->unsync_children) {
  1228. kvm_make_request(KVM_REQ_MMU_SYNC, vcpu);
  1229. kvm_mmu_mark_parents_unsync(sp);
  1230. } else if (sp->unsync)
  1231. kvm_mmu_mark_parents_unsync(sp);
  1232. trace_kvm_mmu_get_page(sp, false);
  1233. return sp;
  1234. }
  1235. ++vcpu->kvm->stat.mmu_cache_miss;
  1236. sp = kvm_mmu_alloc_page(vcpu, parent_pte, direct);
  1237. if (!sp)
  1238. return sp;
  1239. sp->gfn = gfn;
  1240. sp->role = role;
  1241. hlist_add_head(&sp->hash_link,
  1242. &vcpu->kvm->arch.mmu_page_hash[kvm_page_table_hashfn(gfn)]);
  1243. if (!direct) {
  1244. if (rmap_write_protect(vcpu->kvm, gfn))
  1245. kvm_flush_remote_tlbs(vcpu->kvm);
  1246. if (level > PT_PAGE_TABLE_LEVEL && need_sync)
  1247. kvm_sync_pages(vcpu, gfn);
  1248. account_shadowed(vcpu->kvm, gfn);
  1249. }
  1250. if (shadow_trap_nonpresent_pte != shadow_notrap_nonpresent_pte)
  1251. vcpu->arch.mmu.prefetch_page(vcpu, sp);
  1252. else
  1253. nonpaging_prefetch_page(vcpu, sp);
  1254. trace_kvm_mmu_get_page(sp, true);
  1255. return sp;
  1256. }
  1257. static void shadow_walk_init(struct kvm_shadow_walk_iterator *iterator,
  1258. struct kvm_vcpu *vcpu, u64 addr)
  1259. {
  1260. iterator->addr = addr;
  1261. iterator->shadow_addr = vcpu->arch.mmu.root_hpa;
  1262. iterator->level = vcpu->arch.mmu.shadow_root_level;
  1263. if (iterator->level == PT64_ROOT_LEVEL &&
  1264. vcpu->arch.mmu.root_level < PT64_ROOT_LEVEL &&
  1265. !vcpu->arch.mmu.direct_map)
  1266. --iterator->level;
  1267. if (iterator->level == PT32E_ROOT_LEVEL) {
  1268. iterator->shadow_addr
  1269. = vcpu->arch.mmu.pae_root[(addr >> 30) & 3];
  1270. iterator->shadow_addr &= PT64_BASE_ADDR_MASK;
  1271. --iterator->level;
  1272. if (!iterator->shadow_addr)
  1273. iterator->level = 0;
  1274. }
  1275. }
  1276. static bool shadow_walk_okay(struct kvm_shadow_walk_iterator *iterator)
  1277. {
  1278. if (iterator->level < PT_PAGE_TABLE_LEVEL)
  1279. return false;
  1280. if (iterator->level == PT_PAGE_TABLE_LEVEL)
  1281. if (is_large_pte(*iterator->sptep))
  1282. return false;
  1283. iterator->index = SHADOW_PT_INDEX(iterator->addr, iterator->level);
  1284. iterator->sptep = ((u64 *)__va(iterator->shadow_addr)) + iterator->index;
  1285. return true;
  1286. }
  1287. static void shadow_walk_next(struct kvm_shadow_walk_iterator *iterator)
  1288. {
  1289. iterator->shadow_addr = *iterator->sptep & PT64_BASE_ADDR_MASK;
  1290. --iterator->level;
  1291. }
  1292. static void link_shadow_page(u64 *sptep, struct kvm_mmu_page *sp)
  1293. {
  1294. u64 spte;
  1295. spte = __pa(sp->spt)
  1296. | PT_PRESENT_MASK | PT_ACCESSED_MASK
  1297. | PT_WRITABLE_MASK | PT_USER_MASK;
  1298. __set_spte(sptep, spte);
  1299. }
  1300. static void drop_large_spte(struct kvm_vcpu *vcpu, u64 *sptep)
  1301. {
  1302. if (is_large_pte(*sptep)) {
  1303. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1304. kvm_flush_remote_tlbs(vcpu->kvm);
  1305. }
  1306. }
  1307. static void validate_direct_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1308. unsigned direct_access)
  1309. {
  1310. if (is_shadow_present_pte(*sptep) && !is_large_pte(*sptep)) {
  1311. struct kvm_mmu_page *child;
  1312. /*
  1313. * For the direct sp, if the guest pte's dirty bit
  1314. * changed form clean to dirty, it will corrupt the
  1315. * sp's access: allow writable in the read-only sp,
  1316. * so we should update the spte at this point to get
  1317. * a new sp with the correct access.
  1318. */
  1319. child = page_header(*sptep & PT64_BASE_ADDR_MASK);
  1320. if (child->role.access == direct_access)
  1321. return;
  1322. mmu_page_remove_parent_pte(child, sptep);
  1323. __set_spte(sptep, shadow_trap_nonpresent_pte);
  1324. kvm_flush_remote_tlbs(vcpu->kvm);
  1325. }
  1326. }
  1327. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  1328. struct kvm_mmu_page *sp)
  1329. {
  1330. unsigned i;
  1331. u64 *pt;
  1332. u64 ent;
  1333. pt = sp->spt;
  1334. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1335. ent = pt[i];
  1336. if (is_shadow_present_pte(ent)) {
  1337. if (!is_last_spte(ent, sp->role.level)) {
  1338. ent &= PT64_BASE_ADDR_MASK;
  1339. mmu_page_remove_parent_pte(page_header(ent),
  1340. &pt[i]);
  1341. } else {
  1342. if (is_large_pte(ent))
  1343. --kvm->stat.lpages;
  1344. drop_spte(kvm, &pt[i],
  1345. shadow_trap_nonpresent_pte);
  1346. }
  1347. }
  1348. pt[i] = shadow_trap_nonpresent_pte;
  1349. }
  1350. }
  1351. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  1352. {
  1353. mmu_page_remove_parent_pte(sp, parent_pte);
  1354. }
  1355. static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
  1356. {
  1357. int i;
  1358. struct kvm_vcpu *vcpu;
  1359. kvm_for_each_vcpu(i, vcpu, kvm)
  1360. vcpu->arch.last_pte_updated = NULL;
  1361. }
  1362. static void kvm_mmu_unlink_parents(struct kvm *kvm, struct kvm_mmu_page *sp)
  1363. {
  1364. u64 *parent_pte;
  1365. while (sp->multimapped || sp->parent_pte) {
  1366. if (!sp->multimapped)
  1367. parent_pte = sp->parent_pte;
  1368. else {
  1369. struct kvm_pte_chain *chain;
  1370. chain = container_of(sp->parent_ptes.first,
  1371. struct kvm_pte_chain, link);
  1372. parent_pte = chain->parent_ptes[0];
  1373. }
  1374. BUG_ON(!parent_pte);
  1375. kvm_mmu_put_page(sp, parent_pte);
  1376. __set_spte(parent_pte, shadow_trap_nonpresent_pte);
  1377. }
  1378. }
  1379. static int mmu_zap_unsync_children(struct kvm *kvm,
  1380. struct kvm_mmu_page *parent,
  1381. struct list_head *invalid_list)
  1382. {
  1383. int i, zapped = 0;
  1384. struct mmu_page_path parents;
  1385. struct kvm_mmu_pages pages;
  1386. if (parent->role.level == PT_PAGE_TABLE_LEVEL)
  1387. return 0;
  1388. kvm_mmu_pages_init(parent, &parents, &pages);
  1389. while (mmu_unsync_walk(parent, &pages)) {
  1390. struct kvm_mmu_page *sp;
  1391. for_each_sp(pages, sp, parents, i) {
  1392. kvm_mmu_prepare_zap_page(kvm, sp, invalid_list);
  1393. mmu_pages_clear_parents(&parents);
  1394. zapped++;
  1395. }
  1396. kvm_mmu_pages_init(parent, &parents, &pages);
  1397. }
  1398. return zapped;
  1399. }
  1400. static int kvm_mmu_prepare_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp,
  1401. struct list_head *invalid_list)
  1402. {
  1403. int ret;
  1404. trace_kvm_mmu_prepare_zap_page(sp);
  1405. ++kvm->stat.mmu_shadow_zapped;
  1406. ret = mmu_zap_unsync_children(kvm, sp, invalid_list);
  1407. kvm_mmu_page_unlink_children(kvm, sp);
  1408. kvm_mmu_unlink_parents(kvm, sp);
  1409. if (!sp->role.invalid && !sp->role.direct)
  1410. unaccount_shadowed(kvm, sp->gfn);
  1411. if (sp->unsync)
  1412. kvm_unlink_unsync_page(kvm, sp);
  1413. if (!sp->root_count) {
  1414. /* Count self */
  1415. ret++;
  1416. list_move(&sp->link, invalid_list);
  1417. } else {
  1418. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  1419. kvm_reload_remote_mmus(kvm);
  1420. }
  1421. sp->role.invalid = 1;
  1422. kvm_mmu_reset_last_pte_updated(kvm);
  1423. return ret;
  1424. }
  1425. static void kvm_mmu_commit_zap_page(struct kvm *kvm,
  1426. struct list_head *invalid_list)
  1427. {
  1428. struct kvm_mmu_page *sp;
  1429. if (list_empty(invalid_list))
  1430. return;
  1431. kvm_flush_remote_tlbs(kvm);
  1432. do {
  1433. sp = list_first_entry(invalid_list, struct kvm_mmu_page, link);
  1434. WARN_ON(!sp->role.invalid || sp->root_count);
  1435. kvm_mmu_free_page(kvm, sp);
  1436. } while (!list_empty(invalid_list));
  1437. }
  1438. /*
  1439. * Changing the number of mmu pages allocated to the vm
  1440. * Note: if goal_nr_mmu_pages is too small, you will get dead lock
  1441. */
  1442. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int goal_nr_mmu_pages)
  1443. {
  1444. LIST_HEAD(invalid_list);
  1445. /*
  1446. * If we set the number of mmu pages to be smaller be than the
  1447. * number of actived pages , we must to free some mmu pages before we
  1448. * change the value
  1449. */
  1450. if (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages) {
  1451. while (kvm->arch.n_used_mmu_pages > goal_nr_mmu_pages &&
  1452. !list_empty(&kvm->arch.active_mmu_pages)) {
  1453. struct kvm_mmu_page *page;
  1454. page = container_of(kvm->arch.active_mmu_pages.prev,
  1455. struct kvm_mmu_page, link);
  1456. kvm_mmu_prepare_zap_page(kvm, page, &invalid_list);
  1457. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1458. }
  1459. goal_nr_mmu_pages = kvm->arch.n_used_mmu_pages;
  1460. }
  1461. kvm->arch.n_max_mmu_pages = goal_nr_mmu_pages;
  1462. }
  1463. static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  1464. {
  1465. struct kvm_mmu_page *sp;
  1466. struct hlist_node *node;
  1467. LIST_HEAD(invalid_list);
  1468. int r;
  1469. pgprintk("%s: looking for gfn %llx\n", __func__, gfn);
  1470. r = 0;
  1471. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
  1472. pgprintk("%s: gfn %llx role %x\n", __func__, gfn,
  1473. sp->role.word);
  1474. r = 1;
  1475. kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1476. }
  1477. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1478. return r;
  1479. }
  1480. static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
  1481. {
  1482. struct kvm_mmu_page *sp;
  1483. struct hlist_node *node;
  1484. LIST_HEAD(invalid_list);
  1485. for_each_gfn_indirect_valid_sp(kvm, sp, gfn, node) {
  1486. pgprintk("%s: zap %llx %x\n",
  1487. __func__, gfn, sp->role.word);
  1488. kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list);
  1489. }
  1490. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  1491. }
  1492. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  1493. {
  1494. int slot = memslot_id(kvm, gfn);
  1495. struct kvm_mmu_page *sp = page_header(__pa(pte));
  1496. __set_bit(slot, sp->slot_bitmap);
  1497. }
  1498. static void mmu_convert_notrap(struct kvm_mmu_page *sp)
  1499. {
  1500. int i;
  1501. u64 *pt = sp->spt;
  1502. if (shadow_trap_nonpresent_pte == shadow_notrap_nonpresent_pte)
  1503. return;
  1504. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1505. if (pt[i] == shadow_notrap_nonpresent_pte)
  1506. __set_spte(&pt[i], shadow_trap_nonpresent_pte);
  1507. }
  1508. }
  1509. /*
  1510. * The function is based on mtrr_type_lookup() in
  1511. * arch/x86/kernel/cpu/mtrr/generic.c
  1512. */
  1513. static int get_mtrr_type(struct mtrr_state_type *mtrr_state,
  1514. u64 start, u64 end)
  1515. {
  1516. int i;
  1517. u64 base, mask;
  1518. u8 prev_match, curr_match;
  1519. int num_var_ranges = KVM_NR_VAR_MTRR;
  1520. if (!mtrr_state->enabled)
  1521. return 0xFF;
  1522. /* Make end inclusive end, instead of exclusive */
  1523. end--;
  1524. /* Look in fixed ranges. Just return the type as per start */
  1525. if (mtrr_state->have_fixed && (start < 0x100000)) {
  1526. int idx;
  1527. if (start < 0x80000) {
  1528. idx = 0;
  1529. idx += (start >> 16);
  1530. return mtrr_state->fixed_ranges[idx];
  1531. } else if (start < 0xC0000) {
  1532. idx = 1 * 8;
  1533. idx += ((start - 0x80000) >> 14);
  1534. return mtrr_state->fixed_ranges[idx];
  1535. } else if (start < 0x1000000) {
  1536. idx = 3 * 8;
  1537. idx += ((start - 0xC0000) >> 12);
  1538. return mtrr_state->fixed_ranges[idx];
  1539. }
  1540. }
  1541. /*
  1542. * Look in variable ranges
  1543. * Look of multiple ranges matching this address and pick type
  1544. * as per MTRR precedence
  1545. */
  1546. if (!(mtrr_state->enabled & 2))
  1547. return mtrr_state->def_type;
  1548. prev_match = 0xFF;
  1549. for (i = 0; i < num_var_ranges; ++i) {
  1550. unsigned short start_state, end_state;
  1551. if (!(mtrr_state->var_ranges[i].mask_lo & (1 << 11)))
  1552. continue;
  1553. base = (((u64)mtrr_state->var_ranges[i].base_hi) << 32) +
  1554. (mtrr_state->var_ranges[i].base_lo & PAGE_MASK);
  1555. mask = (((u64)mtrr_state->var_ranges[i].mask_hi) << 32) +
  1556. (mtrr_state->var_ranges[i].mask_lo & PAGE_MASK);
  1557. start_state = ((start & mask) == (base & mask));
  1558. end_state = ((end & mask) == (base & mask));
  1559. if (start_state != end_state)
  1560. return 0xFE;
  1561. if ((start & mask) != (base & mask))
  1562. continue;
  1563. curr_match = mtrr_state->var_ranges[i].base_lo & 0xff;
  1564. if (prev_match == 0xFF) {
  1565. prev_match = curr_match;
  1566. continue;
  1567. }
  1568. if (prev_match == MTRR_TYPE_UNCACHABLE ||
  1569. curr_match == MTRR_TYPE_UNCACHABLE)
  1570. return MTRR_TYPE_UNCACHABLE;
  1571. if ((prev_match == MTRR_TYPE_WRBACK &&
  1572. curr_match == MTRR_TYPE_WRTHROUGH) ||
  1573. (prev_match == MTRR_TYPE_WRTHROUGH &&
  1574. curr_match == MTRR_TYPE_WRBACK)) {
  1575. prev_match = MTRR_TYPE_WRTHROUGH;
  1576. curr_match = MTRR_TYPE_WRTHROUGH;
  1577. }
  1578. if (prev_match != curr_match)
  1579. return MTRR_TYPE_UNCACHABLE;
  1580. }
  1581. if (prev_match != 0xFF)
  1582. return prev_match;
  1583. return mtrr_state->def_type;
  1584. }
  1585. u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn)
  1586. {
  1587. u8 mtrr;
  1588. mtrr = get_mtrr_type(&vcpu->arch.mtrr_state, gfn << PAGE_SHIFT,
  1589. (gfn << PAGE_SHIFT) + PAGE_SIZE);
  1590. if (mtrr == 0xfe || mtrr == 0xff)
  1591. mtrr = MTRR_TYPE_WRBACK;
  1592. return mtrr;
  1593. }
  1594. EXPORT_SYMBOL_GPL(kvm_get_guest_memory_type);
  1595. static void __kvm_unsync_page(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
  1596. {
  1597. trace_kvm_mmu_unsync_page(sp);
  1598. ++vcpu->kvm->stat.mmu_unsync;
  1599. sp->unsync = 1;
  1600. kvm_mmu_mark_parents_unsync(sp);
  1601. mmu_convert_notrap(sp);
  1602. }
  1603. static void kvm_unsync_pages(struct kvm_vcpu *vcpu, gfn_t gfn)
  1604. {
  1605. struct kvm_mmu_page *s;
  1606. struct hlist_node *node;
  1607. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1608. if (s->unsync)
  1609. continue;
  1610. WARN_ON(s->role.level != PT_PAGE_TABLE_LEVEL);
  1611. __kvm_unsync_page(vcpu, s);
  1612. }
  1613. }
  1614. static int mmu_need_write_protect(struct kvm_vcpu *vcpu, gfn_t gfn,
  1615. bool can_unsync)
  1616. {
  1617. struct kvm_mmu_page *s;
  1618. struct hlist_node *node;
  1619. bool need_unsync = false;
  1620. for_each_gfn_indirect_valid_sp(vcpu->kvm, s, gfn, node) {
  1621. if (!can_unsync)
  1622. return 1;
  1623. if (s->role.level != PT_PAGE_TABLE_LEVEL)
  1624. return 1;
  1625. if (!need_unsync && !s->unsync) {
  1626. if (!oos_shadow)
  1627. return 1;
  1628. need_unsync = true;
  1629. }
  1630. }
  1631. if (need_unsync)
  1632. kvm_unsync_pages(vcpu, gfn);
  1633. return 0;
  1634. }
  1635. static int set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1636. unsigned pte_access, int user_fault,
  1637. int write_fault, int dirty, int level,
  1638. gfn_t gfn, pfn_t pfn, bool speculative,
  1639. bool can_unsync, bool host_writable)
  1640. {
  1641. u64 spte, entry = *sptep;
  1642. int ret = 0;
  1643. /*
  1644. * We don't set the accessed bit, since we sometimes want to see
  1645. * whether the guest actually used the pte (in order to detect
  1646. * demand paging).
  1647. */
  1648. spte = PT_PRESENT_MASK;
  1649. if (!speculative)
  1650. spte |= shadow_accessed_mask;
  1651. if (!dirty)
  1652. pte_access &= ~ACC_WRITE_MASK;
  1653. if (pte_access & ACC_EXEC_MASK)
  1654. spte |= shadow_x_mask;
  1655. else
  1656. spte |= shadow_nx_mask;
  1657. if (pte_access & ACC_USER_MASK)
  1658. spte |= shadow_user_mask;
  1659. if (level > PT_PAGE_TABLE_LEVEL)
  1660. spte |= PT_PAGE_SIZE_MASK;
  1661. if (tdp_enabled)
  1662. spte |= kvm_x86_ops->get_mt_mask(vcpu, gfn,
  1663. kvm_is_mmio_pfn(pfn));
  1664. if (host_writable)
  1665. spte |= SPTE_HOST_WRITEABLE;
  1666. spte |= (u64)pfn << PAGE_SHIFT;
  1667. if ((pte_access & ACC_WRITE_MASK)
  1668. || (!vcpu->arch.mmu.direct_map && write_fault
  1669. && !is_write_protection(vcpu) && !user_fault)) {
  1670. if (level > PT_PAGE_TABLE_LEVEL &&
  1671. has_wrprotected_page(vcpu->kvm, gfn, level)) {
  1672. ret = 1;
  1673. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1674. goto done;
  1675. }
  1676. spte |= PT_WRITABLE_MASK;
  1677. if (!vcpu->arch.mmu.direct_map
  1678. && !(pte_access & ACC_WRITE_MASK))
  1679. spte &= ~PT_USER_MASK;
  1680. /*
  1681. * Optimization: for pte sync, if spte was writable the hash
  1682. * lookup is unnecessary (and expensive). Write protection
  1683. * is responsibility of mmu_get_page / kvm_sync_page.
  1684. * Same reasoning can be applied to dirty page accounting.
  1685. */
  1686. if (!can_unsync && is_writable_pte(*sptep))
  1687. goto set_pte;
  1688. if (mmu_need_write_protect(vcpu, gfn, can_unsync)) {
  1689. pgprintk("%s: found shadow page for %llx, marking ro\n",
  1690. __func__, gfn);
  1691. ret = 1;
  1692. pte_access &= ~ACC_WRITE_MASK;
  1693. if (is_writable_pte(spte))
  1694. spte &= ~PT_WRITABLE_MASK;
  1695. }
  1696. }
  1697. if (pte_access & ACC_WRITE_MASK)
  1698. mark_page_dirty(vcpu->kvm, gfn);
  1699. set_pte:
  1700. update_spte(sptep, spte);
  1701. /*
  1702. * If we overwrite a writable spte with a read-only one we
  1703. * should flush remote TLBs. Otherwise rmap_write_protect
  1704. * will find a read-only spte, even though the writable spte
  1705. * might be cached on a CPU's TLB.
  1706. */
  1707. if (is_writable_pte(entry) && !is_writable_pte(*sptep))
  1708. kvm_flush_remote_tlbs(vcpu->kvm);
  1709. done:
  1710. return ret;
  1711. }
  1712. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *sptep,
  1713. unsigned pt_access, unsigned pte_access,
  1714. int user_fault, int write_fault, int dirty,
  1715. int *ptwrite, int level, gfn_t gfn,
  1716. pfn_t pfn, bool speculative,
  1717. bool host_writable)
  1718. {
  1719. int was_rmapped = 0;
  1720. int rmap_count;
  1721. pgprintk("%s: spte %llx access %x write_fault %d"
  1722. " user_fault %d gfn %llx\n",
  1723. __func__, *sptep, pt_access,
  1724. write_fault, user_fault, gfn);
  1725. if (is_rmap_spte(*sptep)) {
  1726. /*
  1727. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  1728. * the parent of the now unreachable PTE.
  1729. */
  1730. if (level > PT_PAGE_TABLE_LEVEL &&
  1731. !is_large_pte(*sptep)) {
  1732. struct kvm_mmu_page *child;
  1733. u64 pte = *sptep;
  1734. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1735. mmu_page_remove_parent_pte(child, sptep);
  1736. __set_spte(sptep, shadow_trap_nonpresent_pte);
  1737. kvm_flush_remote_tlbs(vcpu->kvm);
  1738. } else if (pfn != spte_to_pfn(*sptep)) {
  1739. pgprintk("hfn old %llx new %llx\n",
  1740. spte_to_pfn(*sptep), pfn);
  1741. drop_spte(vcpu->kvm, sptep, shadow_trap_nonpresent_pte);
  1742. kvm_flush_remote_tlbs(vcpu->kvm);
  1743. } else
  1744. was_rmapped = 1;
  1745. }
  1746. if (set_spte(vcpu, sptep, pte_access, user_fault, write_fault,
  1747. dirty, level, gfn, pfn, speculative, true,
  1748. host_writable)) {
  1749. if (write_fault)
  1750. *ptwrite = 1;
  1751. kvm_mmu_flush_tlb(vcpu);
  1752. }
  1753. pgprintk("%s: setting spte %llx\n", __func__, *sptep);
  1754. pgprintk("instantiating %s PTE (%s) at %llx (%llx) addr %p\n",
  1755. is_large_pte(*sptep)? "2MB" : "4kB",
  1756. *sptep & PT_PRESENT_MASK ?"RW":"R", gfn,
  1757. *sptep, sptep);
  1758. if (!was_rmapped && is_large_pte(*sptep))
  1759. ++vcpu->kvm->stat.lpages;
  1760. page_header_update_slot(vcpu->kvm, sptep, gfn);
  1761. if (!was_rmapped) {
  1762. rmap_count = rmap_add(vcpu, sptep, gfn);
  1763. if (rmap_count > RMAP_RECYCLE_THRESHOLD)
  1764. rmap_recycle(vcpu, sptep, gfn);
  1765. }
  1766. kvm_release_pfn_clean(pfn);
  1767. if (speculative) {
  1768. vcpu->arch.last_pte_updated = sptep;
  1769. vcpu->arch.last_pte_gfn = gfn;
  1770. }
  1771. }
  1772. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  1773. {
  1774. }
  1775. static struct kvm_memory_slot *
  1776. pte_prefetch_gfn_to_memslot(struct kvm_vcpu *vcpu, gfn_t gfn, bool no_dirty_log)
  1777. {
  1778. struct kvm_memory_slot *slot;
  1779. slot = gfn_to_memslot(vcpu->kvm, gfn);
  1780. if (!slot || slot->flags & KVM_MEMSLOT_INVALID ||
  1781. (no_dirty_log && slot->dirty_bitmap))
  1782. slot = NULL;
  1783. return slot;
  1784. }
  1785. static pfn_t pte_prefetch_gfn_to_pfn(struct kvm_vcpu *vcpu, gfn_t gfn,
  1786. bool no_dirty_log)
  1787. {
  1788. struct kvm_memory_slot *slot;
  1789. unsigned long hva;
  1790. slot = pte_prefetch_gfn_to_memslot(vcpu, gfn, no_dirty_log);
  1791. if (!slot) {
  1792. get_page(bad_page);
  1793. return page_to_pfn(bad_page);
  1794. }
  1795. hva = gfn_to_hva_memslot(slot, gfn);
  1796. return hva_to_pfn_atomic(vcpu->kvm, hva);
  1797. }
  1798. static int direct_pte_prefetch_many(struct kvm_vcpu *vcpu,
  1799. struct kvm_mmu_page *sp,
  1800. u64 *start, u64 *end)
  1801. {
  1802. struct page *pages[PTE_PREFETCH_NUM];
  1803. unsigned access = sp->role.access;
  1804. int i, ret;
  1805. gfn_t gfn;
  1806. gfn = kvm_mmu_page_get_gfn(sp, start - sp->spt);
  1807. if (!pte_prefetch_gfn_to_memslot(vcpu, gfn, access & ACC_WRITE_MASK))
  1808. return -1;
  1809. ret = gfn_to_page_many_atomic(vcpu->kvm, gfn, pages, end - start);
  1810. if (ret <= 0)
  1811. return -1;
  1812. for (i = 0; i < ret; i++, gfn++, start++)
  1813. mmu_set_spte(vcpu, start, ACC_ALL,
  1814. access, 0, 0, 1, NULL,
  1815. sp->role.level, gfn,
  1816. page_to_pfn(pages[i]), true, true);
  1817. return 0;
  1818. }
  1819. static void __direct_pte_prefetch(struct kvm_vcpu *vcpu,
  1820. struct kvm_mmu_page *sp, u64 *sptep)
  1821. {
  1822. u64 *spte, *start = NULL;
  1823. int i;
  1824. WARN_ON(!sp->role.direct);
  1825. i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
  1826. spte = sp->spt + i;
  1827. for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
  1828. if (*spte != shadow_trap_nonpresent_pte || spte == sptep) {
  1829. if (!start)
  1830. continue;
  1831. if (direct_pte_prefetch_many(vcpu, sp, start, spte) < 0)
  1832. break;
  1833. start = NULL;
  1834. } else if (!start)
  1835. start = spte;
  1836. }
  1837. }
  1838. static void direct_pte_prefetch(struct kvm_vcpu *vcpu, u64 *sptep)
  1839. {
  1840. struct kvm_mmu_page *sp;
  1841. /*
  1842. * Since it's no accessed bit on EPT, it's no way to
  1843. * distinguish between actually accessed translations
  1844. * and prefetched, so disable pte prefetch if EPT is
  1845. * enabled.
  1846. */
  1847. if (!shadow_accessed_mask)
  1848. return;
  1849. sp = page_header(__pa(sptep));
  1850. if (sp->role.level > PT_PAGE_TABLE_LEVEL)
  1851. return;
  1852. __direct_pte_prefetch(vcpu, sp, sptep);
  1853. }
  1854. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  1855. int map_writable, int level, gfn_t gfn, pfn_t pfn,
  1856. bool prefault)
  1857. {
  1858. struct kvm_shadow_walk_iterator iterator;
  1859. struct kvm_mmu_page *sp;
  1860. int pt_write = 0;
  1861. gfn_t pseudo_gfn;
  1862. for_each_shadow_entry(vcpu, (u64)gfn << PAGE_SHIFT, iterator) {
  1863. if (iterator.level == level) {
  1864. unsigned pte_access = ACC_ALL;
  1865. if (!map_writable)
  1866. pte_access &= ~ACC_WRITE_MASK;
  1867. mmu_set_spte(vcpu, iterator.sptep, ACC_ALL, pte_access,
  1868. 0, write, 1, &pt_write,
  1869. level, gfn, pfn, prefault, map_writable);
  1870. direct_pte_prefetch(vcpu, iterator.sptep);
  1871. ++vcpu->stat.pf_fixed;
  1872. break;
  1873. }
  1874. if (*iterator.sptep == shadow_trap_nonpresent_pte) {
  1875. u64 base_addr = iterator.addr;
  1876. base_addr &= PT64_LVL_ADDR_MASK(iterator.level);
  1877. pseudo_gfn = base_addr >> PAGE_SHIFT;
  1878. sp = kvm_mmu_get_page(vcpu, pseudo_gfn, iterator.addr,
  1879. iterator.level - 1,
  1880. 1, ACC_ALL, iterator.sptep);
  1881. if (!sp) {
  1882. pgprintk("nonpaging_map: ENOMEM\n");
  1883. kvm_release_pfn_clean(pfn);
  1884. return -ENOMEM;
  1885. }
  1886. __set_spte(iterator.sptep,
  1887. __pa(sp->spt)
  1888. | PT_PRESENT_MASK | PT_WRITABLE_MASK
  1889. | shadow_user_mask | shadow_x_mask
  1890. | shadow_accessed_mask);
  1891. }
  1892. }
  1893. return pt_write;
  1894. }
  1895. static void kvm_send_hwpoison_signal(unsigned long address, struct task_struct *tsk)
  1896. {
  1897. siginfo_t info;
  1898. info.si_signo = SIGBUS;
  1899. info.si_errno = 0;
  1900. info.si_code = BUS_MCEERR_AR;
  1901. info.si_addr = (void __user *)address;
  1902. info.si_addr_lsb = PAGE_SHIFT;
  1903. send_sig_info(SIGBUS, &info, tsk);
  1904. }
  1905. static int kvm_handle_bad_page(struct kvm *kvm, gfn_t gfn, pfn_t pfn)
  1906. {
  1907. kvm_release_pfn_clean(pfn);
  1908. if (is_hwpoison_pfn(pfn)) {
  1909. kvm_send_hwpoison_signal(gfn_to_hva(kvm, gfn), current);
  1910. return 0;
  1911. } else if (is_fault_pfn(pfn))
  1912. return -EFAULT;
  1913. return 1;
  1914. }
  1915. static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
  1916. gva_t gva, pfn_t *pfn, bool write, bool *writable);
  1917. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn,
  1918. bool prefault)
  1919. {
  1920. int r;
  1921. int level;
  1922. pfn_t pfn;
  1923. unsigned long mmu_seq;
  1924. bool map_writable;
  1925. level = mapping_level(vcpu, gfn);
  1926. /*
  1927. * This path builds a PAE pagetable - so we can map 2mb pages at
  1928. * maximum. Therefore check if the level is larger than that.
  1929. */
  1930. if (level > PT_DIRECTORY_LEVEL)
  1931. level = PT_DIRECTORY_LEVEL;
  1932. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  1933. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  1934. smp_rmb();
  1935. if (try_async_pf(vcpu, prefault, gfn, v, &pfn, write, &map_writable))
  1936. return 0;
  1937. /* mmio */
  1938. if (is_error_pfn(pfn))
  1939. return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
  1940. spin_lock(&vcpu->kvm->mmu_lock);
  1941. if (mmu_notifier_retry(vcpu, mmu_seq))
  1942. goto out_unlock;
  1943. kvm_mmu_free_some_pages(vcpu);
  1944. r = __direct_map(vcpu, v, write, map_writable, level, gfn, pfn,
  1945. prefault);
  1946. spin_unlock(&vcpu->kvm->mmu_lock);
  1947. return r;
  1948. out_unlock:
  1949. spin_unlock(&vcpu->kvm->mmu_lock);
  1950. kvm_release_pfn_clean(pfn);
  1951. return 0;
  1952. }
  1953. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  1954. {
  1955. int i;
  1956. struct kvm_mmu_page *sp;
  1957. LIST_HEAD(invalid_list);
  1958. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1959. return;
  1960. spin_lock(&vcpu->kvm->mmu_lock);
  1961. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL &&
  1962. (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL ||
  1963. vcpu->arch.mmu.direct_map)) {
  1964. hpa_t root = vcpu->arch.mmu.root_hpa;
  1965. sp = page_header(root);
  1966. --sp->root_count;
  1967. if (!sp->root_count && sp->role.invalid) {
  1968. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
  1969. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1970. }
  1971. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1972. spin_unlock(&vcpu->kvm->mmu_lock);
  1973. return;
  1974. }
  1975. for (i = 0; i < 4; ++i) {
  1976. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1977. if (root) {
  1978. root &= PT64_BASE_ADDR_MASK;
  1979. sp = page_header(root);
  1980. --sp->root_count;
  1981. if (!sp->root_count && sp->role.invalid)
  1982. kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  1983. &invalid_list);
  1984. }
  1985. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  1986. }
  1987. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  1988. spin_unlock(&vcpu->kvm->mmu_lock);
  1989. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1990. }
  1991. static int mmu_check_root(struct kvm_vcpu *vcpu, gfn_t root_gfn)
  1992. {
  1993. int ret = 0;
  1994. if (!kvm_is_visible_gfn(vcpu->kvm, root_gfn)) {
  1995. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  1996. ret = 1;
  1997. }
  1998. return ret;
  1999. }
  2000. static int mmu_alloc_direct_roots(struct kvm_vcpu *vcpu)
  2001. {
  2002. struct kvm_mmu_page *sp;
  2003. unsigned i;
  2004. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2005. spin_lock(&vcpu->kvm->mmu_lock);
  2006. kvm_mmu_free_some_pages(vcpu);
  2007. sp = kvm_mmu_get_page(vcpu, 0, 0, PT64_ROOT_LEVEL,
  2008. 1, ACC_ALL, NULL);
  2009. ++sp->root_count;
  2010. spin_unlock(&vcpu->kvm->mmu_lock);
  2011. vcpu->arch.mmu.root_hpa = __pa(sp->spt);
  2012. } else if (vcpu->arch.mmu.shadow_root_level == PT32E_ROOT_LEVEL) {
  2013. for (i = 0; i < 4; ++i) {
  2014. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2015. ASSERT(!VALID_PAGE(root));
  2016. spin_lock(&vcpu->kvm->mmu_lock);
  2017. kvm_mmu_free_some_pages(vcpu);
  2018. sp = kvm_mmu_get_page(vcpu, i << (30 - PAGE_SHIFT),
  2019. i << 30,
  2020. PT32_ROOT_LEVEL, 1, ACC_ALL,
  2021. NULL);
  2022. root = __pa(sp->spt);
  2023. ++sp->root_count;
  2024. spin_unlock(&vcpu->kvm->mmu_lock);
  2025. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  2026. }
  2027. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  2028. } else
  2029. BUG();
  2030. return 0;
  2031. }
  2032. static int mmu_alloc_shadow_roots(struct kvm_vcpu *vcpu)
  2033. {
  2034. struct kvm_mmu_page *sp;
  2035. u64 pdptr, pm_mask;
  2036. gfn_t root_gfn;
  2037. int i;
  2038. root_gfn = vcpu->arch.mmu.get_cr3(vcpu) >> PAGE_SHIFT;
  2039. if (mmu_check_root(vcpu, root_gfn))
  2040. return 1;
  2041. /*
  2042. * Do we shadow a long mode page table? If so we need to
  2043. * write-protect the guests page table root.
  2044. */
  2045. if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
  2046. hpa_t root = vcpu->arch.mmu.root_hpa;
  2047. ASSERT(!VALID_PAGE(root));
  2048. spin_lock(&vcpu->kvm->mmu_lock);
  2049. kvm_mmu_free_some_pages(vcpu);
  2050. sp = kvm_mmu_get_page(vcpu, root_gfn, 0, PT64_ROOT_LEVEL,
  2051. 0, ACC_ALL, NULL);
  2052. root = __pa(sp->spt);
  2053. ++sp->root_count;
  2054. spin_unlock(&vcpu->kvm->mmu_lock);
  2055. vcpu->arch.mmu.root_hpa = root;
  2056. return 0;
  2057. }
  2058. /*
  2059. * We shadow a 32 bit page table. This may be a legacy 2-level
  2060. * or a PAE 3-level page table. In either case we need to be aware that
  2061. * the shadow page table may be a PAE or a long mode page table.
  2062. */
  2063. pm_mask = PT_PRESENT_MASK;
  2064. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL)
  2065. pm_mask |= PT_ACCESSED_MASK | PT_WRITABLE_MASK | PT_USER_MASK;
  2066. for (i = 0; i < 4; ++i) {
  2067. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2068. ASSERT(!VALID_PAGE(root));
  2069. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  2070. pdptr = kvm_pdptr_read_mmu(vcpu, &vcpu->arch.mmu, i);
  2071. if (!is_present_gpte(pdptr)) {
  2072. vcpu->arch.mmu.pae_root[i] = 0;
  2073. continue;
  2074. }
  2075. root_gfn = pdptr >> PAGE_SHIFT;
  2076. if (mmu_check_root(vcpu, root_gfn))
  2077. return 1;
  2078. }
  2079. spin_lock(&vcpu->kvm->mmu_lock);
  2080. kvm_mmu_free_some_pages(vcpu);
  2081. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  2082. PT32_ROOT_LEVEL, 0,
  2083. ACC_ALL, NULL);
  2084. root = __pa(sp->spt);
  2085. ++sp->root_count;
  2086. spin_unlock(&vcpu->kvm->mmu_lock);
  2087. vcpu->arch.mmu.pae_root[i] = root | pm_mask;
  2088. }
  2089. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  2090. /*
  2091. * If we shadow a 32 bit page table with a long mode page
  2092. * table we enter this path.
  2093. */
  2094. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  2095. if (vcpu->arch.mmu.lm_root == NULL) {
  2096. /*
  2097. * The additional page necessary for this is only
  2098. * allocated on demand.
  2099. */
  2100. u64 *lm_root;
  2101. lm_root = (void*)get_zeroed_page(GFP_KERNEL);
  2102. if (lm_root == NULL)
  2103. return 1;
  2104. lm_root[0] = __pa(vcpu->arch.mmu.pae_root) | pm_mask;
  2105. vcpu->arch.mmu.lm_root = lm_root;
  2106. }
  2107. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.lm_root);
  2108. }
  2109. return 0;
  2110. }
  2111. static int mmu_alloc_roots(struct kvm_vcpu *vcpu)
  2112. {
  2113. if (vcpu->arch.mmu.direct_map)
  2114. return mmu_alloc_direct_roots(vcpu);
  2115. else
  2116. return mmu_alloc_shadow_roots(vcpu);
  2117. }
  2118. static void mmu_sync_roots(struct kvm_vcpu *vcpu)
  2119. {
  2120. int i;
  2121. struct kvm_mmu_page *sp;
  2122. if (vcpu->arch.mmu.direct_map)
  2123. return;
  2124. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2125. return;
  2126. trace_kvm_mmu_audit(vcpu, AUDIT_PRE_SYNC);
  2127. if (vcpu->arch.mmu.root_level == PT64_ROOT_LEVEL) {
  2128. hpa_t root = vcpu->arch.mmu.root_hpa;
  2129. sp = page_header(root);
  2130. mmu_sync_children(vcpu, sp);
  2131. trace_kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
  2132. return;
  2133. }
  2134. for (i = 0; i < 4; ++i) {
  2135. hpa_t root = vcpu->arch.mmu.pae_root[i];
  2136. if (root && VALID_PAGE(root)) {
  2137. root &= PT64_BASE_ADDR_MASK;
  2138. sp = page_header(root);
  2139. mmu_sync_children(vcpu, sp);
  2140. }
  2141. }
  2142. trace_kvm_mmu_audit(vcpu, AUDIT_POST_SYNC);
  2143. }
  2144. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu)
  2145. {
  2146. spin_lock(&vcpu->kvm->mmu_lock);
  2147. mmu_sync_roots(vcpu);
  2148. spin_unlock(&vcpu->kvm->mmu_lock);
  2149. }
  2150. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr,
  2151. u32 access, struct x86_exception *exception)
  2152. {
  2153. if (exception)
  2154. exception->error_code = 0;
  2155. return vaddr;
  2156. }
  2157. static gpa_t nonpaging_gva_to_gpa_nested(struct kvm_vcpu *vcpu, gva_t vaddr,
  2158. u32 access,
  2159. struct x86_exception *exception)
  2160. {
  2161. if (exception)
  2162. exception->error_code = 0;
  2163. return vcpu->arch.nested_mmu.translate_gpa(vcpu, vaddr, access);
  2164. }
  2165. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  2166. u32 error_code, bool prefault)
  2167. {
  2168. gfn_t gfn;
  2169. int r;
  2170. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  2171. r = mmu_topup_memory_caches(vcpu);
  2172. if (r)
  2173. return r;
  2174. ASSERT(vcpu);
  2175. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2176. gfn = gva >> PAGE_SHIFT;
  2177. return nonpaging_map(vcpu, gva & PAGE_MASK,
  2178. error_code & PFERR_WRITE_MASK, gfn, prefault);
  2179. }
  2180. static int kvm_arch_setup_async_pf(struct kvm_vcpu *vcpu, gva_t gva, gfn_t gfn)
  2181. {
  2182. struct kvm_arch_async_pf arch;
  2183. arch.token = (vcpu->arch.apf.id++ << 12) | vcpu->vcpu_id;
  2184. arch.gfn = gfn;
  2185. arch.direct_map = vcpu->arch.mmu.direct_map;
  2186. arch.cr3 = vcpu->arch.mmu.get_cr3(vcpu);
  2187. return kvm_setup_async_pf(vcpu, gva, gfn, &arch);
  2188. }
  2189. static bool can_do_async_pf(struct kvm_vcpu *vcpu)
  2190. {
  2191. if (unlikely(!irqchip_in_kernel(vcpu->kvm) ||
  2192. kvm_event_needs_reinjection(vcpu)))
  2193. return false;
  2194. return kvm_x86_ops->interrupt_allowed(vcpu);
  2195. }
  2196. static bool try_async_pf(struct kvm_vcpu *vcpu, bool prefault, gfn_t gfn,
  2197. gva_t gva, pfn_t *pfn, bool write, bool *writable)
  2198. {
  2199. bool async;
  2200. *pfn = gfn_to_pfn_async(vcpu->kvm, gfn, &async, write, writable);
  2201. if (!async)
  2202. return false; /* *pfn has correct page already */
  2203. put_page(pfn_to_page(*pfn));
  2204. if (!prefault && can_do_async_pf(vcpu)) {
  2205. trace_kvm_try_async_get_page(gva, gfn);
  2206. if (kvm_find_async_pf_gfn(vcpu, gfn)) {
  2207. trace_kvm_async_pf_doublefault(gva, gfn);
  2208. kvm_make_request(KVM_REQ_APF_HALT, vcpu);
  2209. return true;
  2210. } else if (kvm_arch_setup_async_pf(vcpu, gva, gfn))
  2211. return true;
  2212. }
  2213. *pfn = gfn_to_pfn_prot(vcpu->kvm, gfn, write, writable);
  2214. return false;
  2215. }
  2216. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa, u32 error_code,
  2217. bool prefault)
  2218. {
  2219. pfn_t pfn;
  2220. int r;
  2221. int level;
  2222. gfn_t gfn = gpa >> PAGE_SHIFT;
  2223. unsigned long mmu_seq;
  2224. int write = error_code & PFERR_WRITE_MASK;
  2225. bool map_writable;
  2226. ASSERT(vcpu);
  2227. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2228. r = mmu_topup_memory_caches(vcpu);
  2229. if (r)
  2230. return r;
  2231. level = mapping_level(vcpu, gfn);
  2232. gfn &= ~(KVM_PAGES_PER_HPAGE(level) - 1);
  2233. mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2234. smp_rmb();
  2235. if (try_async_pf(vcpu, prefault, gfn, gpa, &pfn, write, &map_writable))
  2236. return 0;
  2237. /* mmio */
  2238. if (is_error_pfn(pfn))
  2239. return kvm_handle_bad_page(vcpu->kvm, gfn, pfn);
  2240. spin_lock(&vcpu->kvm->mmu_lock);
  2241. if (mmu_notifier_retry(vcpu, mmu_seq))
  2242. goto out_unlock;
  2243. kvm_mmu_free_some_pages(vcpu);
  2244. r = __direct_map(vcpu, gpa, write, map_writable,
  2245. level, gfn, pfn, prefault);
  2246. spin_unlock(&vcpu->kvm->mmu_lock);
  2247. return r;
  2248. out_unlock:
  2249. spin_unlock(&vcpu->kvm->mmu_lock);
  2250. kvm_release_pfn_clean(pfn);
  2251. return 0;
  2252. }
  2253. static void nonpaging_free(struct kvm_vcpu *vcpu)
  2254. {
  2255. mmu_free_roots(vcpu);
  2256. }
  2257. static int nonpaging_init_context(struct kvm_vcpu *vcpu,
  2258. struct kvm_mmu *context)
  2259. {
  2260. context->new_cr3 = nonpaging_new_cr3;
  2261. context->page_fault = nonpaging_page_fault;
  2262. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2263. context->free = nonpaging_free;
  2264. context->prefetch_page = nonpaging_prefetch_page;
  2265. context->sync_page = nonpaging_sync_page;
  2266. context->invlpg = nonpaging_invlpg;
  2267. context->root_level = 0;
  2268. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2269. context->root_hpa = INVALID_PAGE;
  2270. context->direct_map = true;
  2271. context->nx = false;
  2272. return 0;
  2273. }
  2274. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  2275. {
  2276. ++vcpu->stat.tlb_flush;
  2277. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  2278. }
  2279. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  2280. {
  2281. pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
  2282. mmu_free_roots(vcpu);
  2283. }
  2284. static unsigned long get_cr3(struct kvm_vcpu *vcpu)
  2285. {
  2286. return vcpu->arch.cr3;
  2287. }
  2288. static void inject_page_fault(struct kvm_vcpu *vcpu,
  2289. struct x86_exception *fault)
  2290. {
  2291. vcpu->arch.mmu.inject_page_fault(vcpu, fault);
  2292. }
  2293. static void paging_free(struct kvm_vcpu *vcpu)
  2294. {
  2295. nonpaging_free(vcpu);
  2296. }
  2297. static bool is_rsvd_bits_set(struct kvm_mmu *mmu, u64 gpte, int level)
  2298. {
  2299. int bit7;
  2300. bit7 = (gpte >> 7) & 1;
  2301. return (gpte & mmu->rsvd_bits_mask[bit7][level-1]) != 0;
  2302. }
  2303. #define PTTYPE 64
  2304. #include "paging_tmpl.h"
  2305. #undef PTTYPE
  2306. #define PTTYPE 32
  2307. #include "paging_tmpl.h"
  2308. #undef PTTYPE
  2309. static void reset_rsvds_bits_mask(struct kvm_vcpu *vcpu,
  2310. struct kvm_mmu *context,
  2311. int level)
  2312. {
  2313. int maxphyaddr = cpuid_maxphyaddr(vcpu);
  2314. u64 exb_bit_rsvd = 0;
  2315. if (!context->nx)
  2316. exb_bit_rsvd = rsvd_bits(63, 63);
  2317. switch (level) {
  2318. case PT32_ROOT_LEVEL:
  2319. /* no rsvd bits for 2 level 4K page table entries */
  2320. context->rsvd_bits_mask[0][1] = 0;
  2321. context->rsvd_bits_mask[0][0] = 0;
  2322. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2323. if (!is_pse(vcpu)) {
  2324. context->rsvd_bits_mask[1][1] = 0;
  2325. break;
  2326. }
  2327. if (is_cpuid_PSE36())
  2328. /* 36bits PSE 4MB page */
  2329. context->rsvd_bits_mask[1][1] = rsvd_bits(17, 21);
  2330. else
  2331. /* 32 bits PSE 4MB page */
  2332. context->rsvd_bits_mask[1][1] = rsvd_bits(13, 21);
  2333. break;
  2334. case PT32E_ROOT_LEVEL:
  2335. context->rsvd_bits_mask[0][2] =
  2336. rsvd_bits(maxphyaddr, 63) |
  2337. rsvd_bits(7, 8) | rsvd_bits(1, 2); /* PDPTE */
  2338. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2339. rsvd_bits(maxphyaddr, 62); /* PDE */
  2340. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2341. rsvd_bits(maxphyaddr, 62); /* PTE */
  2342. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2343. rsvd_bits(maxphyaddr, 62) |
  2344. rsvd_bits(13, 20); /* large page */
  2345. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2346. break;
  2347. case PT64_ROOT_LEVEL:
  2348. context->rsvd_bits_mask[0][3] = exb_bit_rsvd |
  2349. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2350. context->rsvd_bits_mask[0][2] = exb_bit_rsvd |
  2351. rsvd_bits(maxphyaddr, 51) | rsvd_bits(7, 8);
  2352. context->rsvd_bits_mask[0][1] = exb_bit_rsvd |
  2353. rsvd_bits(maxphyaddr, 51);
  2354. context->rsvd_bits_mask[0][0] = exb_bit_rsvd |
  2355. rsvd_bits(maxphyaddr, 51);
  2356. context->rsvd_bits_mask[1][3] = context->rsvd_bits_mask[0][3];
  2357. context->rsvd_bits_mask[1][2] = exb_bit_rsvd |
  2358. rsvd_bits(maxphyaddr, 51) |
  2359. rsvd_bits(13, 29);
  2360. context->rsvd_bits_mask[1][1] = exb_bit_rsvd |
  2361. rsvd_bits(maxphyaddr, 51) |
  2362. rsvd_bits(13, 20); /* large page */
  2363. context->rsvd_bits_mask[1][0] = context->rsvd_bits_mask[0][0];
  2364. break;
  2365. }
  2366. }
  2367. static int paging64_init_context_common(struct kvm_vcpu *vcpu,
  2368. struct kvm_mmu *context,
  2369. int level)
  2370. {
  2371. context->nx = is_nx(vcpu);
  2372. reset_rsvds_bits_mask(vcpu, context, level);
  2373. ASSERT(is_pae(vcpu));
  2374. context->new_cr3 = paging_new_cr3;
  2375. context->page_fault = paging64_page_fault;
  2376. context->gva_to_gpa = paging64_gva_to_gpa;
  2377. context->prefetch_page = paging64_prefetch_page;
  2378. context->sync_page = paging64_sync_page;
  2379. context->invlpg = paging64_invlpg;
  2380. context->free = paging_free;
  2381. context->root_level = level;
  2382. context->shadow_root_level = level;
  2383. context->root_hpa = INVALID_PAGE;
  2384. context->direct_map = false;
  2385. return 0;
  2386. }
  2387. static int paging64_init_context(struct kvm_vcpu *vcpu,
  2388. struct kvm_mmu *context)
  2389. {
  2390. return paging64_init_context_common(vcpu, context, PT64_ROOT_LEVEL);
  2391. }
  2392. static int paging32_init_context(struct kvm_vcpu *vcpu,
  2393. struct kvm_mmu *context)
  2394. {
  2395. context->nx = false;
  2396. reset_rsvds_bits_mask(vcpu, context, PT32_ROOT_LEVEL);
  2397. context->new_cr3 = paging_new_cr3;
  2398. context->page_fault = paging32_page_fault;
  2399. context->gva_to_gpa = paging32_gva_to_gpa;
  2400. context->free = paging_free;
  2401. context->prefetch_page = paging32_prefetch_page;
  2402. context->sync_page = paging32_sync_page;
  2403. context->invlpg = paging32_invlpg;
  2404. context->root_level = PT32_ROOT_LEVEL;
  2405. context->shadow_root_level = PT32E_ROOT_LEVEL;
  2406. context->root_hpa = INVALID_PAGE;
  2407. context->direct_map = false;
  2408. return 0;
  2409. }
  2410. static int paging32E_init_context(struct kvm_vcpu *vcpu,
  2411. struct kvm_mmu *context)
  2412. {
  2413. return paging64_init_context_common(vcpu, context, PT32E_ROOT_LEVEL);
  2414. }
  2415. static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  2416. {
  2417. struct kvm_mmu *context = vcpu->arch.walk_mmu;
  2418. context->new_cr3 = nonpaging_new_cr3;
  2419. context->page_fault = tdp_page_fault;
  2420. context->free = nonpaging_free;
  2421. context->prefetch_page = nonpaging_prefetch_page;
  2422. context->sync_page = nonpaging_sync_page;
  2423. context->invlpg = nonpaging_invlpg;
  2424. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  2425. context->root_hpa = INVALID_PAGE;
  2426. context->direct_map = true;
  2427. context->set_cr3 = kvm_x86_ops->set_tdp_cr3;
  2428. context->get_cr3 = get_cr3;
  2429. context->inject_page_fault = kvm_inject_page_fault;
  2430. context->nx = is_nx(vcpu);
  2431. if (!is_paging(vcpu)) {
  2432. context->nx = false;
  2433. context->gva_to_gpa = nonpaging_gva_to_gpa;
  2434. context->root_level = 0;
  2435. } else if (is_long_mode(vcpu)) {
  2436. context->nx = is_nx(vcpu);
  2437. reset_rsvds_bits_mask(vcpu, context, PT64_ROOT_LEVEL);
  2438. context->gva_to_gpa = paging64_gva_to_gpa;
  2439. context->root_level = PT64_ROOT_LEVEL;
  2440. } else if (is_pae(vcpu)) {
  2441. context->nx = is_nx(vcpu);
  2442. reset_rsvds_bits_mask(vcpu, context, PT32E_ROOT_LEVEL);
  2443. context->gva_to_gpa = paging64_gva_to_gpa;
  2444. context->root_level = PT32E_ROOT_LEVEL;
  2445. } else {
  2446. context->nx = false;
  2447. reset_rsvds_bits_mask(vcpu, context, PT32_ROOT_LEVEL);
  2448. context->gva_to_gpa = paging32_gva_to_gpa;
  2449. context->root_level = PT32_ROOT_LEVEL;
  2450. }
  2451. return 0;
  2452. }
  2453. int kvm_init_shadow_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *context)
  2454. {
  2455. int r;
  2456. ASSERT(vcpu);
  2457. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2458. if (!is_paging(vcpu))
  2459. r = nonpaging_init_context(vcpu, context);
  2460. else if (is_long_mode(vcpu))
  2461. r = paging64_init_context(vcpu, context);
  2462. else if (is_pae(vcpu))
  2463. r = paging32E_init_context(vcpu, context);
  2464. else
  2465. r = paging32_init_context(vcpu, context);
  2466. vcpu->arch.mmu.base_role.cr4_pae = !!is_pae(vcpu);
  2467. vcpu->arch.mmu.base_role.cr0_wp = is_write_protection(vcpu);
  2468. return r;
  2469. }
  2470. EXPORT_SYMBOL_GPL(kvm_init_shadow_mmu);
  2471. static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
  2472. {
  2473. int r = kvm_init_shadow_mmu(vcpu, vcpu->arch.walk_mmu);
  2474. vcpu->arch.walk_mmu->set_cr3 = kvm_x86_ops->set_cr3;
  2475. vcpu->arch.walk_mmu->get_cr3 = get_cr3;
  2476. vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
  2477. return r;
  2478. }
  2479. static int init_kvm_nested_mmu(struct kvm_vcpu *vcpu)
  2480. {
  2481. struct kvm_mmu *g_context = &vcpu->arch.nested_mmu;
  2482. g_context->get_cr3 = get_cr3;
  2483. g_context->inject_page_fault = kvm_inject_page_fault;
  2484. /*
  2485. * Note that arch.mmu.gva_to_gpa translates l2_gva to l1_gpa. The
  2486. * translation of l2_gpa to l1_gpa addresses is done using the
  2487. * arch.nested_mmu.gva_to_gpa function. Basically the gva_to_gpa
  2488. * functions between mmu and nested_mmu are swapped.
  2489. */
  2490. if (!is_paging(vcpu)) {
  2491. g_context->nx = false;
  2492. g_context->root_level = 0;
  2493. g_context->gva_to_gpa = nonpaging_gva_to_gpa_nested;
  2494. } else if (is_long_mode(vcpu)) {
  2495. g_context->nx = is_nx(vcpu);
  2496. reset_rsvds_bits_mask(vcpu, g_context, PT64_ROOT_LEVEL);
  2497. g_context->root_level = PT64_ROOT_LEVEL;
  2498. g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
  2499. } else if (is_pae(vcpu)) {
  2500. g_context->nx = is_nx(vcpu);
  2501. reset_rsvds_bits_mask(vcpu, g_context, PT32E_ROOT_LEVEL);
  2502. g_context->root_level = PT32E_ROOT_LEVEL;
  2503. g_context->gva_to_gpa = paging64_gva_to_gpa_nested;
  2504. } else {
  2505. g_context->nx = false;
  2506. reset_rsvds_bits_mask(vcpu, g_context, PT32_ROOT_LEVEL);
  2507. g_context->root_level = PT32_ROOT_LEVEL;
  2508. g_context->gva_to_gpa = paging32_gva_to_gpa_nested;
  2509. }
  2510. return 0;
  2511. }
  2512. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  2513. {
  2514. vcpu->arch.update_pte.pfn = bad_pfn;
  2515. if (mmu_is_nested(vcpu))
  2516. return init_kvm_nested_mmu(vcpu);
  2517. else if (tdp_enabled)
  2518. return init_kvm_tdp_mmu(vcpu);
  2519. else
  2520. return init_kvm_softmmu(vcpu);
  2521. }
  2522. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  2523. {
  2524. ASSERT(vcpu);
  2525. if (VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2526. /* mmu.free() should set root_hpa = INVALID_PAGE */
  2527. vcpu->arch.mmu.free(vcpu);
  2528. }
  2529. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  2530. {
  2531. destroy_kvm_mmu(vcpu);
  2532. return init_kvm_mmu(vcpu);
  2533. }
  2534. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  2535. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  2536. {
  2537. int r;
  2538. r = mmu_topup_memory_caches(vcpu);
  2539. if (r)
  2540. goto out;
  2541. r = mmu_alloc_roots(vcpu);
  2542. spin_lock(&vcpu->kvm->mmu_lock);
  2543. mmu_sync_roots(vcpu);
  2544. spin_unlock(&vcpu->kvm->mmu_lock);
  2545. if (r)
  2546. goto out;
  2547. /* set_cr3() should ensure TLB has been flushed */
  2548. vcpu->arch.mmu.set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  2549. out:
  2550. return r;
  2551. }
  2552. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  2553. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  2554. {
  2555. mmu_free_roots(vcpu);
  2556. }
  2557. EXPORT_SYMBOL_GPL(kvm_mmu_unload);
  2558. static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
  2559. struct kvm_mmu_page *sp,
  2560. u64 *spte)
  2561. {
  2562. u64 pte;
  2563. struct kvm_mmu_page *child;
  2564. pte = *spte;
  2565. if (is_shadow_present_pte(pte)) {
  2566. if (is_last_spte(pte, sp->role.level))
  2567. drop_spte(vcpu->kvm, spte, shadow_trap_nonpresent_pte);
  2568. else {
  2569. child = page_header(pte & PT64_BASE_ADDR_MASK);
  2570. mmu_page_remove_parent_pte(child, spte);
  2571. }
  2572. }
  2573. __set_spte(spte, shadow_trap_nonpresent_pte);
  2574. if (is_large_pte(pte))
  2575. --vcpu->kvm->stat.lpages;
  2576. }
  2577. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  2578. struct kvm_mmu_page *sp,
  2579. u64 *spte,
  2580. const void *new)
  2581. {
  2582. if (sp->role.level != PT_PAGE_TABLE_LEVEL) {
  2583. ++vcpu->kvm->stat.mmu_pde_zapped;
  2584. return;
  2585. }
  2586. ++vcpu->kvm->stat.mmu_pte_updated;
  2587. if (!sp->role.cr4_pae)
  2588. paging32_update_pte(vcpu, sp, spte, new);
  2589. else
  2590. paging64_update_pte(vcpu, sp, spte, new);
  2591. }
  2592. static bool need_remote_flush(u64 old, u64 new)
  2593. {
  2594. if (!is_shadow_present_pte(old))
  2595. return false;
  2596. if (!is_shadow_present_pte(new))
  2597. return true;
  2598. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  2599. return true;
  2600. old ^= PT64_NX_MASK;
  2601. new ^= PT64_NX_MASK;
  2602. return (old & ~new & PT64_PERM_MASK) != 0;
  2603. }
  2604. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, bool zap_page,
  2605. bool remote_flush, bool local_flush)
  2606. {
  2607. if (zap_page)
  2608. return;
  2609. if (remote_flush)
  2610. kvm_flush_remote_tlbs(vcpu->kvm);
  2611. else if (local_flush)
  2612. kvm_mmu_flush_tlb(vcpu);
  2613. }
  2614. static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
  2615. {
  2616. u64 *spte = vcpu->arch.last_pte_updated;
  2617. return !!(spte && (*spte & shadow_accessed_mask));
  2618. }
  2619. static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2620. u64 gpte)
  2621. {
  2622. gfn_t gfn;
  2623. pfn_t pfn;
  2624. if (!is_present_gpte(gpte))
  2625. return;
  2626. gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  2627. vcpu->arch.update_pte.mmu_seq = vcpu->kvm->mmu_notifier_seq;
  2628. smp_rmb();
  2629. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  2630. if (is_error_pfn(pfn)) {
  2631. kvm_release_pfn_clean(pfn);
  2632. return;
  2633. }
  2634. vcpu->arch.update_pte.gfn = gfn;
  2635. vcpu->arch.update_pte.pfn = pfn;
  2636. }
  2637. static void kvm_mmu_access_page(struct kvm_vcpu *vcpu, gfn_t gfn)
  2638. {
  2639. u64 *spte = vcpu->arch.last_pte_updated;
  2640. if (spte
  2641. && vcpu->arch.last_pte_gfn == gfn
  2642. && shadow_accessed_mask
  2643. && !(*spte & shadow_accessed_mask)
  2644. && is_shadow_present_pte(*spte))
  2645. set_bit(PT_ACCESSED_SHIFT, (unsigned long *)spte);
  2646. }
  2647. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  2648. const u8 *new, int bytes,
  2649. bool guest_initiated)
  2650. {
  2651. gfn_t gfn = gpa >> PAGE_SHIFT;
  2652. union kvm_mmu_page_role mask = { .word = 0 };
  2653. struct kvm_mmu_page *sp;
  2654. struct hlist_node *node;
  2655. LIST_HEAD(invalid_list);
  2656. u64 entry, gentry;
  2657. u64 *spte;
  2658. unsigned offset = offset_in_page(gpa);
  2659. unsigned pte_size;
  2660. unsigned page_offset;
  2661. unsigned misaligned;
  2662. unsigned quadrant;
  2663. int level;
  2664. int flooded = 0;
  2665. int npte;
  2666. int r;
  2667. int invlpg_counter;
  2668. bool remote_flush, local_flush, zap_page;
  2669. zap_page = remote_flush = local_flush = false;
  2670. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  2671. invlpg_counter = atomic_read(&vcpu->kvm->arch.invlpg_counter);
  2672. /*
  2673. * Assume that the pte write on a page table of the same type
  2674. * as the current vcpu paging mode. This is nearly always true
  2675. * (might be false while changing modes). Note it is verified later
  2676. * by update_pte().
  2677. */
  2678. if ((is_pae(vcpu) && bytes == 4) || !new) {
  2679. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  2680. if (is_pae(vcpu)) {
  2681. gpa &= ~(gpa_t)7;
  2682. bytes = 8;
  2683. }
  2684. r = kvm_read_guest(vcpu->kvm, gpa, &gentry, min(bytes, 8));
  2685. if (r)
  2686. gentry = 0;
  2687. new = (const u8 *)&gentry;
  2688. }
  2689. switch (bytes) {
  2690. case 4:
  2691. gentry = *(const u32 *)new;
  2692. break;
  2693. case 8:
  2694. gentry = *(const u64 *)new;
  2695. break;
  2696. default:
  2697. gentry = 0;
  2698. break;
  2699. }
  2700. mmu_guess_page_from_pte_write(vcpu, gpa, gentry);
  2701. spin_lock(&vcpu->kvm->mmu_lock);
  2702. if (atomic_read(&vcpu->kvm->arch.invlpg_counter) != invlpg_counter)
  2703. gentry = 0;
  2704. kvm_mmu_access_page(vcpu, gfn);
  2705. kvm_mmu_free_some_pages(vcpu);
  2706. ++vcpu->kvm->stat.mmu_pte_write;
  2707. trace_kvm_mmu_audit(vcpu, AUDIT_PRE_PTE_WRITE);
  2708. if (guest_initiated) {
  2709. if (gfn == vcpu->arch.last_pt_write_gfn
  2710. && !last_updated_pte_accessed(vcpu)) {
  2711. ++vcpu->arch.last_pt_write_count;
  2712. if (vcpu->arch.last_pt_write_count >= 3)
  2713. flooded = 1;
  2714. } else {
  2715. vcpu->arch.last_pt_write_gfn = gfn;
  2716. vcpu->arch.last_pt_write_count = 1;
  2717. vcpu->arch.last_pte_updated = NULL;
  2718. }
  2719. }
  2720. mask.cr0_wp = mask.cr4_pae = mask.nxe = 1;
  2721. for_each_gfn_indirect_valid_sp(vcpu->kvm, sp, gfn, node) {
  2722. pte_size = sp->role.cr4_pae ? 8 : 4;
  2723. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  2724. misaligned |= bytes < 4;
  2725. if (misaligned || flooded) {
  2726. /*
  2727. * Misaligned accesses are too much trouble to fix
  2728. * up; also, they usually indicate a page is not used
  2729. * as a page table.
  2730. *
  2731. * If we're seeing too many writes to a page,
  2732. * it may no longer be a page table, or we may be
  2733. * forking, in which case it is better to unmap the
  2734. * page.
  2735. */
  2736. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  2737. gpa, bytes, sp->role.word);
  2738. zap_page |= !!kvm_mmu_prepare_zap_page(vcpu->kvm, sp,
  2739. &invalid_list);
  2740. ++vcpu->kvm->stat.mmu_flooded;
  2741. continue;
  2742. }
  2743. page_offset = offset;
  2744. level = sp->role.level;
  2745. npte = 1;
  2746. if (!sp->role.cr4_pae) {
  2747. page_offset <<= 1; /* 32->64 */
  2748. /*
  2749. * A 32-bit pde maps 4MB while the shadow pdes map
  2750. * only 2MB. So we need to double the offset again
  2751. * and zap two pdes instead of one.
  2752. */
  2753. if (level == PT32_ROOT_LEVEL) {
  2754. page_offset &= ~7; /* kill rounding error */
  2755. page_offset <<= 1;
  2756. npte = 2;
  2757. }
  2758. quadrant = page_offset >> PAGE_SHIFT;
  2759. page_offset &= ~PAGE_MASK;
  2760. if (quadrant != sp->role.quadrant)
  2761. continue;
  2762. }
  2763. local_flush = true;
  2764. spte = &sp->spt[page_offset / sizeof(*spte)];
  2765. while (npte--) {
  2766. entry = *spte;
  2767. mmu_pte_write_zap_pte(vcpu, sp, spte);
  2768. if (gentry &&
  2769. !((sp->role.word ^ vcpu->arch.mmu.base_role.word)
  2770. & mask.word))
  2771. mmu_pte_write_new_pte(vcpu, sp, spte, &gentry);
  2772. if (!remote_flush && need_remote_flush(entry, *spte))
  2773. remote_flush = true;
  2774. ++spte;
  2775. }
  2776. }
  2777. mmu_pte_write_flush_tlb(vcpu, zap_page, remote_flush, local_flush);
  2778. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2779. trace_kvm_mmu_audit(vcpu, AUDIT_POST_PTE_WRITE);
  2780. spin_unlock(&vcpu->kvm->mmu_lock);
  2781. if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
  2782. kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
  2783. vcpu->arch.update_pte.pfn = bad_pfn;
  2784. }
  2785. }
  2786. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  2787. {
  2788. gpa_t gpa;
  2789. int r;
  2790. if (vcpu->arch.mmu.direct_map)
  2791. return 0;
  2792. gpa = kvm_mmu_gva_to_gpa_read(vcpu, gva, NULL);
  2793. spin_lock(&vcpu->kvm->mmu_lock);
  2794. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  2795. spin_unlock(&vcpu->kvm->mmu_lock);
  2796. return r;
  2797. }
  2798. EXPORT_SYMBOL_GPL(kvm_mmu_unprotect_page_virt);
  2799. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  2800. {
  2801. LIST_HEAD(invalid_list);
  2802. while (kvm_mmu_available_pages(vcpu->kvm) < KVM_REFILL_PAGES &&
  2803. !list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
  2804. struct kvm_mmu_page *sp;
  2805. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  2806. struct kvm_mmu_page, link);
  2807. kvm_mmu_prepare_zap_page(vcpu->kvm, sp, &invalid_list);
  2808. kvm_mmu_commit_zap_page(vcpu->kvm, &invalid_list);
  2809. ++vcpu->kvm->stat.mmu_recycled;
  2810. }
  2811. }
  2812. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
  2813. {
  2814. int r;
  2815. enum emulation_result er;
  2816. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code, false);
  2817. if (r < 0)
  2818. goto out;
  2819. if (!r) {
  2820. r = 1;
  2821. goto out;
  2822. }
  2823. r = mmu_topup_memory_caches(vcpu);
  2824. if (r)
  2825. goto out;
  2826. er = emulate_instruction(vcpu, cr2, error_code, 0);
  2827. switch (er) {
  2828. case EMULATE_DONE:
  2829. return 1;
  2830. case EMULATE_DO_MMIO:
  2831. ++vcpu->stat.mmio_exits;
  2832. /* fall through */
  2833. case EMULATE_FAIL:
  2834. return 0;
  2835. default:
  2836. BUG();
  2837. }
  2838. out:
  2839. return r;
  2840. }
  2841. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  2842. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva)
  2843. {
  2844. vcpu->arch.mmu.invlpg(vcpu, gva);
  2845. kvm_mmu_flush_tlb(vcpu);
  2846. ++vcpu->stat.invlpg;
  2847. }
  2848. EXPORT_SYMBOL_GPL(kvm_mmu_invlpg);
  2849. void kvm_enable_tdp(void)
  2850. {
  2851. tdp_enabled = true;
  2852. }
  2853. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  2854. void kvm_disable_tdp(void)
  2855. {
  2856. tdp_enabled = false;
  2857. }
  2858. EXPORT_SYMBOL_GPL(kvm_disable_tdp);
  2859. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  2860. {
  2861. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  2862. if (vcpu->arch.mmu.lm_root != NULL)
  2863. free_page((unsigned long)vcpu->arch.mmu.lm_root);
  2864. }
  2865. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  2866. {
  2867. struct page *page;
  2868. int i;
  2869. ASSERT(vcpu);
  2870. /*
  2871. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  2872. * Therefore we need to allocate shadow page tables in the first
  2873. * 4GB of memory, which happens to fit the DMA32 zone.
  2874. */
  2875. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  2876. if (!page)
  2877. return -ENOMEM;
  2878. vcpu->arch.mmu.pae_root = page_address(page);
  2879. for (i = 0; i < 4; ++i)
  2880. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  2881. return 0;
  2882. }
  2883. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  2884. {
  2885. ASSERT(vcpu);
  2886. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2887. return alloc_mmu_pages(vcpu);
  2888. }
  2889. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  2890. {
  2891. ASSERT(vcpu);
  2892. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  2893. return init_kvm_mmu(vcpu);
  2894. }
  2895. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  2896. {
  2897. struct kvm_mmu_page *sp;
  2898. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  2899. int i;
  2900. u64 *pt;
  2901. if (!test_bit(slot, sp->slot_bitmap))
  2902. continue;
  2903. pt = sp->spt;
  2904. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  2905. /* avoid RMW */
  2906. if (is_writable_pte(pt[i]))
  2907. update_spte(&pt[i], pt[i] & ~PT_WRITABLE_MASK);
  2908. }
  2909. kvm_flush_remote_tlbs(kvm);
  2910. }
  2911. void kvm_mmu_zap_all(struct kvm *kvm)
  2912. {
  2913. struct kvm_mmu_page *sp, *node;
  2914. LIST_HEAD(invalid_list);
  2915. spin_lock(&kvm->mmu_lock);
  2916. restart:
  2917. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  2918. if (kvm_mmu_prepare_zap_page(kvm, sp, &invalid_list))
  2919. goto restart;
  2920. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  2921. spin_unlock(&kvm->mmu_lock);
  2922. }
  2923. static int kvm_mmu_remove_some_alloc_mmu_pages(struct kvm *kvm,
  2924. struct list_head *invalid_list)
  2925. {
  2926. struct kvm_mmu_page *page;
  2927. page = container_of(kvm->arch.active_mmu_pages.prev,
  2928. struct kvm_mmu_page, link);
  2929. return kvm_mmu_prepare_zap_page(kvm, page, invalid_list);
  2930. }
  2931. static int mmu_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
  2932. {
  2933. struct kvm *kvm;
  2934. struct kvm *kvm_freed = NULL;
  2935. if (nr_to_scan == 0)
  2936. goto out;
  2937. spin_lock(&kvm_lock);
  2938. list_for_each_entry(kvm, &vm_list, vm_list) {
  2939. int idx, freed_pages;
  2940. LIST_HEAD(invalid_list);
  2941. idx = srcu_read_lock(&kvm->srcu);
  2942. spin_lock(&kvm->mmu_lock);
  2943. if (!kvm_freed && nr_to_scan > 0 &&
  2944. kvm->arch.n_used_mmu_pages > 0) {
  2945. freed_pages = kvm_mmu_remove_some_alloc_mmu_pages(kvm,
  2946. &invalid_list);
  2947. kvm_freed = kvm;
  2948. }
  2949. nr_to_scan--;
  2950. kvm_mmu_commit_zap_page(kvm, &invalid_list);
  2951. spin_unlock(&kvm->mmu_lock);
  2952. srcu_read_unlock(&kvm->srcu, idx);
  2953. }
  2954. if (kvm_freed)
  2955. list_move_tail(&kvm_freed->vm_list, &vm_list);
  2956. spin_unlock(&kvm_lock);
  2957. out:
  2958. return percpu_counter_read_positive(&kvm_total_used_mmu_pages);
  2959. }
  2960. static struct shrinker mmu_shrinker = {
  2961. .shrink = mmu_shrink,
  2962. .seeks = DEFAULT_SEEKS * 10,
  2963. };
  2964. static void mmu_destroy_caches(void)
  2965. {
  2966. if (pte_chain_cache)
  2967. kmem_cache_destroy(pte_chain_cache);
  2968. if (rmap_desc_cache)
  2969. kmem_cache_destroy(rmap_desc_cache);
  2970. if (mmu_page_header_cache)
  2971. kmem_cache_destroy(mmu_page_header_cache);
  2972. }
  2973. void kvm_mmu_module_exit(void)
  2974. {
  2975. mmu_destroy_caches();
  2976. percpu_counter_destroy(&kvm_total_used_mmu_pages);
  2977. unregister_shrinker(&mmu_shrinker);
  2978. }
  2979. int kvm_mmu_module_init(void)
  2980. {
  2981. pte_chain_cache = kmem_cache_create("kvm_pte_chain",
  2982. sizeof(struct kvm_pte_chain),
  2983. 0, 0, NULL);
  2984. if (!pte_chain_cache)
  2985. goto nomem;
  2986. rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
  2987. sizeof(struct kvm_rmap_desc),
  2988. 0, 0, NULL);
  2989. if (!rmap_desc_cache)
  2990. goto nomem;
  2991. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  2992. sizeof(struct kvm_mmu_page),
  2993. 0, 0, NULL);
  2994. if (!mmu_page_header_cache)
  2995. goto nomem;
  2996. if (percpu_counter_init(&kvm_total_used_mmu_pages, 0))
  2997. goto nomem;
  2998. register_shrinker(&mmu_shrinker);
  2999. return 0;
  3000. nomem:
  3001. mmu_destroy_caches();
  3002. return -ENOMEM;
  3003. }
  3004. /*
  3005. * Caculate mmu pages needed for kvm.
  3006. */
  3007. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  3008. {
  3009. int i;
  3010. unsigned int nr_mmu_pages;
  3011. unsigned int nr_pages = 0;
  3012. struct kvm_memslots *slots;
  3013. slots = kvm_memslots(kvm);
  3014. for (i = 0; i < slots->nmemslots; i++)
  3015. nr_pages += slots->memslots[i].npages;
  3016. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  3017. nr_mmu_pages = max(nr_mmu_pages,
  3018. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  3019. return nr_mmu_pages;
  3020. }
  3021. static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  3022. unsigned len)
  3023. {
  3024. if (len > buffer->len)
  3025. return NULL;
  3026. return buffer->ptr;
  3027. }
  3028. static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  3029. unsigned len)
  3030. {
  3031. void *ret;
  3032. ret = pv_mmu_peek_buffer(buffer, len);
  3033. if (!ret)
  3034. return ret;
  3035. buffer->ptr += len;
  3036. buffer->len -= len;
  3037. buffer->processed += len;
  3038. return ret;
  3039. }
  3040. static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
  3041. gpa_t addr, gpa_t value)
  3042. {
  3043. int bytes = 8;
  3044. int r;
  3045. if (!is_long_mode(vcpu) && !is_pae(vcpu))
  3046. bytes = 4;
  3047. r = mmu_topup_memory_caches(vcpu);
  3048. if (r)
  3049. return r;
  3050. if (!emulator_write_phys(vcpu, addr, &value, bytes))
  3051. return -EFAULT;
  3052. return 1;
  3053. }
  3054. static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  3055. {
  3056. (void)kvm_set_cr3(vcpu, vcpu->arch.cr3);
  3057. return 1;
  3058. }
  3059. static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
  3060. {
  3061. spin_lock(&vcpu->kvm->mmu_lock);
  3062. mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
  3063. spin_unlock(&vcpu->kvm->mmu_lock);
  3064. return 1;
  3065. }
  3066. static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
  3067. struct kvm_pv_mmu_op_buffer *buffer)
  3068. {
  3069. struct kvm_mmu_op_header *header;
  3070. header = pv_mmu_peek_buffer(buffer, sizeof *header);
  3071. if (!header)
  3072. return 0;
  3073. switch (header->op) {
  3074. case KVM_MMU_OP_WRITE_PTE: {
  3075. struct kvm_mmu_op_write_pte *wpte;
  3076. wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
  3077. if (!wpte)
  3078. return 0;
  3079. return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
  3080. wpte->pte_val);
  3081. }
  3082. case KVM_MMU_OP_FLUSH_TLB: {
  3083. struct kvm_mmu_op_flush_tlb *ftlb;
  3084. ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
  3085. if (!ftlb)
  3086. return 0;
  3087. return kvm_pv_mmu_flush_tlb(vcpu);
  3088. }
  3089. case KVM_MMU_OP_RELEASE_PT: {
  3090. struct kvm_mmu_op_release_pt *rpt;
  3091. rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
  3092. if (!rpt)
  3093. return 0;
  3094. return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
  3095. }
  3096. default: return 0;
  3097. }
  3098. }
  3099. int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
  3100. gpa_t addr, unsigned long *ret)
  3101. {
  3102. int r;
  3103. struct kvm_pv_mmu_op_buffer *buffer = &vcpu->arch.mmu_op_buffer;
  3104. buffer->ptr = buffer->buf;
  3105. buffer->len = min_t(unsigned long, bytes, sizeof buffer->buf);
  3106. buffer->processed = 0;
  3107. r = kvm_read_guest(vcpu->kvm, addr, buffer->buf, buffer->len);
  3108. if (r)
  3109. goto out;
  3110. while (buffer->len) {
  3111. r = kvm_pv_mmu_op_one(vcpu, buffer);
  3112. if (r < 0)
  3113. goto out;
  3114. if (r == 0)
  3115. break;
  3116. }
  3117. r = 1;
  3118. out:
  3119. *ret = buffer->processed;
  3120. return r;
  3121. }
  3122. int kvm_mmu_get_spte_hierarchy(struct kvm_vcpu *vcpu, u64 addr, u64 sptes[4])
  3123. {
  3124. struct kvm_shadow_walk_iterator iterator;
  3125. int nr_sptes = 0;
  3126. spin_lock(&vcpu->kvm->mmu_lock);
  3127. for_each_shadow_entry(vcpu, addr, iterator) {
  3128. sptes[iterator.level-1] = *iterator.sptep;
  3129. nr_sptes++;
  3130. if (!is_shadow_present_pte(*iterator.sptep))
  3131. break;
  3132. }
  3133. spin_unlock(&vcpu->kvm->mmu_lock);
  3134. return nr_sptes;
  3135. }
  3136. EXPORT_SYMBOL_GPL(kvm_mmu_get_spte_hierarchy);
  3137. #ifdef CONFIG_KVM_MMU_AUDIT
  3138. #include "mmu_audit.c"
  3139. #else
  3140. static void mmu_audit_disable(void) { }
  3141. #endif
  3142. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  3143. {
  3144. ASSERT(vcpu);
  3145. destroy_kvm_mmu(vcpu);
  3146. free_mmu_pages(vcpu);
  3147. mmu_free_memory_caches(vcpu);
  3148. mmu_audit_disable();
  3149. }