tg3.c 318 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/ioport.h>
  28. #include <linux/pci.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/prefetch.h>
  39. #include <linux/dma-mapping.h>
  40. #include <net/checksum.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC64
  46. #include <asm/idprom.h>
  47. #include <asm/oplib.h>
  48. #include <asm/pbm.h>
  49. #endif
  50. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  51. #define TG3_VLAN_TAG_USED 1
  52. #else
  53. #define TG3_VLAN_TAG_USED 0
  54. #endif
  55. #ifdef NETIF_F_TSO
  56. #define TG3_TSO_SUPPORT 1
  57. #else
  58. #define TG3_TSO_SUPPORT 0
  59. #endif
  60. #include "tg3.h"
  61. #define DRV_MODULE_NAME "tg3"
  62. #define PFX DRV_MODULE_NAME ": "
  63. #define DRV_MODULE_VERSION "3.49"
  64. #define DRV_MODULE_RELDATE "Feb 2, 2006"
  65. #define TG3_DEF_MAC_MODE 0
  66. #define TG3_DEF_RX_MODE 0
  67. #define TG3_DEF_TX_MODE 0
  68. #define TG3_DEF_MSG_ENABLE \
  69. (NETIF_MSG_DRV | \
  70. NETIF_MSG_PROBE | \
  71. NETIF_MSG_LINK | \
  72. NETIF_MSG_TIMER | \
  73. NETIF_MSG_IFDOWN | \
  74. NETIF_MSG_IFUP | \
  75. NETIF_MSG_RX_ERR | \
  76. NETIF_MSG_TX_ERR)
  77. /* length of time before we decide the hardware is borked,
  78. * and dev->tx_timeout() should be called to fix the problem
  79. */
  80. #define TG3_TX_TIMEOUT (5 * HZ)
  81. /* hardware minimum and maximum for a single frame's data payload */
  82. #define TG3_MIN_MTU 60
  83. #define TG3_MAX_MTU(tp) \
  84. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  85. /* These numbers seem to be hard coded in the NIC firmware somehow.
  86. * You can't change the ring sizes, but you can change where you place
  87. * them in the NIC onboard memory.
  88. */
  89. #define TG3_RX_RING_SIZE 512
  90. #define TG3_DEF_RX_RING_PENDING 200
  91. #define TG3_RX_JUMBO_RING_SIZE 256
  92. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define TX_BUFFS_AVAIL(TP) \
  112. ((TP)->tx_pending - \
  113. (((TP)->tx_prod - (TP)->tx_cons) & (TG3_TX_RING_SIZE - 1)))
  114. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  115. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  116. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  117. /* minimum number of free TX descriptors required to wake up TX process */
  118. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  119. /* number of ETHTOOL_GSTATS u64's */
  120. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  121. #define TG3_NUM_TEST 6
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  129. module_param(tg3_debug, int, 0);
  130. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  131. static struct pci_device_id tg3_pci_tbl[] = {
  132. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  133. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  134. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  135. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  136. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  137. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  138. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  139. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  140. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  141. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  142. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  143. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  144. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  145. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  146. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  147. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  148. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  150. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  151. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  152. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  153. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  154. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  155. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  156. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  157. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  158. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  159. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  160. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  161. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  162. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  163. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  164. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  165. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  166. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  167. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  168. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  169. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  170. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  171. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  172. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  173. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  174. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  175. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  176. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  177. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  178. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  179. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  180. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  181. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  182. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  183. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  184. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  185. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  186. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  187. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  188. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  189. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  190. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  191. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  192. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M,
  193. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  194. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  195. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  196. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  197. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  198. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  200. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714,
  201. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  202. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S,
  203. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  204. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715,
  205. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  206. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S,
  207. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  208. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780,
  209. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  210. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S,
  211. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  212. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  213. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  214. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  215. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  216. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  217. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  218. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  219. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  220. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  221. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  222. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  223. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  224. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  225. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  226. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  227. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  228. { 0, }
  229. };
  230. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  231. static struct {
  232. const char string[ETH_GSTRING_LEN];
  233. } ethtool_stats_keys[TG3_NUM_STATS] = {
  234. { "rx_octets" },
  235. { "rx_fragments" },
  236. { "rx_ucast_packets" },
  237. { "rx_mcast_packets" },
  238. { "rx_bcast_packets" },
  239. { "rx_fcs_errors" },
  240. { "rx_align_errors" },
  241. { "rx_xon_pause_rcvd" },
  242. { "rx_xoff_pause_rcvd" },
  243. { "rx_mac_ctrl_rcvd" },
  244. { "rx_xoff_entered" },
  245. { "rx_frame_too_long_errors" },
  246. { "rx_jabbers" },
  247. { "rx_undersize_packets" },
  248. { "rx_in_length_errors" },
  249. { "rx_out_length_errors" },
  250. { "rx_64_or_less_octet_packets" },
  251. { "rx_65_to_127_octet_packets" },
  252. { "rx_128_to_255_octet_packets" },
  253. { "rx_256_to_511_octet_packets" },
  254. { "rx_512_to_1023_octet_packets" },
  255. { "rx_1024_to_1522_octet_packets" },
  256. { "rx_1523_to_2047_octet_packets" },
  257. { "rx_2048_to_4095_octet_packets" },
  258. { "rx_4096_to_8191_octet_packets" },
  259. { "rx_8192_to_9022_octet_packets" },
  260. { "tx_octets" },
  261. { "tx_collisions" },
  262. { "tx_xon_sent" },
  263. { "tx_xoff_sent" },
  264. { "tx_flow_control" },
  265. { "tx_mac_errors" },
  266. { "tx_single_collisions" },
  267. { "tx_mult_collisions" },
  268. { "tx_deferred" },
  269. { "tx_excessive_collisions" },
  270. { "tx_late_collisions" },
  271. { "tx_collide_2times" },
  272. { "tx_collide_3times" },
  273. { "tx_collide_4times" },
  274. { "tx_collide_5times" },
  275. { "tx_collide_6times" },
  276. { "tx_collide_7times" },
  277. { "tx_collide_8times" },
  278. { "tx_collide_9times" },
  279. { "tx_collide_10times" },
  280. { "tx_collide_11times" },
  281. { "tx_collide_12times" },
  282. { "tx_collide_13times" },
  283. { "tx_collide_14times" },
  284. { "tx_collide_15times" },
  285. { "tx_ucast_packets" },
  286. { "tx_mcast_packets" },
  287. { "tx_bcast_packets" },
  288. { "tx_carrier_sense_errors" },
  289. { "tx_discards" },
  290. { "tx_errors" },
  291. { "dma_writeq_full" },
  292. { "dma_write_prioq_full" },
  293. { "rxbds_empty" },
  294. { "rx_discards" },
  295. { "rx_errors" },
  296. { "rx_threshold_hit" },
  297. { "dma_readq_full" },
  298. { "dma_read_prioq_full" },
  299. { "tx_comp_queue_full" },
  300. { "ring_set_send_prod_index" },
  301. { "ring_status_update" },
  302. { "nic_irqs" },
  303. { "nic_avoided_irqs" },
  304. { "nic_tx_threshold_hit" }
  305. };
  306. static struct {
  307. const char string[ETH_GSTRING_LEN];
  308. } ethtool_test_keys[TG3_NUM_TEST] = {
  309. { "nvram test (online) " },
  310. { "link test (online) " },
  311. { "register test (offline)" },
  312. { "memory test (offline)" },
  313. { "loopback test (offline)" },
  314. { "interrupt test (offline)" },
  315. };
  316. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  317. {
  318. writel(val, tp->regs + off);
  319. }
  320. static u32 tg3_read32(struct tg3 *tp, u32 off)
  321. {
  322. return (readl(tp->regs + off));
  323. }
  324. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  325. {
  326. unsigned long flags;
  327. spin_lock_irqsave(&tp->indirect_lock, flags);
  328. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  329. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  330. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  331. }
  332. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  333. {
  334. writel(val, tp->regs + off);
  335. readl(tp->regs + off);
  336. }
  337. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  338. {
  339. unsigned long flags;
  340. u32 val;
  341. spin_lock_irqsave(&tp->indirect_lock, flags);
  342. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  343. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  344. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  345. return val;
  346. }
  347. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  348. {
  349. unsigned long flags;
  350. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  351. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  352. TG3_64BIT_REG_LOW, val);
  353. return;
  354. }
  355. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  356. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  357. TG3_64BIT_REG_LOW, val);
  358. return;
  359. }
  360. spin_lock_irqsave(&tp->indirect_lock, flags);
  361. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  362. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  363. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  364. /* In indirect mode when disabling interrupts, we also need
  365. * to clear the interrupt bit in the GRC local ctrl register.
  366. */
  367. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  368. (val == 0x1)) {
  369. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  370. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  371. }
  372. }
  373. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  374. {
  375. unsigned long flags;
  376. u32 val;
  377. spin_lock_irqsave(&tp->indirect_lock, flags);
  378. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  379. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  380. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  381. return val;
  382. }
  383. /* usec_wait specifies the wait time in usec when writing to certain registers
  384. * where it is unsafe to read back the register without some delay.
  385. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  386. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  387. */
  388. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  389. {
  390. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  391. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  392. /* Non-posted methods */
  393. tp->write32(tp, off, val);
  394. else {
  395. /* Posted method */
  396. tg3_write32(tp, off, val);
  397. if (usec_wait)
  398. udelay(usec_wait);
  399. tp->read32(tp, off);
  400. }
  401. /* Wait again after the read for the posted method to guarantee that
  402. * the wait time is met.
  403. */
  404. if (usec_wait)
  405. udelay(usec_wait);
  406. }
  407. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  408. {
  409. tp->write32_mbox(tp, off, val);
  410. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  411. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  412. tp->read32_mbox(tp, off);
  413. }
  414. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  415. {
  416. void __iomem *mbox = tp->regs + off;
  417. writel(val, mbox);
  418. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  419. writel(val, mbox);
  420. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  421. readl(mbox);
  422. }
  423. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  424. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  425. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  426. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  427. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  428. #define tw32(reg,val) tp->write32(tp, reg, val)
  429. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  430. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  431. #define tr32(reg) tp->read32(tp, reg)
  432. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  433. {
  434. unsigned long flags;
  435. spin_lock_irqsave(&tp->indirect_lock, flags);
  436. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  437. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  438. /* Always leave this as zero. */
  439. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  440. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  441. }
  442. static void tg3_write_mem_fast(struct tg3 *tp, u32 off, u32 val)
  443. {
  444. /* If no workaround is needed, write to mem space directly */
  445. if (tp->write32 != tg3_write_indirect_reg32)
  446. tw32(NIC_SRAM_WIN_BASE + off, val);
  447. else
  448. tg3_write_mem(tp, off, val);
  449. }
  450. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  451. {
  452. unsigned long flags;
  453. spin_lock_irqsave(&tp->indirect_lock, flags);
  454. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  455. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  456. /* Always leave this as zero. */
  457. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  458. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  459. }
  460. static void tg3_disable_ints(struct tg3 *tp)
  461. {
  462. tw32(TG3PCI_MISC_HOST_CTRL,
  463. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  464. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  465. }
  466. static inline void tg3_cond_int(struct tg3 *tp)
  467. {
  468. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  469. (tp->hw_status->status & SD_STATUS_UPDATED))
  470. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  471. }
  472. static void tg3_enable_ints(struct tg3 *tp)
  473. {
  474. tp->irq_sync = 0;
  475. wmb();
  476. tw32(TG3PCI_MISC_HOST_CTRL,
  477. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  478. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  479. (tp->last_tag << 24));
  480. tg3_cond_int(tp);
  481. }
  482. static inline unsigned int tg3_has_work(struct tg3 *tp)
  483. {
  484. struct tg3_hw_status *sblk = tp->hw_status;
  485. unsigned int work_exists = 0;
  486. /* check for phy events */
  487. if (!(tp->tg3_flags &
  488. (TG3_FLAG_USE_LINKCHG_REG |
  489. TG3_FLAG_POLL_SERDES))) {
  490. if (sblk->status & SD_STATUS_LINK_CHG)
  491. work_exists = 1;
  492. }
  493. /* check for RX/TX work to do */
  494. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  495. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  496. work_exists = 1;
  497. return work_exists;
  498. }
  499. /* tg3_restart_ints
  500. * similar to tg3_enable_ints, but it accurately determines whether there
  501. * is new work pending and can return without flushing the PIO write
  502. * which reenables interrupts
  503. */
  504. static void tg3_restart_ints(struct tg3 *tp)
  505. {
  506. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  507. tp->last_tag << 24);
  508. mmiowb();
  509. /* When doing tagged status, this work check is unnecessary.
  510. * The last_tag we write above tells the chip which piece of
  511. * work we've completed.
  512. */
  513. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  514. tg3_has_work(tp))
  515. tw32(HOSTCC_MODE, tp->coalesce_mode |
  516. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  517. }
  518. static inline void tg3_netif_stop(struct tg3 *tp)
  519. {
  520. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  521. netif_poll_disable(tp->dev);
  522. netif_tx_disable(tp->dev);
  523. }
  524. static inline void tg3_netif_start(struct tg3 *tp)
  525. {
  526. netif_wake_queue(tp->dev);
  527. /* NOTE: unconditional netif_wake_queue is only appropriate
  528. * so long as all callers are assured to have free tx slots
  529. * (such as after tg3_init_hw)
  530. */
  531. netif_poll_enable(tp->dev);
  532. tp->hw_status->status |= SD_STATUS_UPDATED;
  533. tg3_enable_ints(tp);
  534. }
  535. static void tg3_switch_clocks(struct tg3 *tp)
  536. {
  537. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  538. u32 orig_clock_ctrl;
  539. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  540. return;
  541. orig_clock_ctrl = clock_ctrl;
  542. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  543. CLOCK_CTRL_CLKRUN_OENABLE |
  544. 0x1f);
  545. tp->pci_clock_ctrl = clock_ctrl;
  546. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  547. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  548. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  549. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  550. }
  551. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  552. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  553. clock_ctrl |
  554. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  555. 40);
  556. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  557. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  558. 40);
  559. }
  560. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  561. }
  562. #define PHY_BUSY_LOOPS 5000
  563. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  564. {
  565. u32 frame_val;
  566. unsigned int loops;
  567. int ret;
  568. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  569. tw32_f(MAC_MI_MODE,
  570. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  571. udelay(80);
  572. }
  573. *val = 0x0;
  574. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  575. MI_COM_PHY_ADDR_MASK);
  576. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  577. MI_COM_REG_ADDR_MASK);
  578. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  579. tw32_f(MAC_MI_COM, frame_val);
  580. loops = PHY_BUSY_LOOPS;
  581. while (loops != 0) {
  582. udelay(10);
  583. frame_val = tr32(MAC_MI_COM);
  584. if ((frame_val & MI_COM_BUSY) == 0) {
  585. udelay(5);
  586. frame_val = tr32(MAC_MI_COM);
  587. break;
  588. }
  589. loops -= 1;
  590. }
  591. ret = -EBUSY;
  592. if (loops != 0) {
  593. *val = frame_val & MI_COM_DATA_MASK;
  594. ret = 0;
  595. }
  596. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  597. tw32_f(MAC_MI_MODE, tp->mi_mode);
  598. udelay(80);
  599. }
  600. return ret;
  601. }
  602. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  603. {
  604. u32 frame_val;
  605. unsigned int loops;
  606. int ret;
  607. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  608. tw32_f(MAC_MI_MODE,
  609. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  610. udelay(80);
  611. }
  612. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  613. MI_COM_PHY_ADDR_MASK);
  614. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  615. MI_COM_REG_ADDR_MASK);
  616. frame_val |= (val & MI_COM_DATA_MASK);
  617. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  618. tw32_f(MAC_MI_COM, frame_val);
  619. loops = PHY_BUSY_LOOPS;
  620. while (loops != 0) {
  621. udelay(10);
  622. frame_val = tr32(MAC_MI_COM);
  623. if ((frame_val & MI_COM_BUSY) == 0) {
  624. udelay(5);
  625. frame_val = tr32(MAC_MI_COM);
  626. break;
  627. }
  628. loops -= 1;
  629. }
  630. ret = -EBUSY;
  631. if (loops != 0)
  632. ret = 0;
  633. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  634. tw32_f(MAC_MI_MODE, tp->mi_mode);
  635. udelay(80);
  636. }
  637. return ret;
  638. }
  639. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  640. {
  641. u32 val;
  642. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  643. return;
  644. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  645. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  646. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  647. (val | (1 << 15) | (1 << 4)));
  648. }
  649. static int tg3_bmcr_reset(struct tg3 *tp)
  650. {
  651. u32 phy_control;
  652. int limit, err;
  653. /* OK, reset it, and poll the BMCR_RESET bit until it
  654. * clears or we time out.
  655. */
  656. phy_control = BMCR_RESET;
  657. err = tg3_writephy(tp, MII_BMCR, phy_control);
  658. if (err != 0)
  659. return -EBUSY;
  660. limit = 5000;
  661. while (limit--) {
  662. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  663. if (err != 0)
  664. return -EBUSY;
  665. if ((phy_control & BMCR_RESET) == 0) {
  666. udelay(40);
  667. break;
  668. }
  669. udelay(10);
  670. }
  671. if (limit <= 0)
  672. return -EBUSY;
  673. return 0;
  674. }
  675. static int tg3_wait_macro_done(struct tg3 *tp)
  676. {
  677. int limit = 100;
  678. while (limit--) {
  679. u32 tmp32;
  680. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  681. if ((tmp32 & 0x1000) == 0)
  682. break;
  683. }
  684. }
  685. if (limit <= 0)
  686. return -EBUSY;
  687. return 0;
  688. }
  689. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  690. {
  691. static const u32 test_pat[4][6] = {
  692. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  693. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  694. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  695. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  696. };
  697. int chan;
  698. for (chan = 0; chan < 4; chan++) {
  699. int i;
  700. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  701. (chan * 0x2000) | 0x0200);
  702. tg3_writephy(tp, 0x16, 0x0002);
  703. for (i = 0; i < 6; i++)
  704. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  705. test_pat[chan][i]);
  706. tg3_writephy(tp, 0x16, 0x0202);
  707. if (tg3_wait_macro_done(tp)) {
  708. *resetp = 1;
  709. return -EBUSY;
  710. }
  711. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  712. (chan * 0x2000) | 0x0200);
  713. tg3_writephy(tp, 0x16, 0x0082);
  714. if (tg3_wait_macro_done(tp)) {
  715. *resetp = 1;
  716. return -EBUSY;
  717. }
  718. tg3_writephy(tp, 0x16, 0x0802);
  719. if (tg3_wait_macro_done(tp)) {
  720. *resetp = 1;
  721. return -EBUSY;
  722. }
  723. for (i = 0; i < 6; i += 2) {
  724. u32 low, high;
  725. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  726. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  727. tg3_wait_macro_done(tp)) {
  728. *resetp = 1;
  729. return -EBUSY;
  730. }
  731. low &= 0x7fff;
  732. high &= 0x000f;
  733. if (low != test_pat[chan][i] ||
  734. high != test_pat[chan][i+1]) {
  735. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  736. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  737. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  738. return -EBUSY;
  739. }
  740. }
  741. }
  742. return 0;
  743. }
  744. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  745. {
  746. int chan;
  747. for (chan = 0; chan < 4; chan++) {
  748. int i;
  749. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  750. (chan * 0x2000) | 0x0200);
  751. tg3_writephy(tp, 0x16, 0x0002);
  752. for (i = 0; i < 6; i++)
  753. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  754. tg3_writephy(tp, 0x16, 0x0202);
  755. if (tg3_wait_macro_done(tp))
  756. return -EBUSY;
  757. }
  758. return 0;
  759. }
  760. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  761. {
  762. u32 reg32, phy9_orig;
  763. int retries, do_phy_reset, err;
  764. retries = 10;
  765. do_phy_reset = 1;
  766. do {
  767. if (do_phy_reset) {
  768. err = tg3_bmcr_reset(tp);
  769. if (err)
  770. return err;
  771. do_phy_reset = 0;
  772. }
  773. /* Disable transmitter and interrupt. */
  774. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  775. continue;
  776. reg32 |= 0x3000;
  777. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  778. /* Set full-duplex, 1000 mbps. */
  779. tg3_writephy(tp, MII_BMCR,
  780. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  781. /* Set to master mode. */
  782. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  783. continue;
  784. tg3_writephy(tp, MII_TG3_CTRL,
  785. (MII_TG3_CTRL_AS_MASTER |
  786. MII_TG3_CTRL_ENABLE_AS_MASTER));
  787. /* Enable SM_DSP_CLOCK and 6dB. */
  788. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  789. /* Block the PHY control access. */
  790. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  791. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  792. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  793. if (!err)
  794. break;
  795. } while (--retries);
  796. err = tg3_phy_reset_chanpat(tp);
  797. if (err)
  798. return err;
  799. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  800. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  801. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  802. tg3_writephy(tp, 0x16, 0x0000);
  803. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  804. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  805. /* Set Extended packet length bit for jumbo frames */
  806. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  807. }
  808. else {
  809. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  810. }
  811. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  812. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  813. reg32 &= ~0x3000;
  814. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  815. } else if (!err)
  816. err = -EBUSY;
  817. return err;
  818. }
  819. /* This will reset the tigon3 PHY if there is no valid
  820. * link unless the FORCE argument is non-zero.
  821. */
  822. static int tg3_phy_reset(struct tg3 *tp)
  823. {
  824. u32 phy_status;
  825. int err;
  826. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  827. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  828. if (err != 0)
  829. return -EBUSY;
  830. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  832. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  833. err = tg3_phy_reset_5703_4_5(tp);
  834. if (err)
  835. return err;
  836. goto out;
  837. }
  838. err = tg3_bmcr_reset(tp);
  839. if (err)
  840. return err;
  841. out:
  842. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  843. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  844. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  845. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  846. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  847. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  848. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  849. }
  850. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  851. tg3_writephy(tp, 0x1c, 0x8d68);
  852. tg3_writephy(tp, 0x1c, 0x8d68);
  853. }
  854. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  855. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  856. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  857. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  858. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  859. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  860. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  861. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  862. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  863. }
  864. /* Set Extended packet length bit (bit 14) on all chips that */
  865. /* support jumbo frames */
  866. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  867. /* Cannot do read-modify-write on 5401 */
  868. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  869. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  870. u32 phy_reg;
  871. /* Set bit 14 with read-modify-write to preserve other bits */
  872. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  873. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  874. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  875. }
  876. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  877. * jumbo frames transmission.
  878. */
  879. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  880. u32 phy_reg;
  881. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  882. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  883. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  884. }
  885. tg3_phy_set_wirespeed(tp);
  886. return 0;
  887. }
  888. static void tg3_frob_aux_power(struct tg3 *tp)
  889. {
  890. struct tg3 *tp_peer = tp;
  891. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  892. return;
  893. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  894. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  895. struct net_device *dev_peer;
  896. dev_peer = pci_get_drvdata(tp->pdev_peer);
  897. if (!dev_peer)
  898. BUG();
  899. tp_peer = netdev_priv(dev_peer);
  900. }
  901. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  902. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  903. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  904. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  906. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  907. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  908. (GRC_LCLCTRL_GPIO_OE0 |
  909. GRC_LCLCTRL_GPIO_OE1 |
  910. GRC_LCLCTRL_GPIO_OE2 |
  911. GRC_LCLCTRL_GPIO_OUTPUT0 |
  912. GRC_LCLCTRL_GPIO_OUTPUT1),
  913. 100);
  914. } else {
  915. u32 no_gpio2;
  916. u32 grc_local_ctrl = 0;
  917. if (tp_peer != tp &&
  918. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  919. return;
  920. /* Workaround to prevent overdrawing Amps. */
  921. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  922. ASIC_REV_5714) {
  923. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  924. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  925. grc_local_ctrl, 100);
  926. }
  927. /* On 5753 and variants, GPIO2 cannot be used. */
  928. no_gpio2 = tp->nic_sram_data_cfg &
  929. NIC_SRAM_DATA_CFG_NO_GPIO2;
  930. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  931. GRC_LCLCTRL_GPIO_OE1 |
  932. GRC_LCLCTRL_GPIO_OE2 |
  933. GRC_LCLCTRL_GPIO_OUTPUT1 |
  934. GRC_LCLCTRL_GPIO_OUTPUT2;
  935. if (no_gpio2) {
  936. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  937. GRC_LCLCTRL_GPIO_OUTPUT2);
  938. }
  939. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  940. grc_local_ctrl, 100);
  941. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  942. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  943. grc_local_ctrl, 100);
  944. if (!no_gpio2) {
  945. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  946. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  947. grc_local_ctrl, 100);
  948. }
  949. }
  950. } else {
  951. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  952. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  953. if (tp_peer != tp &&
  954. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  955. return;
  956. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  957. (GRC_LCLCTRL_GPIO_OE1 |
  958. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  959. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  960. GRC_LCLCTRL_GPIO_OE1, 100);
  961. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  962. (GRC_LCLCTRL_GPIO_OE1 |
  963. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  964. }
  965. }
  966. }
  967. static int tg3_setup_phy(struct tg3 *, int);
  968. #define RESET_KIND_SHUTDOWN 0
  969. #define RESET_KIND_INIT 1
  970. #define RESET_KIND_SUSPEND 2
  971. static void tg3_write_sig_post_reset(struct tg3 *, int);
  972. static int tg3_halt_cpu(struct tg3 *, u32);
  973. static int tg3_nvram_lock(struct tg3 *);
  974. static void tg3_nvram_unlock(struct tg3 *);
  975. static int tg3_set_power_state(struct tg3 *tp, int state)
  976. {
  977. u32 misc_host_ctrl;
  978. u16 power_control, power_caps;
  979. int pm = tp->pm_cap;
  980. /* Make sure register accesses (indirect or otherwise)
  981. * will function correctly.
  982. */
  983. pci_write_config_dword(tp->pdev,
  984. TG3PCI_MISC_HOST_CTRL,
  985. tp->misc_host_ctrl);
  986. pci_read_config_word(tp->pdev,
  987. pm + PCI_PM_CTRL,
  988. &power_control);
  989. power_control |= PCI_PM_CTRL_PME_STATUS;
  990. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  991. switch (state) {
  992. case 0:
  993. power_control |= 0;
  994. pci_write_config_word(tp->pdev,
  995. pm + PCI_PM_CTRL,
  996. power_control);
  997. udelay(100); /* Delay after power state change */
  998. /* Switch out of Vaux if it is not a LOM */
  999. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  1000. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1001. return 0;
  1002. case 1:
  1003. power_control |= 1;
  1004. break;
  1005. case 2:
  1006. power_control |= 2;
  1007. break;
  1008. case 3:
  1009. power_control |= 3;
  1010. break;
  1011. default:
  1012. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1013. "requested.\n",
  1014. tp->dev->name, state);
  1015. return -EINVAL;
  1016. };
  1017. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1018. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1019. tw32(TG3PCI_MISC_HOST_CTRL,
  1020. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1021. if (tp->link_config.phy_is_low_power == 0) {
  1022. tp->link_config.phy_is_low_power = 1;
  1023. tp->link_config.orig_speed = tp->link_config.speed;
  1024. tp->link_config.orig_duplex = tp->link_config.duplex;
  1025. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1026. }
  1027. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1028. tp->link_config.speed = SPEED_10;
  1029. tp->link_config.duplex = DUPLEX_HALF;
  1030. tp->link_config.autoneg = AUTONEG_ENABLE;
  1031. tg3_setup_phy(tp, 0);
  1032. }
  1033. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1034. int i;
  1035. u32 val;
  1036. for (i = 0; i < 200; i++) {
  1037. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1038. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1039. break;
  1040. msleep(1);
  1041. }
  1042. }
  1043. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1044. WOL_DRV_STATE_SHUTDOWN |
  1045. WOL_DRV_WOL | WOL_SET_MAGIC_PKT);
  1046. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1047. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1048. u32 mac_mode;
  1049. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1050. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1051. udelay(40);
  1052. mac_mode = MAC_MODE_PORT_MODE_MII;
  1053. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  1054. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  1055. mac_mode |= MAC_MODE_LINK_POLARITY;
  1056. } else {
  1057. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1058. }
  1059. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1060. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1061. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1062. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1063. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1064. tw32_f(MAC_MODE, mac_mode);
  1065. udelay(100);
  1066. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1067. udelay(10);
  1068. }
  1069. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1070. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1071. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1072. u32 base_val;
  1073. base_val = tp->pci_clock_ctrl;
  1074. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1075. CLOCK_CTRL_TXCLK_DISABLE);
  1076. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1077. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1078. } else if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  1079. /* do nothing */
  1080. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1081. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1082. u32 newbits1, newbits2;
  1083. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1084. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1085. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1086. CLOCK_CTRL_TXCLK_DISABLE |
  1087. CLOCK_CTRL_ALTCLK);
  1088. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1089. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1090. newbits1 = CLOCK_CTRL_625_CORE;
  1091. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1092. } else {
  1093. newbits1 = CLOCK_CTRL_ALTCLK;
  1094. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1095. }
  1096. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1097. 40);
  1098. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1099. 40);
  1100. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1101. u32 newbits3;
  1102. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1103. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1104. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1105. CLOCK_CTRL_TXCLK_DISABLE |
  1106. CLOCK_CTRL_44MHZ_CORE);
  1107. } else {
  1108. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1109. }
  1110. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1111. tp->pci_clock_ctrl | newbits3, 40);
  1112. }
  1113. }
  1114. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1115. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1116. /* Turn off the PHY */
  1117. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1118. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1119. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1120. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1121. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  1122. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1123. }
  1124. }
  1125. tg3_frob_aux_power(tp);
  1126. /* Workaround for unstable PLL clock */
  1127. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1128. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1129. u32 val = tr32(0x7d00);
  1130. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1131. tw32(0x7d00, val);
  1132. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1133. int err;
  1134. err = tg3_nvram_lock(tp);
  1135. tg3_halt_cpu(tp, RX_CPU_BASE);
  1136. if (!err)
  1137. tg3_nvram_unlock(tp);
  1138. }
  1139. }
  1140. /* Finally, set the new power state. */
  1141. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1142. udelay(100); /* Delay after power state change */
  1143. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1144. return 0;
  1145. }
  1146. static void tg3_link_report(struct tg3 *tp)
  1147. {
  1148. if (!netif_carrier_ok(tp->dev)) {
  1149. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  1150. } else {
  1151. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1152. tp->dev->name,
  1153. (tp->link_config.active_speed == SPEED_1000 ?
  1154. 1000 :
  1155. (tp->link_config.active_speed == SPEED_100 ?
  1156. 100 : 10)),
  1157. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1158. "full" : "half"));
  1159. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1160. "%s for RX.\n",
  1161. tp->dev->name,
  1162. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1163. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1164. }
  1165. }
  1166. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1167. {
  1168. u32 new_tg3_flags = 0;
  1169. u32 old_rx_mode = tp->rx_mode;
  1170. u32 old_tx_mode = tp->tx_mode;
  1171. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1172. /* Convert 1000BaseX flow control bits to 1000BaseT
  1173. * bits before resolving flow control.
  1174. */
  1175. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1176. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1177. ADVERTISE_PAUSE_ASYM);
  1178. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1179. if (local_adv & ADVERTISE_1000XPAUSE)
  1180. local_adv |= ADVERTISE_PAUSE_CAP;
  1181. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1182. local_adv |= ADVERTISE_PAUSE_ASYM;
  1183. if (remote_adv & LPA_1000XPAUSE)
  1184. remote_adv |= LPA_PAUSE_CAP;
  1185. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1186. remote_adv |= LPA_PAUSE_ASYM;
  1187. }
  1188. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1189. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1190. if (remote_adv & LPA_PAUSE_CAP)
  1191. new_tg3_flags |=
  1192. (TG3_FLAG_RX_PAUSE |
  1193. TG3_FLAG_TX_PAUSE);
  1194. else if (remote_adv & LPA_PAUSE_ASYM)
  1195. new_tg3_flags |=
  1196. (TG3_FLAG_RX_PAUSE);
  1197. } else {
  1198. if (remote_adv & LPA_PAUSE_CAP)
  1199. new_tg3_flags |=
  1200. (TG3_FLAG_RX_PAUSE |
  1201. TG3_FLAG_TX_PAUSE);
  1202. }
  1203. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1204. if ((remote_adv & LPA_PAUSE_CAP) &&
  1205. (remote_adv & LPA_PAUSE_ASYM))
  1206. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1207. }
  1208. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1209. tp->tg3_flags |= new_tg3_flags;
  1210. } else {
  1211. new_tg3_flags = tp->tg3_flags;
  1212. }
  1213. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1214. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1215. else
  1216. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1217. if (old_rx_mode != tp->rx_mode) {
  1218. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1219. }
  1220. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1221. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1222. else
  1223. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1224. if (old_tx_mode != tp->tx_mode) {
  1225. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1226. }
  1227. }
  1228. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1229. {
  1230. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1231. case MII_TG3_AUX_STAT_10HALF:
  1232. *speed = SPEED_10;
  1233. *duplex = DUPLEX_HALF;
  1234. break;
  1235. case MII_TG3_AUX_STAT_10FULL:
  1236. *speed = SPEED_10;
  1237. *duplex = DUPLEX_FULL;
  1238. break;
  1239. case MII_TG3_AUX_STAT_100HALF:
  1240. *speed = SPEED_100;
  1241. *duplex = DUPLEX_HALF;
  1242. break;
  1243. case MII_TG3_AUX_STAT_100FULL:
  1244. *speed = SPEED_100;
  1245. *duplex = DUPLEX_FULL;
  1246. break;
  1247. case MII_TG3_AUX_STAT_1000HALF:
  1248. *speed = SPEED_1000;
  1249. *duplex = DUPLEX_HALF;
  1250. break;
  1251. case MII_TG3_AUX_STAT_1000FULL:
  1252. *speed = SPEED_1000;
  1253. *duplex = DUPLEX_FULL;
  1254. break;
  1255. default:
  1256. *speed = SPEED_INVALID;
  1257. *duplex = DUPLEX_INVALID;
  1258. break;
  1259. };
  1260. }
  1261. static void tg3_phy_copper_begin(struct tg3 *tp)
  1262. {
  1263. u32 new_adv;
  1264. int i;
  1265. if (tp->link_config.phy_is_low_power) {
  1266. /* Entering low power mode. Disable gigabit and
  1267. * 100baseT advertisements.
  1268. */
  1269. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1270. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1271. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1272. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1273. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1274. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1275. } else if (tp->link_config.speed == SPEED_INVALID) {
  1276. tp->link_config.advertising =
  1277. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1278. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1279. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1280. ADVERTISED_Autoneg | ADVERTISED_MII);
  1281. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1282. tp->link_config.advertising &=
  1283. ~(ADVERTISED_1000baseT_Half |
  1284. ADVERTISED_1000baseT_Full);
  1285. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1286. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1287. new_adv |= ADVERTISE_10HALF;
  1288. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1289. new_adv |= ADVERTISE_10FULL;
  1290. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1291. new_adv |= ADVERTISE_100HALF;
  1292. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1293. new_adv |= ADVERTISE_100FULL;
  1294. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1295. if (tp->link_config.advertising &
  1296. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1297. new_adv = 0;
  1298. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1299. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1300. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1301. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1302. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1303. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1304. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1305. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1306. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1307. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1308. } else {
  1309. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1310. }
  1311. } else {
  1312. /* Asking for a specific link mode. */
  1313. if (tp->link_config.speed == SPEED_1000) {
  1314. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1315. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1316. if (tp->link_config.duplex == DUPLEX_FULL)
  1317. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1318. else
  1319. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1320. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1321. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1322. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1323. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1324. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1325. } else {
  1326. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1327. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1328. if (tp->link_config.speed == SPEED_100) {
  1329. if (tp->link_config.duplex == DUPLEX_FULL)
  1330. new_adv |= ADVERTISE_100FULL;
  1331. else
  1332. new_adv |= ADVERTISE_100HALF;
  1333. } else {
  1334. if (tp->link_config.duplex == DUPLEX_FULL)
  1335. new_adv |= ADVERTISE_10FULL;
  1336. else
  1337. new_adv |= ADVERTISE_10HALF;
  1338. }
  1339. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1340. }
  1341. }
  1342. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1343. tp->link_config.speed != SPEED_INVALID) {
  1344. u32 bmcr, orig_bmcr;
  1345. tp->link_config.active_speed = tp->link_config.speed;
  1346. tp->link_config.active_duplex = tp->link_config.duplex;
  1347. bmcr = 0;
  1348. switch (tp->link_config.speed) {
  1349. default:
  1350. case SPEED_10:
  1351. break;
  1352. case SPEED_100:
  1353. bmcr |= BMCR_SPEED100;
  1354. break;
  1355. case SPEED_1000:
  1356. bmcr |= TG3_BMCR_SPEED1000;
  1357. break;
  1358. };
  1359. if (tp->link_config.duplex == DUPLEX_FULL)
  1360. bmcr |= BMCR_FULLDPLX;
  1361. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1362. (bmcr != orig_bmcr)) {
  1363. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1364. for (i = 0; i < 1500; i++) {
  1365. u32 tmp;
  1366. udelay(10);
  1367. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1368. tg3_readphy(tp, MII_BMSR, &tmp))
  1369. continue;
  1370. if (!(tmp & BMSR_LSTATUS)) {
  1371. udelay(40);
  1372. break;
  1373. }
  1374. }
  1375. tg3_writephy(tp, MII_BMCR, bmcr);
  1376. udelay(40);
  1377. }
  1378. } else {
  1379. tg3_writephy(tp, MII_BMCR,
  1380. BMCR_ANENABLE | BMCR_ANRESTART);
  1381. }
  1382. }
  1383. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1384. {
  1385. int err;
  1386. /* Turn off tap power management. */
  1387. /* Set Extended packet length bit */
  1388. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1389. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1390. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1391. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1392. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1393. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1394. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1395. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1396. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1397. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1398. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1399. udelay(40);
  1400. return err;
  1401. }
  1402. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1403. {
  1404. u32 adv_reg, all_mask;
  1405. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1406. return 0;
  1407. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1408. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1409. if ((adv_reg & all_mask) != all_mask)
  1410. return 0;
  1411. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1412. u32 tg3_ctrl;
  1413. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1414. return 0;
  1415. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1416. MII_TG3_CTRL_ADV_1000_FULL);
  1417. if ((tg3_ctrl & all_mask) != all_mask)
  1418. return 0;
  1419. }
  1420. return 1;
  1421. }
  1422. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1423. {
  1424. int current_link_up;
  1425. u32 bmsr, dummy;
  1426. u16 current_speed;
  1427. u8 current_duplex;
  1428. int i, err;
  1429. tw32(MAC_EVENT, 0);
  1430. tw32_f(MAC_STATUS,
  1431. (MAC_STATUS_SYNC_CHANGED |
  1432. MAC_STATUS_CFG_CHANGED |
  1433. MAC_STATUS_MI_COMPLETION |
  1434. MAC_STATUS_LNKSTATE_CHANGED));
  1435. udelay(40);
  1436. tp->mi_mode = MAC_MI_MODE_BASE;
  1437. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1438. udelay(80);
  1439. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1440. /* Some third-party PHYs need to be reset on link going
  1441. * down.
  1442. */
  1443. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1444. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1445. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1446. netif_carrier_ok(tp->dev)) {
  1447. tg3_readphy(tp, MII_BMSR, &bmsr);
  1448. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1449. !(bmsr & BMSR_LSTATUS))
  1450. force_reset = 1;
  1451. }
  1452. if (force_reset)
  1453. tg3_phy_reset(tp);
  1454. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1455. tg3_readphy(tp, MII_BMSR, &bmsr);
  1456. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1457. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1458. bmsr = 0;
  1459. if (!(bmsr & BMSR_LSTATUS)) {
  1460. err = tg3_init_5401phy_dsp(tp);
  1461. if (err)
  1462. return err;
  1463. tg3_readphy(tp, MII_BMSR, &bmsr);
  1464. for (i = 0; i < 1000; i++) {
  1465. udelay(10);
  1466. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1467. (bmsr & BMSR_LSTATUS)) {
  1468. udelay(40);
  1469. break;
  1470. }
  1471. }
  1472. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1473. !(bmsr & BMSR_LSTATUS) &&
  1474. tp->link_config.active_speed == SPEED_1000) {
  1475. err = tg3_phy_reset(tp);
  1476. if (!err)
  1477. err = tg3_init_5401phy_dsp(tp);
  1478. if (err)
  1479. return err;
  1480. }
  1481. }
  1482. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1483. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1484. /* 5701 {A0,B0} CRC bug workaround */
  1485. tg3_writephy(tp, 0x15, 0x0a75);
  1486. tg3_writephy(tp, 0x1c, 0x8c68);
  1487. tg3_writephy(tp, 0x1c, 0x8d68);
  1488. tg3_writephy(tp, 0x1c, 0x8c68);
  1489. }
  1490. /* Clear pending interrupts... */
  1491. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1492. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1493. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1494. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1495. else
  1496. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1498. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1499. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1500. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1501. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1502. else
  1503. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1504. }
  1505. current_link_up = 0;
  1506. current_speed = SPEED_INVALID;
  1507. current_duplex = DUPLEX_INVALID;
  1508. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1509. u32 val;
  1510. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1511. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1512. if (!(val & (1 << 10))) {
  1513. val |= (1 << 10);
  1514. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1515. goto relink;
  1516. }
  1517. }
  1518. bmsr = 0;
  1519. for (i = 0; i < 100; i++) {
  1520. tg3_readphy(tp, MII_BMSR, &bmsr);
  1521. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1522. (bmsr & BMSR_LSTATUS))
  1523. break;
  1524. udelay(40);
  1525. }
  1526. if (bmsr & BMSR_LSTATUS) {
  1527. u32 aux_stat, bmcr;
  1528. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1529. for (i = 0; i < 2000; i++) {
  1530. udelay(10);
  1531. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1532. aux_stat)
  1533. break;
  1534. }
  1535. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1536. &current_speed,
  1537. &current_duplex);
  1538. bmcr = 0;
  1539. for (i = 0; i < 200; i++) {
  1540. tg3_readphy(tp, MII_BMCR, &bmcr);
  1541. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1542. continue;
  1543. if (bmcr && bmcr != 0x7fff)
  1544. break;
  1545. udelay(10);
  1546. }
  1547. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1548. if (bmcr & BMCR_ANENABLE) {
  1549. current_link_up = 1;
  1550. /* Force autoneg restart if we are exiting
  1551. * low power mode.
  1552. */
  1553. if (!tg3_copper_is_advertising_all(tp))
  1554. current_link_up = 0;
  1555. } else {
  1556. current_link_up = 0;
  1557. }
  1558. } else {
  1559. if (!(bmcr & BMCR_ANENABLE) &&
  1560. tp->link_config.speed == current_speed &&
  1561. tp->link_config.duplex == current_duplex) {
  1562. current_link_up = 1;
  1563. } else {
  1564. current_link_up = 0;
  1565. }
  1566. }
  1567. tp->link_config.active_speed = current_speed;
  1568. tp->link_config.active_duplex = current_duplex;
  1569. }
  1570. if (current_link_up == 1 &&
  1571. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1572. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1573. u32 local_adv, remote_adv;
  1574. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1575. local_adv = 0;
  1576. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1577. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1578. remote_adv = 0;
  1579. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1580. /* If we are not advertising full pause capability,
  1581. * something is wrong. Bring the link down and reconfigure.
  1582. */
  1583. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1584. current_link_up = 0;
  1585. } else {
  1586. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1587. }
  1588. }
  1589. relink:
  1590. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1591. u32 tmp;
  1592. tg3_phy_copper_begin(tp);
  1593. tg3_readphy(tp, MII_BMSR, &tmp);
  1594. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1595. (tmp & BMSR_LSTATUS))
  1596. current_link_up = 1;
  1597. }
  1598. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1599. if (current_link_up == 1) {
  1600. if (tp->link_config.active_speed == SPEED_100 ||
  1601. tp->link_config.active_speed == SPEED_10)
  1602. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1603. else
  1604. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1605. } else
  1606. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1607. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1608. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1609. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1610. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1612. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1613. (current_link_up == 1 &&
  1614. tp->link_config.active_speed == SPEED_10))
  1615. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1616. } else {
  1617. if (current_link_up == 1)
  1618. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1619. }
  1620. /* ??? Without this setting Netgear GA302T PHY does not
  1621. * ??? send/receive packets...
  1622. */
  1623. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1624. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1625. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1626. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1627. udelay(80);
  1628. }
  1629. tw32_f(MAC_MODE, tp->mac_mode);
  1630. udelay(40);
  1631. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1632. /* Polled via timer. */
  1633. tw32_f(MAC_EVENT, 0);
  1634. } else {
  1635. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1636. }
  1637. udelay(40);
  1638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1639. current_link_up == 1 &&
  1640. tp->link_config.active_speed == SPEED_1000 &&
  1641. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1642. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1643. udelay(120);
  1644. tw32_f(MAC_STATUS,
  1645. (MAC_STATUS_SYNC_CHANGED |
  1646. MAC_STATUS_CFG_CHANGED));
  1647. udelay(40);
  1648. tg3_write_mem(tp,
  1649. NIC_SRAM_FIRMWARE_MBOX,
  1650. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1651. }
  1652. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1653. if (current_link_up)
  1654. netif_carrier_on(tp->dev);
  1655. else
  1656. netif_carrier_off(tp->dev);
  1657. tg3_link_report(tp);
  1658. }
  1659. return 0;
  1660. }
  1661. struct tg3_fiber_aneginfo {
  1662. int state;
  1663. #define ANEG_STATE_UNKNOWN 0
  1664. #define ANEG_STATE_AN_ENABLE 1
  1665. #define ANEG_STATE_RESTART_INIT 2
  1666. #define ANEG_STATE_RESTART 3
  1667. #define ANEG_STATE_DISABLE_LINK_OK 4
  1668. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1669. #define ANEG_STATE_ABILITY_DETECT 6
  1670. #define ANEG_STATE_ACK_DETECT_INIT 7
  1671. #define ANEG_STATE_ACK_DETECT 8
  1672. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1673. #define ANEG_STATE_COMPLETE_ACK 10
  1674. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1675. #define ANEG_STATE_IDLE_DETECT 12
  1676. #define ANEG_STATE_LINK_OK 13
  1677. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1678. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1679. u32 flags;
  1680. #define MR_AN_ENABLE 0x00000001
  1681. #define MR_RESTART_AN 0x00000002
  1682. #define MR_AN_COMPLETE 0x00000004
  1683. #define MR_PAGE_RX 0x00000008
  1684. #define MR_NP_LOADED 0x00000010
  1685. #define MR_TOGGLE_TX 0x00000020
  1686. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1687. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1688. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1689. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1690. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1691. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1692. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1693. #define MR_TOGGLE_RX 0x00002000
  1694. #define MR_NP_RX 0x00004000
  1695. #define MR_LINK_OK 0x80000000
  1696. unsigned long link_time, cur_time;
  1697. u32 ability_match_cfg;
  1698. int ability_match_count;
  1699. char ability_match, idle_match, ack_match;
  1700. u32 txconfig, rxconfig;
  1701. #define ANEG_CFG_NP 0x00000080
  1702. #define ANEG_CFG_ACK 0x00000040
  1703. #define ANEG_CFG_RF2 0x00000020
  1704. #define ANEG_CFG_RF1 0x00000010
  1705. #define ANEG_CFG_PS2 0x00000001
  1706. #define ANEG_CFG_PS1 0x00008000
  1707. #define ANEG_CFG_HD 0x00004000
  1708. #define ANEG_CFG_FD 0x00002000
  1709. #define ANEG_CFG_INVAL 0x00001f06
  1710. };
  1711. #define ANEG_OK 0
  1712. #define ANEG_DONE 1
  1713. #define ANEG_TIMER_ENAB 2
  1714. #define ANEG_FAILED -1
  1715. #define ANEG_STATE_SETTLE_TIME 10000
  1716. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1717. struct tg3_fiber_aneginfo *ap)
  1718. {
  1719. unsigned long delta;
  1720. u32 rx_cfg_reg;
  1721. int ret;
  1722. if (ap->state == ANEG_STATE_UNKNOWN) {
  1723. ap->rxconfig = 0;
  1724. ap->link_time = 0;
  1725. ap->cur_time = 0;
  1726. ap->ability_match_cfg = 0;
  1727. ap->ability_match_count = 0;
  1728. ap->ability_match = 0;
  1729. ap->idle_match = 0;
  1730. ap->ack_match = 0;
  1731. }
  1732. ap->cur_time++;
  1733. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1734. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1735. if (rx_cfg_reg != ap->ability_match_cfg) {
  1736. ap->ability_match_cfg = rx_cfg_reg;
  1737. ap->ability_match = 0;
  1738. ap->ability_match_count = 0;
  1739. } else {
  1740. if (++ap->ability_match_count > 1) {
  1741. ap->ability_match = 1;
  1742. ap->ability_match_cfg = rx_cfg_reg;
  1743. }
  1744. }
  1745. if (rx_cfg_reg & ANEG_CFG_ACK)
  1746. ap->ack_match = 1;
  1747. else
  1748. ap->ack_match = 0;
  1749. ap->idle_match = 0;
  1750. } else {
  1751. ap->idle_match = 1;
  1752. ap->ability_match_cfg = 0;
  1753. ap->ability_match_count = 0;
  1754. ap->ability_match = 0;
  1755. ap->ack_match = 0;
  1756. rx_cfg_reg = 0;
  1757. }
  1758. ap->rxconfig = rx_cfg_reg;
  1759. ret = ANEG_OK;
  1760. switch(ap->state) {
  1761. case ANEG_STATE_UNKNOWN:
  1762. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1763. ap->state = ANEG_STATE_AN_ENABLE;
  1764. /* fallthru */
  1765. case ANEG_STATE_AN_ENABLE:
  1766. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1767. if (ap->flags & MR_AN_ENABLE) {
  1768. ap->link_time = 0;
  1769. ap->cur_time = 0;
  1770. ap->ability_match_cfg = 0;
  1771. ap->ability_match_count = 0;
  1772. ap->ability_match = 0;
  1773. ap->idle_match = 0;
  1774. ap->ack_match = 0;
  1775. ap->state = ANEG_STATE_RESTART_INIT;
  1776. } else {
  1777. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1778. }
  1779. break;
  1780. case ANEG_STATE_RESTART_INIT:
  1781. ap->link_time = ap->cur_time;
  1782. ap->flags &= ~(MR_NP_LOADED);
  1783. ap->txconfig = 0;
  1784. tw32(MAC_TX_AUTO_NEG, 0);
  1785. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1786. tw32_f(MAC_MODE, tp->mac_mode);
  1787. udelay(40);
  1788. ret = ANEG_TIMER_ENAB;
  1789. ap->state = ANEG_STATE_RESTART;
  1790. /* fallthru */
  1791. case ANEG_STATE_RESTART:
  1792. delta = ap->cur_time - ap->link_time;
  1793. if (delta > ANEG_STATE_SETTLE_TIME) {
  1794. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1795. } else {
  1796. ret = ANEG_TIMER_ENAB;
  1797. }
  1798. break;
  1799. case ANEG_STATE_DISABLE_LINK_OK:
  1800. ret = ANEG_DONE;
  1801. break;
  1802. case ANEG_STATE_ABILITY_DETECT_INIT:
  1803. ap->flags &= ~(MR_TOGGLE_TX);
  1804. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1805. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1806. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1807. tw32_f(MAC_MODE, tp->mac_mode);
  1808. udelay(40);
  1809. ap->state = ANEG_STATE_ABILITY_DETECT;
  1810. break;
  1811. case ANEG_STATE_ABILITY_DETECT:
  1812. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1813. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1814. }
  1815. break;
  1816. case ANEG_STATE_ACK_DETECT_INIT:
  1817. ap->txconfig |= ANEG_CFG_ACK;
  1818. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1819. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1820. tw32_f(MAC_MODE, tp->mac_mode);
  1821. udelay(40);
  1822. ap->state = ANEG_STATE_ACK_DETECT;
  1823. /* fallthru */
  1824. case ANEG_STATE_ACK_DETECT:
  1825. if (ap->ack_match != 0) {
  1826. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1827. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1828. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1829. } else {
  1830. ap->state = ANEG_STATE_AN_ENABLE;
  1831. }
  1832. } else if (ap->ability_match != 0 &&
  1833. ap->rxconfig == 0) {
  1834. ap->state = ANEG_STATE_AN_ENABLE;
  1835. }
  1836. break;
  1837. case ANEG_STATE_COMPLETE_ACK_INIT:
  1838. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1839. ret = ANEG_FAILED;
  1840. break;
  1841. }
  1842. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1843. MR_LP_ADV_HALF_DUPLEX |
  1844. MR_LP_ADV_SYM_PAUSE |
  1845. MR_LP_ADV_ASYM_PAUSE |
  1846. MR_LP_ADV_REMOTE_FAULT1 |
  1847. MR_LP_ADV_REMOTE_FAULT2 |
  1848. MR_LP_ADV_NEXT_PAGE |
  1849. MR_TOGGLE_RX |
  1850. MR_NP_RX);
  1851. if (ap->rxconfig & ANEG_CFG_FD)
  1852. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1853. if (ap->rxconfig & ANEG_CFG_HD)
  1854. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1855. if (ap->rxconfig & ANEG_CFG_PS1)
  1856. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1857. if (ap->rxconfig & ANEG_CFG_PS2)
  1858. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1859. if (ap->rxconfig & ANEG_CFG_RF1)
  1860. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1861. if (ap->rxconfig & ANEG_CFG_RF2)
  1862. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1863. if (ap->rxconfig & ANEG_CFG_NP)
  1864. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1865. ap->link_time = ap->cur_time;
  1866. ap->flags ^= (MR_TOGGLE_TX);
  1867. if (ap->rxconfig & 0x0008)
  1868. ap->flags |= MR_TOGGLE_RX;
  1869. if (ap->rxconfig & ANEG_CFG_NP)
  1870. ap->flags |= MR_NP_RX;
  1871. ap->flags |= MR_PAGE_RX;
  1872. ap->state = ANEG_STATE_COMPLETE_ACK;
  1873. ret = ANEG_TIMER_ENAB;
  1874. break;
  1875. case ANEG_STATE_COMPLETE_ACK:
  1876. if (ap->ability_match != 0 &&
  1877. ap->rxconfig == 0) {
  1878. ap->state = ANEG_STATE_AN_ENABLE;
  1879. break;
  1880. }
  1881. delta = ap->cur_time - ap->link_time;
  1882. if (delta > ANEG_STATE_SETTLE_TIME) {
  1883. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1884. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1885. } else {
  1886. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1887. !(ap->flags & MR_NP_RX)) {
  1888. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1889. } else {
  1890. ret = ANEG_FAILED;
  1891. }
  1892. }
  1893. }
  1894. break;
  1895. case ANEG_STATE_IDLE_DETECT_INIT:
  1896. ap->link_time = ap->cur_time;
  1897. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1898. tw32_f(MAC_MODE, tp->mac_mode);
  1899. udelay(40);
  1900. ap->state = ANEG_STATE_IDLE_DETECT;
  1901. ret = ANEG_TIMER_ENAB;
  1902. break;
  1903. case ANEG_STATE_IDLE_DETECT:
  1904. if (ap->ability_match != 0 &&
  1905. ap->rxconfig == 0) {
  1906. ap->state = ANEG_STATE_AN_ENABLE;
  1907. break;
  1908. }
  1909. delta = ap->cur_time - ap->link_time;
  1910. if (delta > ANEG_STATE_SETTLE_TIME) {
  1911. /* XXX another gem from the Broadcom driver :( */
  1912. ap->state = ANEG_STATE_LINK_OK;
  1913. }
  1914. break;
  1915. case ANEG_STATE_LINK_OK:
  1916. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1917. ret = ANEG_DONE;
  1918. break;
  1919. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1920. /* ??? unimplemented */
  1921. break;
  1922. case ANEG_STATE_NEXT_PAGE_WAIT:
  1923. /* ??? unimplemented */
  1924. break;
  1925. default:
  1926. ret = ANEG_FAILED;
  1927. break;
  1928. };
  1929. return ret;
  1930. }
  1931. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1932. {
  1933. int res = 0;
  1934. struct tg3_fiber_aneginfo aninfo;
  1935. int status = ANEG_FAILED;
  1936. unsigned int tick;
  1937. u32 tmp;
  1938. tw32_f(MAC_TX_AUTO_NEG, 0);
  1939. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1940. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1941. udelay(40);
  1942. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1943. udelay(40);
  1944. memset(&aninfo, 0, sizeof(aninfo));
  1945. aninfo.flags |= MR_AN_ENABLE;
  1946. aninfo.state = ANEG_STATE_UNKNOWN;
  1947. aninfo.cur_time = 0;
  1948. tick = 0;
  1949. while (++tick < 195000) {
  1950. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1951. if (status == ANEG_DONE || status == ANEG_FAILED)
  1952. break;
  1953. udelay(1);
  1954. }
  1955. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1956. tw32_f(MAC_MODE, tp->mac_mode);
  1957. udelay(40);
  1958. *flags = aninfo.flags;
  1959. if (status == ANEG_DONE &&
  1960. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  1961. MR_LP_ADV_FULL_DUPLEX)))
  1962. res = 1;
  1963. return res;
  1964. }
  1965. static void tg3_init_bcm8002(struct tg3 *tp)
  1966. {
  1967. u32 mac_status = tr32(MAC_STATUS);
  1968. int i;
  1969. /* Reset when initting first time or we have a link. */
  1970. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  1971. !(mac_status & MAC_STATUS_PCS_SYNCED))
  1972. return;
  1973. /* Set PLL lock range. */
  1974. tg3_writephy(tp, 0x16, 0x8007);
  1975. /* SW reset */
  1976. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  1977. /* Wait for reset to complete. */
  1978. /* XXX schedule_timeout() ... */
  1979. for (i = 0; i < 500; i++)
  1980. udelay(10);
  1981. /* Config mode; select PMA/Ch 1 regs. */
  1982. tg3_writephy(tp, 0x10, 0x8411);
  1983. /* Enable auto-lock and comdet, select txclk for tx. */
  1984. tg3_writephy(tp, 0x11, 0x0a10);
  1985. tg3_writephy(tp, 0x18, 0x00a0);
  1986. tg3_writephy(tp, 0x16, 0x41ff);
  1987. /* Assert and deassert POR. */
  1988. tg3_writephy(tp, 0x13, 0x0400);
  1989. udelay(40);
  1990. tg3_writephy(tp, 0x13, 0x0000);
  1991. tg3_writephy(tp, 0x11, 0x0a50);
  1992. udelay(40);
  1993. tg3_writephy(tp, 0x11, 0x0a10);
  1994. /* Wait for signal to stabilize */
  1995. /* XXX schedule_timeout() ... */
  1996. for (i = 0; i < 15000; i++)
  1997. udelay(10);
  1998. /* Deselect the channel register so we can read the PHYID
  1999. * later.
  2000. */
  2001. tg3_writephy(tp, 0x10, 0x8011);
  2002. }
  2003. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2004. {
  2005. u32 sg_dig_ctrl, sg_dig_status;
  2006. u32 serdes_cfg, expected_sg_dig_ctrl;
  2007. int workaround, port_a;
  2008. int current_link_up;
  2009. serdes_cfg = 0;
  2010. expected_sg_dig_ctrl = 0;
  2011. workaround = 0;
  2012. port_a = 1;
  2013. current_link_up = 0;
  2014. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2015. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2016. workaround = 1;
  2017. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2018. port_a = 0;
  2019. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2020. /* preserve bits 20-23 for voltage regulator */
  2021. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2022. }
  2023. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2024. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2025. if (sg_dig_ctrl & (1 << 31)) {
  2026. if (workaround) {
  2027. u32 val = serdes_cfg;
  2028. if (port_a)
  2029. val |= 0xc010000;
  2030. else
  2031. val |= 0x4010000;
  2032. tw32_f(MAC_SERDES_CFG, val);
  2033. }
  2034. tw32_f(SG_DIG_CTRL, 0x01388400);
  2035. }
  2036. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2037. tg3_setup_flow_control(tp, 0, 0);
  2038. current_link_up = 1;
  2039. }
  2040. goto out;
  2041. }
  2042. /* Want auto-negotiation. */
  2043. expected_sg_dig_ctrl = 0x81388400;
  2044. /* Pause capability */
  2045. expected_sg_dig_ctrl |= (1 << 11);
  2046. /* Asymettric pause */
  2047. expected_sg_dig_ctrl |= (1 << 12);
  2048. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2049. if (workaround)
  2050. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2051. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2052. udelay(5);
  2053. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2054. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2055. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2056. MAC_STATUS_SIGNAL_DET)) {
  2057. int i;
  2058. /* Giver time to negotiate (~200ms) */
  2059. for (i = 0; i < 40000; i++) {
  2060. sg_dig_status = tr32(SG_DIG_STATUS);
  2061. if (sg_dig_status & (0x3))
  2062. break;
  2063. udelay(5);
  2064. }
  2065. mac_status = tr32(MAC_STATUS);
  2066. if ((sg_dig_status & (1 << 1)) &&
  2067. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2068. u32 local_adv, remote_adv;
  2069. local_adv = ADVERTISE_PAUSE_CAP;
  2070. remote_adv = 0;
  2071. if (sg_dig_status & (1 << 19))
  2072. remote_adv |= LPA_PAUSE_CAP;
  2073. if (sg_dig_status & (1 << 20))
  2074. remote_adv |= LPA_PAUSE_ASYM;
  2075. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2076. current_link_up = 1;
  2077. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2078. } else if (!(sg_dig_status & (1 << 1))) {
  2079. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  2080. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2081. else {
  2082. if (workaround) {
  2083. u32 val = serdes_cfg;
  2084. if (port_a)
  2085. val |= 0xc010000;
  2086. else
  2087. val |= 0x4010000;
  2088. tw32_f(MAC_SERDES_CFG, val);
  2089. }
  2090. tw32_f(SG_DIG_CTRL, 0x01388400);
  2091. udelay(40);
  2092. /* Link parallel detection - link is up */
  2093. /* only if we have PCS_SYNC and not */
  2094. /* receiving config code words */
  2095. mac_status = tr32(MAC_STATUS);
  2096. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2097. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2098. tg3_setup_flow_control(tp, 0, 0);
  2099. current_link_up = 1;
  2100. }
  2101. }
  2102. }
  2103. }
  2104. out:
  2105. return current_link_up;
  2106. }
  2107. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2108. {
  2109. int current_link_up = 0;
  2110. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  2111. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  2112. goto out;
  2113. }
  2114. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2115. u32 flags;
  2116. int i;
  2117. if (fiber_autoneg(tp, &flags)) {
  2118. u32 local_adv, remote_adv;
  2119. local_adv = ADVERTISE_PAUSE_CAP;
  2120. remote_adv = 0;
  2121. if (flags & MR_LP_ADV_SYM_PAUSE)
  2122. remote_adv |= LPA_PAUSE_CAP;
  2123. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2124. remote_adv |= LPA_PAUSE_ASYM;
  2125. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2126. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2127. current_link_up = 1;
  2128. }
  2129. for (i = 0; i < 30; i++) {
  2130. udelay(20);
  2131. tw32_f(MAC_STATUS,
  2132. (MAC_STATUS_SYNC_CHANGED |
  2133. MAC_STATUS_CFG_CHANGED));
  2134. udelay(40);
  2135. if ((tr32(MAC_STATUS) &
  2136. (MAC_STATUS_SYNC_CHANGED |
  2137. MAC_STATUS_CFG_CHANGED)) == 0)
  2138. break;
  2139. }
  2140. mac_status = tr32(MAC_STATUS);
  2141. if (current_link_up == 0 &&
  2142. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2143. !(mac_status & MAC_STATUS_RCVD_CFG))
  2144. current_link_up = 1;
  2145. } else {
  2146. /* Forcing 1000FD link up. */
  2147. current_link_up = 1;
  2148. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2149. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2150. udelay(40);
  2151. }
  2152. out:
  2153. return current_link_up;
  2154. }
  2155. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2156. {
  2157. u32 orig_pause_cfg;
  2158. u16 orig_active_speed;
  2159. u8 orig_active_duplex;
  2160. u32 mac_status;
  2161. int current_link_up;
  2162. int i;
  2163. orig_pause_cfg =
  2164. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2165. TG3_FLAG_TX_PAUSE));
  2166. orig_active_speed = tp->link_config.active_speed;
  2167. orig_active_duplex = tp->link_config.active_duplex;
  2168. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2169. netif_carrier_ok(tp->dev) &&
  2170. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2171. mac_status = tr32(MAC_STATUS);
  2172. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2173. MAC_STATUS_SIGNAL_DET |
  2174. MAC_STATUS_CFG_CHANGED |
  2175. MAC_STATUS_RCVD_CFG);
  2176. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2177. MAC_STATUS_SIGNAL_DET)) {
  2178. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2179. MAC_STATUS_CFG_CHANGED));
  2180. return 0;
  2181. }
  2182. }
  2183. tw32_f(MAC_TX_AUTO_NEG, 0);
  2184. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2185. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2186. tw32_f(MAC_MODE, tp->mac_mode);
  2187. udelay(40);
  2188. if (tp->phy_id == PHY_ID_BCM8002)
  2189. tg3_init_bcm8002(tp);
  2190. /* Enable link change event even when serdes polling. */
  2191. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2192. udelay(40);
  2193. current_link_up = 0;
  2194. mac_status = tr32(MAC_STATUS);
  2195. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2196. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2197. else
  2198. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2199. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2200. tw32_f(MAC_MODE, tp->mac_mode);
  2201. udelay(40);
  2202. tp->hw_status->status =
  2203. (SD_STATUS_UPDATED |
  2204. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2205. for (i = 0; i < 100; i++) {
  2206. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2207. MAC_STATUS_CFG_CHANGED));
  2208. udelay(5);
  2209. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2210. MAC_STATUS_CFG_CHANGED)) == 0)
  2211. break;
  2212. }
  2213. mac_status = tr32(MAC_STATUS);
  2214. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2215. current_link_up = 0;
  2216. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2217. tw32_f(MAC_MODE, (tp->mac_mode |
  2218. MAC_MODE_SEND_CONFIGS));
  2219. udelay(1);
  2220. tw32_f(MAC_MODE, tp->mac_mode);
  2221. }
  2222. }
  2223. if (current_link_up == 1) {
  2224. tp->link_config.active_speed = SPEED_1000;
  2225. tp->link_config.active_duplex = DUPLEX_FULL;
  2226. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2227. LED_CTRL_LNKLED_OVERRIDE |
  2228. LED_CTRL_1000MBPS_ON));
  2229. } else {
  2230. tp->link_config.active_speed = SPEED_INVALID;
  2231. tp->link_config.active_duplex = DUPLEX_INVALID;
  2232. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2233. LED_CTRL_LNKLED_OVERRIDE |
  2234. LED_CTRL_TRAFFIC_OVERRIDE));
  2235. }
  2236. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2237. if (current_link_up)
  2238. netif_carrier_on(tp->dev);
  2239. else
  2240. netif_carrier_off(tp->dev);
  2241. tg3_link_report(tp);
  2242. } else {
  2243. u32 now_pause_cfg =
  2244. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2245. TG3_FLAG_TX_PAUSE);
  2246. if (orig_pause_cfg != now_pause_cfg ||
  2247. orig_active_speed != tp->link_config.active_speed ||
  2248. orig_active_duplex != tp->link_config.active_duplex)
  2249. tg3_link_report(tp);
  2250. }
  2251. return 0;
  2252. }
  2253. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2254. {
  2255. int current_link_up, err = 0;
  2256. u32 bmsr, bmcr;
  2257. u16 current_speed;
  2258. u8 current_duplex;
  2259. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2260. tw32_f(MAC_MODE, tp->mac_mode);
  2261. udelay(40);
  2262. tw32(MAC_EVENT, 0);
  2263. tw32_f(MAC_STATUS,
  2264. (MAC_STATUS_SYNC_CHANGED |
  2265. MAC_STATUS_CFG_CHANGED |
  2266. MAC_STATUS_MI_COMPLETION |
  2267. MAC_STATUS_LNKSTATE_CHANGED));
  2268. udelay(40);
  2269. if (force_reset)
  2270. tg3_phy_reset(tp);
  2271. current_link_up = 0;
  2272. current_speed = SPEED_INVALID;
  2273. current_duplex = DUPLEX_INVALID;
  2274. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2275. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2276. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2277. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2278. bmsr |= BMSR_LSTATUS;
  2279. else
  2280. bmsr &= ~BMSR_LSTATUS;
  2281. }
  2282. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2283. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2284. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2285. /* do nothing, just check for link up at the end */
  2286. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2287. u32 adv, new_adv;
  2288. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2289. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2290. ADVERTISE_1000XPAUSE |
  2291. ADVERTISE_1000XPSE_ASYM |
  2292. ADVERTISE_SLCT);
  2293. /* Always advertise symmetric PAUSE just like copper */
  2294. new_adv |= ADVERTISE_1000XPAUSE;
  2295. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2296. new_adv |= ADVERTISE_1000XHALF;
  2297. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2298. new_adv |= ADVERTISE_1000XFULL;
  2299. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2300. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2301. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2302. tg3_writephy(tp, MII_BMCR, bmcr);
  2303. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2304. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  2305. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2306. return err;
  2307. }
  2308. } else {
  2309. u32 new_bmcr;
  2310. bmcr &= ~BMCR_SPEED1000;
  2311. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2312. if (tp->link_config.duplex == DUPLEX_FULL)
  2313. new_bmcr |= BMCR_FULLDPLX;
  2314. if (new_bmcr != bmcr) {
  2315. /* BMCR_SPEED1000 is a reserved bit that needs
  2316. * to be set on write.
  2317. */
  2318. new_bmcr |= BMCR_SPEED1000;
  2319. /* Force a linkdown */
  2320. if (netif_carrier_ok(tp->dev)) {
  2321. u32 adv;
  2322. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2323. adv &= ~(ADVERTISE_1000XFULL |
  2324. ADVERTISE_1000XHALF |
  2325. ADVERTISE_SLCT);
  2326. tg3_writephy(tp, MII_ADVERTISE, adv);
  2327. tg3_writephy(tp, MII_BMCR, bmcr |
  2328. BMCR_ANRESTART |
  2329. BMCR_ANENABLE);
  2330. udelay(10);
  2331. netif_carrier_off(tp->dev);
  2332. }
  2333. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2334. bmcr = new_bmcr;
  2335. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2336. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2337. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2338. ASIC_REV_5714) {
  2339. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2340. bmsr |= BMSR_LSTATUS;
  2341. else
  2342. bmsr &= ~BMSR_LSTATUS;
  2343. }
  2344. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2345. }
  2346. }
  2347. if (bmsr & BMSR_LSTATUS) {
  2348. current_speed = SPEED_1000;
  2349. current_link_up = 1;
  2350. if (bmcr & BMCR_FULLDPLX)
  2351. current_duplex = DUPLEX_FULL;
  2352. else
  2353. current_duplex = DUPLEX_HALF;
  2354. if (bmcr & BMCR_ANENABLE) {
  2355. u32 local_adv, remote_adv, common;
  2356. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2357. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2358. common = local_adv & remote_adv;
  2359. if (common & (ADVERTISE_1000XHALF |
  2360. ADVERTISE_1000XFULL)) {
  2361. if (common & ADVERTISE_1000XFULL)
  2362. current_duplex = DUPLEX_FULL;
  2363. else
  2364. current_duplex = DUPLEX_HALF;
  2365. tg3_setup_flow_control(tp, local_adv,
  2366. remote_adv);
  2367. }
  2368. else
  2369. current_link_up = 0;
  2370. }
  2371. }
  2372. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2373. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2374. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2375. tw32_f(MAC_MODE, tp->mac_mode);
  2376. udelay(40);
  2377. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2378. tp->link_config.active_speed = current_speed;
  2379. tp->link_config.active_duplex = current_duplex;
  2380. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2381. if (current_link_up)
  2382. netif_carrier_on(tp->dev);
  2383. else {
  2384. netif_carrier_off(tp->dev);
  2385. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2386. }
  2387. tg3_link_report(tp);
  2388. }
  2389. return err;
  2390. }
  2391. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2392. {
  2393. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED) {
  2394. /* Give autoneg time to complete. */
  2395. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  2396. return;
  2397. }
  2398. if (!netif_carrier_ok(tp->dev) &&
  2399. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2400. u32 bmcr;
  2401. tg3_readphy(tp, MII_BMCR, &bmcr);
  2402. if (bmcr & BMCR_ANENABLE) {
  2403. u32 phy1, phy2;
  2404. /* Select shadow register 0x1f */
  2405. tg3_writephy(tp, 0x1c, 0x7c00);
  2406. tg3_readphy(tp, 0x1c, &phy1);
  2407. /* Select expansion interrupt status register */
  2408. tg3_writephy(tp, 0x17, 0x0f01);
  2409. tg3_readphy(tp, 0x15, &phy2);
  2410. tg3_readphy(tp, 0x15, &phy2);
  2411. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2412. /* We have signal detect and not receiving
  2413. * config code words, link is up by parallel
  2414. * detection.
  2415. */
  2416. bmcr &= ~BMCR_ANENABLE;
  2417. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2418. tg3_writephy(tp, MII_BMCR, bmcr);
  2419. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2420. }
  2421. }
  2422. }
  2423. else if (netif_carrier_ok(tp->dev) &&
  2424. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2425. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2426. u32 phy2;
  2427. /* Select expansion interrupt status register */
  2428. tg3_writephy(tp, 0x17, 0x0f01);
  2429. tg3_readphy(tp, 0x15, &phy2);
  2430. if (phy2 & 0x20) {
  2431. u32 bmcr;
  2432. /* Config code words received, turn on autoneg. */
  2433. tg3_readphy(tp, MII_BMCR, &bmcr);
  2434. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2435. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2436. }
  2437. }
  2438. }
  2439. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2440. {
  2441. int err;
  2442. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2443. err = tg3_setup_fiber_phy(tp, force_reset);
  2444. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2445. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2446. } else {
  2447. err = tg3_setup_copper_phy(tp, force_reset);
  2448. }
  2449. if (tp->link_config.active_speed == SPEED_1000 &&
  2450. tp->link_config.active_duplex == DUPLEX_HALF)
  2451. tw32(MAC_TX_LENGTHS,
  2452. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2453. (6 << TX_LENGTHS_IPG_SHIFT) |
  2454. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2455. else
  2456. tw32(MAC_TX_LENGTHS,
  2457. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2458. (6 << TX_LENGTHS_IPG_SHIFT) |
  2459. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2460. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2461. if (netif_carrier_ok(tp->dev)) {
  2462. tw32(HOSTCC_STAT_COAL_TICKS,
  2463. tp->coal.stats_block_coalesce_usecs);
  2464. } else {
  2465. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2466. }
  2467. }
  2468. return err;
  2469. }
  2470. /* Tigon3 never reports partial packet sends. So we do not
  2471. * need special logic to handle SKBs that have not had all
  2472. * of their frags sent yet, like SunGEM does.
  2473. */
  2474. static void tg3_tx(struct tg3 *tp)
  2475. {
  2476. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2477. u32 sw_idx = tp->tx_cons;
  2478. while (sw_idx != hw_idx) {
  2479. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2480. struct sk_buff *skb = ri->skb;
  2481. int i;
  2482. if (unlikely(skb == NULL))
  2483. BUG();
  2484. pci_unmap_single(tp->pdev,
  2485. pci_unmap_addr(ri, mapping),
  2486. skb_headlen(skb),
  2487. PCI_DMA_TODEVICE);
  2488. ri->skb = NULL;
  2489. sw_idx = NEXT_TX(sw_idx);
  2490. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2491. if (unlikely(sw_idx == hw_idx))
  2492. BUG();
  2493. ri = &tp->tx_buffers[sw_idx];
  2494. if (unlikely(ri->skb != NULL))
  2495. BUG();
  2496. pci_unmap_page(tp->pdev,
  2497. pci_unmap_addr(ri, mapping),
  2498. skb_shinfo(skb)->frags[i].size,
  2499. PCI_DMA_TODEVICE);
  2500. sw_idx = NEXT_TX(sw_idx);
  2501. }
  2502. dev_kfree_skb(skb);
  2503. }
  2504. tp->tx_cons = sw_idx;
  2505. if (unlikely(netif_queue_stopped(tp->dev))) {
  2506. spin_lock(&tp->tx_lock);
  2507. if (netif_queue_stopped(tp->dev) &&
  2508. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2509. netif_wake_queue(tp->dev);
  2510. spin_unlock(&tp->tx_lock);
  2511. }
  2512. }
  2513. /* Returns size of skb allocated or < 0 on error.
  2514. *
  2515. * We only need to fill in the address because the other members
  2516. * of the RX descriptor are invariant, see tg3_init_rings.
  2517. *
  2518. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2519. * posting buffers we only dirty the first cache line of the RX
  2520. * descriptor (containing the address). Whereas for the RX status
  2521. * buffers the cpu only reads the last cacheline of the RX descriptor
  2522. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2523. */
  2524. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2525. int src_idx, u32 dest_idx_unmasked)
  2526. {
  2527. struct tg3_rx_buffer_desc *desc;
  2528. struct ring_info *map, *src_map;
  2529. struct sk_buff *skb;
  2530. dma_addr_t mapping;
  2531. int skb_size, dest_idx;
  2532. src_map = NULL;
  2533. switch (opaque_key) {
  2534. case RXD_OPAQUE_RING_STD:
  2535. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2536. desc = &tp->rx_std[dest_idx];
  2537. map = &tp->rx_std_buffers[dest_idx];
  2538. if (src_idx >= 0)
  2539. src_map = &tp->rx_std_buffers[src_idx];
  2540. skb_size = tp->rx_pkt_buf_sz;
  2541. break;
  2542. case RXD_OPAQUE_RING_JUMBO:
  2543. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2544. desc = &tp->rx_jumbo[dest_idx];
  2545. map = &tp->rx_jumbo_buffers[dest_idx];
  2546. if (src_idx >= 0)
  2547. src_map = &tp->rx_jumbo_buffers[src_idx];
  2548. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2549. break;
  2550. default:
  2551. return -EINVAL;
  2552. };
  2553. /* Do not overwrite any of the map or rp information
  2554. * until we are sure we can commit to a new buffer.
  2555. *
  2556. * Callers depend upon this behavior and assume that
  2557. * we leave everything unchanged if we fail.
  2558. */
  2559. skb = dev_alloc_skb(skb_size);
  2560. if (skb == NULL)
  2561. return -ENOMEM;
  2562. skb->dev = tp->dev;
  2563. skb_reserve(skb, tp->rx_offset);
  2564. mapping = pci_map_single(tp->pdev, skb->data,
  2565. skb_size - tp->rx_offset,
  2566. PCI_DMA_FROMDEVICE);
  2567. map->skb = skb;
  2568. pci_unmap_addr_set(map, mapping, mapping);
  2569. if (src_map != NULL)
  2570. src_map->skb = NULL;
  2571. desc->addr_hi = ((u64)mapping >> 32);
  2572. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2573. return skb_size;
  2574. }
  2575. /* We only need to move over in the address because the other
  2576. * members of the RX descriptor are invariant. See notes above
  2577. * tg3_alloc_rx_skb for full details.
  2578. */
  2579. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2580. int src_idx, u32 dest_idx_unmasked)
  2581. {
  2582. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2583. struct ring_info *src_map, *dest_map;
  2584. int dest_idx;
  2585. switch (opaque_key) {
  2586. case RXD_OPAQUE_RING_STD:
  2587. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2588. dest_desc = &tp->rx_std[dest_idx];
  2589. dest_map = &tp->rx_std_buffers[dest_idx];
  2590. src_desc = &tp->rx_std[src_idx];
  2591. src_map = &tp->rx_std_buffers[src_idx];
  2592. break;
  2593. case RXD_OPAQUE_RING_JUMBO:
  2594. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2595. dest_desc = &tp->rx_jumbo[dest_idx];
  2596. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2597. src_desc = &tp->rx_jumbo[src_idx];
  2598. src_map = &tp->rx_jumbo_buffers[src_idx];
  2599. break;
  2600. default:
  2601. return;
  2602. };
  2603. dest_map->skb = src_map->skb;
  2604. pci_unmap_addr_set(dest_map, mapping,
  2605. pci_unmap_addr(src_map, mapping));
  2606. dest_desc->addr_hi = src_desc->addr_hi;
  2607. dest_desc->addr_lo = src_desc->addr_lo;
  2608. src_map->skb = NULL;
  2609. }
  2610. #if TG3_VLAN_TAG_USED
  2611. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2612. {
  2613. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2614. }
  2615. #endif
  2616. /* The RX ring scheme is composed of multiple rings which post fresh
  2617. * buffers to the chip, and one special ring the chip uses to report
  2618. * status back to the host.
  2619. *
  2620. * The special ring reports the status of received packets to the
  2621. * host. The chip does not write into the original descriptor the
  2622. * RX buffer was obtained from. The chip simply takes the original
  2623. * descriptor as provided by the host, updates the status and length
  2624. * field, then writes this into the next status ring entry.
  2625. *
  2626. * Each ring the host uses to post buffers to the chip is described
  2627. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2628. * it is first placed into the on-chip ram. When the packet's length
  2629. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2630. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2631. * which is within the range of the new packet's length is chosen.
  2632. *
  2633. * The "separate ring for rx status" scheme may sound queer, but it makes
  2634. * sense from a cache coherency perspective. If only the host writes
  2635. * to the buffer post rings, and only the chip writes to the rx status
  2636. * rings, then cache lines never move beyond shared-modified state.
  2637. * If both the host and chip were to write into the same ring, cache line
  2638. * eviction could occur since both entities want it in an exclusive state.
  2639. */
  2640. static int tg3_rx(struct tg3 *tp, int budget)
  2641. {
  2642. u32 work_mask;
  2643. u32 sw_idx = tp->rx_rcb_ptr;
  2644. u16 hw_idx;
  2645. int received;
  2646. hw_idx = tp->hw_status->idx[0].rx_producer;
  2647. /*
  2648. * We need to order the read of hw_idx and the read of
  2649. * the opaque cookie.
  2650. */
  2651. rmb();
  2652. work_mask = 0;
  2653. received = 0;
  2654. while (sw_idx != hw_idx && budget > 0) {
  2655. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2656. unsigned int len;
  2657. struct sk_buff *skb;
  2658. dma_addr_t dma_addr;
  2659. u32 opaque_key, desc_idx, *post_ptr;
  2660. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2661. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2662. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2663. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2664. mapping);
  2665. skb = tp->rx_std_buffers[desc_idx].skb;
  2666. post_ptr = &tp->rx_std_ptr;
  2667. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2668. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2669. mapping);
  2670. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2671. post_ptr = &tp->rx_jumbo_ptr;
  2672. }
  2673. else {
  2674. goto next_pkt_nopost;
  2675. }
  2676. work_mask |= opaque_key;
  2677. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2678. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2679. drop_it:
  2680. tg3_recycle_rx(tp, opaque_key,
  2681. desc_idx, *post_ptr);
  2682. drop_it_no_recycle:
  2683. /* Other statistics kept track of by card. */
  2684. tp->net_stats.rx_dropped++;
  2685. goto next_pkt;
  2686. }
  2687. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2688. if (len > RX_COPY_THRESHOLD
  2689. && tp->rx_offset == 2
  2690. /* rx_offset != 2 iff this is a 5701 card running
  2691. * in PCI-X mode [see tg3_get_invariants()] */
  2692. ) {
  2693. int skb_size;
  2694. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2695. desc_idx, *post_ptr);
  2696. if (skb_size < 0)
  2697. goto drop_it;
  2698. pci_unmap_single(tp->pdev, dma_addr,
  2699. skb_size - tp->rx_offset,
  2700. PCI_DMA_FROMDEVICE);
  2701. skb_put(skb, len);
  2702. } else {
  2703. struct sk_buff *copy_skb;
  2704. tg3_recycle_rx(tp, opaque_key,
  2705. desc_idx, *post_ptr);
  2706. copy_skb = dev_alloc_skb(len + 2);
  2707. if (copy_skb == NULL)
  2708. goto drop_it_no_recycle;
  2709. copy_skb->dev = tp->dev;
  2710. skb_reserve(copy_skb, 2);
  2711. skb_put(copy_skb, len);
  2712. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2713. memcpy(copy_skb->data, skb->data, len);
  2714. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2715. /* We'll reuse the original ring buffer. */
  2716. skb = copy_skb;
  2717. }
  2718. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2719. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2720. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2721. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2722. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2723. else
  2724. skb->ip_summed = CHECKSUM_NONE;
  2725. skb->protocol = eth_type_trans(skb, tp->dev);
  2726. #if TG3_VLAN_TAG_USED
  2727. if (tp->vlgrp != NULL &&
  2728. desc->type_flags & RXD_FLAG_VLAN) {
  2729. tg3_vlan_rx(tp, skb,
  2730. desc->err_vlan & RXD_VLAN_MASK);
  2731. } else
  2732. #endif
  2733. netif_receive_skb(skb);
  2734. tp->dev->last_rx = jiffies;
  2735. received++;
  2736. budget--;
  2737. next_pkt:
  2738. (*post_ptr)++;
  2739. next_pkt_nopost:
  2740. sw_idx++;
  2741. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2742. /* Refresh hw_idx to see if there is new work */
  2743. if (sw_idx == hw_idx) {
  2744. hw_idx = tp->hw_status->idx[0].rx_producer;
  2745. rmb();
  2746. }
  2747. }
  2748. /* ACK the status ring. */
  2749. tp->rx_rcb_ptr = sw_idx;
  2750. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2751. /* Refill RX ring(s). */
  2752. if (work_mask & RXD_OPAQUE_RING_STD) {
  2753. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2754. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2755. sw_idx);
  2756. }
  2757. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2758. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2759. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2760. sw_idx);
  2761. }
  2762. mmiowb();
  2763. return received;
  2764. }
  2765. static int tg3_poll(struct net_device *netdev, int *budget)
  2766. {
  2767. struct tg3 *tp = netdev_priv(netdev);
  2768. struct tg3_hw_status *sblk = tp->hw_status;
  2769. int done;
  2770. /* handle link change and other phy events */
  2771. if (!(tp->tg3_flags &
  2772. (TG3_FLAG_USE_LINKCHG_REG |
  2773. TG3_FLAG_POLL_SERDES))) {
  2774. if (sblk->status & SD_STATUS_LINK_CHG) {
  2775. sblk->status = SD_STATUS_UPDATED |
  2776. (sblk->status & ~SD_STATUS_LINK_CHG);
  2777. spin_lock(&tp->lock);
  2778. tg3_setup_phy(tp, 0);
  2779. spin_unlock(&tp->lock);
  2780. }
  2781. }
  2782. /* run TX completion thread */
  2783. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2784. tg3_tx(tp);
  2785. }
  2786. /* run RX thread, within the bounds set by NAPI.
  2787. * All RX "locking" is done by ensuring outside
  2788. * code synchronizes with dev->poll()
  2789. */
  2790. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2791. int orig_budget = *budget;
  2792. int work_done;
  2793. if (orig_budget > netdev->quota)
  2794. orig_budget = netdev->quota;
  2795. work_done = tg3_rx(tp, orig_budget);
  2796. *budget -= work_done;
  2797. netdev->quota -= work_done;
  2798. }
  2799. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  2800. tp->last_tag = sblk->status_tag;
  2801. rmb();
  2802. } else
  2803. sblk->status &= ~SD_STATUS_UPDATED;
  2804. /* if no more work, tell net stack and NIC we're done */
  2805. done = !tg3_has_work(tp);
  2806. if (done) {
  2807. netif_rx_complete(netdev);
  2808. tg3_restart_ints(tp);
  2809. }
  2810. return (done ? 0 : 1);
  2811. }
  2812. static void tg3_irq_quiesce(struct tg3 *tp)
  2813. {
  2814. BUG_ON(tp->irq_sync);
  2815. tp->irq_sync = 1;
  2816. smp_mb();
  2817. synchronize_irq(tp->pdev->irq);
  2818. }
  2819. static inline int tg3_irq_sync(struct tg3 *tp)
  2820. {
  2821. return tp->irq_sync;
  2822. }
  2823. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2824. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2825. * with as well. Most of the time, this is not necessary except when
  2826. * shutting down the device.
  2827. */
  2828. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2829. {
  2830. if (irq_sync)
  2831. tg3_irq_quiesce(tp);
  2832. spin_lock_bh(&tp->lock);
  2833. spin_lock(&tp->tx_lock);
  2834. }
  2835. static inline void tg3_full_unlock(struct tg3 *tp)
  2836. {
  2837. spin_unlock(&tp->tx_lock);
  2838. spin_unlock_bh(&tp->lock);
  2839. }
  2840. /* MSI ISR - No need to check for interrupt sharing and no need to
  2841. * flush status block and interrupt mailbox. PCI ordering rules
  2842. * guarantee that MSI will arrive after the status block.
  2843. */
  2844. static irqreturn_t tg3_msi(int irq, void *dev_id, struct pt_regs *regs)
  2845. {
  2846. struct net_device *dev = dev_id;
  2847. struct tg3 *tp = netdev_priv(dev);
  2848. prefetch(tp->hw_status);
  2849. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2850. /*
  2851. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2852. * chip-internal interrupt pending events.
  2853. * Writing non-zero to intr-mbox-0 additional tells the
  2854. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2855. * event coalescing.
  2856. */
  2857. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2858. if (likely(!tg3_irq_sync(tp)))
  2859. netif_rx_schedule(dev); /* schedule NAPI poll */
  2860. return IRQ_RETVAL(1);
  2861. }
  2862. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2863. {
  2864. struct net_device *dev = dev_id;
  2865. struct tg3 *tp = netdev_priv(dev);
  2866. struct tg3_hw_status *sblk = tp->hw_status;
  2867. unsigned int handled = 1;
  2868. /* In INTx mode, it is possible for the interrupt to arrive at
  2869. * the CPU before the status block posted prior to the interrupt.
  2870. * Reading the PCI State register will confirm whether the
  2871. * interrupt is ours and will flush the status block.
  2872. */
  2873. if ((sblk->status & SD_STATUS_UPDATED) ||
  2874. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2875. /*
  2876. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2877. * chip-internal interrupt pending events.
  2878. * Writing non-zero to intr-mbox-0 additional tells the
  2879. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2880. * event coalescing.
  2881. */
  2882. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2883. 0x00000001);
  2884. if (tg3_irq_sync(tp))
  2885. goto out;
  2886. sblk->status &= ~SD_STATUS_UPDATED;
  2887. if (likely(tg3_has_work(tp))) {
  2888. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2889. netif_rx_schedule(dev); /* schedule NAPI poll */
  2890. } else {
  2891. /* No work, shared interrupt perhaps? re-enable
  2892. * interrupts, and flush that PCI write
  2893. */
  2894. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2895. 0x00000000);
  2896. }
  2897. } else { /* shared interrupt */
  2898. handled = 0;
  2899. }
  2900. out:
  2901. return IRQ_RETVAL(handled);
  2902. }
  2903. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id, struct pt_regs *regs)
  2904. {
  2905. struct net_device *dev = dev_id;
  2906. struct tg3 *tp = netdev_priv(dev);
  2907. struct tg3_hw_status *sblk = tp->hw_status;
  2908. unsigned int handled = 1;
  2909. /* In INTx mode, it is possible for the interrupt to arrive at
  2910. * the CPU before the status block posted prior to the interrupt.
  2911. * Reading the PCI State register will confirm whether the
  2912. * interrupt is ours and will flush the status block.
  2913. */
  2914. if ((sblk->status_tag != tp->last_tag) ||
  2915. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2916. /*
  2917. * writing any value to intr-mbox-0 clears PCI INTA# and
  2918. * chip-internal interrupt pending events.
  2919. * writing non-zero to intr-mbox-0 additional tells the
  2920. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2921. * event coalescing.
  2922. */
  2923. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2924. 0x00000001);
  2925. if (tg3_irq_sync(tp))
  2926. goto out;
  2927. if (netif_rx_schedule_prep(dev)) {
  2928. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  2929. /* Update last_tag to mark that this status has been
  2930. * seen. Because interrupt may be shared, we may be
  2931. * racing with tg3_poll(), so only update last_tag
  2932. * if tg3_poll() is not scheduled.
  2933. */
  2934. tp->last_tag = sblk->status_tag;
  2935. __netif_rx_schedule(dev);
  2936. }
  2937. } else { /* shared interrupt */
  2938. handled = 0;
  2939. }
  2940. out:
  2941. return IRQ_RETVAL(handled);
  2942. }
  2943. /* ISR for interrupt test */
  2944. static irqreturn_t tg3_test_isr(int irq, void *dev_id,
  2945. struct pt_regs *regs)
  2946. {
  2947. struct net_device *dev = dev_id;
  2948. struct tg3 *tp = netdev_priv(dev);
  2949. struct tg3_hw_status *sblk = tp->hw_status;
  2950. if ((sblk->status & SD_STATUS_UPDATED) ||
  2951. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2952. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2953. 0x00000001);
  2954. return IRQ_RETVAL(1);
  2955. }
  2956. return IRQ_RETVAL(0);
  2957. }
  2958. static int tg3_init_hw(struct tg3 *);
  2959. static int tg3_halt(struct tg3 *, int, int);
  2960. #ifdef CONFIG_NET_POLL_CONTROLLER
  2961. static void tg3_poll_controller(struct net_device *dev)
  2962. {
  2963. struct tg3 *tp = netdev_priv(dev);
  2964. tg3_interrupt(tp->pdev->irq, dev, NULL);
  2965. }
  2966. #endif
  2967. static void tg3_reset_task(void *_data)
  2968. {
  2969. struct tg3 *tp = _data;
  2970. unsigned int restart_timer;
  2971. tg3_full_lock(tp, 0);
  2972. tp->tg3_flags |= TG3_FLAG_IN_RESET_TASK;
  2973. if (!netif_running(tp->dev)) {
  2974. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  2975. tg3_full_unlock(tp);
  2976. return;
  2977. }
  2978. tg3_full_unlock(tp);
  2979. tg3_netif_stop(tp);
  2980. tg3_full_lock(tp, 1);
  2981. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  2982. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  2983. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  2984. tg3_init_hw(tp);
  2985. tg3_netif_start(tp);
  2986. if (restart_timer)
  2987. mod_timer(&tp->timer, jiffies + 1);
  2988. tp->tg3_flags &= ~TG3_FLAG_IN_RESET_TASK;
  2989. tg3_full_unlock(tp);
  2990. }
  2991. static void tg3_tx_timeout(struct net_device *dev)
  2992. {
  2993. struct tg3 *tp = netdev_priv(dev);
  2994. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  2995. dev->name);
  2996. schedule_work(&tp->reset_task);
  2997. }
  2998. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  2999. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3000. {
  3001. u32 base = (u32) mapping & 0xffffffff;
  3002. return ((base > 0xffffdcc0) &&
  3003. (base + len + 8 < base));
  3004. }
  3005. /* Test for DMA addresses > 40-bit */
  3006. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3007. int len)
  3008. {
  3009. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3010. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3011. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3012. return 0;
  3013. #else
  3014. return 0;
  3015. #endif
  3016. }
  3017. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3018. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3019. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3020. u32 last_plus_one, u32 *start,
  3021. u32 base_flags, u32 mss)
  3022. {
  3023. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3024. dma_addr_t new_addr = 0;
  3025. u32 entry = *start;
  3026. int i, ret = 0;
  3027. if (!new_skb) {
  3028. ret = -1;
  3029. } else {
  3030. /* New SKB is guaranteed to be linear. */
  3031. entry = *start;
  3032. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3033. PCI_DMA_TODEVICE);
  3034. /* Make sure new skb does not cross any 4G boundaries.
  3035. * Drop the packet if it does.
  3036. */
  3037. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3038. ret = -1;
  3039. dev_kfree_skb(new_skb);
  3040. new_skb = NULL;
  3041. } else {
  3042. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3043. base_flags, 1 | (mss << 1));
  3044. *start = NEXT_TX(entry);
  3045. }
  3046. }
  3047. /* Now clean up the sw ring entries. */
  3048. i = 0;
  3049. while (entry != last_plus_one) {
  3050. int len;
  3051. if (i == 0)
  3052. len = skb_headlen(skb);
  3053. else
  3054. len = skb_shinfo(skb)->frags[i-1].size;
  3055. pci_unmap_single(tp->pdev,
  3056. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3057. len, PCI_DMA_TODEVICE);
  3058. if (i == 0) {
  3059. tp->tx_buffers[entry].skb = new_skb;
  3060. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3061. } else {
  3062. tp->tx_buffers[entry].skb = NULL;
  3063. }
  3064. entry = NEXT_TX(entry);
  3065. i++;
  3066. }
  3067. dev_kfree_skb(skb);
  3068. return ret;
  3069. }
  3070. static void tg3_set_txd(struct tg3 *tp, int entry,
  3071. dma_addr_t mapping, int len, u32 flags,
  3072. u32 mss_and_is_end)
  3073. {
  3074. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3075. int is_end = (mss_and_is_end & 0x1);
  3076. u32 mss = (mss_and_is_end >> 1);
  3077. u32 vlan_tag = 0;
  3078. if (is_end)
  3079. flags |= TXD_FLAG_END;
  3080. if (flags & TXD_FLAG_VLAN) {
  3081. vlan_tag = flags >> 16;
  3082. flags &= 0xffff;
  3083. }
  3084. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3085. txd->addr_hi = ((u64) mapping >> 32);
  3086. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3087. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3088. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3089. }
  3090. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3091. {
  3092. struct tg3 *tp = netdev_priv(dev);
  3093. dma_addr_t mapping;
  3094. u32 len, entry, base_flags, mss;
  3095. int would_hit_hwbug;
  3096. len = skb_headlen(skb);
  3097. /* No BH disabling for tx_lock here. We are running in BH disabled
  3098. * context and TX reclaim runs via tp->poll inside of a software
  3099. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3100. * no IRQ context deadlocks to worry about either. Rejoice!
  3101. */
  3102. if (!spin_trylock(&tp->tx_lock))
  3103. return NETDEV_TX_LOCKED;
  3104. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3105. if (!netif_queue_stopped(dev)) {
  3106. netif_stop_queue(dev);
  3107. /* This is a hard error, log it. */
  3108. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3109. "queue awake!\n", dev->name);
  3110. }
  3111. spin_unlock(&tp->tx_lock);
  3112. return NETDEV_TX_BUSY;
  3113. }
  3114. entry = tp->tx_prod;
  3115. base_flags = 0;
  3116. if (skb->ip_summed == CHECKSUM_HW)
  3117. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3118. #if TG3_TSO_SUPPORT != 0
  3119. mss = 0;
  3120. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  3121. (mss = skb_shinfo(skb)->tso_size) != 0) {
  3122. int tcp_opt_len, ip_tcp_len;
  3123. if (skb_header_cloned(skb) &&
  3124. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3125. dev_kfree_skb(skb);
  3126. goto out_unlock;
  3127. }
  3128. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  3129. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  3130. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3131. TXD_FLAG_CPU_POST_DMA);
  3132. skb->nh.iph->check = 0;
  3133. skb->nh.iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3134. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3135. skb->h.th->check = 0;
  3136. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3137. }
  3138. else {
  3139. skb->h.th->check =
  3140. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  3141. skb->nh.iph->daddr,
  3142. 0, IPPROTO_TCP, 0);
  3143. }
  3144. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3145. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3146. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3147. int tsflags;
  3148. tsflags = ((skb->nh.iph->ihl - 5) +
  3149. (tcp_opt_len >> 2));
  3150. mss |= (tsflags << 11);
  3151. }
  3152. } else {
  3153. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  3154. int tsflags;
  3155. tsflags = ((skb->nh.iph->ihl - 5) +
  3156. (tcp_opt_len >> 2));
  3157. base_flags |= tsflags << 12;
  3158. }
  3159. }
  3160. }
  3161. #else
  3162. mss = 0;
  3163. #endif
  3164. #if TG3_VLAN_TAG_USED
  3165. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3166. base_flags |= (TXD_FLAG_VLAN |
  3167. (vlan_tx_tag_get(skb) << 16));
  3168. #endif
  3169. /* Queue skb data, a.k.a. the main skb fragment. */
  3170. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3171. tp->tx_buffers[entry].skb = skb;
  3172. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3173. would_hit_hwbug = 0;
  3174. if (tg3_4g_overflow_test(mapping, len))
  3175. would_hit_hwbug = 1;
  3176. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3177. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3178. entry = NEXT_TX(entry);
  3179. /* Now loop through additional data fragments, and queue them. */
  3180. if (skb_shinfo(skb)->nr_frags > 0) {
  3181. unsigned int i, last;
  3182. last = skb_shinfo(skb)->nr_frags - 1;
  3183. for (i = 0; i <= last; i++) {
  3184. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3185. len = frag->size;
  3186. mapping = pci_map_page(tp->pdev,
  3187. frag->page,
  3188. frag->page_offset,
  3189. len, PCI_DMA_TODEVICE);
  3190. tp->tx_buffers[entry].skb = NULL;
  3191. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3192. if (tg3_4g_overflow_test(mapping, len))
  3193. would_hit_hwbug = 1;
  3194. if (tg3_40bit_overflow_test(tp, mapping, len))
  3195. would_hit_hwbug = 1;
  3196. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3197. tg3_set_txd(tp, entry, mapping, len,
  3198. base_flags, (i == last)|(mss << 1));
  3199. else
  3200. tg3_set_txd(tp, entry, mapping, len,
  3201. base_flags, (i == last));
  3202. entry = NEXT_TX(entry);
  3203. }
  3204. }
  3205. if (would_hit_hwbug) {
  3206. u32 last_plus_one = entry;
  3207. u32 start;
  3208. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3209. start &= (TG3_TX_RING_SIZE - 1);
  3210. /* If the workaround fails due to memory/mapping
  3211. * failure, silently drop this packet.
  3212. */
  3213. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3214. &start, base_flags, mss))
  3215. goto out_unlock;
  3216. entry = start;
  3217. }
  3218. /* Packets are ready, update Tx producer idx local and on card. */
  3219. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3220. tp->tx_prod = entry;
  3221. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1)) {
  3222. netif_stop_queue(dev);
  3223. if (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH)
  3224. netif_wake_queue(tp->dev);
  3225. }
  3226. out_unlock:
  3227. mmiowb();
  3228. spin_unlock(&tp->tx_lock);
  3229. dev->trans_start = jiffies;
  3230. return NETDEV_TX_OK;
  3231. }
  3232. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3233. int new_mtu)
  3234. {
  3235. dev->mtu = new_mtu;
  3236. if (new_mtu > ETH_DATA_LEN) {
  3237. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3238. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3239. ethtool_op_set_tso(dev, 0);
  3240. }
  3241. else
  3242. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3243. } else {
  3244. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3245. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3246. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3247. }
  3248. }
  3249. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3250. {
  3251. struct tg3 *tp = netdev_priv(dev);
  3252. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3253. return -EINVAL;
  3254. if (!netif_running(dev)) {
  3255. /* We'll just catch it later when the
  3256. * device is up'd.
  3257. */
  3258. tg3_set_mtu(dev, tp, new_mtu);
  3259. return 0;
  3260. }
  3261. tg3_netif_stop(tp);
  3262. tg3_full_lock(tp, 1);
  3263. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3264. tg3_set_mtu(dev, tp, new_mtu);
  3265. tg3_init_hw(tp);
  3266. tg3_netif_start(tp);
  3267. tg3_full_unlock(tp);
  3268. return 0;
  3269. }
  3270. /* Free up pending packets in all rx/tx rings.
  3271. *
  3272. * The chip has been shut down and the driver detached from
  3273. * the networking, so no interrupts or new tx packets will
  3274. * end up in the driver. tp->{tx,}lock is not held and we are not
  3275. * in an interrupt context and thus may sleep.
  3276. */
  3277. static void tg3_free_rings(struct tg3 *tp)
  3278. {
  3279. struct ring_info *rxp;
  3280. int i;
  3281. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3282. rxp = &tp->rx_std_buffers[i];
  3283. if (rxp->skb == NULL)
  3284. continue;
  3285. pci_unmap_single(tp->pdev,
  3286. pci_unmap_addr(rxp, mapping),
  3287. tp->rx_pkt_buf_sz - tp->rx_offset,
  3288. PCI_DMA_FROMDEVICE);
  3289. dev_kfree_skb_any(rxp->skb);
  3290. rxp->skb = NULL;
  3291. }
  3292. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3293. rxp = &tp->rx_jumbo_buffers[i];
  3294. if (rxp->skb == NULL)
  3295. continue;
  3296. pci_unmap_single(tp->pdev,
  3297. pci_unmap_addr(rxp, mapping),
  3298. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3299. PCI_DMA_FROMDEVICE);
  3300. dev_kfree_skb_any(rxp->skb);
  3301. rxp->skb = NULL;
  3302. }
  3303. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3304. struct tx_ring_info *txp;
  3305. struct sk_buff *skb;
  3306. int j;
  3307. txp = &tp->tx_buffers[i];
  3308. skb = txp->skb;
  3309. if (skb == NULL) {
  3310. i++;
  3311. continue;
  3312. }
  3313. pci_unmap_single(tp->pdev,
  3314. pci_unmap_addr(txp, mapping),
  3315. skb_headlen(skb),
  3316. PCI_DMA_TODEVICE);
  3317. txp->skb = NULL;
  3318. i++;
  3319. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3320. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3321. pci_unmap_page(tp->pdev,
  3322. pci_unmap_addr(txp, mapping),
  3323. skb_shinfo(skb)->frags[j].size,
  3324. PCI_DMA_TODEVICE);
  3325. i++;
  3326. }
  3327. dev_kfree_skb_any(skb);
  3328. }
  3329. }
  3330. /* Initialize tx/rx rings for packet processing.
  3331. *
  3332. * The chip has been shut down and the driver detached from
  3333. * the networking, so no interrupts or new tx packets will
  3334. * end up in the driver. tp->{tx,}lock are held and thus
  3335. * we may not sleep.
  3336. */
  3337. static void tg3_init_rings(struct tg3 *tp)
  3338. {
  3339. u32 i;
  3340. /* Free up all the SKBs. */
  3341. tg3_free_rings(tp);
  3342. /* Zero out all descriptors. */
  3343. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3344. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3345. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3346. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3347. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3348. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3349. (tp->dev->mtu > ETH_DATA_LEN))
  3350. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3351. /* Initialize invariants of the rings, we only set this
  3352. * stuff once. This works because the card does not
  3353. * write into the rx buffer posting rings.
  3354. */
  3355. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3356. struct tg3_rx_buffer_desc *rxd;
  3357. rxd = &tp->rx_std[i];
  3358. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3359. << RXD_LEN_SHIFT;
  3360. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3361. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3362. (i << RXD_OPAQUE_INDEX_SHIFT));
  3363. }
  3364. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3365. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3366. struct tg3_rx_buffer_desc *rxd;
  3367. rxd = &tp->rx_jumbo[i];
  3368. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3369. << RXD_LEN_SHIFT;
  3370. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3371. RXD_FLAG_JUMBO;
  3372. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3373. (i << RXD_OPAQUE_INDEX_SHIFT));
  3374. }
  3375. }
  3376. /* Now allocate fresh SKBs for each rx ring. */
  3377. for (i = 0; i < tp->rx_pending; i++) {
  3378. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  3379. -1, i) < 0)
  3380. break;
  3381. }
  3382. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3383. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3384. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3385. -1, i) < 0)
  3386. break;
  3387. }
  3388. }
  3389. }
  3390. /*
  3391. * Must not be invoked with interrupt sources disabled and
  3392. * the hardware shutdown down.
  3393. */
  3394. static void tg3_free_consistent(struct tg3 *tp)
  3395. {
  3396. kfree(tp->rx_std_buffers);
  3397. tp->rx_std_buffers = NULL;
  3398. if (tp->rx_std) {
  3399. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3400. tp->rx_std, tp->rx_std_mapping);
  3401. tp->rx_std = NULL;
  3402. }
  3403. if (tp->rx_jumbo) {
  3404. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3405. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3406. tp->rx_jumbo = NULL;
  3407. }
  3408. if (tp->rx_rcb) {
  3409. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3410. tp->rx_rcb, tp->rx_rcb_mapping);
  3411. tp->rx_rcb = NULL;
  3412. }
  3413. if (tp->tx_ring) {
  3414. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3415. tp->tx_ring, tp->tx_desc_mapping);
  3416. tp->tx_ring = NULL;
  3417. }
  3418. if (tp->hw_status) {
  3419. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3420. tp->hw_status, tp->status_mapping);
  3421. tp->hw_status = NULL;
  3422. }
  3423. if (tp->hw_stats) {
  3424. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3425. tp->hw_stats, tp->stats_mapping);
  3426. tp->hw_stats = NULL;
  3427. }
  3428. }
  3429. /*
  3430. * Must not be invoked with interrupt sources disabled and
  3431. * the hardware shutdown down. Can sleep.
  3432. */
  3433. static int tg3_alloc_consistent(struct tg3 *tp)
  3434. {
  3435. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  3436. (TG3_RX_RING_SIZE +
  3437. TG3_RX_JUMBO_RING_SIZE)) +
  3438. (sizeof(struct tx_ring_info) *
  3439. TG3_TX_RING_SIZE),
  3440. GFP_KERNEL);
  3441. if (!tp->rx_std_buffers)
  3442. return -ENOMEM;
  3443. memset(tp->rx_std_buffers, 0,
  3444. (sizeof(struct ring_info) *
  3445. (TG3_RX_RING_SIZE +
  3446. TG3_RX_JUMBO_RING_SIZE)) +
  3447. (sizeof(struct tx_ring_info) *
  3448. TG3_TX_RING_SIZE));
  3449. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3450. tp->tx_buffers = (struct tx_ring_info *)
  3451. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3452. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3453. &tp->rx_std_mapping);
  3454. if (!tp->rx_std)
  3455. goto err_out;
  3456. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3457. &tp->rx_jumbo_mapping);
  3458. if (!tp->rx_jumbo)
  3459. goto err_out;
  3460. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3461. &tp->rx_rcb_mapping);
  3462. if (!tp->rx_rcb)
  3463. goto err_out;
  3464. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3465. &tp->tx_desc_mapping);
  3466. if (!tp->tx_ring)
  3467. goto err_out;
  3468. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3469. TG3_HW_STATUS_SIZE,
  3470. &tp->status_mapping);
  3471. if (!tp->hw_status)
  3472. goto err_out;
  3473. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3474. sizeof(struct tg3_hw_stats),
  3475. &tp->stats_mapping);
  3476. if (!tp->hw_stats)
  3477. goto err_out;
  3478. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3479. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3480. return 0;
  3481. err_out:
  3482. tg3_free_consistent(tp);
  3483. return -ENOMEM;
  3484. }
  3485. #define MAX_WAIT_CNT 1000
  3486. /* To stop a block, clear the enable bit and poll till it
  3487. * clears. tp->lock is held.
  3488. */
  3489. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3490. {
  3491. unsigned int i;
  3492. u32 val;
  3493. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3494. switch (ofs) {
  3495. case RCVLSC_MODE:
  3496. case DMAC_MODE:
  3497. case MBFREE_MODE:
  3498. case BUFMGR_MODE:
  3499. case MEMARB_MODE:
  3500. /* We can't enable/disable these bits of the
  3501. * 5705/5750, just say success.
  3502. */
  3503. return 0;
  3504. default:
  3505. break;
  3506. };
  3507. }
  3508. val = tr32(ofs);
  3509. val &= ~enable_bit;
  3510. tw32_f(ofs, val);
  3511. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3512. udelay(100);
  3513. val = tr32(ofs);
  3514. if ((val & enable_bit) == 0)
  3515. break;
  3516. }
  3517. if (i == MAX_WAIT_CNT && !silent) {
  3518. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3519. "ofs=%lx enable_bit=%x\n",
  3520. ofs, enable_bit);
  3521. return -ENODEV;
  3522. }
  3523. return 0;
  3524. }
  3525. /* tp->lock is held. */
  3526. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3527. {
  3528. int i, err;
  3529. tg3_disable_ints(tp);
  3530. tp->rx_mode &= ~RX_MODE_ENABLE;
  3531. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3532. udelay(10);
  3533. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3534. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3535. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3536. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3537. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3538. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3539. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3540. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3541. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3542. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3543. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3544. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3545. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3546. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3547. tw32_f(MAC_MODE, tp->mac_mode);
  3548. udelay(40);
  3549. tp->tx_mode &= ~TX_MODE_ENABLE;
  3550. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3551. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3552. udelay(100);
  3553. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3554. break;
  3555. }
  3556. if (i >= MAX_WAIT_CNT) {
  3557. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3558. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3559. tp->dev->name, tr32(MAC_TX_MODE));
  3560. err |= -ENODEV;
  3561. }
  3562. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3563. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3564. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3565. tw32(FTQ_RESET, 0xffffffff);
  3566. tw32(FTQ_RESET, 0x00000000);
  3567. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3568. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3569. if (tp->hw_status)
  3570. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3571. if (tp->hw_stats)
  3572. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3573. return err;
  3574. }
  3575. /* tp->lock is held. */
  3576. static int tg3_nvram_lock(struct tg3 *tp)
  3577. {
  3578. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3579. int i;
  3580. if (tp->nvram_lock_cnt == 0) {
  3581. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3582. for (i = 0; i < 8000; i++) {
  3583. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3584. break;
  3585. udelay(20);
  3586. }
  3587. if (i == 8000) {
  3588. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  3589. return -ENODEV;
  3590. }
  3591. }
  3592. tp->nvram_lock_cnt++;
  3593. }
  3594. return 0;
  3595. }
  3596. /* tp->lock is held. */
  3597. static void tg3_nvram_unlock(struct tg3 *tp)
  3598. {
  3599. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3600. if (tp->nvram_lock_cnt > 0)
  3601. tp->nvram_lock_cnt--;
  3602. if (tp->nvram_lock_cnt == 0)
  3603. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3604. }
  3605. }
  3606. /* tp->lock is held. */
  3607. static void tg3_enable_nvram_access(struct tg3 *tp)
  3608. {
  3609. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3610. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3611. u32 nvaccess = tr32(NVRAM_ACCESS);
  3612. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3613. }
  3614. }
  3615. /* tp->lock is held. */
  3616. static void tg3_disable_nvram_access(struct tg3 *tp)
  3617. {
  3618. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3619. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3620. u32 nvaccess = tr32(NVRAM_ACCESS);
  3621. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3622. }
  3623. }
  3624. /* tp->lock is held. */
  3625. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3626. {
  3627. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3628. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3629. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3630. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3631. switch (kind) {
  3632. case RESET_KIND_INIT:
  3633. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3634. DRV_STATE_START);
  3635. break;
  3636. case RESET_KIND_SHUTDOWN:
  3637. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3638. DRV_STATE_UNLOAD);
  3639. break;
  3640. case RESET_KIND_SUSPEND:
  3641. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3642. DRV_STATE_SUSPEND);
  3643. break;
  3644. default:
  3645. break;
  3646. };
  3647. }
  3648. }
  3649. /* tp->lock is held. */
  3650. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3651. {
  3652. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3653. switch (kind) {
  3654. case RESET_KIND_INIT:
  3655. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3656. DRV_STATE_START_DONE);
  3657. break;
  3658. case RESET_KIND_SHUTDOWN:
  3659. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3660. DRV_STATE_UNLOAD_DONE);
  3661. break;
  3662. default:
  3663. break;
  3664. };
  3665. }
  3666. }
  3667. /* tp->lock is held. */
  3668. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3669. {
  3670. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3671. switch (kind) {
  3672. case RESET_KIND_INIT:
  3673. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3674. DRV_STATE_START);
  3675. break;
  3676. case RESET_KIND_SHUTDOWN:
  3677. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3678. DRV_STATE_UNLOAD);
  3679. break;
  3680. case RESET_KIND_SUSPEND:
  3681. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3682. DRV_STATE_SUSPEND);
  3683. break;
  3684. default:
  3685. break;
  3686. };
  3687. }
  3688. }
  3689. static void tg3_stop_fw(struct tg3 *);
  3690. /* tp->lock is held. */
  3691. static int tg3_chip_reset(struct tg3 *tp)
  3692. {
  3693. u32 val;
  3694. void (*write_op)(struct tg3 *, u32, u32);
  3695. int i;
  3696. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3697. tg3_nvram_lock(tp);
  3698. /* No matching tg3_nvram_unlock() after this because
  3699. * chip reset below will undo the nvram lock.
  3700. */
  3701. tp->nvram_lock_cnt = 0;
  3702. }
  3703. /*
  3704. * We must avoid the readl() that normally takes place.
  3705. * It locks machines, causes machine checks, and other
  3706. * fun things. So, temporarily disable the 5701
  3707. * hardware workaround, while we do the reset.
  3708. */
  3709. write_op = tp->write32;
  3710. if (write_op == tg3_write_flush_reg32)
  3711. tp->write32 = tg3_write32;
  3712. /* do the reset */
  3713. val = GRC_MISC_CFG_CORECLK_RESET;
  3714. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3715. if (tr32(0x7e2c) == 0x60) {
  3716. tw32(0x7e2c, 0x20);
  3717. }
  3718. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3719. tw32(GRC_MISC_CFG, (1 << 29));
  3720. val |= (1 << 29);
  3721. }
  3722. }
  3723. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3724. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3725. tw32(GRC_MISC_CFG, val);
  3726. /* restore 5701 hardware bug workaround write method */
  3727. tp->write32 = write_op;
  3728. /* Unfortunately, we have to delay before the PCI read back.
  3729. * Some 575X chips even will not respond to a PCI cfg access
  3730. * when the reset command is given to the chip.
  3731. *
  3732. * How do these hardware designers expect things to work
  3733. * properly if the PCI write is posted for a long period
  3734. * of time? It is always necessary to have some method by
  3735. * which a register read back can occur to push the write
  3736. * out which does the reset.
  3737. *
  3738. * For most tg3 variants the trick below was working.
  3739. * Ho hum...
  3740. */
  3741. udelay(120);
  3742. /* Flush PCI posted writes. The normal MMIO registers
  3743. * are inaccessible at this time so this is the only
  3744. * way to make this reliably (actually, this is no longer
  3745. * the case, see above). I tried to use indirect
  3746. * register read/write but this upset some 5701 variants.
  3747. */
  3748. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3749. udelay(120);
  3750. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3751. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3752. int i;
  3753. u32 cfg_val;
  3754. /* Wait for link training to complete. */
  3755. for (i = 0; i < 5000; i++)
  3756. udelay(100);
  3757. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3758. pci_write_config_dword(tp->pdev, 0xc4,
  3759. cfg_val | (1 << 15));
  3760. }
  3761. /* Set PCIE max payload size and clear error status. */
  3762. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3763. }
  3764. /* Re-enable indirect register accesses. */
  3765. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3766. tp->misc_host_ctrl);
  3767. /* Set MAX PCI retry to zero. */
  3768. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3769. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3770. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3771. val |= PCISTATE_RETRY_SAME_DMA;
  3772. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  3773. pci_restore_state(tp->pdev);
  3774. /* Make sure PCI-X relaxed ordering bit is clear. */
  3775. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  3776. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  3777. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  3778. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3779. u32 val;
  3780. /* Chip reset on 5780 will reset MSI enable bit,
  3781. * so need to restore it.
  3782. */
  3783. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  3784. u16 ctrl;
  3785. pci_read_config_word(tp->pdev,
  3786. tp->msi_cap + PCI_MSI_FLAGS,
  3787. &ctrl);
  3788. pci_write_config_word(tp->pdev,
  3789. tp->msi_cap + PCI_MSI_FLAGS,
  3790. ctrl | PCI_MSI_FLAGS_ENABLE);
  3791. val = tr32(MSGINT_MODE);
  3792. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  3793. }
  3794. val = tr32(MEMARB_MODE);
  3795. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  3796. } else
  3797. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  3798. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  3799. tg3_stop_fw(tp);
  3800. tw32(0x5000, 0x400);
  3801. }
  3802. tw32(GRC_MODE, tp->grc_mode);
  3803. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  3804. u32 val = tr32(0xc4);
  3805. tw32(0xc4, val | (1 << 15));
  3806. }
  3807. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  3808. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  3809. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  3810. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  3811. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  3812. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  3813. }
  3814. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3815. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  3816. tw32_f(MAC_MODE, tp->mac_mode);
  3817. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3818. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  3819. tw32_f(MAC_MODE, tp->mac_mode);
  3820. } else
  3821. tw32_f(MAC_MODE, 0);
  3822. udelay(40);
  3823. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3824. /* Wait for firmware initialization to complete. */
  3825. for (i = 0; i < 100000; i++) {
  3826. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  3827. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3828. break;
  3829. udelay(10);
  3830. }
  3831. if (i >= 100000) {
  3832. printk(KERN_ERR PFX "tg3_reset_hw timed out for %s, "
  3833. "firmware will not restart magic=%08x\n",
  3834. tp->dev->name, val);
  3835. return -ENODEV;
  3836. }
  3837. }
  3838. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  3839. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3840. u32 val = tr32(0x7c00);
  3841. tw32(0x7c00, val | (1 << 25));
  3842. }
  3843. /* Reprobe ASF enable state. */
  3844. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  3845. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  3846. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  3847. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  3848. u32 nic_cfg;
  3849. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  3850. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  3851. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  3852. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  3853. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  3854. }
  3855. }
  3856. return 0;
  3857. }
  3858. /* tp->lock is held. */
  3859. static void tg3_stop_fw(struct tg3 *tp)
  3860. {
  3861. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3862. u32 val;
  3863. int i;
  3864. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  3865. val = tr32(GRC_RX_CPU_EVENT);
  3866. val |= (1 << 14);
  3867. tw32(GRC_RX_CPU_EVENT, val);
  3868. /* Wait for RX cpu to ACK the event. */
  3869. for (i = 0; i < 100; i++) {
  3870. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  3871. break;
  3872. udelay(1);
  3873. }
  3874. }
  3875. }
  3876. /* tp->lock is held. */
  3877. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  3878. {
  3879. int err;
  3880. tg3_stop_fw(tp);
  3881. tg3_write_sig_pre_reset(tp, kind);
  3882. tg3_abort_hw(tp, silent);
  3883. err = tg3_chip_reset(tp);
  3884. tg3_write_sig_legacy(tp, kind);
  3885. tg3_write_sig_post_reset(tp, kind);
  3886. if (err)
  3887. return err;
  3888. return 0;
  3889. }
  3890. #define TG3_FW_RELEASE_MAJOR 0x0
  3891. #define TG3_FW_RELASE_MINOR 0x0
  3892. #define TG3_FW_RELEASE_FIX 0x0
  3893. #define TG3_FW_START_ADDR 0x08000000
  3894. #define TG3_FW_TEXT_ADDR 0x08000000
  3895. #define TG3_FW_TEXT_LEN 0x9c0
  3896. #define TG3_FW_RODATA_ADDR 0x080009c0
  3897. #define TG3_FW_RODATA_LEN 0x60
  3898. #define TG3_FW_DATA_ADDR 0x08000a40
  3899. #define TG3_FW_DATA_LEN 0x20
  3900. #define TG3_FW_SBSS_ADDR 0x08000a60
  3901. #define TG3_FW_SBSS_LEN 0xc
  3902. #define TG3_FW_BSS_ADDR 0x08000a70
  3903. #define TG3_FW_BSS_LEN 0x10
  3904. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  3905. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  3906. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  3907. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  3908. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  3909. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  3910. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  3911. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  3912. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  3913. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  3914. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  3915. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  3916. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  3917. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  3918. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  3919. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  3920. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  3921. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  3922. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  3923. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  3924. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  3925. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  3926. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  3927. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  3928. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3929. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3930. 0, 0, 0, 0, 0, 0,
  3931. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  3932. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3933. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3934. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3935. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  3936. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  3937. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  3938. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  3939. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3940. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3941. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  3942. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3943. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3944. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3945. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  3946. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  3947. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  3948. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  3949. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  3950. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  3951. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  3952. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  3953. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  3954. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  3955. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  3956. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  3957. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  3958. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  3959. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  3960. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  3961. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  3962. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  3963. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  3964. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  3965. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  3966. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  3967. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  3968. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  3969. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  3970. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  3971. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  3972. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  3973. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  3974. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  3975. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  3976. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  3977. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  3978. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  3979. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  3980. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  3981. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  3982. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  3983. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  3984. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  3985. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  3986. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  3987. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  3988. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  3989. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  3990. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  3991. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  3992. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  3993. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  3994. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  3995. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  3996. };
  3997. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  3998. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  3999. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4000. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4001. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4002. 0x00000000
  4003. };
  4004. #if 0 /* All zeros, don't eat up space with it. */
  4005. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4006. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4007. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4008. };
  4009. #endif
  4010. #define RX_CPU_SCRATCH_BASE 0x30000
  4011. #define RX_CPU_SCRATCH_SIZE 0x04000
  4012. #define TX_CPU_SCRATCH_BASE 0x34000
  4013. #define TX_CPU_SCRATCH_SIZE 0x04000
  4014. /* tp->lock is held. */
  4015. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4016. {
  4017. int i;
  4018. if (offset == TX_CPU_BASE &&
  4019. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4020. BUG();
  4021. if (offset == RX_CPU_BASE) {
  4022. for (i = 0; i < 10000; i++) {
  4023. tw32(offset + CPU_STATE, 0xffffffff);
  4024. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4025. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4026. break;
  4027. }
  4028. tw32(offset + CPU_STATE, 0xffffffff);
  4029. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4030. udelay(10);
  4031. } else {
  4032. for (i = 0; i < 10000; i++) {
  4033. tw32(offset + CPU_STATE, 0xffffffff);
  4034. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4035. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4036. break;
  4037. }
  4038. }
  4039. if (i >= 10000) {
  4040. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4041. "and %s CPU\n",
  4042. tp->dev->name,
  4043. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4044. return -ENODEV;
  4045. }
  4046. /* Clear firmware's nvram arbitration. */
  4047. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4048. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4049. return 0;
  4050. }
  4051. struct fw_info {
  4052. unsigned int text_base;
  4053. unsigned int text_len;
  4054. u32 *text_data;
  4055. unsigned int rodata_base;
  4056. unsigned int rodata_len;
  4057. u32 *rodata_data;
  4058. unsigned int data_base;
  4059. unsigned int data_len;
  4060. u32 *data_data;
  4061. };
  4062. /* tp->lock is held. */
  4063. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4064. int cpu_scratch_size, struct fw_info *info)
  4065. {
  4066. int err, lock_err, i;
  4067. void (*write_op)(struct tg3 *, u32, u32);
  4068. if (cpu_base == TX_CPU_BASE &&
  4069. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4070. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4071. "TX cpu firmware on %s which is 5705.\n",
  4072. tp->dev->name);
  4073. return -EINVAL;
  4074. }
  4075. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4076. write_op = tg3_write_mem;
  4077. else
  4078. write_op = tg3_write_indirect_reg32;
  4079. /* It is possible that bootcode is still loading at this point.
  4080. * Get the nvram lock first before halting the cpu.
  4081. */
  4082. lock_err = tg3_nvram_lock(tp);
  4083. err = tg3_halt_cpu(tp, cpu_base);
  4084. if (!lock_err)
  4085. tg3_nvram_unlock(tp);
  4086. if (err)
  4087. goto out;
  4088. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4089. write_op(tp, cpu_scratch_base + i, 0);
  4090. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4091. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4092. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4093. write_op(tp, (cpu_scratch_base +
  4094. (info->text_base & 0xffff) +
  4095. (i * sizeof(u32))),
  4096. (info->text_data ?
  4097. info->text_data[i] : 0));
  4098. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4099. write_op(tp, (cpu_scratch_base +
  4100. (info->rodata_base & 0xffff) +
  4101. (i * sizeof(u32))),
  4102. (info->rodata_data ?
  4103. info->rodata_data[i] : 0));
  4104. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4105. write_op(tp, (cpu_scratch_base +
  4106. (info->data_base & 0xffff) +
  4107. (i * sizeof(u32))),
  4108. (info->data_data ?
  4109. info->data_data[i] : 0));
  4110. err = 0;
  4111. out:
  4112. return err;
  4113. }
  4114. /* tp->lock is held. */
  4115. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4116. {
  4117. struct fw_info info;
  4118. int err, i;
  4119. info.text_base = TG3_FW_TEXT_ADDR;
  4120. info.text_len = TG3_FW_TEXT_LEN;
  4121. info.text_data = &tg3FwText[0];
  4122. info.rodata_base = TG3_FW_RODATA_ADDR;
  4123. info.rodata_len = TG3_FW_RODATA_LEN;
  4124. info.rodata_data = &tg3FwRodata[0];
  4125. info.data_base = TG3_FW_DATA_ADDR;
  4126. info.data_len = TG3_FW_DATA_LEN;
  4127. info.data_data = NULL;
  4128. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4129. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4130. &info);
  4131. if (err)
  4132. return err;
  4133. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4134. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4135. &info);
  4136. if (err)
  4137. return err;
  4138. /* Now startup only the RX cpu. */
  4139. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4140. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4141. for (i = 0; i < 5; i++) {
  4142. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4143. break;
  4144. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4145. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4146. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4147. udelay(1000);
  4148. }
  4149. if (i >= 5) {
  4150. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4151. "to set RX CPU PC, is %08x should be %08x\n",
  4152. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4153. TG3_FW_TEXT_ADDR);
  4154. return -ENODEV;
  4155. }
  4156. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4157. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4158. return 0;
  4159. }
  4160. #if TG3_TSO_SUPPORT != 0
  4161. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4162. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4163. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4164. #define TG3_TSO_FW_START_ADDR 0x08000000
  4165. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4166. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4167. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4168. #define TG3_TSO_FW_RODATA_LEN 0x60
  4169. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4170. #define TG3_TSO_FW_DATA_LEN 0x30
  4171. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4172. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4173. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4174. #define TG3_TSO_FW_BSS_LEN 0x894
  4175. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4176. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4177. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4178. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4179. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4180. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4181. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4182. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4183. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4184. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4185. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4186. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4187. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4188. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4189. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4190. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4191. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4192. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4193. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4194. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4195. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4196. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4197. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4198. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4199. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4200. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4201. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4202. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4203. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4204. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4205. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4206. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4207. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4208. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4209. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4210. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4211. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4212. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4213. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4214. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4215. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4216. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4217. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4218. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4219. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4220. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4221. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4222. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4223. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4224. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4225. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4226. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4227. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4228. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4229. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4230. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4231. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4232. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4233. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4234. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4235. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4236. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4237. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4238. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4239. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4240. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4241. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4242. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4243. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4244. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4245. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4246. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4247. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4248. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4249. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4250. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4251. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4252. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4253. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4254. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4255. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4256. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4257. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4258. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4259. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4260. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4261. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4262. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4263. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4264. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4265. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4266. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4267. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4268. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4269. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4270. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4271. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4272. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4273. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4274. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4275. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4276. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4277. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4278. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4279. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4280. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4281. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4282. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4283. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4284. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4285. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4286. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4287. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4288. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4289. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4290. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4291. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4292. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4293. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4294. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4295. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4296. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4297. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4298. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4299. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4300. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4301. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4302. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4303. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4304. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4305. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4306. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4307. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4308. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4309. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4310. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4311. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4312. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4313. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4314. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4315. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4316. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4317. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4318. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4319. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4320. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4321. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4322. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4323. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4324. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4325. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4326. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4327. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4328. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4329. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4330. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4331. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4332. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4333. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4334. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4335. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4336. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4337. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4338. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4339. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4340. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4341. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4342. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4343. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4344. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4345. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4346. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4347. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4348. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4349. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4350. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4351. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4352. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4353. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4354. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4355. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4356. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4357. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4358. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4359. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4360. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4361. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4362. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4363. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4364. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4365. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4366. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4367. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4368. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4369. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4370. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4371. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4372. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4373. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4374. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4375. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4376. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4377. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4378. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4379. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4380. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4381. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4382. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4383. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4384. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4385. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4386. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4387. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4388. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4389. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4390. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4391. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4392. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4393. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4394. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4395. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4396. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4397. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4398. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4399. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4400. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4401. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4402. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4403. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4404. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4405. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4406. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4407. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4408. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4409. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4410. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4411. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4412. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4413. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4414. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4415. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4416. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4417. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4418. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4419. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4420. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4421. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4422. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4423. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4424. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4425. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4426. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4427. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4428. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4429. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4430. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4431. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4432. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4433. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4434. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4435. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4436. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4437. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4438. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4439. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4440. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4441. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4442. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4443. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4444. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4445. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4446. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4447. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4448. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4449. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4450. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4451. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4452. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4453. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4454. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4455. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4456. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4457. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4458. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4459. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4460. };
  4461. static u32 tg3TsoFwRodata[] = {
  4462. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4463. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4464. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4465. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4466. 0x00000000,
  4467. };
  4468. static u32 tg3TsoFwData[] = {
  4469. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4470. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4471. 0x00000000,
  4472. };
  4473. /* 5705 needs a special version of the TSO firmware. */
  4474. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4475. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4476. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4477. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4478. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4479. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4480. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4481. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4482. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4483. #define TG3_TSO5_FW_DATA_LEN 0x20
  4484. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4485. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4486. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4487. #define TG3_TSO5_FW_BSS_LEN 0x88
  4488. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4489. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4490. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4491. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4492. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4493. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4494. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4495. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4496. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4497. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4498. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4499. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4500. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4501. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4502. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4503. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4504. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4505. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4506. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4507. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4508. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4509. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4510. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4511. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4512. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4513. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4514. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4515. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4516. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4517. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4518. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4519. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4520. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4521. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4522. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4523. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4524. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4525. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4526. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4527. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4528. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4529. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4530. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4531. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4532. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4533. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4534. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4535. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4536. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4537. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4538. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4539. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4540. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4541. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4542. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4543. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4544. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4545. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4546. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4547. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4548. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4549. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4550. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4551. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4552. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4553. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4554. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4555. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4556. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4557. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4558. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4559. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4560. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4561. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4562. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4563. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4564. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4565. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4566. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4567. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4568. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4569. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4570. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4571. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4572. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4573. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4574. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4575. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4576. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4577. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4578. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4579. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4580. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4581. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4582. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4583. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4584. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4585. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4586. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4587. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4588. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4589. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4590. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4591. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4592. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4593. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4594. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4595. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4596. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4597. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4598. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4599. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4600. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4601. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4602. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4603. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4604. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4605. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4606. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4607. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4608. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4609. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4610. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4611. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4612. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4613. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4614. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4615. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4616. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4617. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4618. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4619. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4620. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4621. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4622. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4623. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4624. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4625. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4626. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4627. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4628. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4629. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4630. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4631. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4632. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4633. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4634. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4635. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4636. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4637. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4638. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4639. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4640. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4641. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4642. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4643. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4644. 0x00000000, 0x00000000, 0x00000000,
  4645. };
  4646. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4647. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4648. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4649. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4650. 0x00000000, 0x00000000, 0x00000000,
  4651. };
  4652. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4653. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4654. 0x00000000, 0x00000000, 0x00000000,
  4655. };
  4656. /* tp->lock is held. */
  4657. static int tg3_load_tso_firmware(struct tg3 *tp)
  4658. {
  4659. struct fw_info info;
  4660. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4661. int err, i;
  4662. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4663. return 0;
  4664. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4665. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4666. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4667. info.text_data = &tg3Tso5FwText[0];
  4668. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4669. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4670. info.rodata_data = &tg3Tso5FwRodata[0];
  4671. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4672. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4673. info.data_data = &tg3Tso5FwData[0];
  4674. cpu_base = RX_CPU_BASE;
  4675. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4676. cpu_scratch_size = (info.text_len +
  4677. info.rodata_len +
  4678. info.data_len +
  4679. TG3_TSO5_FW_SBSS_LEN +
  4680. TG3_TSO5_FW_BSS_LEN);
  4681. } else {
  4682. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4683. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4684. info.text_data = &tg3TsoFwText[0];
  4685. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4686. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4687. info.rodata_data = &tg3TsoFwRodata[0];
  4688. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4689. info.data_len = TG3_TSO_FW_DATA_LEN;
  4690. info.data_data = &tg3TsoFwData[0];
  4691. cpu_base = TX_CPU_BASE;
  4692. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4693. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4694. }
  4695. err = tg3_load_firmware_cpu(tp, cpu_base,
  4696. cpu_scratch_base, cpu_scratch_size,
  4697. &info);
  4698. if (err)
  4699. return err;
  4700. /* Now startup the cpu. */
  4701. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4702. tw32_f(cpu_base + CPU_PC, info.text_base);
  4703. for (i = 0; i < 5; i++) {
  4704. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4705. break;
  4706. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4707. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4708. tw32_f(cpu_base + CPU_PC, info.text_base);
  4709. udelay(1000);
  4710. }
  4711. if (i >= 5) {
  4712. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4713. "to set CPU PC, is %08x should be %08x\n",
  4714. tp->dev->name, tr32(cpu_base + CPU_PC),
  4715. info.text_base);
  4716. return -ENODEV;
  4717. }
  4718. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4719. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4720. return 0;
  4721. }
  4722. #endif /* TG3_TSO_SUPPORT != 0 */
  4723. /* tp->lock is held. */
  4724. static void __tg3_set_mac_addr(struct tg3 *tp)
  4725. {
  4726. u32 addr_high, addr_low;
  4727. int i;
  4728. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4729. tp->dev->dev_addr[1]);
  4730. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4731. (tp->dev->dev_addr[3] << 16) |
  4732. (tp->dev->dev_addr[4] << 8) |
  4733. (tp->dev->dev_addr[5] << 0));
  4734. for (i = 0; i < 4; i++) {
  4735. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4736. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4737. }
  4738. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4739. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4740. for (i = 0; i < 12; i++) {
  4741. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4742. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4743. }
  4744. }
  4745. addr_high = (tp->dev->dev_addr[0] +
  4746. tp->dev->dev_addr[1] +
  4747. tp->dev->dev_addr[2] +
  4748. tp->dev->dev_addr[3] +
  4749. tp->dev->dev_addr[4] +
  4750. tp->dev->dev_addr[5]) &
  4751. TX_BACKOFF_SEED_MASK;
  4752. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4753. }
  4754. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4755. {
  4756. struct tg3 *tp = netdev_priv(dev);
  4757. struct sockaddr *addr = p;
  4758. if (!is_valid_ether_addr(addr->sa_data))
  4759. return -EINVAL;
  4760. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4761. spin_lock_bh(&tp->lock);
  4762. __tg3_set_mac_addr(tp);
  4763. spin_unlock_bh(&tp->lock);
  4764. return 0;
  4765. }
  4766. /* tp->lock is held. */
  4767. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  4768. dma_addr_t mapping, u32 maxlen_flags,
  4769. u32 nic_addr)
  4770. {
  4771. tg3_write_mem(tp,
  4772. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  4773. ((u64) mapping >> 32));
  4774. tg3_write_mem(tp,
  4775. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  4776. ((u64) mapping & 0xffffffff));
  4777. tg3_write_mem(tp,
  4778. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  4779. maxlen_flags);
  4780. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4781. tg3_write_mem(tp,
  4782. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  4783. nic_addr);
  4784. }
  4785. static void __tg3_set_rx_mode(struct net_device *);
  4786. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  4787. {
  4788. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  4789. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  4790. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  4791. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  4792. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4793. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  4794. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  4795. }
  4796. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  4797. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  4798. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4799. u32 val = ec->stats_block_coalesce_usecs;
  4800. if (!netif_carrier_ok(tp->dev))
  4801. val = 0;
  4802. tw32(HOSTCC_STAT_COAL_TICKS, val);
  4803. }
  4804. }
  4805. /* tp->lock is held. */
  4806. static int tg3_reset_hw(struct tg3 *tp)
  4807. {
  4808. u32 val, rdmac_mode;
  4809. int i, err, limit;
  4810. tg3_disable_ints(tp);
  4811. tg3_stop_fw(tp);
  4812. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  4813. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  4814. tg3_abort_hw(tp, 1);
  4815. }
  4816. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  4817. tg3_phy_reset(tp);
  4818. err = tg3_chip_reset(tp);
  4819. if (err)
  4820. return err;
  4821. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  4822. /* This works around an issue with Athlon chipsets on
  4823. * B3 tigon3 silicon. This bit has no effect on any
  4824. * other revision. But do not set this on PCI Express
  4825. * chips.
  4826. */
  4827. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  4828. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  4829. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4830. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4831. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  4832. val = tr32(TG3PCI_PCISTATE);
  4833. val |= PCISTATE_RETRY_SAME_DMA;
  4834. tw32(TG3PCI_PCISTATE, val);
  4835. }
  4836. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  4837. /* Enable some hw fixes. */
  4838. val = tr32(TG3PCI_MSI_DATA);
  4839. val |= (1 << 26) | (1 << 28) | (1 << 29);
  4840. tw32(TG3PCI_MSI_DATA, val);
  4841. }
  4842. /* Descriptor ring init may make accesses to the
  4843. * NIC SRAM area to setup the TX descriptors, so we
  4844. * can only do this after the hardware has been
  4845. * successfully reset.
  4846. */
  4847. tg3_init_rings(tp);
  4848. /* This value is determined during the probe time DMA
  4849. * engine test, tg3_test_dma.
  4850. */
  4851. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  4852. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  4853. GRC_MODE_4X_NIC_SEND_RINGS |
  4854. GRC_MODE_NO_TX_PHDR_CSUM |
  4855. GRC_MODE_NO_RX_PHDR_CSUM);
  4856. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  4857. if (tp->tg3_flags & TG3_FLAG_NO_TX_PSEUDO_CSUM)
  4858. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  4859. if (tp->tg3_flags & TG3_FLAG_NO_RX_PSEUDO_CSUM)
  4860. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  4861. tw32(GRC_MODE,
  4862. tp->grc_mode |
  4863. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  4864. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  4865. val = tr32(GRC_MISC_CFG);
  4866. val &= ~0xff;
  4867. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4868. tw32(GRC_MISC_CFG, val);
  4869. /* Initialize MBUF/DESC pool. */
  4870. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  4871. /* Do nothing. */
  4872. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  4873. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  4874. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  4875. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  4876. else
  4877. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  4878. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  4879. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  4880. }
  4881. #if TG3_TSO_SUPPORT != 0
  4882. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4883. int fw_len;
  4884. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  4885. TG3_TSO5_FW_RODATA_LEN +
  4886. TG3_TSO5_FW_DATA_LEN +
  4887. TG3_TSO5_FW_SBSS_LEN +
  4888. TG3_TSO5_FW_BSS_LEN);
  4889. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  4890. tw32(BUFMGR_MB_POOL_ADDR,
  4891. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  4892. tw32(BUFMGR_MB_POOL_SIZE,
  4893. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  4894. }
  4895. #endif
  4896. if (tp->dev->mtu <= ETH_DATA_LEN) {
  4897. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4898. tp->bufmgr_config.mbuf_read_dma_low_water);
  4899. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4900. tp->bufmgr_config.mbuf_mac_rx_low_water);
  4901. tw32(BUFMGR_MB_HIGH_WATER,
  4902. tp->bufmgr_config.mbuf_high_water);
  4903. } else {
  4904. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4905. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  4906. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4907. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  4908. tw32(BUFMGR_MB_HIGH_WATER,
  4909. tp->bufmgr_config.mbuf_high_water_jumbo);
  4910. }
  4911. tw32(BUFMGR_DMA_LOW_WATER,
  4912. tp->bufmgr_config.dma_low_water);
  4913. tw32(BUFMGR_DMA_HIGH_WATER,
  4914. tp->bufmgr_config.dma_high_water);
  4915. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  4916. for (i = 0; i < 2000; i++) {
  4917. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  4918. break;
  4919. udelay(10);
  4920. }
  4921. if (i >= 2000) {
  4922. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  4923. tp->dev->name);
  4924. return -ENODEV;
  4925. }
  4926. /* Setup replenish threshold. */
  4927. tw32(RCVBDI_STD_THRESH, tp->rx_pending / 8);
  4928. /* Initialize TG3_BDINFO's at:
  4929. * RCVDBDI_STD_BD: standard eth size rx ring
  4930. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  4931. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  4932. *
  4933. * like so:
  4934. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  4935. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  4936. * ring attribute flags
  4937. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  4938. *
  4939. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  4940. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  4941. *
  4942. * The size of each ring is fixed in the firmware, but the location is
  4943. * configurable.
  4944. */
  4945. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4946. ((u64) tp->rx_std_mapping >> 32));
  4947. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4948. ((u64) tp->rx_std_mapping & 0xffffffff));
  4949. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  4950. NIC_SRAM_RX_BUFFER_DESC);
  4951. /* Don't even try to program the JUMBO/MINI buffer descriptor
  4952. * configs on 5705.
  4953. */
  4954. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4955. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4956. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  4957. } else {
  4958. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4959. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4960. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4961. BDINFO_FLAGS_DISABLED);
  4962. /* Setup replenish threshold. */
  4963. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  4964. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4965. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4966. ((u64) tp->rx_jumbo_mapping >> 32));
  4967. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4968. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  4969. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4970. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4971. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  4972. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  4973. } else {
  4974. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4975. BDINFO_FLAGS_DISABLED);
  4976. }
  4977. }
  4978. /* There is only one send ring on 5705/5750, no need to explicitly
  4979. * disable the others.
  4980. */
  4981. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4982. /* Clear out send RCB ring in SRAM. */
  4983. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  4984. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4985. BDINFO_FLAGS_DISABLED);
  4986. }
  4987. tp->tx_prod = 0;
  4988. tp->tx_cons = 0;
  4989. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4990. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4991. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  4992. tp->tx_desc_mapping,
  4993. (TG3_TX_RING_SIZE <<
  4994. BDINFO_FLAGS_MAXLEN_SHIFT),
  4995. NIC_SRAM_TX_BUFFER_DESC);
  4996. /* There is only one receive return ring on 5705/5750, no need
  4997. * to explicitly disable the others.
  4998. */
  4999. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5000. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5001. i += TG3_BDINFO_SIZE) {
  5002. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5003. BDINFO_FLAGS_DISABLED);
  5004. }
  5005. }
  5006. tp->rx_rcb_ptr = 0;
  5007. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5008. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5009. tp->rx_rcb_mapping,
  5010. (TG3_RX_RCB_RING_SIZE(tp) <<
  5011. BDINFO_FLAGS_MAXLEN_SHIFT),
  5012. 0);
  5013. tp->rx_std_ptr = tp->rx_pending;
  5014. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5015. tp->rx_std_ptr);
  5016. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5017. tp->rx_jumbo_pending : 0;
  5018. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5019. tp->rx_jumbo_ptr);
  5020. /* Initialize MAC address and backoff seed. */
  5021. __tg3_set_mac_addr(tp);
  5022. /* MTU + ethernet header + FCS + optional VLAN tag */
  5023. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5024. /* The slot time is changed by tg3_setup_phy if we
  5025. * run at gigabit with half duplex.
  5026. */
  5027. tw32(MAC_TX_LENGTHS,
  5028. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5029. (6 << TX_LENGTHS_IPG_SHIFT) |
  5030. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5031. /* Receive rules. */
  5032. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5033. tw32(RCVLPC_CONFIG, 0x0181);
  5034. /* Calculate RDMAC_MODE setting early, we need it to determine
  5035. * the RCVLPC_STATE_ENABLE mask.
  5036. */
  5037. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5038. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5039. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5040. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5041. RDMAC_MODE_LNGREAD_ENAB);
  5042. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5043. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  5044. /* If statement applies to 5705 and 5750 PCI devices only */
  5045. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5046. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5047. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5048. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5049. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5050. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5051. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5052. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5053. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5054. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5055. }
  5056. }
  5057. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5058. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5059. #if TG3_TSO_SUPPORT != 0
  5060. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5061. rdmac_mode |= (1 << 27);
  5062. #endif
  5063. /* Receive/send statistics. */
  5064. if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5065. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5066. val = tr32(RCVLPC_STATS_ENABLE);
  5067. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5068. tw32(RCVLPC_STATS_ENABLE, val);
  5069. } else {
  5070. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5071. }
  5072. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5073. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5074. tw32(SNDDATAI_STATSCTRL,
  5075. (SNDDATAI_SCTRL_ENABLE |
  5076. SNDDATAI_SCTRL_FASTUPD));
  5077. /* Setup host coalescing engine. */
  5078. tw32(HOSTCC_MODE, 0);
  5079. for (i = 0; i < 2000; i++) {
  5080. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5081. break;
  5082. udelay(10);
  5083. }
  5084. __tg3_set_coalesce(tp, &tp->coal);
  5085. /* set status block DMA address */
  5086. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5087. ((u64) tp->status_mapping >> 32));
  5088. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5089. ((u64) tp->status_mapping & 0xffffffff));
  5090. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5091. /* Status/statistics block address. See tg3_timer,
  5092. * the tg3_periodic_fetch_stats call there, and
  5093. * tg3_get_stats to see how this works for 5705/5750 chips.
  5094. */
  5095. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5096. ((u64) tp->stats_mapping >> 32));
  5097. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5098. ((u64) tp->stats_mapping & 0xffffffff));
  5099. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5100. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5101. }
  5102. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5103. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5104. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5105. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5106. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5107. /* Clear statistics/status block in chip, and status block in ram. */
  5108. for (i = NIC_SRAM_STATS_BLK;
  5109. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5110. i += sizeof(u32)) {
  5111. tg3_write_mem(tp, i, 0);
  5112. udelay(40);
  5113. }
  5114. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5115. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5116. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5117. /* reset to prevent losing 1st rx packet intermittently */
  5118. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5119. udelay(10);
  5120. }
  5121. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5122. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5123. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5124. udelay(40);
  5125. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5126. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  5127. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5128. * whether used as inputs or outputs, are set by boot code after
  5129. * reset.
  5130. */
  5131. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  5132. u32 gpio_mask;
  5133. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  5134. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5135. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5136. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5137. GRC_LCLCTRL_GPIO_OUTPUT3;
  5138. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5139. /* GPIO1 must be driven high for eeprom write protect */
  5140. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5141. GRC_LCLCTRL_GPIO_OUTPUT1);
  5142. }
  5143. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5144. udelay(100);
  5145. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5146. tp->last_tag = 0;
  5147. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5148. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5149. udelay(40);
  5150. }
  5151. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5152. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5153. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5154. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5155. WDMAC_MODE_LNGREAD_ENAB);
  5156. /* If statement applies to 5705 and 5750 PCI devices only */
  5157. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5158. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5159. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5160. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5161. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5162. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5163. /* nothing */
  5164. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5165. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5166. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5167. val |= WDMAC_MODE_RX_ACCEL;
  5168. }
  5169. }
  5170. tw32_f(WDMAC_MODE, val);
  5171. udelay(40);
  5172. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  5173. val = tr32(TG3PCI_X_CAPS);
  5174. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5175. val &= ~PCIX_CAPS_BURST_MASK;
  5176. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5177. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5178. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  5179. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  5180. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  5181. val |= (tp->split_mode_max_reqs <<
  5182. PCIX_CAPS_SPLIT_SHIFT);
  5183. }
  5184. tw32(TG3PCI_X_CAPS, val);
  5185. }
  5186. tw32_f(RDMAC_MODE, rdmac_mode);
  5187. udelay(40);
  5188. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5189. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5190. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5191. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5192. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5193. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5194. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5195. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5196. #if TG3_TSO_SUPPORT != 0
  5197. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5198. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5199. #endif
  5200. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5201. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5202. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5203. err = tg3_load_5701_a0_firmware_fix(tp);
  5204. if (err)
  5205. return err;
  5206. }
  5207. #if TG3_TSO_SUPPORT != 0
  5208. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5209. err = tg3_load_tso_firmware(tp);
  5210. if (err)
  5211. return err;
  5212. }
  5213. #endif
  5214. tp->tx_mode = TX_MODE_ENABLE;
  5215. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5216. udelay(100);
  5217. tp->rx_mode = RX_MODE_ENABLE;
  5218. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5219. udelay(10);
  5220. if (tp->link_config.phy_is_low_power) {
  5221. tp->link_config.phy_is_low_power = 0;
  5222. tp->link_config.speed = tp->link_config.orig_speed;
  5223. tp->link_config.duplex = tp->link_config.orig_duplex;
  5224. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5225. }
  5226. tp->mi_mode = MAC_MI_MODE_BASE;
  5227. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5228. udelay(80);
  5229. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5230. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5231. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5232. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5233. udelay(10);
  5234. }
  5235. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5236. udelay(10);
  5237. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5238. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5239. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5240. /* Set drive transmission level to 1.2V */
  5241. /* only if the signal pre-emphasis bit is not set */
  5242. val = tr32(MAC_SERDES_CFG);
  5243. val &= 0xfffff000;
  5244. val |= 0x880;
  5245. tw32(MAC_SERDES_CFG, val);
  5246. }
  5247. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5248. tw32(MAC_SERDES_CFG, 0x616000);
  5249. }
  5250. /* Prevent chip from dropping frames when flow control
  5251. * is enabled.
  5252. */
  5253. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5254. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5255. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5256. /* Use hardware link auto-negotiation */
  5257. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5258. }
  5259. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5260. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5261. u32 tmp;
  5262. tmp = tr32(SERDES_RX_CTRL);
  5263. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  5264. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  5265. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  5266. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5267. }
  5268. err = tg3_setup_phy(tp, 1);
  5269. if (err)
  5270. return err;
  5271. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5272. u32 tmp;
  5273. /* Clear CRC stats. */
  5274. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  5275. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  5276. tg3_readphy(tp, 0x14, &tmp);
  5277. }
  5278. }
  5279. __tg3_set_rx_mode(tp->dev);
  5280. /* Initialize receive rules. */
  5281. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5282. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5283. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5284. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5285. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5286. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5287. limit = 8;
  5288. else
  5289. limit = 16;
  5290. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5291. limit -= 4;
  5292. switch (limit) {
  5293. case 16:
  5294. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5295. case 15:
  5296. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5297. case 14:
  5298. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5299. case 13:
  5300. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5301. case 12:
  5302. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5303. case 11:
  5304. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5305. case 10:
  5306. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5307. case 9:
  5308. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5309. case 8:
  5310. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5311. case 7:
  5312. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5313. case 6:
  5314. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5315. case 5:
  5316. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5317. case 4:
  5318. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5319. case 3:
  5320. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5321. case 2:
  5322. case 1:
  5323. default:
  5324. break;
  5325. };
  5326. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5327. return 0;
  5328. }
  5329. /* Called at device open time to get the chip ready for
  5330. * packet processing. Invoked with tp->lock held.
  5331. */
  5332. static int tg3_init_hw(struct tg3 *tp)
  5333. {
  5334. int err;
  5335. /* Force the chip into D0. */
  5336. err = tg3_set_power_state(tp, 0);
  5337. if (err)
  5338. goto out;
  5339. tg3_switch_clocks(tp);
  5340. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5341. err = tg3_reset_hw(tp);
  5342. out:
  5343. return err;
  5344. }
  5345. #define TG3_STAT_ADD32(PSTAT, REG) \
  5346. do { u32 __val = tr32(REG); \
  5347. (PSTAT)->low += __val; \
  5348. if ((PSTAT)->low < __val) \
  5349. (PSTAT)->high += 1; \
  5350. } while (0)
  5351. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5352. {
  5353. struct tg3_hw_stats *sp = tp->hw_stats;
  5354. if (!netif_carrier_ok(tp->dev))
  5355. return;
  5356. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5357. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5358. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5359. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5360. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  5361. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  5362. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  5363. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  5364. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  5365. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  5366. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  5367. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  5368. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  5369. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  5370. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  5371. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  5372. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  5373. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  5374. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  5375. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  5376. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  5377. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  5378. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  5379. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  5380. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  5381. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  5382. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  5383. }
  5384. static void tg3_timer(unsigned long __opaque)
  5385. {
  5386. struct tg3 *tp = (struct tg3 *) __opaque;
  5387. spin_lock(&tp->lock);
  5388. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5389. /* All of this garbage is because when using non-tagged
  5390. * IRQ status the mailbox/status_block protocol the chip
  5391. * uses with the cpu is race prone.
  5392. */
  5393. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5394. tw32(GRC_LOCAL_CTRL,
  5395. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5396. } else {
  5397. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5398. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5399. }
  5400. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5401. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5402. spin_unlock(&tp->lock);
  5403. schedule_work(&tp->reset_task);
  5404. return;
  5405. }
  5406. }
  5407. /* This part only runs once per second. */
  5408. if (!--tp->timer_counter) {
  5409. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5410. tg3_periodic_fetch_stats(tp);
  5411. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5412. u32 mac_stat;
  5413. int phy_event;
  5414. mac_stat = tr32(MAC_STATUS);
  5415. phy_event = 0;
  5416. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5417. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5418. phy_event = 1;
  5419. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5420. phy_event = 1;
  5421. if (phy_event)
  5422. tg3_setup_phy(tp, 0);
  5423. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5424. u32 mac_stat = tr32(MAC_STATUS);
  5425. int need_setup = 0;
  5426. if (netif_carrier_ok(tp->dev) &&
  5427. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5428. need_setup = 1;
  5429. }
  5430. if (! netif_carrier_ok(tp->dev) &&
  5431. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5432. MAC_STATUS_SIGNAL_DET))) {
  5433. need_setup = 1;
  5434. }
  5435. if (need_setup) {
  5436. tw32_f(MAC_MODE,
  5437. (tp->mac_mode &
  5438. ~MAC_MODE_PORT_MODE_MASK));
  5439. udelay(40);
  5440. tw32_f(MAC_MODE, tp->mac_mode);
  5441. udelay(40);
  5442. tg3_setup_phy(tp, 0);
  5443. }
  5444. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  5445. tg3_serdes_parallel_detect(tp);
  5446. tp->timer_counter = tp->timer_multiplier;
  5447. }
  5448. /* Heartbeat is only sent once every 2 seconds. */
  5449. if (!--tp->asf_counter) {
  5450. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5451. u32 val;
  5452. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_MBOX,
  5453. FWCMD_NICDRV_ALIVE2);
  5454. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5455. /* 5 seconds timeout */
  5456. tg3_write_mem_fast(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  5457. val = tr32(GRC_RX_CPU_EVENT);
  5458. val |= (1 << 14);
  5459. tw32(GRC_RX_CPU_EVENT, val);
  5460. }
  5461. tp->asf_counter = tp->asf_multiplier;
  5462. }
  5463. spin_unlock(&tp->lock);
  5464. tp->timer.expires = jiffies + tp->timer_offset;
  5465. add_timer(&tp->timer);
  5466. }
  5467. static int tg3_test_interrupt(struct tg3 *tp)
  5468. {
  5469. struct net_device *dev = tp->dev;
  5470. int err, i;
  5471. u32 int_mbox = 0;
  5472. if (!netif_running(dev))
  5473. return -ENODEV;
  5474. tg3_disable_ints(tp);
  5475. free_irq(tp->pdev->irq, dev);
  5476. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5477. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5478. if (err)
  5479. return err;
  5480. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  5481. tg3_enable_ints(tp);
  5482. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5483. HOSTCC_MODE_NOW);
  5484. for (i = 0; i < 5; i++) {
  5485. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  5486. TG3_64BIT_REG_LOW);
  5487. if (int_mbox != 0)
  5488. break;
  5489. msleep(10);
  5490. }
  5491. tg3_disable_ints(tp);
  5492. free_irq(tp->pdev->irq, dev);
  5493. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5494. err = request_irq(tp->pdev->irq, tg3_msi,
  5495. SA_SAMPLE_RANDOM, dev->name, dev);
  5496. else {
  5497. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5498. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5499. fn = tg3_interrupt_tagged;
  5500. err = request_irq(tp->pdev->irq, fn,
  5501. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5502. }
  5503. if (err)
  5504. return err;
  5505. if (int_mbox != 0)
  5506. return 0;
  5507. return -EIO;
  5508. }
  5509. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5510. * successfully restored
  5511. */
  5512. static int tg3_test_msi(struct tg3 *tp)
  5513. {
  5514. struct net_device *dev = tp->dev;
  5515. int err;
  5516. u16 pci_cmd;
  5517. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5518. return 0;
  5519. /* Turn off SERR reporting in case MSI terminates with Master
  5520. * Abort.
  5521. */
  5522. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5523. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5524. pci_cmd & ~PCI_COMMAND_SERR);
  5525. err = tg3_test_interrupt(tp);
  5526. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5527. if (!err)
  5528. return 0;
  5529. /* other failures */
  5530. if (err != -EIO)
  5531. return err;
  5532. /* MSI test failed, go back to INTx mode */
  5533. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5534. "switching to INTx mode. Please report this failure to "
  5535. "the PCI maintainer and include system chipset information.\n",
  5536. tp->dev->name);
  5537. free_irq(tp->pdev->irq, dev);
  5538. pci_disable_msi(tp->pdev);
  5539. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5540. {
  5541. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5542. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5543. fn = tg3_interrupt_tagged;
  5544. err = request_irq(tp->pdev->irq, fn,
  5545. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5546. }
  5547. if (err)
  5548. return err;
  5549. /* Need to reset the chip because the MSI cycle may have terminated
  5550. * with Master Abort.
  5551. */
  5552. tg3_full_lock(tp, 1);
  5553. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5554. err = tg3_init_hw(tp);
  5555. tg3_full_unlock(tp);
  5556. if (err)
  5557. free_irq(tp->pdev->irq, dev);
  5558. return err;
  5559. }
  5560. static int tg3_open(struct net_device *dev)
  5561. {
  5562. struct tg3 *tp = netdev_priv(dev);
  5563. int err;
  5564. tg3_full_lock(tp, 0);
  5565. tg3_disable_ints(tp);
  5566. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5567. tg3_full_unlock(tp);
  5568. /* The placement of this call is tied
  5569. * to the setup and use of Host TX descriptors.
  5570. */
  5571. err = tg3_alloc_consistent(tp);
  5572. if (err)
  5573. return err;
  5574. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  5575. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  5576. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX) &&
  5577. !((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) &&
  5578. (tp->pdev_peer == tp->pdev))) {
  5579. /* All MSI supporting chips should support tagged
  5580. * status. Assert that this is the case.
  5581. */
  5582. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5583. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  5584. "Not using MSI.\n", tp->dev->name);
  5585. } else if (pci_enable_msi(tp->pdev) == 0) {
  5586. u32 msi_mode;
  5587. msi_mode = tr32(MSGINT_MODE);
  5588. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  5589. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  5590. }
  5591. }
  5592. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5593. err = request_irq(tp->pdev->irq, tg3_msi,
  5594. SA_SAMPLE_RANDOM, dev->name, dev);
  5595. else {
  5596. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5597. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5598. fn = tg3_interrupt_tagged;
  5599. err = request_irq(tp->pdev->irq, fn,
  5600. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5601. }
  5602. if (err) {
  5603. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5604. pci_disable_msi(tp->pdev);
  5605. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5606. }
  5607. tg3_free_consistent(tp);
  5608. return err;
  5609. }
  5610. tg3_full_lock(tp, 0);
  5611. err = tg3_init_hw(tp);
  5612. if (err) {
  5613. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5614. tg3_free_rings(tp);
  5615. } else {
  5616. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5617. tp->timer_offset = HZ;
  5618. else
  5619. tp->timer_offset = HZ / 10;
  5620. BUG_ON(tp->timer_offset > HZ);
  5621. tp->timer_counter = tp->timer_multiplier =
  5622. (HZ / tp->timer_offset);
  5623. tp->asf_counter = tp->asf_multiplier =
  5624. ((HZ / tp->timer_offset) * 2);
  5625. init_timer(&tp->timer);
  5626. tp->timer.expires = jiffies + tp->timer_offset;
  5627. tp->timer.data = (unsigned long) tp;
  5628. tp->timer.function = tg3_timer;
  5629. }
  5630. tg3_full_unlock(tp);
  5631. if (err) {
  5632. free_irq(tp->pdev->irq, dev);
  5633. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5634. pci_disable_msi(tp->pdev);
  5635. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5636. }
  5637. tg3_free_consistent(tp);
  5638. return err;
  5639. }
  5640. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5641. err = tg3_test_msi(tp);
  5642. if (err) {
  5643. tg3_full_lock(tp, 0);
  5644. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5645. pci_disable_msi(tp->pdev);
  5646. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5647. }
  5648. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5649. tg3_free_rings(tp);
  5650. tg3_free_consistent(tp);
  5651. tg3_full_unlock(tp);
  5652. return err;
  5653. }
  5654. }
  5655. tg3_full_lock(tp, 0);
  5656. add_timer(&tp->timer);
  5657. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  5658. tg3_enable_ints(tp);
  5659. tg3_full_unlock(tp);
  5660. netif_start_queue(dev);
  5661. return 0;
  5662. }
  5663. #if 0
  5664. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5665. {
  5666. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5667. u16 val16;
  5668. int i;
  5669. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5670. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5671. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5672. val16, val32);
  5673. /* MAC block */
  5674. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5675. tr32(MAC_MODE), tr32(MAC_STATUS));
  5676. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5677. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5678. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5679. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5680. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5681. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5682. /* Send data initiator control block */
  5683. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5684. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5685. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5686. tr32(SNDDATAI_STATSCTRL));
  5687. /* Send data completion control block */
  5688. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5689. /* Send BD ring selector block */
  5690. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5691. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5692. /* Send BD initiator control block */
  5693. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5694. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5695. /* Send BD completion control block */
  5696. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5697. /* Receive list placement control block */
  5698. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5699. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5700. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5701. tr32(RCVLPC_STATSCTRL));
  5702. /* Receive data and receive BD initiator control block */
  5703. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5704. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5705. /* Receive data completion control block */
  5706. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5707. tr32(RCVDCC_MODE));
  5708. /* Receive BD initiator control block */
  5709. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5710. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5711. /* Receive BD completion control block */
  5712. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5713. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5714. /* Receive list selector control block */
  5715. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5716. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5717. /* Mbuf cluster free block */
  5718. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5719. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5720. /* Host coalescing control block */
  5721. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5722. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5723. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5724. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5725. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5726. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5727. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5728. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5729. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  5730. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  5731. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  5732. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  5733. /* Memory arbiter control block */
  5734. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  5735. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  5736. /* Buffer manager control block */
  5737. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  5738. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  5739. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  5740. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  5741. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  5742. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  5743. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  5744. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  5745. /* Read DMA control block */
  5746. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  5747. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  5748. /* Write DMA control block */
  5749. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  5750. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  5751. /* DMA completion block */
  5752. printk("DEBUG: DMAC_MODE[%08x]\n",
  5753. tr32(DMAC_MODE));
  5754. /* GRC block */
  5755. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  5756. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  5757. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  5758. tr32(GRC_LOCAL_CTRL));
  5759. /* TG3_BDINFOs */
  5760. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  5761. tr32(RCVDBDI_JUMBO_BD + 0x0),
  5762. tr32(RCVDBDI_JUMBO_BD + 0x4),
  5763. tr32(RCVDBDI_JUMBO_BD + 0x8),
  5764. tr32(RCVDBDI_JUMBO_BD + 0xc));
  5765. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  5766. tr32(RCVDBDI_STD_BD + 0x0),
  5767. tr32(RCVDBDI_STD_BD + 0x4),
  5768. tr32(RCVDBDI_STD_BD + 0x8),
  5769. tr32(RCVDBDI_STD_BD + 0xc));
  5770. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  5771. tr32(RCVDBDI_MINI_BD + 0x0),
  5772. tr32(RCVDBDI_MINI_BD + 0x4),
  5773. tr32(RCVDBDI_MINI_BD + 0x8),
  5774. tr32(RCVDBDI_MINI_BD + 0xc));
  5775. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  5776. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  5777. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  5778. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  5779. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  5780. val32, val32_2, val32_3, val32_4);
  5781. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  5782. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  5783. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  5784. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  5785. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  5786. val32, val32_2, val32_3, val32_4);
  5787. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  5788. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  5789. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  5790. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  5791. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  5792. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  5793. val32, val32_2, val32_3, val32_4, val32_5);
  5794. /* SW status block */
  5795. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5796. tp->hw_status->status,
  5797. tp->hw_status->status_tag,
  5798. tp->hw_status->rx_jumbo_consumer,
  5799. tp->hw_status->rx_consumer,
  5800. tp->hw_status->rx_mini_consumer,
  5801. tp->hw_status->idx[0].rx_producer,
  5802. tp->hw_status->idx[0].tx_consumer);
  5803. /* SW statistics block */
  5804. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  5805. ((u32 *)tp->hw_stats)[0],
  5806. ((u32 *)tp->hw_stats)[1],
  5807. ((u32 *)tp->hw_stats)[2],
  5808. ((u32 *)tp->hw_stats)[3]);
  5809. /* Mailboxes */
  5810. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  5811. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  5812. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  5813. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  5814. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  5815. /* NIC side send descriptors. */
  5816. for (i = 0; i < 6; i++) {
  5817. unsigned long txd;
  5818. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  5819. + (i * sizeof(struct tg3_tx_buffer_desc));
  5820. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  5821. i,
  5822. readl(txd + 0x0), readl(txd + 0x4),
  5823. readl(txd + 0x8), readl(txd + 0xc));
  5824. }
  5825. /* NIC side RX descriptors. */
  5826. for (i = 0; i < 6; i++) {
  5827. unsigned long rxd;
  5828. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  5829. + (i * sizeof(struct tg3_rx_buffer_desc));
  5830. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  5831. i,
  5832. readl(rxd + 0x0), readl(rxd + 0x4),
  5833. readl(rxd + 0x8), readl(rxd + 0xc));
  5834. rxd += (4 * sizeof(u32));
  5835. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  5836. i,
  5837. readl(rxd + 0x0), readl(rxd + 0x4),
  5838. readl(rxd + 0x8), readl(rxd + 0xc));
  5839. }
  5840. for (i = 0; i < 6; i++) {
  5841. unsigned long rxd;
  5842. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  5843. + (i * sizeof(struct tg3_rx_buffer_desc));
  5844. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  5845. i,
  5846. readl(rxd + 0x0), readl(rxd + 0x4),
  5847. readl(rxd + 0x8), readl(rxd + 0xc));
  5848. rxd += (4 * sizeof(u32));
  5849. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  5850. i,
  5851. readl(rxd + 0x0), readl(rxd + 0x4),
  5852. readl(rxd + 0x8), readl(rxd + 0xc));
  5853. }
  5854. }
  5855. #endif
  5856. static struct net_device_stats *tg3_get_stats(struct net_device *);
  5857. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  5858. static int tg3_close(struct net_device *dev)
  5859. {
  5860. struct tg3 *tp = netdev_priv(dev);
  5861. /* Calling flush_scheduled_work() may deadlock because
  5862. * linkwatch_event() may be on the workqueue and it will try to get
  5863. * the rtnl_lock which we are holding.
  5864. */
  5865. while (tp->tg3_flags & TG3_FLAG_IN_RESET_TASK)
  5866. msleep(1);
  5867. netif_stop_queue(dev);
  5868. del_timer_sync(&tp->timer);
  5869. tg3_full_lock(tp, 1);
  5870. #if 0
  5871. tg3_dump_state(tp);
  5872. #endif
  5873. tg3_disable_ints(tp);
  5874. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5875. tg3_free_rings(tp);
  5876. tp->tg3_flags &=
  5877. ~(TG3_FLAG_INIT_COMPLETE |
  5878. TG3_FLAG_GOT_SERDES_FLOWCTL);
  5879. netif_carrier_off(tp->dev);
  5880. tg3_full_unlock(tp);
  5881. free_irq(tp->pdev->irq, dev);
  5882. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5883. pci_disable_msi(tp->pdev);
  5884. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5885. }
  5886. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  5887. sizeof(tp->net_stats_prev));
  5888. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  5889. sizeof(tp->estats_prev));
  5890. tg3_free_consistent(tp);
  5891. return 0;
  5892. }
  5893. static inline unsigned long get_stat64(tg3_stat64_t *val)
  5894. {
  5895. unsigned long ret;
  5896. #if (BITS_PER_LONG == 32)
  5897. ret = val->low;
  5898. #else
  5899. ret = ((u64)val->high << 32) | ((u64)val->low);
  5900. #endif
  5901. return ret;
  5902. }
  5903. static unsigned long calc_crc_errors(struct tg3 *tp)
  5904. {
  5905. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5906. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5907. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  5908. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  5909. u32 val;
  5910. spin_lock_bh(&tp->lock);
  5911. if (!tg3_readphy(tp, 0x1e, &val)) {
  5912. tg3_writephy(tp, 0x1e, val | 0x8000);
  5913. tg3_readphy(tp, 0x14, &val);
  5914. } else
  5915. val = 0;
  5916. spin_unlock_bh(&tp->lock);
  5917. tp->phy_crc_errors += val;
  5918. return tp->phy_crc_errors;
  5919. }
  5920. return get_stat64(&hw_stats->rx_fcs_errors);
  5921. }
  5922. #define ESTAT_ADD(member) \
  5923. estats->member = old_estats->member + \
  5924. get_stat64(&hw_stats->member)
  5925. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  5926. {
  5927. struct tg3_ethtool_stats *estats = &tp->estats;
  5928. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  5929. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5930. if (!hw_stats)
  5931. return old_estats;
  5932. ESTAT_ADD(rx_octets);
  5933. ESTAT_ADD(rx_fragments);
  5934. ESTAT_ADD(rx_ucast_packets);
  5935. ESTAT_ADD(rx_mcast_packets);
  5936. ESTAT_ADD(rx_bcast_packets);
  5937. ESTAT_ADD(rx_fcs_errors);
  5938. ESTAT_ADD(rx_align_errors);
  5939. ESTAT_ADD(rx_xon_pause_rcvd);
  5940. ESTAT_ADD(rx_xoff_pause_rcvd);
  5941. ESTAT_ADD(rx_mac_ctrl_rcvd);
  5942. ESTAT_ADD(rx_xoff_entered);
  5943. ESTAT_ADD(rx_frame_too_long_errors);
  5944. ESTAT_ADD(rx_jabbers);
  5945. ESTAT_ADD(rx_undersize_packets);
  5946. ESTAT_ADD(rx_in_length_errors);
  5947. ESTAT_ADD(rx_out_length_errors);
  5948. ESTAT_ADD(rx_64_or_less_octet_packets);
  5949. ESTAT_ADD(rx_65_to_127_octet_packets);
  5950. ESTAT_ADD(rx_128_to_255_octet_packets);
  5951. ESTAT_ADD(rx_256_to_511_octet_packets);
  5952. ESTAT_ADD(rx_512_to_1023_octet_packets);
  5953. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  5954. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  5955. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  5956. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  5957. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  5958. ESTAT_ADD(tx_octets);
  5959. ESTAT_ADD(tx_collisions);
  5960. ESTAT_ADD(tx_xon_sent);
  5961. ESTAT_ADD(tx_xoff_sent);
  5962. ESTAT_ADD(tx_flow_control);
  5963. ESTAT_ADD(tx_mac_errors);
  5964. ESTAT_ADD(tx_single_collisions);
  5965. ESTAT_ADD(tx_mult_collisions);
  5966. ESTAT_ADD(tx_deferred);
  5967. ESTAT_ADD(tx_excessive_collisions);
  5968. ESTAT_ADD(tx_late_collisions);
  5969. ESTAT_ADD(tx_collide_2times);
  5970. ESTAT_ADD(tx_collide_3times);
  5971. ESTAT_ADD(tx_collide_4times);
  5972. ESTAT_ADD(tx_collide_5times);
  5973. ESTAT_ADD(tx_collide_6times);
  5974. ESTAT_ADD(tx_collide_7times);
  5975. ESTAT_ADD(tx_collide_8times);
  5976. ESTAT_ADD(tx_collide_9times);
  5977. ESTAT_ADD(tx_collide_10times);
  5978. ESTAT_ADD(tx_collide_11times);
  5979. ESTAT_ADD(tx_collide_12times);
  5980. ESTAT_ADD(tx_collide_13times);
  5981. ESTAT_ADD(tx_collide_14times);
  5982. ESTAT_ADD(tx_collide_15times);
  5983. ESTAT_ADD(tx_ucast_packets);
  5984. ESTAT_ADD(tx_mcast_packets);
  5985. ESTAT_ADD(tx_bcast_packets);
  5986. ESTAT_ADD(tx_carrier_sense_errors);
  5987. ESTAT_ADD(tx_discards);
  5988. ESTAT_ADD(tx_errors);
  5989. ESTAT_ADD(dma_writeq_full);
  5990. ESTAT_ADD(dma_write_prioq_full);
  5991. ESTAT_ADD(rxbds_empty);
  5992. ESTAT_ADD(rx_discards);
  5993. ESTAT_ADD(rx_errors);
  5994. ESTAT_ADD(rx_threshold_hit);
  5995. ESTAT_ADD(dma_readq_full);
  5996. ESTAT_ADD(dma_read_prioq_full);
  5997. ESTAT_ADD(tx_comp_queue_full);
  5998. ESTAT_ADD(ring_set_send_prod_index);
  5999. ESTAT_ADD(ring_status_update);
  6000. ESTAT_ADD(nic_irqs);
  6001. ESTAT_ADD(nic_avoided_irqs);
  6002. ESTAT_ADD(nic_tx_threshold_hit);
  6003. return estats;
  6004. }
  6005. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6006. {
  6007. struct tg3 *tp = netdev_priv(dev);
  6008. struct net_device_stats *stats = &tp->net_stats;
  6009. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6010. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6011. if (!hw_stats)
  6012. return old_stats;
  6013. stats->rx_packets = old_stats->rx_packets +
  6014. get_stat64(&hw_stats->rx_ucast_packets) +
  6015. get_stat64(&hw_stats->rx_mcast_packets) +
  6016. get_stat64(&hw_stats->rx_bcast_packets);
  6017. stats->tx_packets = old_stats->tx_packets +
  6018. get_stat64(&hw_stats->tx_ucast_packets) +
  6019. get_stat64(&hw_stats->tx_mcast_packets) +
  6020. get_stat64(&hw_stats->tx_bcast_packets);
  6021. stats->rx_bytes = old_stats->rx_bytes +
  6022. get_stat64(&hw_stats->rx_octets);
  6023. stats->tx_bytes = old_stats->tx_bytes +
  6024. get_stat64(&hw_stats->tx_octets);
  6025. stats->rx_errors = old_stats->rx_errors +
  6026. get_stat64(&hw_stats->rx_errors);
  6027. stats->tx_errors = old_stats->tx_errors +
  6028. get_stat64(&hw_stats->tx_errors) +
  6029. get_stat64(&hw_stats->tx_mac_errors) +
  6030. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6031. get_stat64(&hw_stats->tx_discards);
  6032. stats->multicast = old_stats->multicast +
  6033. get_stat64(&hw_stats->rx_mcast_packets);
  6034. stats->collisions = old_stats->collisions +
  6035. get_stat64(&hw_stats->tx_collisions);
  6036. stats->rx_length_errors = old_stats->rx_length_errors +
  6037. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6038. get_stat64(&hw_stats->rx_undersize_packets);
  6039. stats->rx_over_errors = old_stats->rx_over_errors +
  6040. get_stat64(&hw_stats->rxbds_empty);
  6041. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6042. get_stat64(&hw_stats->rx_align_errors);
  6043. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6044. get_stat64(&hw_stats->tx_discards);
  6045. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6046. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6047. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6048. calc_crc_errors(tp);
  6049. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6050. get_stat64(&hw_stats->rx_discards);
  6051. return stats;
  6052. }
  6053. static inline u32 calc_crc(unsigned char *buf, int len)
  6054. {
  6055. u32 reg;
  6056. u32 tmp;
  6057. int j, k;
  6058. reg = 0xffffffff;
  6059. for (j = 0; j < len; j++) {
  6060. reg ^= buf[j];
  6061. for (k = 0; k < 8; k++) {
  6062. tmp = reg & 0x01;
  6063. reg >>= 1;
  6064. if (tmp) {
  6065. reg ^= 0xedb88320;
  6066. }
  6067. }
  6068. }
  6069. return ~reg;
  6070. }
  6071. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6072. {
  6073. /* accept or reject all multicast frames */
  6074. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6075. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6076. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6077. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6078. }
  6079. static void __tg3_set_rx_mode(struct net_device *dev)
  6080. {
  6081. struct tg3 *tp = netdev_priv(dev);
  6082. u32 rx_mode;
  6083. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6084. RX_MODE_KEEP_VLAN_TAG);
  6085. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6086. * flag clear.
  6087. */
  6088. #if TG3_VLAN_TAG_USED
  6089. if (!tp->vlgrp &&
  6090. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6091. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6092. #else
  6093. /* By definition, VLAN is disabled always in this
  6094. * case.
  6095. */
  6096. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6097. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6098. #endif
  6099. if (dev->flags & IFF_PROMISC) {
  6100. /* Promiscuous mode. */
  6101. rx_mode |= RX_MODE_PROMISC;
  6102. } else if (dev->flags & IFF_ALLMULTI) {
  6103. /* Accept all multicast. */
  6104. tg3_set_multi (tp, 1);
  6105. } else if (dev->mc_count < 1) {
  6106. /* Reject all multicast. */
  6107. tg3_set_multi (tp, 0);
  6108. } else {
  6109. /* Accept one or more multicast(s). */
  6110. struct dev_mc_list *mclist;
  6111. unsigned int i;
  6112. u32 mc_filter[4] = { 0, };
  6113. u32 regidx;
  6114. u32 bit;
  6115. u32 crc;
  6116. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6117. i++, mclist = mclist->next) {
  6118. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6119. bit = ~crc & 0x7f;
  6120. regidx = (bit & 0x60) >> 5;
  6121. bit &= 0x1f;
  6122. mc_filter[regidx] |= (1 << bit);
  6123. }
  6124. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6125. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6126. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6127. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6128. }
  6129. if (rx_mode != tp->rx_mode) {
  6130. tp->rx_mode = rx_mode;
  6131. tw32_f(MAC_RX_MODE, rx_mode);
  6132. udelay(10);
  6133. }
  6134. }
  6135. static void tg3_set_rx_mode(struct net_device *dev)
  6136. {
  6137. struct tg3 *tp = netdev_priv(dev);
  6138. tg3_full_lock(tp, 0);
  6139. __tg3_set_rx_mode(dev);
  6140. tg3_full_unlock(tp);
  6141. }
  6142. #define TG3_REGDUMP_LEN (32 * 1024)
  6143. static int tg3_get_regs_len(struct net_device *dev)
  6144. {
  6145. return TG3_REGDUMP_LEN;
  6146. }
  6147. static void tg3_get_regs(struct net_device *dev,
  6148. struct ethtool_regs *regs, void *_p)
  6149. {
  6150. u32 *p = _p;
  6151. struct tg3 *tp = netdev_priv(dev);
  6152. u8 *orig_p = _p;
  6153. int i;
  6154. regs->version = 0;
  6155. memset(p, 0, TG3_REGDUMP_LEN);
  6156. tg3_full_lock(tp, 0);
  6157. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6158. #define GET_REG32_LOOP(base,len) \
  6159. do { p = (u32 *)(orig_p + (base)); \
  6160. for (i = 0; i < len; i += 4) \
  6161. __GET_REG32((base) + i); \
  6162. } while (0)
  6163. #define GET_REG32_1(reg) \
  6164. do { p = (u32 *)(orig_p + (reg)); \
  6165. __GET_REG32((reg)); \
  6166. } while (0)
  6167. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6168. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6169. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6170. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6171. GET_REG32_1(SNDDATAC_MODE);
  6172. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6173. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6174. GET_REG32_1(SNDBDC_MODE);
  6175. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6176. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6177. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6178. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6179. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6180. GET_REG32_1(RCVDCC_MODE);
  6181. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6182. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6183. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6184. GET_REG32_1(MBFREE_MODE);
  6185. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6186. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6187. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6188. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6189. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6190. GET_REG32_1(RX_CPU_MODE);
  6191. GET_REG32_1(RX_CPU_STATE);
  6192. GET_REG32_1(RX_CPU_PGMCTR);
  6193. GET_REG32_1(RX_CPU_HWBKPT);
  6194. GET_REG32_1(TX_CPU_MODE);
  6195. GET_REG32_1(TX_CPU_STATE);
  6196. GET_REG32_1(TX_CPU_PGMCTR);
  6197. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6198. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6199. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6200. GET_REG32_1(DMAC_MODE);
  6201. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6202. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6203. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6204. #undef __GET_REG32
  6205. #undef GET_REG32_LOOP
  6206. #undef GET_REG32_1
  6207. tg3_full_unlock(tp);
  6208. }
  6209. static int tg3_get_eeprom_len(struct net_device *dev)
  6210. {
  6211. struct tg3 *tp = netdev_priv(dev);
  6212. return tp->nvram_size;
  6213. }
  6214. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6215. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6216. {
  6217. struct tg3 *tp = netdev_priv(dev);
  6218. int ret;
  6219. u8 *pd;
  6220. u32 i, offset, len, val, b_offset, b_count;
  6221. offset = eeprom->offset;
  6222. len = eeprom->len;
  6223. eeprom->len = 0;
  6224. eeprom->magic = TG3_EEPROM_MAGIC;
  6225. if (offset & 3) {
  6226. /* adjustments to start on required 4 byte boundary */
  6227. b_offset = offset & 3;
  6228. b_count = 4 - b_offset;
  6229. if (b_count > len) {
  6230. /* i.e. offset=1 len=2 */
  6231. b_count = len;
  6232. }
  6233. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6234. if (ret)
  6235. return ret;
  6236. val = cpu_to_le32(val);
  6237. memcpy(data, ((char*)&val) + b_offset, b_count);
  6238. len -= b_count;
  6239. offset += b_count;
  6240. eeprom->len += b_count;
  6241. }
  6242. /* read bytes upto the last 4 byte boundary */
  6243. pd = &data[eeprom->len];
  6244. for (i = 0; i < (len - (len & 3)); i += 4) {
  6245. ret = tg3_nvram_read(tp, offset + i, &val);
  6246. if (ret) {
  6247. eeprom->len += i;
  6248. return ret;
  6249. }
  6250. val = cpu_to_le32(val);
  6251. memcpy(pd + i, &val, 4);
  6252. }
  6253. eeprom->len += i;
  6254. if (len & 3) {
  6255. /* read last bytes not ending on 4 byte boundary */
  6256. pd = &data[eeprom->len];
  6257. b_count = len & 3;
  6258. b_offset = offset + len - b_count;
  6259. ret = tg3_nvram_read(tp, b_offset, &val);
  6260. if (ret)
  6261. return ret;
  6262. val = cpu_to_le32(val);
  6263. memcpy(pd, ((char*)&val), b_count);
  6264. eeprom->len += b_count;
  6265. }
  6266. return 0;
  6267. }
  6268. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6269. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6270. {
  6271. struct tg3 *tp = netdev_priv(dev);
  6272. int ret;
  6273. u32 offset, len, b_offset, odd_len, start, end;
  6274. u8 *buf;
  6275. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6276. return -EINVAL;
  6277. offset = eeprom->offset;
  6278. len = eeprom->len;
  6279. if ((b_offset = (offset & 3))) {
  6280. /* adjustments to start on required 4 byte boundary */
  6281. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6282. if (ret)
  6283. return ret;
  6284. start = cpu_to_le32(start);
  6285. len += b_offset;
  6286. offset &= ~3;
  6287. if (len < 4)
  6288. len = 4;
  6289. }
  6290. odd_len = 0;
  6291. if (len & 3) {
  6292. /* adjustments to end on required 4 byte boundary */
  6293. odd_len = 1;
  6294. len = (len + 3) & ~3;
  6295. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6296. if (ret)
  6297. return ret;
  6298. end = cpu_to_le32(end);
  6299. }
  6300. buf = data;
  6301. if (b_offset || odd_len) {
  6302. buf = kmalloc(len, GFP_KERNEL);
  6303. if (buf == 0)
  6304. return -ENOMEM;
  6305. if (b_offset)
  6306. memcpy(buf, &start, 4);
  6307. if (odd_len)
  6308. memcpy(buf+len-4, &end, 4);
  6309. memcpy(buf + b_offset, data, eeprom->len);
  6310. }
  6311. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6312. if (buf != data)
  6313. kfree(buf);
  6314. return ret;
  6315. }
  6316. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6317. {
  6318. struct tg3 *tp = netdev_priv(dev);
  6319. cmd->supported = (SUPPORTED_Autoneg);
  6320. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6321. cmd->supported |= (SUPPORTED_1000baseT_Half |
  6322. SUPPORTED_1000baseT_Full);
  6323. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  6324. cmd->supported |= (SUPPORTED_100baseT_Half |
  6325. SUPPORTED_100baseT_Full |
  6326. SUPPORTED_10baseT_Half |
  6327. SUPPORTED_10baseT_Full |
  6328. SUPPORTED_MII);
  6329. else
  6330. cmd->supported |= SUPPORTED_FIBRE;
  6331. cmd->advertising = tp->link_config.advertising;
  6332. if (netif_running(dev)) {
  6333. cmd->speed = tp->link_config.active_speed;
  6334. cmd->duplex = tp->link_config.active_duplex;
  6335. }
  6336. cmd->port = 0;
  6337. cmd->phy_address = PHY_ADDR;
  6338. cmd->transceiver = 0;
  6339. cmd->autoneg = tp->link_config.autoneg;
  6340. cmd->maxtxpkt = 0;
  6341. cmd->maxrxpkt = 0;
  6342. return 0;
  6343. }
  6344. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6345. {
  6346. struct tg3 *tp = netdev_priv(dev);
  6347. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  6348. /* These are the only valid advertisement bits allowed. */
  6349. if (cmd->autoneg == AUTONEG_ENABLE &&
  6350. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  6351. ADVERTISED_1000baseT_Full |
  6352. ADVERTISED_Autoneg |
  6353. ADVERTISED_FIBRE)))
  6354. return -EINVAL;
  6355. /* Fiber can only do SPEED_1000. */
  6356. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6357. (cmd->speed != SPEED_1000))
  6358. return -EINVAL;
  6359. /* Copper cannot force SPEED_1000. */
  6360. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  6361. (cmd->speed == SPEED_1000))
  6362. return -EINVAL;
  6363. else if ((cmd->speed == SPEED_1000) &&
  6364. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  6365. return -EINVAL;
  6366. tg3_full_lock(tp, 0);
  6367. tp->link_config.autoneg = cmd->autoneg;
  6368. if (cmd->autoneg == AUTONEG_ENABLE) {
  6369. tp->link_config.advertising = cmd->advertising;
  6370. tp->link_config.speed = SPEED_INVALID;
  6371. tp->link_config.duplex = DUPLEX_INVALID;
  6372. } else {
  6373. tp->link_config.advertising = 0;
  6374. tp->link_config.speed = cmd->speed;
  6375. tp->link_config.duplex = cmd->duplex;
  6376. }
  6377. if (netif_running(dev))
  6378. tg3_setup_phy(tp, 1);
  6379. tg3_full_unlock(tp);
  6380. return 0;
  6381. }
  6382. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  6383. {
  6384. struct tg3 *tp = netdev_priv(dev);
  6385. strcpy(info->driver, DRV_MODULE_NAME);
  6386. strcpy(info->version, DRV_MODULE_VERSION);
  6387. strcpy(info->bus_info, pci_name(tp->pdev));
  6388. }
  6389. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6390. {
  6391. struct tg3 *tp = netdev_priv(dev);
  6392. wol->supported = WAKE_MAGIC;
  6393. wol->wolopts = 0;
  6394. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  6395. wol->wolopts = WAKE_MAGIC;
  6396. memset(&wol->sopass, 0, sizeof(wol->sopass));
  6397. }
  6398. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  6399. {
  6400. struct tg3 *tp = netdev_priv(dev);
  6401. if (wol->wolopts & ~WAKE_MAGIC)
  6402. return -EINVAL;
  6403. if ((wol->wolopts & WAKE_MAGIC) &&
  6404. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  6405. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  6406. return -EINVAL;
  6407. spin_lock_bh(&tp->lock);
  6408. if (wol->wolopts & WAKE_MAGIC)
  6409. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  6410. else
  6411. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  6412. spin_unlock_bh(&tp->lock);
  6413. return 0;
  6414. }
  6415. static u32 tg3_get_msglevel(struct net_device *dev)
  6416. {
  6417. struct tg3 *tp = netdev_priv(dev);
  6418. return tp->msg_enable;
  6419. }
  6420. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6421. {
  6422. struct tg3 *tp = netdev_priv(dev);
  6423. tp->msg_enable = value;
  6424. }
  6425. #if TG3_TSO_SUPPORT != 0
  6426. static int tg3_set_tso(struct net_device *dev, u32 value)
  6427. {
  6428. struct tg3 *tp = netdev_priv(dev);
  6429. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6430. if (value)
  6431. return -EINVAL;
  6432. return 0;
  6433. }
  6434. return ethtool_op_set_tso(dev, value);
  6435. }
  6436. #endif
  6437. static int tg3_nway_reset(struct net_device *dev)
  6438. {
  6439. struct tg3 *tp = netdev_priv(dev);
  6440. u32 bmcr;
  6441. int r;
  6442. if (!netif_running(dev))
  6443. return -EAGAIN;
  6444. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6445. return -EINVAL;
  6446. spin_lock_bh(&tp->lock);
  6447. r = -EINVAL;
  6448. tg3_readphy(tp, MII_BMCR, &bmcr);
  6449. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6450. ((bmcr & BMCR_ANENABLE) ||
  6451. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  6452. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  6453. BMCR_ANENABLE);
  6454. r = 0;
  6455. }
  6456. spin_unlock_bh(&tp->lock);
  6457. return r;
  6458. }
  6459. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6460. {
  6461. struct tg3 *tp = netdev_priv(dev);
  6462. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6463. ering->rx_mini_max_pending = 0;
  6464. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6465. ering->rx_pending = tp->rx_pending;
  6466. ering->rx_mini_pending = 0;
  6467. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6468. ering->tx_pending = tp->tx_pending;
  6469. }
  6470. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6471. {
  6472. struct tg3 *tp = netdev_priv(dev);
  6473. int irq_sync = 0;
  6474. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6475. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6476. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  6477. return -EINVAL;
  6478. if (netif_running(dev)) {
  6479. tg3_netif_stop(tp);
  6480. irq_sync = 1;
  6481. }
  6482. tg3_full_lock(tp, irq_sync);
  6483. tp->rx_pending = ering->rx_pending;
  6484. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6485. tp->rx_pending > 63)
  6486. tp->rx_pending = 63;
  6487. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6488. tp->tx_pending = ering->tx_pending;
  6489. if (netif_running(dev)) {
  6490. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6491. tg3_init_hw(tp);
  6492. tg3_netif_start(tp);
  6493. }
  6494. tg3_full_unlock(tp);
  6495. return 0;
  6496. }
  6497. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6498. {
  6499. struct tg3 *tp = netdev_priv(dev);
  6500. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6501. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6502. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6503. }
  6504. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6505. {
  6506. struct tg3 *tp = netdev_priv(dev);
  6507. int irq_sync = 0;
  6508. if (netif_running(dev)) {
  6509. tg3_netif_stop(tp);
  6510. irq_sync = 1;
  6511. }
  6512. tg3_full_lock(tp, irq_sync);
  6513. if (epause->autoneg)
  6514. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6515. else
  6516. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6517. if (epause->rx_pause)
  6518. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6519. else
  6520. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6521. if (epause->tx_pause)
  6522. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6523. else
  6524. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6525. if (netif_running(dev)) {
  6526. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6527. tg3_init_hw(tp);
  6528. tg3_netif_start(tp);
  6529. }
  6530. tg3_full_unlock(tp);
  6531. return 0;
  6532. }
  6533. static u32 tg3_get_rx_csum(struct net_device *dev)
  6534. {
  6535. struct tg3 *tp = netdev_priv(dev);
  6536. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6537. }
  6538. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  6539. {
  6540. struct tg3 *tp = netdev_priv(dev);
  6541. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6542. if (data != 0)
  6543. return -EINVAL;
  6544. return 0;
  6545. }
  6546. spin_lock_bh(&tp->lock);
  6547. if (data)
  6548. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  6549. else
  6550. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  6551. spin_unlock_bh(&tp->lock);
  6552. return 0;
  6553. }
  6554. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  6555. {
  6556. struct tg3 *tp = netdev_priv(dev);
  6557. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6558. if (data != 0)
  6559. return -EINVAL;
  6560. return 0;
  6561. }
  6562. if (data)
  6563. dev->features |= NETIF_F_IP_CSUM;
  6564. else
  6565. dev->features &= ~NETIF_F_IP_CSUM;
  6566. return 0;
  6567. }
  6568. static int tg3_get_stats_count (struct net_device *dev)
  6569. {
  6570. return TG3_NUM_STATS;
  6571. }
  6572. static int tg3_get_test_count (struct net_device *dev)
  6573. {
  6574. return TG3_NUM_TEST;
  6575. }
  6576. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  6577. {
  6578. switch (stringset) {
  6579. case ETH_SS_STATS:
  6580. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  6581. break;
  6582. case ETH_SS_TEST:
  6583. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  6584. break;
  6585. default:
  6586. WARN_ON(1); /* we need a WARN() */
  6587. break;
  6588. }
  6589. }
  6590. static int tg3_phys_id(struct net_device *dev, u32 data)
  6591. {
  6592. struct tg3 *tp = netdev_priv(dev);
  6593. int i;
  6594. if (!netif_running(tp->dev))
  6595. return -EAGAIN;
  6596. if (data == 0)
  6597. data = 2;
  6598. for (i = 0; i < (data * 2); i++) {
  6599. if ((i % 2) == 0)
  6600. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6601. LED_CTRL_1000MBPS_ON |
  6602. LED_CTRL_100MBPS_ON |
  6603. LED_CTRL_10MBPS_ON |
  6604. LED_CTRL_TRAFFIC_OVERRIDE |
  6605. LED_CTRL_TRAFFIC_BLINK |
  6606. LED_CTRL_TRAFFIC_LED);
  6607. else
  6608. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  6609. LED_CTRL_TRAFFIC_OVERRIDE);
  6610. if (msleep_interruptible(500))
  6611. break;
  6612. }
  6613. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6614. return 0;
  6615. }
  6616. static void tg3_get_ethtool_stats (struct net_device *dev,
  6617. struct ethtool_stats *estats, u64 *tmp_stats)
  6618. {
  6619. struct tg3 *tp = netdev_priv(dev);
  6620. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  6621. }
  6622. #define NVRAM_TEST_SIZE 0x100
  6623. static int tg3_test_nvram(struct tg3 *tp)
  6624. {
  6625. u32 *buf, csum;
  6626. int i, j, err = 0;
  6627. buf = kmalloc(NVRAM_TEST_SIZE, GFP_KERNEL);
  6628. if (buf == NULL)
  6629. return -ENOMEM;
  6630. for (i = 0, j = 0; i < NVRAM_TEST_SIZE; i += 4, j++) {
  6631. u32 val;
  6632. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  6633. break;
  6634. buf[j] = cpu_to_le32(val);
  6635. }
  6636. if (i < NVRAM_TEST_SIZE)
  6637. goto out;
  6638. err = -EIO;
  6639. if (cpu_to_be32(buf[0]) != TG3_EEPROM_MAGIC)
  6640. goto out;
  6641. /* Bootstrap checksum at offset 0x10 */
  6642. csum = calc_crc((unsigned char *) buf, 0x10);
  6643. if(csum != cpu_to_le32(buf[0x10/4]))
  6644. goto out;
  6645. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  6646. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  6647. if (csum != cpu_to_le32(buf[0xfc/4]))
  6648. goto out;
  6649. err = 0;
  6650. out:
  6651. kfree(buf);
  6652. return err;
  6653. }
  6654. #define TG3_SERDES_TIMEOUT_SEC 2
  6655. #define TG3_COPPER_TIMEOUT_SEC 6
  6656. static int tg3_test_link(struct tg3 *tp)
  6657. {
  6658. int i, max;
  6659. if (!netif_running(tp->dev))
  6660. return -ENODEV;
  6661. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  6662. max = TG3_SERDES_TIMEOUT_SEC;
  6663. else
  6664. max = TG3_COPPER_TIMEOUT_SEC;
  6665. for (i = 0; i < max; i++) {
  6666. if (netif_carrier_ok(tp->dev))
  6667. return 0;
  6668. if (msleep_interruptible(1000))
  6669. break;
  6670. }
  6671. return -EIO;
  6672. }
  6673. /* Only test the commonly used registers */
  6674. static const int tg3_test_registers(struct tg3 *tp)
  6675. {
  6676. int i, is_5705;
  6677. u32 offset, read_mask, write_mask, val, save_val, read_val;
  6678. static struct {
  6679. u16 offset;
  6680. u16 flags;
  6681. #define TG3_FL_5705 0x1
  6682. #define TG3_FL_NOT_5705 0x2
  6683. #define TG3_FL_NOT_5788 0x4
  6684. u32 read_mask;
  6685. u32 write_mask;
  6686. } reg_tbl[] = {
  6687. /* MAC Control Registers */
  6688. { MAC_MODE, TG3_FL_NOT_5705,
  6689. 0x00000000, 0x00ef6f8c },
  6690. { MAC_MODE, TG3_FL_5705,
  6691. 0x00000000, 0x01ef6b8c },
  6692. { MAC_STATUS, TG3_FL_NOT_5705,
  6693. 0x03800107, 0x00000000 },
  6694. { MAC_STATUS, TG3_FL_5705,
  6695. 0x03800100, 0x00000000 },
  6696. { MAC_ADDR_0_HIGH, 0x0000,
  6697. 0x00000000, 0x0000ffff },
  6698. { MAC_ADDR_0_LOW, 0x0000,
  6699. 0x00000000, 0xffffffff },
  6700. { MAC_RX_MTU_SIZE, 0x0000,
  6701. 0x00000000, 0x0000ffff },
  6702. { MAC_TX_MODE, 0x0000,
  6703. 0x00000000, 0x00000070 },
  6704. { MAC_TX_LENGTHS, 0x0000,
  6705. 0x00000000, 0x00003fff },
  6706. { MAC_RX_MODE, TG3_FL_NOT_5705,
  6707. 0x00000000, 0x000007fc },
  6708. { MAC_RX_MODE, TG3_FL_5705,
  6709. 0x00000000, 0x000007dc },
  6710. { MAC_HASH_REG_0, 0x0000,
  6711. 0x00000000, 0xffffffff },
  6712. { MAC_HASH_REG_1, 0x0000,
  6713. 0x00000000, 0xffffffff },
  6714. { MAC_HASH_REG_2, 0x0000,
  6715. 0x00000000, 0xffffffff },
  6716. { MAC_HASH_REG_3, 0x0000,
  6717. 0x00000000, 0xffffffff },
  6718. /* Receive Data and Receive BD Initiator Control Registers. */
  6719. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  6720. 0x00000000, 0xffffffff },
  6721. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  6722. 0x00000000, 0xffffffff },
  6723. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  6724. 0x00000000, 0x00000003 },
  6725. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  6726. 0x00000000, 0xffffffff },
  6727. { RCVDBDI_STD_BD+0, 0x0000,
  6728. 0x00000000, 0xffffffff },
  6729. { RCVDBDI_STD_BD+4, 0x0000,
  6730. 0x00000000, 0xffffffff },
  6731. { RCVDBDI_STD_BD+8, 0x0000,
  6732. 0x00000000, 0xffff0002 },
  6733. { RCVDBDI_STD_BD+0xc, 0x0000,
  6734. 0x00000000, 0xffffffff },
  6735. /* Receive BD Initiator Control Registers. */
  6736. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  6737. 0x00000000, 0xffffffff },
  6738. { RCVBDI_STD_THRESH, TG3_FL_5705,
  6739. 0x00000000, 0x000003ff },
  6740. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  6741. 0x00000000, 0xffffffff },
  6742. /* Host Coalescing Control Registers. */
  6743. { HOSTCC_MODE, TG3_FL_NOT_5705,
  6744. 0x00000000, 0x00000004 },
  6745. { HOSTCC_MODE, TG3_FL_5705,
  6746. 0x00000000, 0x000000f6 },
  6747. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  6748. 0x00000000, 0xffffffff },
  6749. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  6750. 0x00000000, 0x000003ff },
  6751. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  6752. 0x00000000, 0xffffffff },
  6753. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  6754. 0x00000000, 0x000003ff },
  6755. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  6756. 0x00000000, 0xffffffff },
  6757. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6758. 0x00000000, 0x000000ff },
  6759. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  6760. 0x00000000, 0xffffffff },
  6761. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6762. 0x00000000, 0x000000ff },
  6763. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6764. 0x00000000, 0xffffffff },
  6765. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6766. 0x00000000, 0xffffffff },
  6767. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6768. 0x00000000, 0xffffffff },
  6769. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6770. 0x00000000, 0x000000ff },
  6771. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6772. 0x00000000, 0xffffffff },
  6773. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6774. 0x00000000, 0x000000ff },
  6775. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  6776. 0x00000000, 0xffffffff },
  6777. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  6778. 0x00000000, 0xffffffff },
  6779. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  6780. 0x00000000, 0xffffffff },
  6781. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  6782. 0x00000000, 0xffffffff },
  6783. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  6784. 0x00000000, 0xffffffff },
  6785. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  6786. 0xffffffff, 0x00000000 },
  6787. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  6788. 0xffffffff, 0x00000000 },
  6789. /* Buffer Manager Control Registers. */
  6790. { BUFMGR_MB_POOL_ADDR, 0x0000,
  6791. 0x00000000, 0x007fff80 },
  6792. { BUFMGR_MB_POOL_SIZE, 0x0000,
  6793. 0x00000000, 0x007fffff },
  6794. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  6795. 0x00000000, 0x0000003f },
  6796. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  6797. 0x00000000, 0x000001ff },
  6798. { BUFMGR_MB_HIGH_WATER, 0x0000,
  6799. 0x00000000, 0x000001ff },
  6800. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  6801. 0xffffffff, 0x00000000 },
  6802. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  6803. 0xffffffff, 0x00000000 },
  6804. /* Mailbox Registers */
  6805. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  6806. 0x00000000, 0x000001ff },
  6807. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  6808. 0x00000000, 0x000001ff },
  6809. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  6810. 0x00000000, 0x000007ff },
  6811. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  6812. 0x00000000, 0x000001ff },
  6813. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  6814. };
  6815. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6816. is_5705 = 1;
  6817. else
  6818. is_5705 = 0;
  6819. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  6820. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  6821. continue;
  6822. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  6823. continue;
  6824. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6825. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  6826. continue;
  6827. offset = (u32) reg_tbl[i].offset;
  6828. read_mask = reg_tbl[i].read_mask;
  6829. write_mask = reg_tbl[i].write_mask;
  6830. /* Save the original register content */
  6831. save_val = tr32(offset);
  6832. /* Determine the read-only value. */
  6833. read_val = save_val & read_mask;
  6834. /* Write zero to the register, then make sure the read-only bits
  6835. * are not changed and the read/write bits are all zeros.
  6836. */
  6837. tw32(offset, 0);
  6838. val = tr32(offset);
  6839. /* Test the read-only and read/write bits. */
  6840. if (((val & read_mask) != read_val) || (val & write_mask))
  6841. goto out;
  6842. /* Write ones to all the bits defined by RdMask and WrMask, then
  6843. * make sure the read-only bits are not changed and the
  6844. * read/write bits are all ones.
  6845. */
  6846. tw32(offset, read_mask | write_mask);
  6847. val = tr32(offset);
  6848. /* Test the read-only bits. */
  6849. if ((val & read_mask) != read_val)
  6850. goto out;
  6851. /* Test the read/write bits. */
  6852. if ((val & write_mask) != write_mask)
  6853. goto out;
  6854. tw32(offset, save_val);
  6855. }
  6856. return 0;
  6857. out:
  6858. printk(KERN_ERR PFX "Register test failed at offset %x\n", offset);
  6859. tw32(offset, save_val);
  6860. return -EIO;
  6861. }
  6862. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  6863. {
  6864. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  6865. int i;
  6866. u32 j;
  6867. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  6868. for (j = 0; j < len; j += 4) {
  6869. u32 val;
  6870. tg3_write_mem(tp, offset + j, test_pattern[i]);
  6871. tg3_read_mem(tp, offset + j, &val);
  6872. if (val != test_pattern[i])
  6873. return -EIO;
  6874. }
  6875. }
  6876. return 0;
  6877. }
  6878. static int tg3_test_memory(struct tg3 *tp)
  6879. {
  6880. static struct mem_entry {
  6881. u32 offset;
  6882. u32 len;
  6883. } mem_tbl_570x[] = {
  6884. { 0x00000000, 0x00b50},
  6885. { 0x00002000, 0x1c000},
  6886. { 0xffffffff, 0x00000}
  6887. }, mem_tbl_5705[] = {
  6888. { 0x00000100, 0x0000c},
  6889. { 0x00000200, 0x00008},
  6890. { 0x00004000, 0x00800},
  6891. { 0x00006000, 0x01000},
  6892. { 0x00008000, 0x02000},
  6893. { 0x00010000, 0x0e000},
  6894. { 0xffffffff, 0x00000}
  6895. };
  6896. struct mem_entry *mem_tbl;
  6897. int err = 0;
  6898. int i;
  6899. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6900. mem_tbl = mem_tbl_5705;
  6901. else
  6902. mem_tbl = mem_tbl_570x;
  6903. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  6904. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  6905. mem_tbl[i].len)) != 0)
  6906. break;
  6907. }
  6908. return err;
  6909. }
  6910. #define TG3_MAC_LOOPBACK 0
  6911. #define TG3_PHY_LOOPBACK 1
  6912. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  6913. {
  6914. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  6915. u32 desc_idx;
  6916. struct sk_buff *skb, *rx_skb;
  6917. u8 *tx_data;
  6918. dma_addr_t map;
  6919. int num_pkts, tx_len, rx_len, i, err;
  6920. struct tg3_rx_buffer_desc *desc;
  6921. if (loopback_mode == TG3_MAC_LOOPBACK) {
  6922. /* HW errata - mac loopback fails in some cases on 5780.
  6923. * Normal traffic and PHY loopback are not affected by
  6924. * errata.
  6925. */
  6926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  6927. return 0;
  6928. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6929. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY |
  6930. MAC_MODE_PORT_MODE_GMII;
  6931. tw32(MAC_MODE, mac_mode);
  6932. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  6933. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK | BMCR_FULLDPLX |
  6934. BMCR_SPEED1000);
  6935. udelay(40);
  6936. /* reset to prevent losing 1st rx packet intermittently */
  6937. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6938. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6939. udelay(10);
  6940. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6941. }
  6942. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6943. MAC_MODE_LINK_POLARITY | MAC_MODE_PORT_MODE_GMII;
  6944. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  6945. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6946. tw32(MAC_MODE, mac_mode);
  6947. }
  6948. else
  6949. return -EINVAL;
  6950. err = -EIO;
  6951. tx_len = 1514;
  6952. skb = dev_alloc_skb(tx_len);
  6953. tx_data = skb_put(skb, tx_len);
  6954. memcpy(tx_data, tp->dev->dev_addr, 6);
  6955. memset(tx_data + 6, 0x0, 8);
  6956. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  6957. for (i = 14; i < tx_len; i++)
  6958. tx_data[i] = (u8) (i & 0xff);
  6959. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  6960. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6961. HOSTCC_MODE_NOW);
  6962. udelay(10);
  6963. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  6964. num_pkts = 0;
  6965. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  6966. tp->tx_prod++;
  6967. num_pkts++;
  6968. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  6969. tp->tx_prod);
  6970. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  6971. udelay(10);
  6972. for (i = 0; i < 10; i++) {
  6973. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6974. HOSTCC_MODE_NOW);
  6975. udelay(10);
  6976. tx_idx = tp->hw_status->idx[0].tx_consumer;
  6977. rx_idx = tp->hw_status->idx[0].rx_producer;
  6978. if ((tx_idx == tp->tx_prod) &&
  6979. (rx_idx == (rx_start_idx + num_pkts)))
  6980. break;
  6981. }
  6982. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  6983. dev_kfree_skb(skb);
  6984. if (tx_idx != tp->tx_prod)
  6985. goto out;
  6986. if (rx_idx != rx_start_idx + num_pkts)
  6987. goto out;
  6988. desc = &tp->rx_rcb[rx_start_idx];
  6989. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  6990. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  6991. if (opaque_key != RXD_OPAQUE_RING_STD)
  6992. goto out;
  6993. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  6994. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  6995. goto out;
  6996. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  6997. if (rx_len != tx_len)
  6998. goto out;
  6999. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7000. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7001. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7002. for (i = 14; i < tx_len; i++) {
  7003. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7004. goto out;
  7005. }
  7006. err = 0;
  7007. /* tg3_free_rings will unmap and free the rx_skb */
  7008. out:
  7009. return err;
  7010. }
  7011. #define TG3_MAC_LOOPBACK_FAILED 1
  7012. #define TG3_PHY_LOOPBACK_FAILED 2
  7013. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7014. TG3_PHY_LOOPBACK_FAILED)
  7015. static int tg3_test_loopback(struct tg3 *tp)
  7016. {
  7017. int err = 0;
  7018. if (!netif_running(tp->dev))
  7019. return TG3_LOOPBACK_FAILED;
  7020. tg3_reset_hw(tp);
  7021. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  7022. err |= TG3_MAC_LOOPBACK_FAILED;
  7023. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7024. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  7025. err |= TG3_PHY_LOOPBACK_FAILED;
  7026. }
  7027. return err;
  7028. }
  7029. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7030. u64 *data)
  7031. {
  7032. struct tg3 *tp = netdev_priv(dev);
  7033. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7034. if (tg3_test_nvram(tp) != 0) {
  7035. etest->flags |= ETH_TEST_FL_FAILED;
  7036. data[0] = 1;
  7037. }
  7038. if (tg3_test_link(tp) != 0) {
  7039. etest->flags |= ETH_TEST_FL_FAILED;
  7040. data[1] = 1;
  7041. }
  7042. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  7043. int err, irq_sync = 0;
  7044. if (netif_running(dev)) {
  7045. tg3_netif_stop(tp);
  7046. irq_sync = 1;
  7047. }
  7048. tg3_full_lock(tp, irq_sync);
  7049. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  7050. err = tg3_nvram_lock(tp);
  7051. tg3_halt_cpu(tp, RX_CPU_BASE);
  7052. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7053. tg3_halt_cpu(tp, TX_CPU_BASE);
  7054. if (!err)
  7055. tg3_nvram_unlock(tp);
  7056. if (tg3_test_registers(tp) != 0) {
  7057. etest->flags |= ETH_TEST_FL_FAILED;
  7058. data[2] = 1;
  7059. }
  7060. if (tg3_test_memory(tp) != 0) {
  7061. etest->flags |= ETH_TEST_FL_FAILED;
  7062. data[3] = 1;
  7063. }
  7064. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7065. etest->flags |= ETH_TEST_FL_FAILED;
  7066. tg3_full_unlock(tp);
  7067. if (tg3_test_interrupt(tp) != 0) {
  7068. etest->flags |= ETH_TEST_FL_FAILED;
  7069. data[5] = 1;
  7070. }
  7071. tg3_full_lock(tp, 0);
  7072. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7073. if (netif_running(dev)) {
  7074. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7075. tg3_init_hw(tp);
  7076. tg3_netif_start(tp);
  7077. }
  7078. tg3_full_unlock(tp);
  7079. }
  7080. }
  7081. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7082. {
  7083. struct mii_ioctl_data *data = if_mii(ifr);
  7084. struct tg3 *tp = netdev_priv(dev);
  7085. int err;
  7086. switch(cmd) {
  7087. case SIOCGMIIPHY:
  7088. data->phy_id = PHY_ADDR;
  7089. /* fallthru */
  7090. case SIOCGMIIREG: {
  7091. u32 mii_regval;
  7092. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7093. break; /* We have no PHY */
  7094. spin_lock_bh(&tp->lock);
  7095. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7096. spin_unlock_bh(&tp->lock);
  7097. data->val_out = mii_regval;
  7098. return err;
  7099. }
  7100. case SIOCSMIIREG:
  7101. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7102. break; /* We have no PHY */
  7103. if (!capable(CAP_NET_ADMIN))
  7104. return -EPERM;
  7105. spin_lock_bh(&tp->lock);
  7106. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7107. spin_unlock_bh(&tp->lock);
  7108. return err;
  7109. default:
  7110. /* do nothing */
  7111. break;
  7112. }
  7113. return -EOPNOTSUPP;
  7114. }
  7115. #if TG3_VLAN_TAG_USED
  7116. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  7117. {
  7118. struct tg3 *tp = netdev_priv(dev);
  7119. tg3_full_lock(tp, 0);
  7120. tp->vlgrp = grp;
  7121. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  7122. __tg3_set_rx_mode(dev);
  7123. tg3_full_unlock(tp);
  7124. }
  7125. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  7126. {
  7127. struct tg3 *tp = netdev_priv(dev);
  7128. tg3_full_lock(tp, 0);
  7129. if (tp->vlgrp)
  7130. tp->vlgrp->vlan_devices[vid] = NULL;
  7131. tg3_full_unlock(tp);
  7132. }
  7133. #endif
  7134. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7135. {
  7136. struct tg3 *tp = netdev_priv(dev);
  7137. memcpy(ec, &tp->coal, sizeof(*ec));
  7138. return 0;
  7139. }
  7140. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  7141. {
  7142. struct tg3 *tp = netdev_priv(dev);
  7143. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  7144. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  7145. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  7146. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  7147. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  7148. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  7149. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  7150. }
  7151. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  7152. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  7153. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  7154. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  7155. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  7156. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  7157. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  7158. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  7159. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  7160. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  7161. return -EINVAL;
  7162. /* No rx interrupts will be generated if both are zero */
  7163. if ((ec->rx_coalesce_usecs == 0) &&
  7164. (ec->rx_max_coalesced_frames == 0))
  7165. return -EINVAL;
  7166. /* No tx interrupts will be generated if both are zero */
  7167. if ((ec->tx_coalesce_usecs == 0) &&
  7168. (ec->tx_max_coalesced_frames == 0))
  7169. return -EINVAL;
  7170. /* Only copy relevant parameters, ignore all others. */
  7171. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  7172. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  7173. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  7174. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  7175. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  7176. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  7177. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  7178. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  7179. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  7180. if (netif_running(dev)) {
  7181. tg3_full_lock(tp, 0);
  7182. __tg3_set_coalesce(tp, &tp->coal);
  7183. tg3_full_unlock(tp);
  7184. }
  7185. return 0;
  7186. }
  7187. static struct ethtool_ops tg3_ethtool_ops = {
  7188. .get_settings = tg3_get_settings,
  7189. .set_settings = tg3_set_settings,
  7190. .get_drvinfo = tg3_get_drvinfo,
  7191. .get_regs_len = tg3_get_regs_len,
  7192. .get_regs = tg3_get_regs,
  7193. .get_wol = tg3_get_wol,
  7194. .set_wol = tg3_set_wol,
  7195. .get_msglevel = tg3_get_msglevel,
  7196. .set_msglevel = tg3_set_msglevel,
  7197. .nway_reset = tg3_nway_reset,
  7198. .get_link = ethtool_op_get_link,
  7199. .get_eeprom_len = tg3_get_eeprom_len,
  7200. .get_eeprom = tg3_get_eeprom,
  7201. .set_eeprom = tg3_set_eeprom,
  7202. .get_ringparam = tg3_get_ringparam,
  7203. .set_ringparam = tg3_set_ringparam,
  7204. .get_pauseparam = tg3_get_pauseparam,
  7205. .set_pauseparam = tg3_set_pauseparam,
  7206. .get_rx_csum = tg3_get_rx_csum,
  7207. .set_rx_csum = tg3_set_rx_csum,
  7208. .get_tx_csum = ethtool_op_get_tx_csum,
  7209. .set_tx_csum = tg3_set_tx_csum,
  7210. .get_sg = ethtool_op_get_sg,
  7211. .set_sg = ethtool_op_set_sg,
  7212. #if TG3_TSO_SUPPORT != 0
  7213. .get_tso = ethtool_op_get_tso,
  7214. .set_tso = tg3_set_tso,
  7215. #endif
  7216. .self_test_count = tg3_get_test_count,
  7217. .self_test = tg3_self_test,
  7218. .get_strings = tg3_get_strings,
  7219. .phys_id = tg3_phys_id,
  7220. .get_stats_count = tg3_get_stats_count,
  7221. .get_ethtool_stats = tg3_get_ethtool_stats,
  7222. .get_coalesce = tg3_get_coalesce,
  7223. .set_coalesce = tg3_set_coalesce,
  7224. .get_perm_addr = ethtool_op_get_perm_addr,
  7225. };
  7226. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  7227. {
  7228. u32 cursize, val;
  7229. tp->nvram_size = EEPROM_CHIP_SIZE;
  7230. if (tg3_nvram_read(tp, 0, &val) != 0)
  7231. return;
  7232. if (swab32(val) != TG3_EEPROM_MAGIC)
  7233. return;
  7234. /*
  7235. * Size the chip by reading offsets at increasing powers of two.
  7236. * When we encounter our validation signature, we know the addressing
  7237. * has wrapped around, and thus have our chip size.
  7238. */
  7239. cursize = 0x800;
  7240. while (cursize < tp->nvram_size) {
  7241. if (tg3_nvram_read(tp, cursize, &val) != 0)
  7242. return;
  7243. if (swab32(val) == TG3_EEPROM_MAGIC)
  7244. break;
  7245. cursize <<= 1;
  7246. }
  7247. tp->nvram_size = cursize;
  7248. }
  7249. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  7250. {
  7251. u32 val;
  7252. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  7253. if (val != 0) {
  7254. tp->nvram_size = (val >> 16) * 1024;
  7255. return;
  7256. }
  7257. }
  7258. tp->nvram_size = 0x20000;
  7259. }
  7260. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  7261. {
  7262. u32 nvcfg1;
  7263. nvcfg1 = tr32(NVRAM_CFG1);
  7264. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  7265. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7266. }
  7267. else {
  7268. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7269. tw32(NVRAM_CFG1, nvcfg1);
  7270. }
  7271. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  7272. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  7273. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  7274. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  7275. tp->nvram_jedecnum = JEDEC_ATMEL;
  7276. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7277. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7278. break;
  7279. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  7280. tp->nvram_jedecnum = JEDEC_ATMEL;
  7281. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  7282. break;
  7283. case FLASH_VENDOR_ATMEL_EEPROM:
  7284. tp->nvram_jedecnum = JEDEC_ATMEL;
  7285. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7286. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7287. break;
  7288. case FLASH_VENDOR_ST:
  7289. tp->nvram_jedecnum = JEDEC_ST;
  7290. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  7291. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7292. break;
  7293. case FLASH_VENDOR_SAIFUN:
  7294. tp->nvram_jedecnum = JEDEC_SAIFUN;
  7295. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  7296. break;
  7297. case FLASH_VENDOR_SST_SMALL:
  7298. case FLASH_VENDOR_SST_LARGE:
  7299. tp->nvram_jedecnum = JEDEC_SST;
  7300. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  7301. break;
  7302. }
  7303. }
  7304. else {
  7305. tp->nvram_jedecnum = JEDEC_ATMEL;
  7306. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  7307. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7308. }
  7309. }
  7310. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  7311. {
  7312. u32 nvcfg1;
  7313. nvcfg1 = tr32(NVRAM_CFG1);
  7314. /* NVRAM protection for TPM */
  7315. if (nvcfg1 & (1 << 27))
  7316. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  7317. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  7318. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  7319. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  7320. tp->nvram_jedecnum = JEDEC_ATMEL;
  7321. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7322. break;
  7323. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  7324. tp->nvram_jedecnum = JEDEC_ATMEL;
  7325. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7326. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7327. break;
  7328. case FLASH_5752VENDOR_ST_M45PE10:
  7329. case FLASH_5752VENDOR_ST_M45PE20:
  7330. case FLASH_5752VENDOR_ST_M45PE40:
  7331. tp->nvram_jedecnum = JEDEC_ST;
  7332. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  7333. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  7334. break;
  7335. }
  7336. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  7337. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  7338. case FLASH_5752PAGE_SIZE_256:
  7339. tp->nvram_pagesize = 256;
  7340. break;
  7341. case FLASH_5752PAGE_SIZE_512:
  7342. tp->nvram_pagesize = 512;
  7343. break;
  7344. case FLASH_5752PAGE_SIZE_1K:
  7345. tp->nvram_pagesize = 1024;
  7346. break;
  7347. case FLASH_5752PAGE_SIZE_2K:
  7348. tp->nvram_pagesize = 2048;
  7349. break;
  7350. case FLASH_5752PAGE_SIZE_4K:
  7351. tp->nvram_pagesize = 4096;
  7352. break;
  7353. case FLASH_5752PAGE_SIZE_264:
  7354. tp->nvram_pagesize = 264;
  7355. break;
  7356. }
  7357. }
  7358. else {
  7359. /* For eeprom, set pagesize to maximum eeprom size */
  7360. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  7361. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  7362. tw32(NVRAM_CFG1, nvcfg1);
  7363. }
  7364. }
  7365. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  7366. static void __devinit tg3_nvram_init(struct tg3 *tp)
  7367. {
  7368. int j;
  7369. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  7370. return;
  7371. tw32_f(GRC_EEPROM_ADDR,
  7372. (EEPROM_ADDR_FSM_RESET |
  7373. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  7374. EEPROM_ADDR_CLKPERD_SHIFT)));
  7375. /* XXX schedule_timeout() ... */
  7376. for (j = 0; j < 100; j++)
  7377. udelay(10);
  7378. /* Enable seeprom accesses. */
  7379. tw32_f(GRC_LOCAL_CTRL,
  7380. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  7381. udelay(100);
  7382. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7383. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  7384. tp->tg3_flags |= TG3_FLAG_NVRAM;
  7385. if (tg3_nvram_lock(tp)) {
  7386. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  7387. "tg3_nvram_init failed.\n", tp->dev->name);
  7388. return;
  7389. }
  7390. tg3_enable_nvram_access(tp);
  7391. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7392. tg3_get_5752_nvram_info(tp);
  7393. else
  7394. tg3_get_nvram_info(tp);
  7395. tg3_get_nvram_size(tp);
  7396. tg3_disable_nvram_access(tp);
  7397. tg3_nvram_unlock(tp);
  7398. } else {
  7399. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  7400. tg3_get_eeprom_size(tp);
  7401. }
  7402. }
  7403. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  7404. u32 offset, u32 *val)
  7405. {
  7406. u32 tmp;
  7407. int i;
  7408. if (offset > EEPROM_ADDR_ADDR_MASK ||
  7409. (offset % 4) != 0)
  7410. return -EINVAL;
  7411. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  7412. EEPROM_ADDR_DEVID_MASK |
  7413. EEPROM_ADDR_READ);
  7414. tw32(GRC_EEPROM_ADDR,
  7415. tmp |
  7416. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7417. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  7418. EEPROM_ADDR_ADDR_MASK) |
  7419. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  7420. for (i = 0; i < 10000; i++) {
  7421. tmp = tr32(GRC_EEPROM_ADDR);
  7422. if (tmp & EEPROM_ADDR_COMPLETE)
  7423. break;
  7424. udelay(100);
  7425. }
  7426. if (!(tmp & EEPROM_ADDR_COMPLETE))
  7427. return -EBUSY;
  7428. *val = tr32(GRC_EEPROM_DATA);
  7429. return 0;
  7430. }
  7431. #define NVRAM_CMD_TIMEOUT 10000
  7432. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  7433. {
  7434. int i;
  7435. tw32(NVRAM_CMD, nvram_cmd);
  7436. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  7437. udelay(10);
  7438. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  7439. udelay(10);
  7440. break;
  7441. }
  7442. }
  7443. if (i == NVRAM_CMD_TIMEOUT) {
  7444. return -EBUSY;
  7445. }
  7446. return 0;
  7447. }
  7448. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  7449. {
  7450. int ret;
  7451. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7452. printk(KERN_ERR PFX "Attempt to do nvram_read on Sun 570X\n");
  7453. return -EINVAL;
  7454. }
  7455. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  7456. return tg3_nvram_read_using_eeprom(tp, offset, val);
  7457. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  7458. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7459. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7460. offset = ((offset / tp->nvram_pagesize) <<
  7461. ATMEL_AT45DB0X1B_PAGE_POS) +
  7462. (offset % tp->nvram_pagesize);
  7463. }
  7464. if (offset > NVRAM_ADDR_MSK)
  7465. return -EINVAL;
  7466. ret = tg3_nvram_lock(tp);
  7467. if (ret)
  7468. return ret;
  7469. tg3_enable_nvram_access(tp);
  7470. tw32(NVRAM_ADDR, offset);
  7471. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  7472. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  7473. if (ret == 0)
  7474. *val = swab32(tr32(NVRAM_RDDATA));
  7475. tg3_disable_nvram_access(tp);
  7476. tg3_nvram_unlock(tp);
  7477. return ret;
  7478. }
  7479. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  7480. u32 offset, u32 len, u8 *buf)
  7481. {
  7482. int i, j, rc = 0;
  7483. u32 val;
  7484. for (i = 0; i < len; i += 4) {
  7485. u32 addr, data;
  7486. addr = offset + i;
  7487. memcpy(&data, buf + i, 4);
  7488. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  7489. val = tr32(GRC_EEPROM_ADDR);
  7490. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  7491. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  7492. EEPROM_ADDR_READ);
  7493. tw32(GRC_EEPROM_ADDR, val |
  7494. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  7495. (addr & EEPROM_ADDR_ADDR_MASK) |
  7496. EEPROM_ADDR_START |
  7497. EEPROM_ADDR_WRITE);
  7498. for (j = 0; j < 10000; j++) {
  7499. val = tr32(GRC_EEPROM_ADDR);
  7500. if (val & EEPROM_ADDR_COMPLETE)
  7501. break;
  7502. udelay(100);
  7503. }
  7504. if (!(val & EEPROM_ADDR_COMPLETE)) {
  7505. rc = -EBUSY;
  7506. break;
  7507. }
  7508. }
  7509. return rc;
  7510. }
  7511. /* offset and length are dword aligned */
  7512. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  7513. u8 *buf)
  7514. {
  7515. int ret = 0;
  7516. u32 pagesize = tp->nvram_pagesize;
  7517. u32 pagemask = pagesize - 1;
  7518. u32 nvram_cmd;
  7519. u8 *tmp;
  7520. tmp = kmalloc(pagesize, GFP_KERNEL);
  7521. if (tmp == NULL)
  7522. return -ENOMEM;
  7523. while (len) {
  7524. int j;
  7525. u32 phy_addr, page_off, size;
  7526. phy_addr = offset & ~pagemask;
  7527. for (j = 0; j < pagesize; j += 4) {
  7528. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  7529. (u32 *) (tmp + j))))
  7530. break;
  7531. }
  7532. if (ret)
  7533. break;
  7534. page_off = offset & pagemask;
  7535. size = pagesize;
  7536. if (len < size)
  7537. size = len;
  7538. len -= size;
  7539. memcpy(tmp + page_off, buf, size);
  7540. offset = offset + (pagesize - page_off);
  7541. tg3_enable_nvram_access(tp);
  7542. /*
  7543. * Before we can erase the flash page, we need
  7544. * to issue a special "write enable" command.
  7545. */
  7546. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7547. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7548. break;
  7549. /* Erase the target page */
  7550. tw32(NVRAM_ADDR, phy_addr);
  7551. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  7552. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  7553. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7554. break;
  7555. /* Issue another write enable to start the write. */
  7556. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7557. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7558. break;
  7559. for (j = 0; j < pagesize; j += 4) {
  7560. u32 data;
  7561. data = *((u32 *) (tmp + j));
  7562. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7563. tw32(NVRAM_ADDR, phy_addr + j);
  7564. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  7565. NVRAM_CMD_WR;
  7566. if (j == 0)
  7567. nvram_cmd |= NVRAM_CMD_FIRST;
  7568. else if (j == (pagesize - 4))
  7569. nvram_cmd |= NVRAM_CMD_LAST;
  7570. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7571. break;
  7572. }
  7573. if (ret)
  7574. break;
  7575. }
  7576. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7577. tg3_nvram_exec_cmd(tp, nvram_cmd);
  7578. kfree(tmp);
  7579. return ret;
  7580. }
  7581. /* offset and length are dword aligned */
  7582. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  7583. u8 *buf)
  7584. {
  7585. int i, ret = 0;
  7586. for (i = 0; i < len; i += 4, offset += 4) {
  7587. u32 data, page_off, phy_addr, nvram_cmd;
  7588. memcpy(&data, buf + i, 4);
  7589. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7590. page_off = offset % tp->nvram_pagesize;
  7591. if ((tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7592. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7593. phy_addr = ((offset / tp->nvram_pagesize) <<
  7594. ATMEL_AT45DB0X1B_PAGE_POS) + page_off;
  7595. }
  7596. else {
  7597. phy_addr = offset;
  7598. }
  7599. tw32(NVRAM_ADDR, phy_addr);
  7600. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  7601. if ((page_off == 0) || (i == 0))
  7602. nvram_cmd |= NVRAM_CMD_FIRST;
  7603. else if (page_off == (tp->nvram_pagesize - 4))
  7604. nvram_cmd |= NVRAM_CMD_LAST;
  7605. if (i == (len - 4))
  7606. nvram_cmd |= NVRAM_CMD_LAST;
  7607. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  7608. (tp->nvram_jedecnum == JEDEC_ST) &&
  7609. (nvram_cmd & NVRAM_CMD_FIRST)) {
  7610. if ((ret = tg3_nvram_exec_cmd(tp,
  7611. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  7612. NVRAM_CMD_DONE)))
  7613. break;
  7614. }
  7615. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7616. /* We always do complete word writes to eeprom. */
  7617. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  7618. }
  7619. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7620. break;
  7621. }
  7622. return ret;
  7623. }
  7624. /* offset and length are dword aligned */
  7625. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  7626. {
  7627. int ret;
  7628. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7629. printk(KERN_ERR PFX "Attempt to do nvram_write on Sun 570X\n");
  7630. return -EINVAL;
  7631. }
  7632. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7633. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  7634. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  7635. udelay(40);
  7636. }
  7637. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  7638. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  7639. }
  7640. else {
  7641. u32 grc_mode;
  7642. ret = tg3_nvram_lock(tp);
  7643. if (ret)
  7644. return ret;
  7645. tg3_enable_nvram_access(tp);
  7646. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  7647. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  7648. tw32(NVRAM_WRITE1, 0x406);
  7649. grc_mode = tr32(GRC_MODE);
  7650. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  7651. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  7652. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7653. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  7654. buf);
  7655. }
  7656. else {
  7657. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  7658. buf);
  7659. }
  7660. grc_mode = tr32(GRC_MODE);
  7661. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  7662. tg3_disable_nvram_access(tp);
  7663. tg3_nvram_unlock(tp);
  7664. }
  7665. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7666. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7667. udelay(40);
  7668. }
  7669. return ret;
  7670. }
  7671. struct subsys_tbl_ent {
  7672. u16 subsys_vendor, subsys_devid;
  7673. u32 phy_id;
  7674. };
  7675. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  7676. /* Broadcom boards. */
  7677. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  7678. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  7679. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  7680. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  7681. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  7682. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  7683. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  7684. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  7685. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  7686. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  7687. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  7688. /* 3com boards. */
  7689. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  7690. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  7691. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  7692. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  7693. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  7694. /* DELL boards. */
  7695. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  7696. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  7697. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  7698. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  7699. /* Compaq boards. */
  7700. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  7701. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  7702. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  7703. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  7704. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  7705. /* IBM boards. */
  7706. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  7707. };
  7708. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  7709. {
  7710. int i;
  7711. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  7712. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  7713. tp->pdev->subsystem_vendor) &&
  7714. (subsys_id_to_phy_id[i].subsys_devid ==
  7715. tp->pdev->subsystem_device))
  7716. return &subsys_id_to_phy_id[i];
  7717. }
  7718. return NULL;
  7719. }
  7720. /* Since this function may be called in D3-hot power state during
  7721. * tg3_init_one(), only config cycles are allowed.
  7722. */
  7723. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  7724. {
  7725. u32 val;
  7726. /* Make sure register accesses (indirect or otherwise)
  7727. * will function correctly.
  7728. */
  7729. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7730. tp->misc_host_ctrl);
  7731. tp->phy_id = PHY_ID_INVALID;
  7732. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7733. /* Do not even try poking around in here on Sun parts. */
  7734. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  7735. return;
  7736. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7737. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7738. u32 nic_cfg, led_cfg;
  7739. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  7740. int eeprom_phy_serdes = 0;
  7741. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7742. tp->nic_sram_data_cfg = nic_cfg;
  7743. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  7744. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  7745. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7746. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7747. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  7748. (ver > 0) && (ver < 0x100))
  7749. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  7750. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  7751. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  7752. eeprom_phy_serdes = 1;
  7753. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  7754. if (nic_phy_id != 0) {
  7755. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  7756. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  7757. eeprom_phy_id = (id1 >> 16) << 10;
  7758. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  7759. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  7760. } else
  7761. eeprom_phy_id = 0;
  7762. tp->phy_id = eeprom_phy_id;
  7763. if (eeprom_phy_serdes) {
  7764. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  7765. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  7766. else
  7767. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7768. }
  7769. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7770. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  7771. SHASTA_EXT_LED_MODE_MASK);
  7772. else
  7773. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  7774. switch (led_cfg) {
  7775. default:
  7776. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  7777. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7778. break;
  7779. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  7780. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7781. break;
  7782. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  7783. tp->led_ctrl = LED_CTRL_MODE_MAC;
  7784. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  7785. * read on some older 5700/5701 bootcode.
  7786. */
  7787. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7788. ASIC_REV_5700 ||
  7789. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7790. ASIC_REV_5701)
  7791. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7792. break;
  7793. case SHASTA_EXT_LED_SHARED:
  7794. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  7795. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  7796. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  7797. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7798. LED_CTRL_MODE_PHY_2);
  7799. break;
  7800. case SHASTA_EXT_LED_MAC:
  7801. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  7802. break;
  7803. case SHASTA_EXT_LED_COMBO:
  7804. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  7805. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  7806. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7807. LED_CTRL_MODE_PHY_2);
  7808. break;
  7809. };
  7810. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  7812. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  7813. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7814. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7815. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7816. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP))
  7817. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  7818. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7819. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  7820. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7821. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  7822. }
  7823. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  7824. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  7825. if (cfg2 & (1 << 17))
  7826. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  7827. /* serdes signal pre-emphasis in register 0x590 set by */
  7828. /* bootcode if bit 18 is set */
  7829. if (cfg2 & (1 << 18))
  7830. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  7831. }
  7832. }
  7833. static int __devinit tg3_phy_probe(struct tg3 *tp)
  7834. {
  7835. u32 hw_phy_id_1, hw_phy_id_2;
  7836. u32 hw_phy_id, hw_phy_id_masked;
  7837. int err;
  7838. /* Reading the PHY ID register can conflict with ASF
  7839. * firwmare access to the PHY hardware.
  7840. */
  7841. err = 0;
  7842. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  7843. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  7844. } else {
  7845. /* Now read the physical PHY_ID from the chip and verify
  7846. * that it is sane. If it doesn't look good, we fall back
  7847. * to either the hard-coded table based PHY_ID and failing
  7848. * that the value found in the eeprom area.
  7849. */
  7850. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  7851. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  7852. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  7853. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  7854. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  7855. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  7856. }
  7857. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  7858. tp->phy_id = hw_phy_id;
  7859. if (hw_phy_id_masked == PHY_ID_BCM8002)
  7860. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7861. else
  7862. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  7863. } else {
  7864. if (tp->phy_id != PHY_ID_INVALID) {
  7865. /* Do nothing, phy ID already set up in
  7866. * tg3_get_eeprom_hw_cfg().
  7867. */
  7868. } else {
  7869. struct subsys_tbl_ent *p;
  7870. /* No eeprom signature? Try the hardcoded
  7871. * subsys device table.
  7872. */
  7873. p = lookup_by_subsys(tp);
  7874. if (!p)
  7875. return -ENODEV;
  7876. tp->phy_id = p->phy_id;
  7877. if (!tp->phy_id ||
  7878. tp->phy_id == PHY_ID_BCM8002)
  7879. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7880. }
  7881. }
  7882. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  7883. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  7884. u32 bmsr, adv_reg, tg3_ctrl;
  7885. tg3_readphy(tp, MII_BMSR, &bmsr);
  7886. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  7887. (bmsr & BMSR_LSTATUS))
  7888. goto skip_phy_reset;
  7889. err = tg3_phy_reset(tp);
  7890. if (err)
  7891. return err;
  7892. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  7893. ADVERTISE_100HALF | ADVERTISE_100FULL |
  7894. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  7895. tg3_ctrl = 0;
  7896. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  7897. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  7898. MII_TG3_CTRL_ADV_1000_FULL);
  7899. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  7900. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  7901. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  7902. MII_TG3_CTRL_ENABLE_AS_MASTER);
  7903. }
  7904. if (!tg3_copper_is_advertising_all(tp)) {
  7905. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7906. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7907. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7908. tg3_writephy(tp, MII_BMCR,
  7909. BMCR_ANENABLE | BMCR_ANRESTART);
  7910. }
  7911. tg3_phy_set_wirespeed(tp);
  7912. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7913. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7914. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7915. }
  7916. skip_phy_reset:
  7917. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7918. err = tg3_init_5401phy_dsp(tp);
  7919. if (err)
  7920. return err;
  7921. }
  7922. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  7923. err = tg3_init_5401phy_dsp(tp);
  7924. }
  7925. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7926. tp->link_config.advertising =
  7927. (ADVERTISED_1000baseT_Half |
  7928. ADVERTISED_1000baseT_Full |
  7929. ADVERTISED_Autoneg |
  7930. ADVERTISED_FIBRE);
  7931. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7932. tp->link_config.advertising &=
  7933. ~(ADVERTISED_1000baseT_Half |
  7934. ADVERTISED_1000baseT_Full);
  7935. return err;
  7936. }
  7937. static void __devinit tg3_read_partno(struct tg3 *tp)
  7938. {
  7939. unsigned char vpd_data[256];
  7940. int i;
  7941. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7942. /* Sun decided not to put the necessary bits in the
  7943. * NVRAM of their onboard tg3 parts :(
  7944. */
  7945. strcpy(tp->board_part_number, "Sun 570X");
  7946. return;
  7947. }
  7948. for (i = 0; i < 256; i += 4) {
  7949. u32 tmp;
  7950. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  7951. goto out_not_found;
  7952. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  7953. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  7954. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  7955. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  7956. }
  7957. /* Now parse and find the part number. */
  7958. for (i = 0; i < 256; ) {
  7959. unsigned char val = vpd_data[i];
  7960. int block_end;
  7961. if (val == 0x82 || val == 0x91) {
  7962. i = (i + 3 +
  7963. (vpd_data[i + 1] +
  7964. (vpd_data[i + 2] << 8)));
  7965. continue;
  7966. }
  7967. if (val != 0x90)
  7968. goto out_not_found;
  7969. block_end = (i + 3 +
  7970. (vpd_data[i + 1] +
  7971. (vpd_data[i + 2] << 8)));
  7972. i += 3;
  7973. while (i < block_end) {
  7974. if (vpd_data[i + 0] == 'P' &&
  7975. vpd_data[i + 1] == 'N') {
  7976. int partno_len = vpd_data[i + 2];
  7977. if (partno_len > 24)
  7978. goto out_not_found;
  7979. memcpy(tp->board_part_number,
  7980. &vpd_data[i + 3],
  7981. partno_len);
  7982. /* Success. */
  7983. return;
  7984. }
  7985. }
  7986. /* Part number not found. */
  7987. goto out_not_found;
  7988. }
  7989. out_not_found:
  7990. strcpy(tp->board_part_number, "none");
  7991. }
  7992. #ifdef CONFIG_SPARC64
  7993. static int __devinit tg3_is_sun_570X(struct tg3 *tp)
  7994. {
  7995. struct pci_dev *pdev = tp->pdev;
  7996. struct pcidev_cookie *pcp = pdev->sysdata;
  7997. if (pcp != NULL) {
  7998. int node = pcp->prom_node;
  7999. u32 venid;
  8000. int err;
  8001. err = prom_getproperty(node, "subsystem-vendor-id",
  8002. (char *) &venid, sizeof(venid));
  8003. if (err == 0 || err == -1)
  8004. return 0;
  8005. if (venid == PCI_VENDOR_ID_SUN)
  8006. return 1;
  8007. /* TG3 chips onboard the SunBlade-2500 don't have the
  8008. * subsystem-vendor-id set to PCI_VENDOR_ID_SUN but they
  8009. * are distinguishable from non-Sun variants by being
  8010. * named "network" by the firmware. Non-Sun cards will
  8011. * show up as being named "ethernet".
  8012. */
  8013. if (!strcmp(pcp->prom_name, "network"))
  8014. return 1;
  8015. }
  8016. return 0;
  8017. }
  8018. #endif
  8019. static int __devinit tg3_get_invariants(struct tg3 *tp)
  8020. {
  8021. static struct pci_device_id write_reorder_chipsets[] = {
  8022. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  8023. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  8024. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  8025. PCI_DEVICE_ID_VIA_8385_0) },
  8026. { },
  8027. };
  8028. u32 misc_ctrl_reg;
  8029. u32 cacheline_sz_reg;
  8030. u32 pci_state_reg, grc_misc_cfg;
  8031. u32 val;
  8032. u16 pci_cmd;
  8033. int err;
  8034. #ifdef CONFIG_SPARC64
  8035. if (tg3_is_sun_570X(tp))
  8036. tp->tg3_flags2 |= TG3_FLG2_SUN_570X;
  8037. #endif
  8038. /* Force memory write invalidate off. If we leave it on,
  8039. * then on 5700_BX chips we have to enable a workaround.
  8040. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  8041. * to match the cacheline size. The Broadcom driver have this
  8042. * workaround but turns MWI off all the times so never uses
  8043. * it. This seems to suggest that the workaround is insufficient.
  8044. */
  8045. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8046. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  8047. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8048. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  8049. * has the register indirect write enable bit set before
  8050. * we try to access any of the MMIO registers. It is also
  8051. * critical that the PCI-X hw workaround situation is decided
  8052. * before that as well.
  8053. */
  8054. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8055. &misc_ctrl_reg);
  8056. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  8057. MISC_HOST_CTRL_CHIPREV_SHIFT);
  8058. /* Wrong chip ID in 5752 A0. This code can be removed later
  8059. * as A0 is not in production.
  8060. */
  8061. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  8062. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  8063. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  8064. * we need to disable memory and use config. cycles
  8065. * only to access all registers. The 5702/03 chips
  8066. * can mistakenly decode the special cycles from the
  8067. * ICH chipsets as memory write cycles, causing corruption
  8068. * of register and memory space. Only certain ICH bridges
  8069. * will drive special cycles with non-zero data during the
  8070. * address phase which can fall within the 5703's address
  8071. * range. This is not an ICH bug as the PCI spec allows
  8072. * non-zero address during special cycles. However, only
  8073. * these ICH bridges are known to drive non-zero addresses
  8074. * during special cycles.
  8075. *
  8076. * Since special cycles do not cross PCI bridges, we only
  8077. * enable this workaround if the 5703 is on the secondary
  8078. * bus of these ICH bridges.
  8079. */
  8080. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  8081. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  8082. static struct tg3_dev_id {
  8083. u32 vendor;
  8084. u32 device;
  8085. u32 rev;
  8086. } ich_chipsets[] = {
  8087. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  8088. PCI_ANY_ID },
  8089. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  8090. PCI_ANY_ID },
  8091. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  8092. 0xa },
  8093. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  8094. PCI_ANY_ID },
  8095. { },
  8096. };
  8097. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  8098. struct pci_dev *bridge = NULL;
  8099. while (pci_id->vendor != 0) {
  8100. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  8101. bridge);
  8102. if (!bridge) {
  8103. pci_id++;
  8104. continue;
  8105. }
  8106. if (pci_id->rev != PCI_ANY_ID) {
  8107. u8 rev;
  8108. pci_read_config_byte(bridge, PCI_REVISION_ID,
  8109. &rev);
  8110. if (rev > pci_id->rev)
  8111. continue;
  8112. }
  8113. if (bridge->subordinate &&
  8114. (bridge->subordinate->number ==
  8115. tp->pdev->bus->number)) {
  8116. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  8117. pci_dev_put(bridge);
  8118. break;
  8119. }
  8120. }
  8121. }
  8122. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  8123. * DMA addresses > 40-bit. This bridge may have other additional
  8124. * 57xx devices behind it in some 4-port NIC designs for example.
  8125. * Any tg3 device found behind the bridge will also need the 40-bit
  8126. * DMA workaround.
  8127. */
  8128. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  8129. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8130. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  8131. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8132. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  8133. }
  8134. else {
  8135. struct pci_dev *bridge = NULL;
  8136. do {
  8137. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  8138. PCI_DEVICE_ID_SERVERWORKS_EPB,
  8139. bridge);
  8140. if (bridge && bridge->subordinate &&
  8141. (bridge->subordinate->number <=
  8142. tp->pdev->bus->number) &&
  8143. (bridge->subordinate->subordinate >=
  8144. tp->pdev->bus->number)) {
  8145. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  8146. pci_dev_put(bridge);
  8147. break;
  8148. }
  8149. } while (bridge);
  8150. }
  8151. /* Initialize misc host control in PCI block. */
  8152. tp->misc_host_ctrl |= (misc_ctrl_reg &
  8153. MISC_HOST_CTRL_CHIPREV);
  8154. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8155. tp->misc_host_ctrl);
  8156. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8157. &cacheline_sz_reg);
  8158. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  8159. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  8160. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  8161. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  8162. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  8163. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  8164. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8165. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  8166. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  8167. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  8168. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  8169. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8170. tp->tg3_flags2 |= TG3_FLG2_HW_TSO;
  8171. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  8172. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  8173. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752)
  8174. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  8175. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  8176. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  8177. /* If we have an AMD 762 or VIA K8T800 chipset, write
  8178. * reordering to the mailbox registers done by the host
  8179. * controller can cause major troubles. We read back from
  8180. * every mailbox register write to force the writes to be
  8181. * posted to the chip in order.
  8182. */
  8183. if (pci_dev_present(write_reorder_chipsets) &&
  8184. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8185. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  8186. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8187. tp->pci_lat_timer < 64) {
  8188. tp->pci_lat_timer = 64;
  8189. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  8190. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  8191. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  8192. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  8193. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  8194. cacheline_sz_reg);
  8195. }
  8196. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8197. &pci_state_reg);
  8198. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  8199. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  8200. /* If this is a 5700 BX chipset, and we are in PCI-X
  8201. * mode, enable register write workaround.
  8202. *
  8203. * The workaround is to use indirect register accesses
  8204. * for all chip writes not to mailbox registers.
  8205. */
  8206. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  8207. u32 pm_reg;
  8208. u16 pci_cmd;
  8209. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8210. /* The chip can have it's power management PCI config
  8211. * space registers clobbered due to this bug.
  8212. * So explicitly force the chip into D0 here.
  8213. */
  8214. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8215. &pm_reg);
  8216. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  8217. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  8218. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  8219. pm_reg);
  8220. /* Also, force SERR#/PERR# in PCI command. */
  8221. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8222. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  8223. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8224. }
  8225. }
  8226. /* 5700 BX chips need to have their TX producer index mailboxes
  8227. * written twice to workaround a bug.
  8228. */
  8229. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  8230. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  8231. /* Back to back register writes can cause problems on this chip,
  8232. * the workaround is to read back all reg writes except those to
  8233. * mailbox regs. See tg3_write_indirect_reg32().
  8234. *
  8235. * PCI Express 5750_A0 rev chips need this workaround too.
  8236. */
  8237. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8238. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  8239. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  8240. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  8241. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  8242. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  8243. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  8244. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  8245. /* Chip-specific fixup from Broadcom driver */
  8246. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  8247. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  8248. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  8249. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  8250. }
  8251. /* Default fast path register access methods */
  8252. tp->read32 = tg3_read32;
  8253. tp->write32 = tg3_write32;
  8254. tp->read32_mbox = tg3_read32;
  8255. tp->write32_mbox = tg3_write32;
  8256. tp->write32_tx_mbox = tg3_write32;
  8257. tp->write32_rx_mbox = tg3_write32;
  8258. /* Various workaround register access methods */
  8259. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  8260. tp->write32 = tg3_write_indirect_reg32;
  8261. else if (tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG)
  8262. tp->write32 = tg3_write_flush_reg32;
  8263. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  8264. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  8265. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8266. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  8267. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8268. }
  8269. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  8270. tp->read32 = tg3_read_indirect_reg32;
  8271. tp->write32 = tg3_write_indirect_reg32;
  8272. tp->read32_mbox = tg3_read_indirect_mbox;
  8273. tp->write32_mbox = tg3_write_indirect_mbox;
  8274. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  8275. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  8276. iounmap(tp->regs);
  8277. tp->regs = NULL;
  8278. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8279. pci_cmd &= ~PCI_COMMAND_MEMORY;
  8280. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8281. }
  8282. /* Get eeprom hw config before calling tg3_set_power_state().
  8283. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  8284. * determined before calling tg3_set_power_state() so that
  8285. * we know whether or not to switch out of Vaux power.
  8286. * When the flag is set, it means that GPIO1 is used for eeprom
  8287. * write protect and also implies that it is a LOM where GPIOs
  8288. * are not used to switch power.
  8289. */
  8290. tg3_get_eeprom_hw_cfg(tp);
  8291. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  8292. * GPIO1 driven high will bring 5700's external PHY out of reset.
  8293. * It is also used as eeprom write protect on LOMs.
  8294. */
  8295. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  8296. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8297. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  8298. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8299. GRC_LCLCTRL_GPIO_OUTPUT1);
  8300. /* Unused GPIO3 must be driven as output on 5752 because there
  8301. * are no pull-up resistors on unused GPIO pins.
  8302. */
  8303. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8304. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  8305. /* Force the chip into D0. */
  8306. err = tg3_set_power_state(tp, 0);
  8307. if (err) {
  8308. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  8309. pci_name(tp->pdev));
  8310. return err;
  8311. }
  8312. /* 5700 B0 chips do not support checksumming correctly due
  8313. * to hardware bugs.
  8314. */
  8315. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  8316. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  8317. /* Pseudo-header checksum is done by hardware logic and not
  8318. * the offload processers, so make the chip do the pseudo-
  8319. * header checksums on receive. For transmit it is more
  8320. * convenient to do the pseudo-header checksum in software
  8321. * as Linux does that on transmit for us in all cases.
  8322. */
  8323. tp->tg3_flags |= TG3_FLAG_NO_TX_PSEUDO_CSUM;
  8324. tp->tg3_flags &= ~TG3_FLAG_NO_RX_PSEUDO_CSUM;
  8325. /* Derive initial jumbo mode from MTU assigned in
  8326. * ether_setup() via the alloc_etherdev() call
  8327. */
  8328. if (tp->dev->mtu > ETH_DATA_LEN &&
  8329. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  8330. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  8331. /* Determine WakeOnLan speed to use. */
  8332. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8333. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8334. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  8335. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  8336. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  8337. } else {
  8338. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  8339. }
  8340. /* A few boards don't want Ethernet@WireSpeed phy feature */
  8341. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  8342. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  8343. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  8344. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  8345. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  8346. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  8347. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  8348. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  8349. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  8350. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  8351. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  8352. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8353. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  8354. tp->coalesce_mode = 0;
  8355. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  8356. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  8357. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  8358. /* Initialize MAC MI mode, polling disabled. */
  8359. tw32_f(MAC_MI_MODE, tp->mi_mode);
  8360. udelay(80);
  8361. /* Initialize data/descriptor byte/word swapping. */
  8362. val = tr32(GRC_MODE);
  8363. val &= GRC_MODE_HOST_STACKUP;
  8364. tw32(GRC_MODE, val | tp->grc_mode);
  8365. tg3_switch_clocks(tp);
  8366. /* Clear this out for sanity. */
  8367. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8368. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  8369. &pci_state_reg);
  8370. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  8371. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  8372. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  8373. if (chiprevid == CHIPREV_ID_5701_A0 ||
  8374. chiprevid == CHIPREV_ID_5701_B0 ||
  8375. chiprevid == CHIPREV_ID_5701_B2 ||
  8376. chiprevid == CHIPREV_ID_5701_B5) {
  8377. void __iomem *sram_base;
  8378. /* Write some dummy words into the SRAM status block
  8379. * area, see if it reads back correctly. If the return
  8380. * value is bad, force enable the PCIX workaround.
  8381. */
  8382. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  8383. writel(0x00000000, sram_base);
  8384. writel(0x00000000, sram_base + 4);
  8385. writel(0xffffffff, sram_base + 4);
  8386. if (readl(sram_base) != 0x00000000)
  8387. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  8388. }
  8389. }
  8390. udelay(50);
  8391. tg3_nvram_init(tp);
  8392. grc_misc_cfg = tr32(GRC_MISC_CFG);
  8393. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  8394. /* Broadcom's driver says that CIOBE multisplit has a bug */
  8395. #if 0
  8396. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8397. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  8398. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  8399. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  8400. }
  8401. #endif
  8402. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8403. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  8404. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  8405. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  8406. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8407. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  8408. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  8409. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  8410. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  8411. HOSTCC_MODE_CLRTICK_TXBD);
  8412. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  8413. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8414. tp->misc_host_ctrl);
  8415. }
  8416. /* these are limited to 10/100 only */
  8417. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  8418. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  8419. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  8420. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8421. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  8422. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  8423. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  8424. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  8425. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  8426. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  8427. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  8428. err = tg3_phy_probe(tp);
  8429. if (err) {
  8430. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  8431. pci_name(tp->pdev), err);
  8432. /* ... but do not return immediately ... */
  8433. }
  8434. tg3_read_partno(tp);
  8435. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  8436. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8437. } else {
  8438. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8439. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  8440. else
  8441. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  8442. }
  8443. /* 5700 {AX,BX} chips have a broken status block link
  8444. * change bit implementation, so we must use the
  8445. * status register in those cases.
  8446. */
  8447. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  8448. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  8449. else
  8450. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  8451. /* The led_ctrl is set during tg3_phy_probe, here we might
  8452. * have to force the link status polling mechanism based
  8453. * upon subsystem IDs.
  8454. */
  8455. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  8456. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  8457. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  8458. TG3_FLAG_USE_LINKCHG_REG);
  8459. }
  8460. /* For all SERDES we poll the MAC status register. */
  8461. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8462. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  8463. else
  8464. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  8465. /* It seems all chips can get confused if TX buffers
  8466. * straddle the 4GB address boundary in some cases.
  8467. */
  8468. tp->dev->hard_start_xmit = tg3_start_xmit;
  8469. tp->rx_offset = 2;
  8470. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  8471. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  8472. tp->rx_offset = 0;
  8473. /* By default, disable wake-on-lan. User can change this
  8474. * using ETHTOOL_SWOL.
  8475. */
  8476. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8477. return err;
  8478. }
  8479. #ifdef CONFIG_SPARC64
  8480. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  8481. {
  8482. struct net_device *dev = tp->dev;
  8483. struct pci_dev *pdev = tp->pdev;
  8484. struct pcidev_cookie *pcp = pdev->sysdata;
  8485. if (pcp != NULL) {
  8486. int node = pcp->prom_node;
  8487. if (prom_getproplen(node, "local-mac-address") == 6) {
  8488. prom_getproperty(node, "local-mac-address",
  8489. dev->dev_addr, 6);
  8490. memcpy(dev->perm_addr, dev->dev_addr, 6);
  8491. return 0;
  8492. }
  8493. }
  8494. return -ENODEV;
  8495. }
  8496. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  8497. {
  8498. struct net_device *dev = tp->dev;
  8499. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  8500. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  8501. return 0;
  8502. }
  8503. #endif
  8504. static int __devinit tg3_get_device_address(struct tg3 *tp)
  8505. {
  8506. struct net_device *dev = tp->dev;
  8507. u32 hi, lo, mac_offset;
  8508. #ifdef CONFIG_SPARC64
  8509. if (!tg3_get_macaddr_sparc(tp))
  8510. return 0;
  8511. #endif
  8512. mac_offset = 0x7c;
  8513. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  8514. !(tp->tg3_flags & TG3_FLG2_SUN_570X)) ||
  8515. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8516. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  8517. mac_offset = 0xcc;
  8518. if (tg3_nvram_lock(tp))
  8519. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  8520. else
  8521. tg3_nvram_unlock(tp);
  8522. }
  8523. /* First try to get it from MAC address mailbox. */
  8524. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  8525. if ((hi >> 16) == 0x484b) {
  8526. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8527. dev->dev_addr[1] = (hi >> 0) & 0xff;
  8528. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  8529. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8530. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8531. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8532. dev->dev_addr[5] = (lo >> 0) & 0xff;
  8533. }
  8534. /* Next, try NVRAM. */
  8535. else if (!(tp->tg3_flags & TG3_FLG2_SUN_570X) &&
  8536. !tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  8537. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  8538. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  8539. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  8540. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  8541. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  8542. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  8543. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  8544. }
  8545. /* Finally just fetch it out of the MAC control regs. */
  8546. else {
  8547. hi = tr32(MAC_ADDR_0_HIGH);
  8548. lo = tr32(MAC_ADDR_0_LOW);
  8549. dev->dev_addr[5] = lo & 0xff;
  8550. dev->dev_addr[4] = (lo >> 8) & 0xff;
  8551. dev->dev_addr[3] = (lo >> 16) & 0xff;
  8552. dev->dev_addr[2] = (lo >> 24) & 0xff;
  8553. dev->dev_addr[1] = hi & 0xff;
  8554. dev->dev_addr[0] = (hi >> 8) & 0xff;
  8555. }
  8556. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  8557. #ifdef CONFIG_SPARC64
  8558. if (!tg3_get_default_macaddr_sparc(tp))
  8559. return 0;
  8560. #endif
  8561. return -EINVAL;
  8562. }
  8563. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  8564. return 0;
  8565. }
  8566. #define BOUNDARY_SINGLE_CACHELINE 1
  8567. #define BOUNDARY_MULTI_CACHELINE 2
  8568. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  8569. {
  8570. int cacheline_size;
  8571. u8 byte;
  8572. int goal;
  8573. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  8574. if (byte == 0)
  8575. cacheline_size = 1024;
  8576. else
  8577. cacheline_size = (int) byte * 4;
  8578. /* On 5703 and later chips, the boundary bits have no
  8579. * effect.
  8580. */
  8581. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8582. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  8583. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  8584. goto out;
  8585. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  8586. goal = BOUNDARY_MULTI_CACHELINE;
  8587. #else
  8588. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  8589. goal = BOUNDARY_SINGLE_CACHELINE;
  8590. #else
  8591. goal = 0;
  8592. #endif
  8593. #endif
  8594. if (!goal)
  8595. goto out;
  8596. /* PCI controllers on most RISC systems tend to disconnect
  8597. * when a device tries to burst across a cache-line boundary.
  8598. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  8599. *
  8600. * Unfortunately, for PCI-E there are only limited
  8601. * write-side controls for this, and thus for reads
  8602. * we will still get the disconnects. We'll also waste
  8603. * these PCI cycles for both read and write for chips
  8604. * other than 5700 and 5701 which do not implement the
  8605. * boundary bits.
  8606. */
  8607. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  8608. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  8609. switch (cacheline_size) {
  8610. case 16:
  8611. case 32:
  8612. case 64:
  8613. case 128:
  8614. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8615. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  8616. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  8617. } else {
  8618. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8619. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8620. }
  8621. break;
  8622. case 256:
  8623. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  8624. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  8625. break;
  8626. default:
  8627. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  8628. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  8629. break;
  8630. };
  8631. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8632. switch (cacheline_size) {
  8633. case 16:
  8634. case 32:
  8635. case 64:
  8636. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8637. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8638. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  8639. break;
  8640. }
  8641. /* fallthrough */
  8642. case 128:
  8643. default:
  8644. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  8645. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  8646. break;
  8647. };
  8648. } else {
  8649. switch (cacheline_size) {
  8650. case 16:
  8651. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8652. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  8653. DMA_RWCTRL_WRITE_BNDRY_16);
  8654. break;
  8655. }
  8656. /* fallthrough */
  8657. case 32:
  8658. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8659. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  8660. DMA_RWCTRL_WRITE_BNDRY_32);
  8661. break;
  8662. }
  8663. /* fallthrough */
  8664. case 64:
  8665. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8666. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  8667. DMA_RWCTRL_WRITE_BNDRY_64);
  8668. break;
  8669. }
  8670. /* fallthrough */
  8671. case 128:
  8672. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  8673. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  8674. DMA_RWCTRL_WRITE_BNDRY_128);
  8675. break;
  8676. }
  8677. /* fallthrough */
  8678. case 256:
  8679. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  8680. DMA_RWCTRL_WRITE_BNDRY_256);
  8681. break;
  8682. case 512:
  8683. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  8684. DMA_RWCTRL_WRITE_BNDRY_512);
  8685. break;
  8686. case 1024:
  8687. default:
  8688. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  8689. DMA_RWCTRL_WRITE_BNDRY_1024);
  8690. break;
  8691. };
  8692. }
  8693. out:
  8694. return val;
  8695. }
  8696. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  8697. {
  8698. struct tg3_internal_buffer_desc test_desc;
  8699. u32 sram_dma_descs;
  8700. int i, ret;
  8701. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  8702. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  8703. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  8704. tw32(RDMAC_STATUS, 0);
  8705. tw32(WDMAC_STATUS, 0);
  8706. tw32(BUFMGR_MODE, 0);
  8707. tw32(FTQ_RESET, 0);
  8708. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  8709. test_desc.addr_lo = buf_dma & 0xffffffff;
  8710. test_desc.nic_mbuf = 0x00002100;
  8711. test_desc.len = size;
  8712. /*
  8713. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  8714. * the *second* time the tg3 driver was getting loaded after an
  8715. * initial scan.
  8716. *
  8717. * Broadcom tells me:
  8718. * ...the DMA engine is connected to the GRC block and a DMA
  8719. * reset may affect the GRC block in some unpredictable way...
  8720. * The behavior of resets to individual blocks has not been tested.
  8721. *
  8722. * Broadcom noted the GRC reset will also reset all sub-components.
  8723. */
  8724. if (to_device) {
  8725. test_desc.cqid_sqid = (13 << 8) | 2;
  8726. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  8727. udelay(40);
  8728. } else {
  8729. test_desc.cqid_sqid = (16 << 8) | 7;
  8730. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  8731. udelay(40);
  8732. }
  8733. test_desc.flags = 0x00000005;
  8734. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  8735. u32 val;
  8736. val = *(((u32 *)&test_desc) + i);
  8737. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  8738. sram_dma_descs + (i * sizeof(u32)));
  8739. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  8740. }
  8741. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8742. if (to_device) {
  8743. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  8744. } else {
  8745. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  8746. }
  8747. ret = -ENODEV;
  8748. for (i = 0; i < 40; i++) {
  8749. u32 val;
  8750. if (to_device)
  8751. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  8752. else
  8753. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  8754. if ((val & 0xffff) == sram_dma_descs) {
  8755. ret = 0;
  8756. break;
  8757. }
  8758. udelay(100);
  8759. }
  8760. return ret;
  8761. }
  8762. #define TEST_BUFFER_SIZE 0x2000
  8763. static int __devinit tg3_test_dma(struct tg3 *tp)
  8764. {
  8765. dma_addr_t buf_dma;
  8766. u32 *buf, saved_dma_rwctrl;
  8767. int ret;
  8768. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  8769. if (!buf) {
  8770. ret = -ENOMEM;
  8771. goto out_nofree;
  8772. }
  8773. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  8774. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  8775. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  8776. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8777. /* DMA read watermark not used on PCIE */
  8778. tp->dma_rwctrl |= 0x00180000;
  8779. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  8780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  8781. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  8782. tp->dma_rwctrl |= 0x003f0000;
  8783. else
  8784. tp->dma_rwctrl |= 0x003f000f;
  8785. } else {
  8786. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8787. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  8788. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  8789. /* If the 5704 is behind the EPB bridge, we can
  8790. * do the less restrictive ONE_DMA workaround for
  8791. * better performance.
  8792. */
  8793. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  8794. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8795. tp->dma_rwctrl |= 0x8000;
  8796. else if (ccval == 0x6 || ccval == 0x7)
  8797. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  8798. /* Set bit 23 to enable PCIX hw bug fix */
  8799. tp->dma_rwctrl |= 0x009f0000;
  8800. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  8801. /* 5780 always in PCIX mode */
  8802. tp->dma_rwctrl |= 0x00144000;
  8803. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  8804. /* 5714 always in PCIX mode */
  8805. tp->dma_rwctrl |= 0x00148000;
  8806. } else {
  8807. tp->dma_rwctrl |= 0x001b000f;
  8808. }
  8809. }
  8810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8811. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8812. tp->dma_rwctrl &= 0xfffffff0;
  8813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  8815. /* Remove this if it causes problems for some boards. */
  8816. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  8817. /* On 5700/5701 chips, we need to set this bit.
  8818. * Otherwise the chip will issue cacheline transactions
  8819. * to streamable DMA memory with not all the byte
  8820. * enables turned on. This is an error on several
  8821. * RISC PCI controllers, in particular sparc64.
  8822. *
  8823. * On 5703/5704 chips, this bit has been reassigned
  8824. * a different meaning. In particular, it is used
  8825. * on those chips to enable a PCI-X workaround.
  8826. */
  8827. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  8828. }
  8829. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8830. #if 0
  8831. /* Unneeded, already done by tg3_get_invariants. */
  8832. tg3_switch_clocks(tp);
  8833. #endif
  8834. ret = 0;
  8835. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8836. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  8837. goto out;
  8838. /* It is best to perform DMA test with maximum write burst size
  8839. * to expose the 5700/5701 write DMA bug.
  8840. */
  8841. saved_dma_rwctrl = tp->dma_rwctrl;
  8842. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8843. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8844. while (1) {
  8845. u32 *p = buf, i;
  8846. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  8847. p[i] = i;
  8848. /* Send the buffer to the chip. */
  8849. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  8850. if (ret) {
  8851. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  8852. break;
  8853. }
  8854. #if 0
  8855. /* validate data reached card RAM correctly. */
  8856. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8857. u32 val;
  8858. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  8859. if (le32_to_cpu(val) != p[i]) {
  8860. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  8861. /* ret = -ENODEV here? */
  8862. }
  8863. p[i] = 0;
  8864. }
  8865. #endif
  8866. /* Now read it back. */
  8867. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  8868. if (ret) {
  8869. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  8870. break;
  8871. }
  8872. /* Verify it. */
  8873. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8874. if (p[i] == i)
  8875. continue;
  8876. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8877. DMA_RWCTRL_WRITE_BNDRY_16) {
  8878. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8879. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8880. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8881. break;
  8882. } else {
  8883. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  8884. ret = -ENODEV;
  8885. goto out;
  8886. }
  8887. }
  8888. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  8889. /* Success. */
  8890. ret = 0;
  8891. break;
  8892. }
  8893. }
  8894. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8895. DMA_RWCTRL_WRITE_BNDRY_16) {
  8896. static struct pci_device_id dma_wait_state_chipsets[] = {
  8897. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  8898. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  8899. { },
  8900. };
  8901. /* DMA test passed without adjusting DMA boundary,
  8902. * now look for chipsets that are known to expose the
  8903. * DMA bug without failing the test.
  8904. */
  8905. if (pci_dev_present(dma_wait_state_chipsets)) {
  8906. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8907. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8908. }
  8909. else
  8910. /* Safe to use the calculated DMA boundary. */
  8911. tp->dma_rwctrl = saved_dma_rwctrl;
  8912. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8913. }
  8914. out:
  8915. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  8916. out_nofree:
  8917. return ret;
  8918. }
  8919. static void __devinit tg3_init_link_config(struct tg3 *tp)
  8920. {
  8921. tp->link_config.advertising =
  8922. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8923. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8924. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  8925. ADVERTISED_Autoneg | ADVERTISED_MII);
  8926. tp->link_config.speed = SPEED_INVALID;
  8927. tp->link_config.duplex = DUPLEX_INVALID;
  8928. tp->link_config.autoneg = AUTONEG_ENABLE;
  8929. netif_carrier_off(tp->dev);
  8930. tp->link_config.active_speed = SPEED_INVALID;
  8931. tp->link_config.active_duplex = DUPLEX_INVALID;
  8932. tp->link_config.phy_is_low_power = 0;
  8933. tp->link_config.orig_speed = SPEED_INVALID;
  8934. tp->link_config.orig_duplex = DUPLEX_INVALID;
  8935. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  8936. }
  8937. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  8938. {
  8939. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8940. tp->bufmgr_config.mbuf_read_dma_low_water =
  8941. DEFAULT_MB_RDMA_LOW_WATER_5705;
  8942. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8943. DEFAULT_MB_MACRX_LOW_WATER_5705;
  8944. tp->bufmgr_config.mbuf_high_water =
  8945. DEFAULT_MB_HIGH_WATER_5705;
  8946. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8947. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  8948. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8949. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  8950. tp->bufmgr_config.mbuf_high_water_jumbo =
  8951. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  8952. } else {
  8953. tp->bufmgr_config.mbuf_read_dma_low_water =
  8954. DEFAULT_MB_RDMA_LOW_WATER;
  8955. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8956. DEFAULT_MB_MACRX_LOW_WATER;
  8957. tp->bufmgr_config.mbuf_high_water =
  8958. DEFAULT_MB_HIGH_WATER;
  8959. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8960. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  8961. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8962. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  8963. tp->bufmgr_config.mbuf_high_water_jumbo =
  8964. DEFAULT_MB_HIGH_WATER_JUMBO;
  8965. }
  8966. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  8967. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  8968. }
  8969. static char * __devinit tg3_phy_string(struct tg3 *tp)
  8970. {
  8971. switch (tp->phy_id & PHY_ID_MASK) {
  8972. case PHY_ID_BCM5400: return "5400";
  8973. case PHY_ID_BCM5401: return "5401";
  8974. case PHY_ID_BCM5411: return "5411";
  8975. case PHY_ID_BCM5701: return "5701";
  8976. case PHY_ID_BCM5703: return "5703";
  8977. case PHY_ID_BCM5704: return "5704";
  8978. case PHY_ID_BCM5705: return "5705";
  8979. case PHY_ID_BCM5750: return "5750";
  8980. case PHY_ID_BCM5752: return "5752";
  8981. case PHY_ID_BCM5714: return "5714";
  8982. case PHY_ID_BCM5780: return "5780";
  8983. case PHY_ID_BCM8002: return "8002/serdes";
  8984. case 0: return "serdes";
  8985. default: return "unknown";
  8986. };
  8987. }
  8988. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  8989. {
  8990. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8991. strcpy(str, "PCI Express");
  8992. return str;
  8993. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  8994. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  8995. strcpy(str, "PCIX:");
  8996. if ((clock_ctrl == 7) ||
  8997. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  8998. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  8999. strcat(str, "133MHz");
  9000. else if (clock_ctrl == 0)
  9001. strcat(str, "33MHz");
  9002. else if (clock_ctrl == 2)
  9003. strcat(str, "50MHz");
  9004. else if (clock_ctrl == 4)
  9005. strcat(str, "66MHz");
  9006. else if (clock_ctrl == 6)
  9007. strcat(str, "100MHz");
  9008. } else {
  9009. strcpy(str, "PCI:");
  9010. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  9011. strcat(str, "66MHz");
  9012. else
  9013. strcat(str, "33MHz");
  9014. }
  9015. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  9016. strcat(str, ":32-bit");
  9017. else
  9018. strcat(str, ":64-bit");
  9019. return str;
  9020. }
  9021. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  9022. {
  9023. struct pci_dev *peer;
  9024. unsigned int func, devnr = tp->pdev->devfn & ~7;
  9025. for (func = 0; func < 8; func++) {
  9026. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  9027. if (peer && peer != tp->pdev)
  9028. break;
  9029. pci_dev_put(peer);
  9030. }
  9031. /* 5704 can be configured in single-port mode, set peer to
  9032. * tp->pdev in that case.
  9033. */
  9034. if (!peer) {
  9035. peer = tp->pdev;
  9036. return peer;
  9037. }
  9038. /*
  9039. * We don't need to keep the refcount elevated; there's no way
  9040. * to remove one half of this device without removing the other
  9041. */
  9042. pci_dev_put(peer);
  9043. return peer;
  9044. }
  9045. static void __devinit tg3_init_coal(struct tg3 *tp)
  9046. {
  9047. struct ethtool_coalesce *ec = &tp->coal;
  9048. memset(ec, 0, sizeof(*ec));
  9049. ec->cmd = ETHTOOL_GCOALESCE;
  9050. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  9051. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  9052. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  9053. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  9054. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  9055. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  9056. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  9057. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  9058. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  9059. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  9060. HOSTCC_MODE_CLRTICK_TXBD)) {
  9061. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  9062. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  9063. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  9064. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  9065. }
  9066. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9067. ec->rx_coalesce_usecs_irq = 0;
  9068. ec->tx_coalesce_usecs_irq = 0;
  9069. ec->stats_block_coalesce_usecs = 0;
  9070. }
  9071. }
  9072. static int __devinit tg3_init_one(struct pci_dev *pdev,
  9073. const struct pci_device_id *ent)
  9074. {
  9075. static int tg3_version_printed = 0;
  9076. unsigned long tg3reg_base, tg3reg_len;
  9077. struct net_device *dev;
  9078. struct tg3 *tp;
  9079. int i, err, pm_cap;
  9080. char str[40];
  9081. u64 dma_mask, persist_dma_mask;
  9082. if (tg3_version_printed++ == 0)
  9083. printk(KERN_INFO "%s", version);
  9084. err = pci_enable_device(pdev);
  9085. if (err) {
  9086. printk(KERN_ERR PFX "Cannot enable PCI device, "
  9087. "aborting.\n");
  9088. return err;
  9089. }
  9090. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  9091. printk(KERN_ERR PFX "Cannot find proper PCI device "
  9092. "base address, aborting.\n");
  9093. err = -ENODEV;
  9094. goto err_out_disable_pdev;
  9095. }
  9096. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  9097. if (err) {
  9098. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  9099. "aborting.\n");
  9100. goto err_out_disable_pdev;
  9101. }
  9102. pci_set_master(pdev);
  9103. /* Find power-management capability. */
  9104. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  9105. if (pm_cap == 0) {
  9106. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  9107. "aborting.\n");
  9108. err = -EIO;
  9109. goto err_out_free_res;
  9110. }
  9111. tg3reg_base = pci_resource_start(pdev, 0);
  9112. tg3reg_len = pci_resource_len(pdev, 0);
  9113. dev = alloc_etherdev(sizeof(*tp));
  9114. if (!dev) {
  9115. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  9116. err = -ENOMEM;
  9117. goto err_out_free_res;
  9118. }
  9119. SET_MODULE_OWNER(dev);
  9120. SET_NETDEV_DEV(dev, &pdev->dev);
  9121. dev->features |= NETIF_F_LLTX;
  9122. #if TG3_VLAN_TAG_USED
  9123. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  9124. dev->vlan_rx_register = tg3_vlan_rx_register;
  9125. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  9126. #endif
  9127. tp = netdev_priv(dev);
  9128. tp->pdev = pdev;
  9129. tp->dev = dev;
  9130. tp->pm_cap = pm_cap;
  9131. tp->mac_mode = TG3_DEF_MAC_MODE;
  9132. tp->rx_mode = TG3_DEF_RX_MODE;
  9133. tp->tx_mode = TG3_DEF_TX_MODE;
  9134. tp->mi_mode = MAC_MI_MODE_BASE;
  9135. if (tg3_debug > 0)
  9136. tp->msg_enable = tg3_debug;
  9137. else
  9138. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  9139. /* The word/byte swap controls here control register access byte
  9140. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  9141. * setting below.
  9142. */
  9143. tp->misc_host_ctrl =
  9144. MISC_HOST_CTRL_MASK_PCI_INT |
  9145. MISC_HOST_CTRL_WORD_SWAP |
  9146. MISC_HOST_CTRL_INDIR_ACCESS |
  9147. MISC_HOST_CTRL_PCISTATE_RW;
  9148. /* The NONFRM (non-frame) byte/word swap controls take effect
  9149. * on descriptor entries, anything which isn't packet data.
  9150. *
  9151. * The StrongARM chips on the board (one for tx, one for rx)
  9152. * are running in big-endian mode.
  9153. */
  9154. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  9155. GRC_MODE_WSWAP_NONFRM_DATA);
  9156. #ifdef __BIG_ENDIAN
  9157. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  9158. #endif
  9159. spin_lock_init(&tp->lock);
  9160. spin_lock_init(&tp->tx_lock);
  9161. spin_lock_init(&tp->indirect_lock);
  9162. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  9163. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  9164. if (tp->regs == 0UL) {
  9165. printk(KERN_ERR PFX "Cannot map device registers, "
  9166. "aborting.\n");
  9167. err = -ENOMEM;
  9168. goto err_out_free_dev;
  9169. }
  9170. tg3_init_link_config(tp);
  9171. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  9172. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  9173. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  9174. dev->open = tg3_open;
  9175. dev->stop = tg3_close;
  9176. dev->get_stats = tg3_get_stats;
  9177. dev->set_multicast_list = tg3_set_rx_mode;
  9178. dev->set_mac_address = tg3_set_mac_addr;
  9179. dev->do_ioctl = tg3_ioctl;
  9180. dev->tx_timeout = tg3_tx_timeout;
  9181. dev->poll = tg3_poll;
  9182. dev->ethtool_ops = &tg3_ethtool_ops;
  9183. dev->weight = 64;
  9184. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  9185. dev->change_mtu = tg3_change_mtu;
  9186. dev->irq = pdev->irq;
  9187. #ifdef CONFIG_NET_POLL_CONTROLLER
  9188. dev->poll_controller = tg3_poll_controller;
  9189. #endif
  9190. err = tg3_get_invariants(tp);
  9191. if (err) {
  9192. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  9193. "aborting.\n");
  9194. goto err_out_iounmap;
  9195. }
  9196. /* The EPB bridge inside 5714, 5715, and 5780 and any
  9197. * device behind the EPB cannot support DMA addresses > 40-bit.
  9198. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  9199. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  9200. * do DMA address check in tg3_start_xmit().
  9201. */
  9202. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  9203. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  9204. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  9205. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  9206. #ifdef CONFIG_HIGHMEM
  9207. dma_mask = DMA_64BIT_MASK;
  9208. #endif
  9209. } else
  9210. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  9211. /* Configure DMA attributes. */
  9212. if (dma_mask > DMA_32BIT_MASK) {
  9213. err = pci_set_dma_mask(pdev, dma_mask);
  9214. if (!err) {
  9215. dev->features |= NETIF_F_HIGHDMA;
  9216. err = pci_set_consistent_dma_mask(pdev,
  9217. persist_dma_mask);
  9218. if (err < 0) {
  9219. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  9220. "DMA for consistent allocations\n");
  9221. goto err_out_iounmap;
  9222. }
  9223. }
  9224. }
  9225. if (err || dma_mask == DMA_32BIT_MASK) {
  9226. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  9227. if (err) {
  9228. printk(KERN_ERR PFX "No usable DMA configuration, "
  9229. "aborting.\n");
  9230. goto err_out_iounmap;
  9231. }
  9232. }
  9233. tg3_init_bufmgr_config(tp);
  9234. #if TG3_TSO_SUPPORT != 0
  9235. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  9236. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9237. }
  9238. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9239. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9240. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  9241. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  9242. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  9243. } else {
  9244. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  9245. }
  9246. /* TSO is off by default, user can enable using ethtool. */
  9247. #if 0
  9248. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)
  9249. dev->features |= NETIF_F_TSO;
  9250. #endif
  9251. #endif
  9252. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  9253. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  9254. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  9255. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  9256. tp->rx_pending = 63;
  9257. }
  9258. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9259. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9260. tp->pdev_peer = tg3_find_peer(tp);
  9261. err = tg3_get_device_address(tp);
  9262. if (err) {
  9263. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  9264. "aborting.\n");
  9265. goto err_out_iounmap;
  9266. }
  9267. /*
  9268. * Reset chip in case UNDI or EFI driver did not shutdown
  9269. * DMA self test will enable WDMAC and we'll see (spurious)
  9270. * pending DMA on the PCI bus at that point.
  9271. */
  9272. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  9273. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9274. pci_save_state(tp->pdev);
  9275. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  9276. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9277. }
  9278. err = tg3_test_dma(tp);
  9279. if (err) {
  9280. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  9281. goto err_out_iounmap;
  9282. }
  9283. /* Tigon3 can do ipv4 only... and some chips have buggy
  9284. * checksumming.
  9285. */
  9286. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  9287. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  9288. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  9289. } else
  9290. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  9291. /* flow control autonegotiation is default behavior */
  9292. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  9293. tg3_init_coal(tp);
  9294. /* Now that we have fully setup the chip, save away a snapshot
  9295. * of the PCI config space. We need to restore this after
  9296. * GRC_MISC_CFG core clock resets and some resume events.
  9297. */
  9298. pci_save_state(tp->pdev);
  9299. err = register_netdev(dev);
  9300. if (err) {
  9301. printk(KERN_ERR PFX "Cannot register net device, "
  9302. "aborting.\n");
  9303. goto err_out_iounmap;
  9304. }
  9305. pci_set_drvdata(pdev, dev);
  9306. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %sBaseT Ethernet ",
  9307. dev->name,
  9308. tp->board_part_number,
  9309. tp->pci_chip_rev_id,
  9310. tg3_phy_string(tp),
  9311. tg3_bus_string(tp, str),
  9312. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  9313. for (i = 0; i < 6; i++)
  9314. printk("%2.2x%c", dev->dev_addr[i],
  9315. i == 5 ? '\n' : ':');
  9316. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  9317. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  9318. "TSOcap[%d] \n",
  9319. dev->name,
  9320. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  9321. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  9322. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  9323. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  9324. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  9325. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  9326. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  9327. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  9328. dev->name, tp->dma_rwctrl,
  9329. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  9330. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  9331. return 0;
  9332. err_out_iounmap:
  9333. if (tp->regs) {
  9334. iounmap(tp->regs);
  9335. tp->regs = NULL;
  9336. }
  9337. err_out_free_dev:
  9338. free_netdev(dev);
  9339. err_out_free_res:
  9340. pci_release_regions(pdev);
  9341. err_out_disable_pdev:
  9342. pci_disable_device(pdev);
  9343. pci_set_drvdata(pdev, NULL);
  9344. return err;
  9345. }
  9346. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  9347. {
  9348. struct net_device *dev = pci_get_drvdata(pdev);
  9349. if (dev) {
  9350. struct tg3 *tp = netdev_priv(dev);
  9351. flush_scheduled_work();
  9352. unregister_netdev(dev);
  9353. if (tp->regs) {
  9354. iounmap(tp->regs);
  9355. tp->regs = NULL;
  9356. }
  9357. free_netdev(dev);
  9358. pci_release_regions(pdev);
  9359. pci_disable_device(pdev);
  9360. pci_set_drvdata(pdev, NULL);
  9361. }
  9362. }
  9363. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  9364. {
  9365. struct net_device *dev = pci_get_drvdata(pdev);
  9366. struct tg3 *tp = netdev_priv(dev);
  9367. int err;
  9368. if (!netif_running(dev))
  9369. return 0;
  9370. flush_scheduled_work();
  9371. tg3_netif_stop(tp);
  9372. del_timer_sync(&tp->timer);
  9373. tg3_full_lock(tp, 1);
  9374. tg3_disable_ints(tp);
  9375. tg3_full_unlock(tp);
  9376. netif_device_detach(dev);
  9377. tg3_full_lock(tp, 0);
  9378. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9379. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  9380. tg3_full_unlock(tp);
  9381. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  9382. if (err) {
  9383. tg3_full_lock(tp, 0);
  9384. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9385. tg3_init_hw(tp);
  9386. tp->timer.expires = jiffies + tp->timer_offset;
  9387. add_timer(&tp->timer);
  9388. netif_device_attach(dev);
  9389. tg3_netif_start(tp);
  9390. tg3_full_unlock(tp);
  9391. }
  9392. return err;
  9393. }
  9394. static int tg3_resume(struct pci_dev *pdev)
  9395. {
  9396. struct net_device *dev = pci_get_drvdata(pdev);
  9397. struct tg3 *tp = netdev_priv(dev);
  9398. int err;
  9399. if (!netif_running(dev))
  9400. return 0;
  9401. pci_restore_state(tp->pdev);
  9402. err = tg3_set_power_state(tp, 0);
  9403. if (err)
  9404. return err;
  9405. netif_device_attach(dev);
  9406. tg3_full_lock(tp, 0);
  9407. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9408. tg3_init_hw(tp);
  9409. tp->timer.expires = jiffies + tp->timer_offset;
  9410. add_timer(&tp->timer);
  9411. tg3_netif_start(tp);
  9412. tg3_full_unlock(tp);
  9413. return 0;
  9414. }
  9415. static struct pci_driver tg3_driver = {
  9416. .name = DRV_MODULE_NAME,
  9417. .id_table = tg3_pci_tbl,
  9418. .probe = tg3_init_one,
  9419. .remove = __devexit_p(tg3_remove_one),
  9420. .suspend = tg3_suspend,
  9421. .resume = tg3_resume
  9422. };
  9423. static int __init tg3_init(void)
  9424. {
  9425. return pci_module_init(&tg3_driver);
  9426. }
  9427. static void __exit tg3_cleanup(void)
  9428. {
  9429. pci_unregister_driver(&tg3_driver);
  9430. }
  9431. module_init(tg3_init);
  9432. module_exit(tg3_cleanup);