musb_gadget.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/stat.h>
  44. #include <linux/dma-mapping.h>
  45. #include "musb_core.h"
  46. /* MUSB PERIPHERAL status 3-mar-2006:
  47. *
  48. * - EP0 seems solid. It passes both USBCV and usbtest control cases.
  49. * Minor glitches:
  50. *
  51. * + remote wakeup to Linux hosts work, but saw USBCV failures;
  52. * in one test run (operator error?)
  53. * + endpoint halt tests -- in both usbtest and usbcv -- seem
  54. * to break when dma is enabled ... is something wrongly
  55. * clearing SENDSTALL?
  56. *
  57. * - Mass storage behaved ok when last tested. Network traffic patterns
  58. * (with lots of short transfers etc) need retesting; they turn up the
  59. * worst cases of the DMA, since short packets are typical but are not
  60. * required.
  61. *
  62. * - TX/IN
  63. * + both pio and dma behave in with network and g_zero tests
  64. * + no cppi throughput issues other than no-hw-queueing
  65. * + failed with FLAT_REG (DaVinci)
  66. * + seems to behave with double buffering, PIO -and- CPPI
  67. * + with gadgetfs + AIO, requests got lost?
  68. *
  69. * - RX/OUT
  70. * + both pio and dma behave in with network and g_zero tests
  71. * + dma is slow in typical case (short_not_ok is clear)
  72. * + double buffering ok with PIO
  73. * + double buffering *FAILS* with CPPI, wrong data bytes sometimes
  74. * + request lossage observed with gadgetfs
  75. *
  76. * - ISO not tested ... might work, but only weakly isochronous
  77. *
  78. * - Gadget driver disabling of softconnect during bind() is ignored; so
  79. * drivers can't hold off host requests until userspace is ready.
  80. * (Workaround: they can turn it off later.)
  81. *
  82. * - PORTABILITY (assumes PIO works):
  83. * + DaVinci, basically works with cppi dma
  84. * + OMAP 2430, ditto with mentor dma
  85. * + TUSB 6010, platform-specific dma in the works
  86. */
  87. /* ----------------------------------------------------------------------- */
  88. /*
  89. * Immediately complete a request.
  90. *
  91. * @param request the request to complete
  92. * @param status the status to complete the request with
  93. * Context: controller locked, IRQs blocked.
  94. */
  95. void musb_g_giveback(
  96. struct musb_ep *ep,
  97. struct usb_request *request,
  98. int status)
  99. __releases(ep->musb->lock)
  100. __acquires(ep->musb->lock)
  101. {
  102. struct musb_request *req;
  103. struct musb *musb;
  104. int busy = ep->busy;
  105. req = to_musb_request(request);
  106. list_del(&request->list);
  107. if (req->request.status == -EINPROGRESS)
  108. req->request.status = status;
  109. musb = req->musb;
  110. ep->busy = 1;
  111. spin_unlock(&musb->lock);
  112. if (is_dma_capable()) {
  113. if (req->mapped) {
  114. dma_unmap_single(musb->controller,
  115. req->request.dma,
  116. req->request.length,
  117. req->tx
  118. ? DMA_TO_DEVICE
  119. : DMA_FROM_DEVICE);
  120. req->request.dma = DMA_ADDR_INVALID;
  121. req->mapped = 0;
  122. } else if (req->request.dma != DMA_ADDR_INVALID)
  123. dma_sync_single_for_cpu(musb->controller,
  124. req->request.dma,
  125. req->request.length,
  126. req->tx
  127. ? DMA_TO_DEVICE
  128. : DMA_FROM_DEVICE);
  129. }
  130. if (request->status == 0)
  131. DBG(5, "%s done request %p, %d/%d\n",
  132. ep->end_point.name, request,
  133. req->request.actual, req->request.length);
  134. else
  135. DBG(2, "%s request %p, %d/%d fault %d\n",
  136. ep->end_point.name, request,
  137. req->request.actual, req->request.length,
  138. request->status);
  139. req->request.complete(&req->ep->end_point, &req->request);
  140. spin_lock(&musb->lock);
  141. ep->busy = busy;
  142. }
  143. /* ----------------------------------------------------------------------- */
  144. /*
  145. * Abort requests queued to an endpoint using the status. Synchronous.
  146. * caller locked controller and blocked irqs, and selected this ep.
  147. */
  148. static void nuke(struct musb_ep *ep, const int status)
  149. {
  150. struct musb_request *req = NULL;
  151. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  152. ep->busy = 1;
  153. if (is_dma_capable() && ep->dma) {
  154. struct dma_controller *c = ep->musb->dma_controller;
  155. int value;
  156. if (ep->is_in) {
  157. /*
  158. * The programming guide says that we must not clear
  159. * the DMAMODE bit before DMAENAB, so we only
  160. * clear it in the second write...
  161. */
  162. musb_writew(epio, MUSB_TXCSR,
  163. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  164. musb_writew(epio, MUSB_TXCSR,
  165. 0 | MUSB_TXCSR_FLUSHFIFO);
  166. } else {
  167. musb_writew(epio, MUSB_RXCSR,
  168. 0 | MUSB_RXCSR_FLUSHFIFO);
  169. musb_writew(epio, MUSB_RXCSR,
  170. 0 | MUSB_RXCSR_FLUSHFIFO);
  171. }
  172. value = c->channel_abort(ep->dma);
  173. DBG(value ? 1 : 6, "%s: abort DMA --> %d\n", ep->name, value);
  174. c->channel_release(ep->dma);
  175. ep->dma = NULL;
  176. }
  177. while (!list_empty(&(ep->req_list))) {
  178. req = container_of(ep->req_list.next, struct musb_request,
  179. request.list);
  180. musb_g_giveback(ep, &req->request, status);
  181. }
  182. }
  183. /* ----------------------------------------------------------------------- */
  184. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  185. /*
  186. * This assumes the separate CPPI engine is responding to DMA requests
  187. * from the usb core ... sequenced a bit differently from mentor dma.
  188. */
  189. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  190. {
  191. if (can_bulk_split(musb, ep->type))
  192. return ep->hw_ep->max_packet_sz_tx;
  193. else
  194. return ep->packet_sz;
  195. }
  196. #ifdef CONFIG_USB_INVENTRA_DMA
  197. /* Peripheral tx (IN) using Mentor DMA works as follows:
  198. Only mode 0 is used for transfers <= wPktSize,
  199. mode 1 is used for larger transfers,
  200. One of the following happens:
  201. - Host sends IN token which causes an endpoint interrupt
  202. -> TxAvail
  203. -> if DMA is currently busy, exit.
  204. -> if queue is non-empty, txstate().
  205. - Request is queued by the gadget driver.
  206. -> if queue was previously empty, txstate()
  207. txstate()
  208. -> start
  209. /\ -> setup DMA
  210. | (data is transferred to the FIFO, then sent out when
  211. | IN token(s) are recd from Host.
  212. | -> DMA interrupt on completion
  213. | calls TxAvail.
  214. | -> stop DMA, ~DMAENAB,
  215. | -> set TxPktRdy for last short pkt or zlp
  216. | -> Complete Request
  217. | -> Continue next request (call txstate)
  218. |___________________________________|
  219. * Non-Mentor DMA engines can of course work differently, such as by
  220. * upleveling from irq-per-packet to irq-per-buffer.
  221. */
  222. #endif
  223. /*
  224. * An endpoint is transmitting data. This can be called either from
  225. * the IRQ routine or from ep.queue() to kickstart a request on an
  226. * endpoint.
  227. *
  228. * Context: controller locked, IRQs blocked, endpoint selected
  229. */
  230. static void txstate(struct musb *musb, struct musb_request *req)
  231. {
  232. u8 epnum = req->epnum;
  233. struct musb_ep *musb_ep;
  234. void __iomem *epio = musb->endpoints[epnum].regs;
  235. struct usb_request *request;
  236. u16 fifo_count = 0, csr;
  237. int use_dma = 0;
  238. musb_ep = req->ep;
  239. /* we shouldn't get here while DMA is active ... but we do ... */
  240. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  241. DBG(4, "dma pending...\n");
  242. return;
  243. }
  244. /* read TXCSR before */
  245. csr = musb_readw(epio, MUSB_TXCSR);
  246. request = &req->request;
  247. fifo_count = min(max_ep_writesize(musb, musb_ep),
  248. (int)(request->length - request->actual));
  249. if (csr & MUSB_TXCSR_TXPKTRDY) {
  250. DBG(5, "%s old packet still ready , txcsr %03x\n",
  251. musb_ep->end_point.name, csr);
  252. return;
  253. }
  254. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  255. DBG(5, "%s stalling, txcsr %03x\n",
  256. musb_ep->end_point.name, csr);
  257. return;
  258. }
  259. DBG(4, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  260. epnum, musb_ep->packet_sz, fifo_count,
  261. csr);
  262. #ifndef CONFIG_MUSB_PIO_ONLY
  263. if (is_dma_capable() && musb_ep->dma) {
  264. struct dma_controller *c = musb->dma_controller;
  265. use_dma = (request->dma != DMA_ADDR_INVALID);
  266. /* MUSB_TXCSR_P_ISO is still set correctly */
  267. #ifdef CONFIG_USB_INVENTRA_DMA
  268. {
  269. size_t request_size;
  270. /* setup DMA, then program endpoint CSR */
  271. request_size = min_t(size_t, request->length,
  272. musb_ep->dma->max_len);
  273. if (request_size < musb_ep->packet_sz)
  274. musb_ep->dma->desired_mode = 0;
  275. else
  276. musb_ep->dma->desired_mode = 1;
  277. use_dma = use_dma && c->channel_program(
  278. musb_ep->dma, musb_ep->packet_sz,
  279. musb_ep->dma->desired_mode,
  280. request->dma, request_size);
  281. if (use_dma) {
  282. if (musb_ep->dma->desired_mode == 0) {
  283. /*
  284. * We must not clear the DMAMODE bit
  285. * before the DMAENAB bit -- and the
  286. * latter doesn't always get cleared
  287. * before we get here...
  288. */
  289. csr &= ~(MUSB_TXCSR_AUTOSET
  290. | MUSB_TXCSR_DMAENAB);
  291. musb_writew(epio, MUSB_TXCSR, csr
  292. | MUSB_TXCSR_P_WZC_BITS);
  293. csr &= ~MUSB_TXCSR_DMAMODE;
  294. csr |= (MUSB_TXCSR_DMAENAB |
  295. MUSB_TXCSR_MODE);
  296. /* against programming guide */
  297. } else
  298. csr |= (MUSB_TXCSR_AUTOSET
  299. | MUSB_TXCSR_DMAENAB
  300. | MUSB_TXCSR_DMAMODE
  301. | MUSB_TXCSR_MODE);
  302. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  303. musb_writew(epio, MUSB_TXCSR, csr);
  304. }
  305. }
  306. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  307. /* program endpoint CSR first, then setup DMA */
  308. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  309. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  310. MUSB_TXCSR_MODE;
  311. musb_writew(epio, MUSB_TXCSR,
  312. (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN)
  313. | csr);
  314. /* ensure writebuffer is empty */
  315. csr = musb_readw(epio, MUSB_TXCSR);
  316. /* NOTE host side sets DMAENAB later than this; both are
  317. * OK since the transfer dma glue (between CPPI and Mentor
  318. * fifos) just tells CPPI it could start. Data only moves
  319. * to the USB TX fifo when both fifos are ready.
  320. */
  321. /* "mode" is irrelevant here; handle terminating ZLPs like
  322. * PIO does, since the hardware RNDIS mode seems unreliable
  323. * except for the last-packet-is-already-short case.
  324. */
  325. use_dma = use_dma && c->channel_program(
  326. musb_ep->dma, musb_ep->packet_sz,
  327. 0,
  328. request->dma,
  329. request->length);
  330. if (!use_dma) {
  331. c->channel_release(musb_ep->dma);
  332. musb_ep->dma = NULL;
  333. csr &= ~MUSB_TXCSR_DMAENAB;
  334. musb_writew(epio, MUSB_TXCSR, csr);
  335. /* invariant: prequest->buf is non-null */
  336. }
  337. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  338. use_dma = use_dma && c->channel_program(
  339. musb_ep->dma, musb_ep->packet_sz,
  340. request->zero,
  341. request->dma,
  342. request->length);
  343. #endif
  344. }
  345. #endif
  346. if (!use_dma) {
  347. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  348. (u8 *) (request->buf + request->actual));
  349. request->actual += fifo_count;
  350. csr |= MUSB_TXCSR_TXPKTRDY;
  351. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  352. musb_writew(epio, MUSB_TXCSR, csr);
  353. }
  354. /* host may already have the data when this message shows... */
  355. DBG(3, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  356. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  357. request->actual, request->length,
  358. musb_readw(epio, MUSB_TXCSR),
  359. fifo_count,
  360. musb_readw(epio, MUSB_TXMAXP));
  361. }
  362. /*
  363. * FIFO state update (e.g. data ready).
  364. * Called from IRQ, with controller locked.
  365. */
  366. void musb_g_tx(struct musb *musb, u8 epnum)
  367. {
  368. u16 csr;
  369. struct usb_request *request;
  370. u8 __iomem *mbase = musb->mregs;
  371. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  372. void __iomem *epio = musb->endpoints[epnum].regs;
  373. struct dma_channel *dma;
  374. musb_ep_select(mbase, epnum);
  375. request = next_request(musb_ep);
  376. csr = musb_readw(epio, MUSB_TXCSR);
  377. DBG(4, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  378. dma = is_dma_capable() ? musb_ep->dma : NULL;
  379. /*
  380. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  381. * probably rates reporting as a host error.
  382. */
  383. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  384. csr |= MUSB_TXCSR_P_WZC_BITS;
  385. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  386. musb_writew(epio, MUSB_TXCSR, csr);
  387. return;
  388. }
  389. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  390. /* We NAKed, no big deal... little reason to care. */
  391. csr |= MUSB_TXCSR_P_WZC_BITS;
  392. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  393. musb_writew(epio, MUSB_TXCSR, csr);
  394. DBG(20, "underrun on ep%d, req %p\n", epnum, request);
  395. }
  396. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  397. /*
  398. * SHOULD NOT HAPPEN... has with CPPI though, after
  399. * changing SENDSTALL (and other cases); harmless?
  400. */
  401. DBG(5, "%s dma still busy?\n", musb_ep->end_point.name);
  402. return;
  403. }
  404. if (request) {
  405. u8 is_dma = 0;
  406. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  407. is_dma = 1;
  408. csr |= MUSB_TXCSR_P_WZC_BITS;
  409. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  410. MUSB_TXCSR_TXPKTRDY);
  411. musb_writew(epio, MUSB_TXCSR, csr);
  412. /* Ensure writebuffer is empty. */
  413. csr = musb_readw(epio, MUSB_TXCSR);
  414. request->actual += musb_ep->dma->actual_len;
  415. DBG(4, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
  416. epnum, csr, musb_ep->dma->actual_len, request);
  417. }
  418. if (is_dma || request->actual == request->length) {
  419. /*
  420. * First, maybe a terminating short packet. Some DMA
  421. * engines might handle this by themselves.
  422. */
  423. if ((request->zero && request->length
  424. && request->length % musb_ep->packet_sz == 0)
  425. #ifdef CONFIG_USB_INVENTRA_DMA
  426. || (is_dma && (!dma->desired_mode ||
  427. (request->actual &
  428. (musb_ep->packet_sz - 1))))
  429. #endif
  430. ) {
  431. /*
  432. * On DMA completion, FIFO may not be
  433. * available yet...
  434. */
  435. if (csr & MUSB_TXCSR_TXPKTRDY)
  436. return;
  437. DBG(4, "sending zero pkt\n");
  438. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  439. | MUSB_TXCSR_TXPKTRDY);
  440. request->zero = 0;
  441. }
  442. /* ... or if not, then complete it. */
  443. musb_g_giveback(musb_ep, request, 0);
  444. /*
  445. * Kickstart next transfer if appropriate;
  446. * the packet that just completed might not
  447. * be transmitted for hours or days.
  448. * REVISIT for double buffering...
  449. * FIXME revisit for stalls too...
  450. */
  451. musb_ep_select(mbase, epnum);
  452. csr = musb_readw(epio, MUSB_TXCSR);
  453. if (csr & MUSB_TXCSR_FIFONOTEMPTY)
  454. return;
  455. request = musb_ep->desc ? next_request(musb_ep) : NULL;
  456. if (!request) {
  457. DBG(4, "%s idle now\n",
  458. musb_ep->end_point.name);
  459. return;
  460. }
  461. }
  462. txstate(musb, to_musb_request(request));
  463. }
  464. }
  465. /* ------------------------------------------------------------ */
  466. #ifdef CONFIG_USB_INVENTRA_DMA
  467. /* Peripheral rx (OUT) using Mentor DMA works as follows:
  468. - Only mode 0 is used.
  469. - Request is queued by the gadget class driver.
  470. -> if queue was previously empty, rxstate()
  471. - Host sends OUT token which causes an endpoint interrupt
  472. /\ -> RxReady
  473. | -> if request queued, call rxstate
  474. | /\ -> setup DMA
  475. | | -> DMA interrupt on completion
  476. | | -> RxReady
  477. | | -> stop DMA
  478. | | -> ack the read
  479. | | -> if data recd = max expected
  480. | | by the request, or host
  481. | | sent a short packet,
  482. | | complete the request,
  483. | | and start the next one.
  484. | |_____________________________________|
  485. | else just wait for the host
  486. | to send the next OUT token.
  487. |__________________________________________________|
  488. * Non-Mentor DMA engines can of course work differently.
  489. */
  490. #endif
  491. /*
  492. * Context: controller locked, IRQs blocked, endpoint selected
  493. */
  494. static void rxstate(struct musb *musb, struct musb_request *req)
  495. {
  496. const u8 epnum = req->epnum;
  497. struct usb_request *request = &req->request;
  498. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_out;
  499. void __iomem *epio = musb->endpoints[epnum].regs;
  500. unsigned fifo_count = 0;
  501. u16 len = musb_ep->packet_sz;
  502. u16 csr = musb_readw(epio, MUSB_RXCSR);
  503. /* We shouldn't get here while DMA is active, but we do... */
  504. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  505. DBG(4, "DMA pending...\n");
  506. return;
  507. }
  508. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  509. DBG(5, "%s stalling, RXCSR %04x\n",
  510. musb_ep->end_point.name, csr);
  511. return;
  512. }
  513. if (is_cppi_enabled() && musb_ep->dma) {
  514. struct dma_controller *c = musb->dma_controller;
  515. struct dma_channel *channel = musb_ep->dma;
  516. /* NOTE: CPPI won't actually stop advancing the DMA
  517. * queue after short packet transfers, so this is almost
  518. * always going to run as IRQ-per-packet DMA so that
  519. * faults will be handled correctly.
  520. */
  521. if (c->channel_program(channel,
  522. musb_ep->packet_sz,
  523. !request->short_not_ok,
  524. request->dma + request->actual,
  525. request->length - request->actual)) {
  526. /* make sure that if an rxpkt arrived after the irq,
  527. * the cppi engine will be ready to take it as soon
  528. * as DMA is enabled
  529. */
  530. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  531. | MUSB_RXCSR_DMAMODE);
  532. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  533. musb_writew(epio, MUSB_RXCSR, csr);
  534. return;
  535. }
  536. }
  537. if (csr & MUSB_RXCSR_RXPKTRDY) {
  538. len = musb_readw(epio, MUSB_RXCOUNT);
  539. if (request->actual < request->length) {
  540. #ifdef CONFIG_USB_INVENTRA_DMA
  541. if (is_dma_capable() && musb_ep->dma) {
  542. struct dma_controller *c;
  543. struct dma_channel *channel;
  544. int use_dma = 0;
  545. c = musb->dma_controller;
  546. channel = musb_ep->dma;
  547. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  548. * mode 0 only. So we do not get endpoint interrupts due to DMA
  549. * completion. We only get interrupts from DMA controller.
  550. *
  551. * We could operate in DMA mode 1 if we knew the size of the tranfer
  552. * in advance. For mass storage class, request->length = what the host
  553. * sends, so that'd work. But for pretty much everything else,
  554. * request->length is routinely more than what the host sends. For
  555. * most these gadgets, end of is signified either by a short packet,
  556. * or filling the last byte of the buffer. (Sending extra data in
  557. * that last pckate should trigger an overflow fault.) But in mode 1,
  558. * we don't get DMA completion interrrupt for short packets.
  559. *
  560. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  561. * to get endpoint interrupt on every DMA req, but that didn't seem
  562. * to work reliably.
  563. *
  564. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  565. * then becomes usable as a runtime "use mode 1" hint...
  566. */
  567. csr |= MUSB_RXCSR_DMAENAB;
  568. #ifdef USE_MODE1
  569. csr |= MUSB_RXCSR_AUTOCLEAR;
  570. /* csr |= MUSB_RXCSR_DMAMODE; */
  571. /* this special sequence (enabling and then
  572. * disabling MUSB_RXCSR_DMAMODE) is required
  573. * to get DMAReq to activate
  574. */
  575. musb_writew(epio, MUSB_RXCSR,
  576. csr | MUSB_RXCSR_DMAMODE);
  577. #endif
  578. musb_writew(epio, MUSB_RXCSR, csr);
  579. if (request->actual < request->length) {
  580. int transfer_size = 0;
  581. #ifdef USE_MODE1
  582. transfer_size = min(request->length,
  583. channel->max_len);
  584. #else
  585. transfer_size = len;
  586. #endif
  587. if (transfer_size <= musb_ep->packet_sz)
  588. musb_ep->dma->desired_mode = 0;
  589. else
  590. musb_ep->dma->desired_mode = 1;
  591. use_dma = c->channel_program(
  592. channel,
  593. musb_ep->packet_sz,
  594. channel->desired_mode,
  595. request->dma
  596. + request->actual,
  597. transfer_size);
  598. }
  599. if (use_dma)
  600. return;
  601. }
  602. #endif /* Mentor's DMA */
  603. fifo_count = request->length - request->actual;
  604. DBG(3, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  605. musb_ep->end_point.name,
  606. len, fifo_count,
  607. musb_ep->packet_sz);
  608. fifo_count = min_t(unsigned, len, fifo_count);
  609. #ifdef CONFIG_USB_TUSB_OMAP_DMA
  610. if (tusb_dma_omap() && musb_ep->dma) {
  611. struct dma_controller *c = musb->dma_controller;
  612. struct dma_channel *channel = musb_ep->dma;
  613. u32 dma_addr = request->dma + request->actual;
  614. int ret;
  615. ret = c->channel_program(channel,
  616. musb_ep->packet_sz,
  617. channel->desired_mode,
  618. dma_addr,
  619. fifo_count);
  620. if (ret)
  621. return;
  622. }
  623. #endif
  624. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  625. (request->buf + request->actual));
  626. request->actual += fifo_count;
  627. /* REVISIT if we left anything in the fifo, flush
  628. * it and report -EOVERFLOW
  629. */
  630. /* ack the read! */
  631. csr |= MUSB_RXCSR_P_WZC_BITS;
  632. csr &= ~MUSB_RXCSR_RXPKTRDY;
  633. musb_writew(epio, MUSB_RXCSR, csr);
  634. }
  635. }
  636. /* reach the end or short packet detected */
  637. if (request->actual == request->length || len < musb_ep->packet_sz)
  638. musb_g_giveback(musb_ep, request, 0);
  639. }
  640. /*
  641. * Data ready for a request; called from IRQ
  642. */
  643. void musb_g_rx(struct musb *musb, u8 epnum)
  644. {
  645. u16 csr;
  646. struct usb_request *request;
  647. void __iomem *mbase = musb->mregs;
  648. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_out;
  649. void __iomem *epio = musb->endpoints[epnum].regs;
  650. struct dma_channel *dma;
  651. musb_ep_select(mbase, epnum);
  652. request = next_request(musb_ep);
  653. csr = musb_readw(epio, MUSB_RXCSR);
  654. dma = is_dma_capable() ? musb_ep->dma : NULL;
  655. DBG(4, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  656. csr, dma ? " (dma)" : "", request);
  657. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  658. csr |= MUSB_RXCSR_P_WZC_BITS;
  659. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  660. musb_writew(epio, MUSB_RXCSR, csr);
  661. return;
  662. }
  663. if (csr & MUSB_RXCSR_P_OVERRUN) {
  664. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  665. csr &= ~MUSB_RXCSR_P_OVERRUN;
  666. musb_writew(epio, MUSB_RXCSR, csr);
  667. DBG(3, "%s iso overrun on %p\n", musb_ep->name, request);
  668. if (request && request->status == -EINPROGRESS)
  669. request->status = -EOVERFLOW;
  670. }
  671. if (csr & MUSB_RXCSR_INCOMPRX) {
  672. /* REVISIT not necessarily an error */
  673. DBG(4, "%s, incomprx\n", musb_ep->end_point.name);
  674. }
  675. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  676. /* "should not happen"; likely RXPKTRDY pending for DMA */
  677. DBG((csr & MUSB_RXCSR_DMAENAB) ? 4 : 1,
  678. "%s busy, csr %04x\n",
  679. musb_ep->end_point.name, csr);
  680. return;
  681. }
  682. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  683. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  684. | MUSB_RXCSR_DMAENAB
  685. | MUSB_RXCSR_DMAMODE);
  686. musb_writew(epio, MUSB_RXCSR,
  687. MUSB_RXCSR_P_WZC_BITS | csr);
  688. request->actual += musb_ep->dma->actual_len;
  689. DBG(4, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  690. epnum, csr,
  691. musb_readw(epio, MUSB_RXCSR),
  692. musb_ep->dma->actual_len, request);
  693. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA)
  694. /* Autoclear doesn't clear RxPktRdy for short packets */
  695. if ((dma->desired_mode == 0)
  696. || (dma->actual_len
  697. & (musb_ep->packet_sz - 1))) {
  698. /* ack the read! */
  699. csr &= ~MUSB_RXCSR_RXPKTRDY;
  700. musb_writew(epio, MUSB_RXCSR, csr);
  701. }
  702. /* incomplete, and not short? wait for next IN packet */
  703. if ((request->actual < request->length)
  704. && (musb_ep->dma->actual_len
  705. == musb_ep->packet_sz))
  706. return;
  707. #endif
  708. musb_g_giveback(musb_ep, request, 0);
  709. request = next_request(musb_ep);
  710. if (!request)
  711. return;
  712. }
  713. /* analyze request if the ep is hot */
  714. if (request)
  715. rxstate(musb, to_musb_request(request));
  716. else
  717. DBG(3, "packet waiting for %s%s request\n",
  718. musb_ep->desc ? "" : "inactive ",
  719. musb_ep->end_point.name);
  720. return;
  721. }
  722. /* ------------------------------------------------------------ */
  723. static int musb_gadget_enable(struct usb_ep *ep,
  724. const struct usb_endpoint_descriptor *desc)
  725. {
  726. unsigned long flags;
  727. struct musb_ep *musb_ep;
  728. struct musb_hw_ep *hw_ep;
  729. void __iomem *regs;
  730. struct musb *musb;
  731. void __iomem *mbase;
  732. u8 epnum;
  733. u16 csr;
  734. unsigned tmp;
  735. int status = -EINVAL;
  736. if (!ep || !desc)
  737. return -EINVAL;
  738. musb_ep = to_musb_ep(ep);
  739. hw_ep = musb_ep->hw_ep;
  740. regs = hw_ep->regs;
  741. musb = musb_ep->musb;
  742. mbase = musb->mregs;
  743. epnum = musb_ep->current_epnum;
  744. spin_lock_irqsave(&musb->lock, flags);
  745. if (musb_ep->desc) {
  746. status = -EBUSY;
  747. goto fail;
  748. }
  749. musb_ep->type = usb_endpoint_type(desc);
  750. /* check direction and (later) maxpacket size against endpoint */
  751. if (usb_endpoint_num(desc) != epnum)
  752. goto fail;
  753. /* REVISIT this rules out high bandwidth periodic transfers */
  754. tmp = le16_to_cpu(desc->wMaxPacketSize);
  755. if (tmp & ~0x07ff)
  756. goto fail;
  757. musb_ep->packet_sz = tmp;
  758. /* enable the interrupts for the endpoint, set the endpoint
  759. * packet size (or fail), set the mode, clear the fifo
  760. */
  761. musb_ep_select(mbase, epnum);
  762. if (usb_endpoint_dir_in(desc)) {
  763. u16 int_txe = musb_readw(mbase, MUSB_INTRTXE);
  764. if (hw_ep->is_shared_fifo)
  765. musb_ep->is_in = 1;
  766. if (!musb_ep->is_in)
  767. goto fail;
  768. if (tmp > hw_ep->max_packet_sz_tx)
  769. goto fail;
  770. int_txe |= (1 << epnum);
  771. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  772. /* REVISIT if can_bulk_split(), use by updating "tmp";
  773. * likewise high bandwidth periodic tx
  774. */
  775. musb_writew(regs, MUSB_TXMAXP, tmp);
  776. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  777. if (musb_readw(regs, MUSB_TXCSR)
  778. & MUSB_TXCSR_FIFONOTEMPTY)
  779. csr |= MUSB_TXCSR_FLUSHFIFO;
  780. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  781. csr |= MUSB_TXCSR_P_ISO;
  782. /* set twice in case of double buffering */
  783. musb_writew(regs, MUSB_TXCSR, csr);
  784. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  785. musb_writew(regs, MUSB_TXCSR, csr);
  786. } else {
  787. u16 int_rxe = musb_readw(mbase, MUSB_INTRRXE);
  788. if (hw_ep->is_shared_fifo)
  789. musb_ep->is_in = 0;
  790. if (musb_ep->is_in)
  791. goto fail;
  792. if (tmp > hw_ep->max_packet_sz_rx)
  793. goto fail;
  794. int_rxe |= (1 << epnum);
  795. musb_writew(mbase, MUSB_INTRRXE, int_rxe);
  796. /* REVISIT if can_bulk_combine() use by updating "tmp"
  797. * likewise high bandwidth periodic rx
  798. */
  799. musb_writew(regs, MUSB_RXMAXP, tmp);
  800. /* force shared fifo to OUT-only mode */
  801. if (hw_ep->is_shared_fifo) {
  802. csr = musb_readw(regs, MUSB_TXCSR);
  803. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  804. musb_writew(regs, MUSB_TXCSR, csr);
  805. }
  806. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  807. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  808. csr |= MUSB_RXCSR_P_ISO;
  809. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  810. csr |= MUSB_RXCSR_DISNYET;
  811. /* set twice in case of double buffering */
  812. musb_writew(regs, MUSB_RXCSR, csr);
  813. musb_writew(regs, MUSB_RXCSR, csr);
  814. }
  815. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  816. * for some reason you run out of channels here.
  817. */
  818. if (is_dma_capable() && musb->dma_controller) {
  819. struct dma_controller *c = musb->dma_controller;
  820. musb_ep->dma = c->channel_alloc(c, hw_ep,
  821. (desc->bEndpointAddress & USB_DIR_IN));
  822. } else
  823. musb_ep->dma = NULL;
  824. musb_ep->desc = desc;
  825. musb_ep->busy = 0;
  826. musb_ep->wedged = 0;
  827. status = 0;
  828. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  829. musb_driver_name, musb_ep->end_point.name,
  830. ({ char *s; switch (musb_ep->type) {
  831. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  832. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  833. default: s = "iso"; break;
  834. }; s; }),
  835. musb_ep->is_in ? "IN" : "OUT",
  836. musb_ep->dma ? "dma, " : "",
  837. musb_ep->packet_sz);
  838. schedule_work(&musb->irq_work);
  839. fail:
  840. spin_unlock_irqrestore(&musb->lock, flags);
  841. return status;
  842. }
  843. /*
  844. * Disable an endpoint flushing all requests queued.
  845. */
  846. static int musb_gadget_disable(struct usb_ep *ep)
  847. {
  848. unsigned long flags;
  849. struct musb *musb;
  850. u8 epnum;
  851. struct musb_ep *musb_ep;
  852. void __iomem *epio;
  853. int status = 0;
  854. musb_ep = to_musb_ep(ep);
  855. musb = musb_ep->musb;
  856. epnum = musb_ep->current_epnum;
  857. epio = musb->endpoints[epnum].regs;
  858. spin_lock_irqsave(&musb->lock, flags);
  859. musb_ep_select(musb->mregs, epnum);
  860. /* zero the endpoint sizes */
  861. if (musb_ep->is_in) {
  862. u16 int_txe = musb_readw(musb->mregs, MUSB_INTRTXE);
  863. int_txe &= ~(1 << epnum);
  864. musb_writew(musb->mregs, MUSB_INTRTXE, int_txe);
  865. musb_writew(epio, MUSB_TXMAXP, 0);
  866. } else {
  867. u16 int_rxe = musb_readw(musb->mregs, MUSB_INTRRXE);
  868. int_rxe &= ~(1 << epnum);
  869. musb_writew(musb->mregs, MUSB_INTRRXE, int_rxe);
  870. musb_writew(epio, MUSB_RXMAXP, 0);
  871. }
  872. musb_ep->desc = NULL;
  873. /* abort all pending DMA and requests */
  874. nuke(musb_ep, -ESHUTDOWN);
  875. schedule_work(&musb->irq_work);
  876. spin_unlock_irqrestore(&(musb->lock), flags);
  877. DBG(2, "%s\n", musb_ep->end_point.name);
  878. return status;
  879. }
  880. /*
  881. * Allocate a request for an endpoint.
  882. * Reused by ep0 code.
  883. */
  884. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  885. {
  886. struct musb_ep *musb_ep = to_musb_ep(ep);
  887. struct musb_request *request = NULL;
  888. request = kzalloc(sizeof *request, gfp_flags);
  889. if (request) {
  890. INIT_LIST_HEAD(&request->request.list);
  891. request->request.dma = DMA_ADDR_INVALID;
  892. request->epnum = musb_ep->current_epnum;
  893. request->ep = musb_ep;
  894. }
  895. return &request->request;
  896. }
  897. /*
  898. * Free a request
  899. * Reused by ep0 code.
  900. */
  901. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  902. {
  903. kfree(to_musb_request(req));
  904. }
  905. static LIST_HEAD(buffers);
  906. struct free_record {
  907. struct list_head list;
  908. struct device *dev;
  909. unsigned bytes;
  910. dma_addr_t dma;
  911. };
  912. /*
  913. * Context: controller locked, IRQs blocked.
  914. */
  915. static void musb_ep_restart(struct musb *musb, struct musb_request *req)
  916. {
  917. DBG(3, "<== %s request %p len %u on hw_ep%d\n",
  918. req->tx ? "TX/IN" : "RX/OUT",
  919. &req->request, req->request.length, req->epnum);
  920. musb_ep_select(musb->mregs, req->epnum);
  921. if (req->tx)
  922. txstate(musb, req);
  923. else
  924. rxstate(musb, req);
  925. }
  926. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  927. gfp_t gfp_flags)
  928. {
  929. struct musb_ep *musb_ep;
  930. struct musb_request *request;
  931. struct musb *musb;
  932. int status = 0;
  933. unsigned long lockflags;
  934. if (!ep || !req)
  935. return -EINVAL;
  936. if (!req->buf)
  937. return -ENODATA;
  938. musb_ep = to_musb_ep(ep);
  939. musb = musb_ep->musb;
  940. request = to_musb_request(req);
  941. request->musb = musb;
  942. if (request->ep != musb_ep)
  943. return -EINVAL;
  944. DBG(4, "<== to %s request=%p\n", ep->name, req);
  945. /* request is mine now... */
  946. request->request.actual = 0;
  947. request->request.status = -EINPROGRESS;
  948. request->epnum = musb_ep->current_epnum;
  949. request->tx = musb_ep->is_in;
  950. if (is_dma_capable() && musb_ep->dma) {
  951. if (request->request.dma == DMA_ADDR_INVALID) {
  952. request->request.dma = dma_map_single(
  953. musb->controller,
  954. request->request.buf,
  955. request->request.length,
  956. request->tx
  957. ? DMA_TO_DEVICE
  958. : DMA_FROM_DEVICE);
  959. request->mapped = 1;
  960. } else {
  961. dma_sync_single_for_device(musb->controller,
  962. request->request.dma,
  963. request->request.length,
  964. request->tx
  965. ? DMA_TO_DEVICE
  966. : DMA_FROM_DEVICE);
  967. request->mapped = 0;
  968. }
  969. } else if (!req->buf) {
  970. return -ENODATA;
  971. } else
  972. request->mapped = 0;
  973. spin_lock_irqsave(&musb->lock, lockflags);
  974. /* don't queue if the ep is down */
  975. if (!musb_ep->desc) {
  976. DBG(4, "req %p queued to %s while ep %s\n",
  977. req, ep->name, "disabled");
  978. status = -ESHUTDOWN;
  979. goto cleanup;
  980. }
  981. /* add request to the list */
  982. list_add_tail(&(request->request.list), &(musb_ep->req_list));
  983. /* it this is the head of the queue, start i/o ... */
  984. if (!musb_ep->busy && &request->request.list == musb_ep->req_list.next)
  985. musb_ep_restart(musb, request);
  986. cleanup:
  987. spin_unlock_irqrestore(&musb->lock, lockflags);
  988. return status;
  989. }
  990. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  991. {
  992. struct musb_ep *musb_ep = to_musb_ep(ep);
  993. struct usb_request *r;
  994. unsigned long flags;
  995. int status = 0;
  996. struct musb *musb = musb_ep->musb;
  997. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  998. return -EINVAL;
  999. spin_lock_irqsave(&musb->lock, flags);
  1000. list_for_each_entry(r, &musb_ep->req_list, list) {
  1001. if (r == request)
  1002. break;
  1003. }
  1004. if (r != request) {
  1005. DBG(3, "request %p not queued to %s\n", request, ep->name);
  1006. status = -EINVAL;
  1007. goto done;
  1008. }
  1009. /* if the hardware doesn't have the request, easy ... */
  1010. if (musb_ep->req_list.next != &request->list || musb_ep->busy)
  1011. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1012. /* ... else abort the dma transfer ... */
  1013. else if (is_dma_capable() && musb_ep->dma) {
  1014. struct dma_controller *c = musb->dma_controller;
  1015. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1016. if (c->channel_abort)
  1017. status = c->channel_abort(musb_ep->dma);
  1018. else
  1019. status = -EBUSY;
  1020. if (status == 0)
  1021. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1022. } else {
  1023. /* NOTE: by sticking to easily tested hardware/driver states,
  1024. * we leave counting of in-flight packets imprecise.
  1025. */
  1026. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1027. }
  1028. done:
  1029. spin_unlock_irqrestore(&musb->lock, flags);
  1030. return status;
  1031. }
  1032. /*
  1033. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1034. * data but will queue requests.
  1035. *
  1036. * exported to ep0 code
  1037. */
  1038. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1039. {
  1040. struct musb_ep *musb_ep = to_musb_ep(ep);
  1041. u8 epnum = musb_ep->current_epnum;
  1042. struct musb *musb = musb_ep->musb;
  1043. void __iomem *epio = musb->endpoints[epnum].regs;
  1044. void __iomem *mbase;
  1045. unsigned long flags;
  1046. u16 csr;
  1047. struct musb_request *request;
  1048. int status = 0;
  1049. if (!ep)
  1050. return -EINVAL;
  1051. mbase = musb->mregs;
  1052. spin_lock_irqsave(&musb->lock, flags);
  1053. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1054. status = -EINVAL;
  1055. goto done;
  1056. }
  1057. musb_ep_select(mbase, epnum);
  1058. request = to_musb_request(next_request(musb_ep));
  1059. if (value) {
  1060. if (request) {
  1061. DBG(3, "request in progress, cannot halt %s\n",
  1062. ep->name);
  1063. status = -EAGAIN;
  1064. goto done;
  1065. }
  1066. /* Cannot portably stall with non-empty FIFO */
  1067. if (musb_ep->is_in) {
  1068. csr = musb_readw(epio, MUSB_TXCSR);
  1069. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1070. DBG(3, "FIFO busy, cannot halt %s\n", ep->name);
  1071. status = -EAGAIN;
  1072. goto done;
  1073. }
  1074. }
  1075. } else
  1076. musb_ep->wedged = 0;
  1077. /* set/clear the stall and toggle bits */
  1078. DBG(2, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1079. if (musb_ep->is_in) {
  1080. csr = musb_readw(epio, MUSB_TXCSR);
  1081. csr |= MUSB_TXCSR_P_WZC_BITS
  1082. | MUSB_TXCSR_CLRDATATOG;
  1083. if (value)
  1084. csr |= MUSB_TXCSR_P_SENDSTALL;
  1085. else
  1086. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1087. | MUSB_TXCSR_P_SENTSTALL);
  1088. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1089. musb_writew(epio, MUSB_TXCSR, csr);
  1090. } else {
  1091. csr = musb_readw(epio, MUSB_RXCSR);
  1092. csr |= MUSB_RXCSR_P_WZC_BITS
  1093. | MUSB_RXCSR_FLUSHFIFO
  1094. | MUSB_RXCSR_CLRDATATOG;
  1095. if (value)
  1096. csr |= MUSB_RXCSR_P_SENDSTALL;
  1097. else
  1098. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1099. | MUSB_RXCSR_P_SENTSTALL);
  1100. musb_writew(epio, MUSB_RXCSR, csr);
  1101. }
  1102. /* maybe start the first request in the queue */
  1103. if (!musb_ep->busy && !value && request) {
  1104. DBG(3, "restarting the request\n");
  1105. musb_ep_restart(musb, request);
  1106. }
  1107. done:
  1108. spin_unlock_irqrestore(&musb->lock, flags);
  1109. return status;
  1110. }
  1111. /*
  1112. * Sets the halt feature with the clear requests ignored
  1113. */
  1114. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1115. {
  1116. struct musb_ep *musb_ep = to_musb_ep(ep);
  1117. if (!ep)
  1118. return -EINVAL;
  1119. musb_ep->wedged = 1;
  1120. return usb_ep_set_halt(ep);
  1121. }
  1122. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1123. {
  1124. struct musb_ep *musb_ep = to_musb_ep(ep);
  1125. void __iomem *epio = musb_ep->hw_ep->regs;
  1126. int retval = -EINVAL;
  1127. if (musb_ep->desc && !musb_ep->is_in) {
  1128. struct musb *musb = musb_ep->musb;
  1129. int epnum = musb_ep->current_epnum;
  1130. void __iomem *mbase = musb->mregs;
  1131. unsigned long flags;
  1132. spin_lock_irqsave(&musb->lock, flags);
  1133. musb_ep_select(mbase, epnum);
  1134. /* FIXME return zero unless RXPKTRDY is set */
  1135. retval = musb_readw(epio, MUSB_RXCOUNT);
  1136. spin_unlock_irqrestore(&musb->lock, flags);
  1137. }
  1138. return retval;
  1139. }
  1140. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1141. {
  1142. struct musb_ep *musb_ep = to_musb_ep(ep);
  1143. struct musb *musb = musb_ep->musb;
  1144. u8 epnum = musb_ep->current_epnum;
  1145. void __iomem *epio = musb->endpoints[epnum].regs;
  1146. void __iomem *mbase;
  1147. unsigned long flags;
  1148. u16 csr, int_txe;
  1149. mbase = musb->mregs;
  1150. spin_lock_irqsave(&musb->lock, flags);
  1151. musb_ep_select(mbase, (u8) epnum);
  1152. /* disable interrupts */
  1153. int_txe = musb_readw(mbase, MUSB_INTRTXE);
  1154. musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum));
  1155. if (musb_ep->is_in) {
  1156. csr = musb_readw(epio, MUSB_TXCSR);
  1157. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1158. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1159. musb_writew(epio, MUSB_TXCSR, csr);
  1160. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1161. musb_writew(epio, MUSB_TXCSR, csr);
  1162. }
  1163. } else {
  1164. csr = musb_readw(epio, MUSB_RXCSR);
  1165. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1166. musb_writew(epio, MUSB_RXCSR, csr);
  1167. musb_writew(epio, MUSB_RXCSR, csr);
  1168. }
  1169. /* re-enable interrupt */
  1170. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  1171. spin_unlock_irqrestore(&musb->lock, flags);
  1172. }
  1173. static const struct usb_ep_ops musb_ep_ops = {
  1174. .enable = musb_gadget_enable,
  1175. .disable = musb_gadget_disable,
  1176. .alloc_request = musb_alloc_request,
  1177. .free_request = musb_free_request,
  1178. .queue = musb_gadget_queue,
  1179. .dequeue = musb_gadget_dequeue,
  1180. .set_halt = musb_gadget_set_halt,
  1181. .set_wedge = musb_gadget_set_wedge,
  1182. .fifo_status = musb_gadget_fifo_status,
  1183. .fifo_flush = musb_gadget_fifo_flush
  1184. };
  1185. /* ----------------------------------------------------------------------- */
  1186. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1187. {
  1188. struct musb *musb = gadget_to_musb(gadget);
  1189. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1190. }
  1191. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1192. {
  1193. struct musb *musb = gadget_to_musb(gadget);
  1194. void __iomem *mregs = musb->mregs;
  1195. unsigned long flags;
  1196. int status = -EINVAL;
  1197. u8 power, devctl;
  1198. int retries;
  1199. spin_lock_irqsave(&musb->lock, flags);
  1200. switch (musb->xceiv->state) {
  1201. case OTG_STATE_B_PERIPHERAL:
  1202. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1203. * that's part of the standard usb 1.1 state machine, and
  1204. * doesn't affect OTG transitions.
  1205. */
  1206. if (musb->may_wakeup && musb->is_suspended)
  1207. break;
  1208. goto done;
  1209. case OTG_STATE_B_IDLE:
  1210. /* Start SRP ... OTG not required. */
  1211. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1212. DBG(2, "Sending SRP: devctl: %02x\n", devctl);
  1213. devctl |= MUSB_DEVCTL_SESSION;
  1214. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1215. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1216. retries = 100;
  1217. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1218. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1219. if (retries-- < 1)
  1220. break;
  1221. }
  1222. retries = 10000;
  1223. while (devctl & MUSB_DEVCTL_SESSION) {
  1224. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1225. if (retries-- < 1)
  1226. break;
  1227. }
  1228. /* Block idling for at least 1s */
  1229. musb_platform_try_idle(musb,
  1230. jiffies + msecs_to_jiffies(1 * HZ));
  1231. status = 0;
  1232. goto done;
  1233. default:
  1234. DBG(2, "Unhandled wake: %s\n", otg_state_string(musb));
  1235. goto done;
  1236. }
  1237. status = 0;
  1238. power = musb_readb(mregs, MUSB_POWER);
  1239. power |= MUSB_POWER_RESUME;
  1240. musb_writeb(mregs, MUSB_POWER, power);
  1241. DBG(2, "issue wakeup\n");
  1242. /* FIXME do this next chunk in a timer callback, no udelay */
  1243. mdelay(2);
  1244. power = musb_readb(mregs, MUSB_POWER);
  1245. power &= ~MUSB_POWER_RESUME;
  1246. musb_writeb(mregs, MUSB_POWER, power);
  1247. done:
  1248. spin_unlock_irqrestore(&musb->lock, flags);
  1249. return status;
  1250. }
  1251. static int
  1252. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1253. {
  1254. struct musb *musb = gadget_to_musb(gadget);
  1255. musb->is_self_powered = !!is_selfpowered;
  1256. return 0;
  1257. }
  1258. static void musb_pullup(struct musb *musb, int is_on)
  1259. {
  1260. u8 power;
  1261. power = musb_readb(musb->mregs, MUSB_POWER);
  1262. if (is_on)
  1263. power |= MUSB_POWER_SOFTCONN;
  1264. else
  1265. power &= ~MUSB_POWER_SOFTCONN;
  1266. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1267. DBG(3, "gadget %s D+ pullup %s\n",
  1268. musb->gadget_driver->function, is_on ? "on" : "off");
  1269. musb_writeb(musb->mregs, MUSB_POWER, power);
  1270. }
  1271. #if 0
  1272. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1273. {
  1274. DBG(2, "<= %s =>\n", __func__);
  1275. /*
  1276. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1277. * though that can clear it), just musb_pullup().
  1278. */
  1279. return -EINVAL;
  1280. }
  1281. #endif
  1282. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1283. {
  1284. struct musb *musb = gadget_to_musb(gadget);
  1285. if (!musb->xceiv->set_power)
  1286. return -EOPNOTSUPP;
  1287. return otg_set_power(musb->xceiv, mA);
  1288. }
  1289. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1290. {
  1291. struct musb *musb = gadget_to_musb(gadget);
  1292. unsigned long flags;
  1293. is_on = !!is_on;
  1294. /* NOTE: this assumes we are sensing vbus; we'd rather
  1295. * not pullup unless the B-session is active.
  1296. */
  1297. spin_lock_irqsave(&musb->lock, flags);
  1298. if (is_on != musb->softconnect) {
  1299. musb->softconnect = is_on;
  1300. musb_pullup(musb, is_on);
  1301. }
  1302. spin_unlock_irqrestore(&musb->lock, flags);
  1303. return 0;
  1304. }
  1305. static const struct usb_gadget_ops musb_gadget_operations = {
  1306. .get_frame = musb_gadget_get_frame,
  1307. .wakeup = musb_gadget_wakeup,
  1308. .set_selfpowered = musb_gadget_set_self_powered,
  1309. /* .vbus_session = musb_gadget_vbus_session, */
  1310. .vbus_draw = musb_gadget_vbus_draw,
  1311. .pullup = musb_gadget_pullup,
  1312. };
  1313. /* ----------------------------------------------------------------------- */
  1314. /* Registration */
  1315. /* Only this registration code "knows" the rule (from USB standards)
  1316. * about there being only one external upstream port. It assumes
  1317. * all peripheral ports are external...
  1318. */
  1319. static struct musb *the_gadget;
  1320. static void musb_gadget_release(struct device *dev)
  1321. {
  1322. /* kref_put(WHAT) */
  1323. dev_dbg(dev, "%s\n", __func__);
  1324. }
  1325. static void __init
  1326. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1327. {
  1328. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1329. memset(ep, 0, sizeof *ep);
  1330. ep->current_epnum = epnum;
  1331. ep->musb = musb;
  1332. ep->hw_ep = hw_ep;
  1333. ep->is_in = is_in;
  1334. INIT_LIST_HEAD(&ep->req_list);
  1335. sprintf(ep->name, "ep%d%s", epnum,
  1336. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1337. is_in ? "in" : "out"));
  1338. ep->end_point.name = ep->name;
  1339. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1340. if (!epnum) {
  1341. ep->end_point.maxpacket = 64;
  1342. ep->end_point.ops = &musb_g_ep0_ops;
  1343. musb->g.ep0 = &ep->end_point;
  1344. } else {
  1345. if (is_in)
  1346. ep->end_point.maxpacket = hw_ep->max_packet_sz_tx;
  1347. else
  1348. ep->end_point.maxpacket = hw_ep->max_packet_sz_rx;
  1349. ep->end_point.ops = &musb_ep_ops;
  1350. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1351. }
  1352. }
  1353. /*
  1354. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1355. * to the rest of the driver state.
  1356. */
  1357. static inline void __init musb_g_init_endpoints(struct musb *musb)
  1358. {
  1359. u8 epnum;
  1360. struct musb_hw_ep *hw_ep;
  1361. unsigned count = 0;
  1362. /* intialize endpoint list just once */
  1363. INIT_LIST_HEAD(&(musb->g.ep_list));
  1364. for (epnum = 0, hw_ep = musb->endpoints;
  1365. epnum < musb->nr_endpoints;
  1366. epnum++, hw_ep++) {
  1367. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1368. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1369. count++;
  1370. } else {
  1371. if (hw_ep->max_packet_sz_tx) {
  1372. init_peripheral_ep(musb, &hw_ep->ep_in,
  1373. epnum, 1);
  1374. count++;
  1375. }
  1376. if (hw_ep->max_packet_sz_rx) {
  1377. init_peripheral_ep(musb, &hw_ep->ep_out,
  1378. epnum, 0);
  1379. count++;
  1380. }
  1381. }
  1382. }
  1383. }
  1384. /* called once during driver setup to initialize and link into
  1385. * the driver model; memory is zeroed.
  1386. */
  1387. int __init musb_gadget_setup(struct musb *musb)
  1388. {
  1389. int status;
  1390. /* REVISIT minor race: if (erroneously) setting up two
  1391. * musb peripherals at the same time, only the bus lock
  1392. * is probably held.
  1393. */
  1394. if (the_gadget)
  1395. return -EBUSY;
  1396. the_gadget = musb;
  1397. musb->g.ops = &musb_gadget_operations;
  1398. musb->g.is_dualspeed = 1;
  1399. musb->g.speed = USB_SPEED_UNKNOWN;
  1400. /* this "gadget" abstracts/virtualizes the controller */
  1401. dev_set_name(&musb->g.dev, "gadget");
  1402. musb->g.dev.parent = musb->controller;
  1403. musb->g.dev.dma_mask = musb->controller->dma_mask;
  1404. musb->g.dev.release = musb_gadget_release;
  1405. musb->g.name = musb_driver_name;
  1406. if (is_otg_enabled(musb))
  1407. musb->g.is_otg = 1;
  1408. musb_g_init_endpoints(musb);
  1409. musb->is_active = 0;
  1410. musb_platform_try_idle(musb, 0);
  1411. status = device_register(&musb->g.dev);
  1412. if (status != 0)
  1413. the_gadget = NULL;
  1414. return status;
  1415. }
  1416. void musb_gadget_cleanup(struct musb *musb)
  1417. {
  1418. if (musb != the_gadget)
  1419. return;
  1420. device_unregister(&musb->g.dev);
  1421. the_gadget = NULL;
  1422. }
  1423. /*
  1424. * Register the gadget driver. Used by gadget drivers when
  1425. * registering themselves with the controller.
  1426. *
  1427. * -EINVAL something went wrong (not driver)
  1428. * -EBUSY another gadget is already using the controller
  1429. * -ENOMEM no memeory to perform the operation
  1430. *
  1431. * @param driver the gadget driver
  1432. * @return <0 if error, 0 if everything is fine
  1433. */
  1434. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1435. {
  1436. int retval;
  1437. unsigned long flags;
  1438. struct musb *musb = the_gadget;
  1439. if (!driver
  1440. || driver->speed != USB_SPEED_HIGH
  1441. || !driver->bind
  1442. || !driver->setup)
  1443. return -EINVAL;
  1444. /* driver must be initialized to support peripheral mode */
  1445. if (!musb || !(musb->board_mode == MUSB_OTG
  1446. || musb->board_mode != MUSB_OTG)) {
  1447. DBG(1, "%s, no dev??\n", __func__);
  1448. return -ENODEV;
  1449. }
  1450. DBG(3, "registering driver %s\n", driver->function);
  1451. spin_lock_irqsave(&musb->lock, flags);
  1452. if (musb->gadget_driver) {
  1453. DBG(1, "%s is already bound to %s\n",
  1454. musb_driver_name,
  1455. musb->gadget_driver->driver.name);
  1456. retval = -EBUSY;
  1457. } else {
  1458. musb->gadget_driver = driver;
  1459. musb->g.dev.driver = &driver->driver;
  1460. driver->driver.bus = NULL;
  1461. musb->softconnect = 1;
  1462. retval = 0;
  1463. }
  1464. spin_unlock_irqrestore(&musb->lock, flags);
  1465. if (retval == 0) {
  1466. retval = driver->bind(&musb->g);
  1467. if (retval != 0) {
  1468. DBG(3, "bind to driver %s failed --> %d\n",
  1469. driver->driver.name, retval);
  1470. musb->gadget_driver = NULL;
  1471. musb->g.dev.driver = NULL;
  1472. }
  1473. spin_lock_irqsave(&musb->lock, flags);
  1474. otg_set_peripheral(musb->xceiv, &musb->g);
  1475. musb->xceiv->state = OTG_STATE_B_IDLE;
  1476. musb->is_active = 1;
  1477. /* FIXME this ignores the softconnect flag. Drivers are
  1478. * allowed hold the peripheral inactive until for example
  1479. * userspace hooks up printer hardware or DSP codecs, so
  1480. * hosts only see fully functional devices.
  1481. */
  1482. if (!is_otg_enabled(musb))
  1483. musb_start(musb);
  1484. otg_set_peripheral(musb->xceiv, &musb->g);
  1485. spin_unlock_irqrestore(&musb->lock, flags);
  1486. if (is_otg_enabled(musb)) {
  1487. DBG(3, "OTG startup...\n");
  1488. /* REVISIT: funcall to other code, which also
  1489. * handles power budgeting ... this way also
  1490. * ensures HdrcStart is indirectly called.
  1491. */
  1492. retval = usb_add_hcd(musb_to_hcd(musb), -1, 0);
  1493. if (retval < 0) {
  1494. DBG(1, "add_hcd failed, %d\n", retval);
  1495. spin_lock_irqsave(&musb->lock, flags);
  1496. otg_set_peripheral(musb->xceiv, NULL);
  1497. musb->gadget_driver = NULL;
  1498. musb->g.dev.driver = NULL;
  1499. spin_unlock_irqrestore(&musb->lock, flags);
  1500. }
  1501. }
  1502. }
  1503. return retval;
  1504. }
  1505. EXPORT_SYMBOL(usb_gadget_register_driver);
  1506. static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
  1507. {
  1508. int i;
  1509. struct musb_hw_ep *hw_ep;
  1510. /* don't disconnect if it's not connected */
  1511. if (musb->g.speed == USB_SPEED_UNKNOWN)
  1512. driver = NULL;
  1513. else
  1514. musb->g.speed = USB_SPEED_UNKNOWN;
  1515. /* deactivate the hardware */
  1516. if (musb->softconnect) {
  1517. musb->softconnect = 0;
  1518. musb_pullup(musb, 0);
  1519. }
  1520. musb_stop(musb);
  1521. /* killing any outstanding requests will quiesce the driver;
  1522. * then report disconnect
  1523. */
  1524. if (driver) {
  1525. for (i = 0, hw_ep = musb->endpoints;
  1526. i < musb->nr_endpoints;
  1527. i++, hw_ep++) {
  1528. musb_ep_select(musb->mregs, i);
  1529. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1530. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1531. } else {
  1532. if (hw_ep->max_packet_sz_tx)
  1533. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1534. if (hw_ep->max_packet_sz_rx)
  1535. nuke(&hw_ep->ep_out, -ESHUTDOWN);
  1536. }
  1537. }
  1538. spin_unlock(&musb->lock);
  1539. driver->disconnect(&musb->g);
  1540. spin_lock(&musb->lock);
  1541. }
  1542. }
  1543. /*
  1544. * Unregister the gadget driver. Used by gadget drivers when
  1545. * unregistering themselves from the controller.
  1546. *
  1547. * @param driver the gadget driver to unregister
  1548. */
  1549. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1550. {
  1551. unsigned long flags;
  1552. int retval = 0;
  1553. struct musb *musb = the_gadget;
  1554. if (!driver || !driver->unbind || !musb)
  1555. return -EINVAL;
  1556. /* REVISIT always use otg_set_peripheral() here too;
  1557. * this needs to shut down the OTG engine.
  1558. */
  1559. spin_lock_irqsave(&musb->lock, flags);
  1560. #ifdef CONFIG_USB_MUSB_OTG
  1561. musb_hnp_stop(musb);
  1562. #endif
  1563. if (musb->gadget_driver == driver) {
  1564. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1565. musb->xceiv->state = OTG_STATE_UNDEFINED;
  1566. stop_activity(musb, driver);
  1567. otg_set_peripheral(musb->xceiv, NULL);
  1568. DBG(3, "unregistering driver %s\n", driver->function);
  1569. spin_unlock_irqrestore(&musb->lock, flags);
  1570. driver->unbind(&musb->g);
  1571. spin_lock_irqsave(&musb->lock, flags);
  1572. musb->gadget_driver = NULL;
  1573. musb->g.dev.driver = NULL;
  1574. musb->is_active = 0;
  1575. musb_platform_try_idle(musb, 0);
  1576. } else
  1577. retval = -EINVAL;
  1578. spin_unlock_irqrestore(&musb->lock, flags);
  1579. if (is_otg_enabled(musb) && retval == 0) {
  1580. usb_remove_hcd(musb_to_hcd(musb));
  1581. /* FIXME we need to be able to register another
  1582. * gadget driver here and have everything work;
  1583. * that currently misbehaves.
  1584. */
  1585. }
  1586. return retval;
  1587. }
  1588. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1589. /* ----------------------------------------------------------------------- */
  1590. /* lifecycle operations called through plat_uds.c */
  1591. void musb_g_resume(struct musb *musb)
  1592. {
  1593. musb->is_suspended = 0;
  1594. switch (musb->xceiv->state) {
  1595. case OTG_STATE_B_IDLE:
  1596. break;
  1597. case OTG_STATE_B_WAIT_ACON:
  1598. case OTG_STATE_B_PERIPHERAL:
  1599. musb->is_active = 1;
  1600. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1601. spin_unlock(&musb->lock);
  1602. musb->gadget_driver->resume(&musb->g);
  1603. spin_lock(&musb->lock);
  1604. }
  1605. break;
  1606. default:
  1607. WARNING("unhandled RESUME transition (%s)\n",
  1608. otg_state_string(musb));
  1609. }
  1610. }
  1611. /* called when SOF packets stop for 3+ msec */
  1612. void musb_g_suspend(struct musb *musb)
  1613. {
  1614. u8 devctl;
  1615. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1616. DBG(3, "devctl %02x\n", devctl);
  1617. switch (musb->xceiv->state) {
  1618. case OTG_STATE_B_IDLE:
  1619. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1620. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1621. break;
  1622. case OTG_STATE_B_PERIPHERAL:
  1623. musb->is_suspended = 1;
  1624. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1625. spin_unlock(&musb->lock);
  1626. musb->gadget_driver->suspend(&musb->g);
  1627. spin_lock(&musb->lock);
  1628. }
  1629. break;
  1630. default:
  1631. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1632. * A_PERIPHERAL may need care too
  1633. */
  1634. WARNING("unhandled SUSPEND transition (%s)\n",
  1635. otg_state_string(musb));
  1636. }
  1637. }
  1638. /* Called during SRP */
  1639. void musb_g_wakeup(struct musb *musb)
  1640. {
  1641. musb_gadget_wakeup(&musb->g);
  1642. }
  1643. /* called when VBUS drops below session threshold, and in other cases */
  1644. void musb_g_disconnect(struct musb *musb)
  1645. {
  1646. void __iomem *mregs = musb->mregs;
  1647. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1648. DBG(3, "devctl %02x\n", devctl);
  1649. /* clear HR */
  1650. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1651. /* don't draw vbus until new b-default session */
  1652. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1653. musb->g.speed = USB_SPEED_UNKNOWN;
  1654. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1655. spin_unlock(&musb->lock);
  1656. musb->gadget_driver->disconnect(&musb->g);
  1657. spin_lock(&musb->lock);
  1658. }
  1659. switch (musb->xceiv->state) {
  1660. default:
  1661. #ifdef CONFIG_USB_MUSB_OTG
  1662. DBG(2, "Unhandled disconnect %s, setting a_idle\n",
  1663. otg_state_string(musb));
  1664. musb->xceiv->state = OTG_STATE_A_IDLE;
  1665. MUSB_HST_MODE(musb);
  1666. break;
  1667. case OTG_STATE_A_PERIPHERAL:
  1668. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  1669. MUSB_HST_MODE(musb);
  1670. break;
  1671. case OTG_STATE_B_WAIT_ACON:
  1672. case OTG_STATE_B_HOST:
  1673. #endif
  1674. case OTG_STATE_B_PERIPHERAL:
  1675. case OTG_STATE_B_IDLE:
  1676. musb->xceiv->state = OTG_STATE_B_IDLE;
  1677. break;
  1678. case OTG_STATE_B_SRP_INIT:
  1679. break;
  1680. }
  1681. musb->is_active = 0;
  1682. }
  1683. void musb_g_reset(struct musb *musb)
  1684. __releases(musb->lock)
  1685. __acquires(musb->lock)
  1686. {
  1687. void __iomem *mbase = musb->mregs;
  1688. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1689. u8 power;
  1690. DBG(3, "<== %s addr=%x driver '%s'\n",
  1691. (devctl & MUSB_DEVCTL_BDEVICE)
  1692. ? "B-Device" : "A-Device",
  1693. musb_readb(mbase, MUSB_FADDR),
  1694. musb->gadget_driver
  1695. ? musb->gadget_driver->driver.name
  1696. : NULL
  1697. );
  1698. /* report disconnect, if we didn't already (flushing EP state) */
  1699. if (musb->g.speed != USB_SPEED_UNKNOWN)
  1700. musb_g_disconnect(musb);
  1701. /* clear HR */
  1702. else if (devctl & MUSB_DEVCTL_HR)
  1703. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1704. /* what speed did we negotiate? */
  1705. power = musb_readb(mbase, MUSB_POWER);
  1706. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1707. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1708. /* start in USB_STATE_DEFAULT */
  1709. musb->is_active = 1;
  1710. musb->is_suspended = 0;
  1711. MUSB_DEV_MODE(musb);
  1712. musb->address = 0;
  1713. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1714. musb->may_wakeup = 0;
  1715. musb->g.b_hnp_enable = 0;
  1716. musb->g.a_alt_hnp_support = 0;
  1717. musb->g.a_hnp_support = 0;
  1718. /* Normal reset, as B-Device;
  1719. * or else after HNP, as A-Device
  1720. */
  1721. if (devctl & MUSB_DEVCTL_BDEVICE) {
  1722. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1723. musb->g.is_a_peripheral = 0;
  1724. } else if (is_otg_enabled(musb)) {
  1725. musb->xceiv->state = OTG_STATE_A_PERIPHERAL;
  1726. musb->g.is_a_peripheral = 1;
  1727. } else
  1728. WARN_ON(1);
  1729. /* start with default limits on VBUS power draw */
  1730. (void) musb_gadget_vbus_draw(&musb->g,
  1731. is_otg_enabled(musb) ? 8 : 100);
  1732. }