emulate.c 108 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpBits 5 /* Width of operand field */
  58. #define OpMask ((1ull << OpBits) - 1)
  59. /*
  60. * Opcode effective-address decode tables.
  61. * Note that we only emulate instructions that have at least one memory
  62. * operand (excluding implicit stack references). We assume that stack
  63. * references and instruction fetches will never occur in special memory
  64. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  65. * not be handled.
  66. */
  67. /* Operand sizes: 8-bit operands or specified/overridden size. */
  68. #define ByteOp (1<<0) /* 8-bit operands. */
  69. /* Destination operand type. */
  70. #define DstShift 1
  71. #define ImplicitOps (OpImplicit << DstShift)
  72. #define DstReg (OpReg << DstShift)
  73. #define DstMem (OpMem << DstShift)
  74. #define DstAcc (OpAcc << DstShift)
  75. #define DstDI (OpDI << DstShift)
  76. #define DstMem64 (OpMem64 << DstShift)
  77. #define DstImmUByte (OpImmUByte << DstShift)
  78. #define DstDX (OpDX << DstShift)
  79. #define DstMask (OpMask << DstShift)
  80. /* Source operand type. */
  81. #define SrcShift 6
  82. #define SrcNone (OpNone << SrcShift)
  83. #define SrcReg (OpReg << SrcShift)
  84. #define SrcMem (OpMem << SrcShift)
  85. #define SrcMem16 (OpMem16 << SrcShift)
  86. #define SrcMem32 (OpMem32 << SrcShift)
  87. #define SrcImm (OpImm << SrcShift)
  88. #define SrcImmByte (OpImmByte << SrcShift)
  89. #define SrcOne (OpOne << SrcShift)
  90. #define SrcImmUByte (OpImmUByte << SrcShift)
  91. #define SrcImmU (OpImmU << SrcShift)
  92. #define SrcSI (OpSI << SrcShift)
  93. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  94. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  95. #define SrcAcc (OpAcc << SrcShift)
  96. #define SrcImmU16 (OpImmU16 << SrcShift)
  97. #define SrcDX (OpDX << SrcShift)
  98. #define SrcMask (OpMask << SrcShift)
  99. #define BitOp (1<<11)
  100. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  101. #define String (1<<13) /* String instruction (rep capable) */
  102. #define Stack (1<<14) /* Stack instruction (push/pop) */
  103. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  104. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  105. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  106. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  107. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  108. #define Sse (1<<18) /* SSE Vector instruction */
  109. /* Generic ModRM decode. */
  110. #define ModRM (1<<19)
  111. /* Destination is only written; never read. */
  112. #define Mov (1<<20)
  113. /* Misc flags */
  114. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  115. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  116. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  117. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  118. #define Undefined (1<<25) /* No Such Instruction */
  119. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  120. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  121. #define No64 (1<<28)
  122. /* Source 2 operand type */
  123. #define Src2Shift (29)
  124. #define Src2None (OpNone << Src2Shift)
  125. #define Src2CL (OpCL << Src2Shift)
  126. #define Src2ImmByte (OpImmByte << Src2Shift)
  127. #define Src2One (OpOne << Src2Shift)
  128. #define Src2Imm (OpImm << Src2Shift)
  129. #define Src2ES (OpES << Src2Shift)
  130. #define Src2CS (OpCS << Src2Shift)
  131. #define Src2SS (OpSS << Src2Shift)
  132. #define Src2DS (OpDS << Src2Shift)
  133. #define Src2FS (OpFS << Src2Shift)
  134. #define Src2GS (OpGS << Src2Shift)
  135. #define Src2Mask (OpMask << Src2Shift)
  136. #define X2(x...) x, x
  137. #define X3(x...) X2(x), x
  138. #define X4(x...) X2(x), X2(x)
  139. #define X5(x...) X4(x), x
  140. #define X6(x...) X4(x), X2(x)
  141. #define X7(x...) X4(x), X3(x)
  142. #define X8(x...) X4(x), X4(x)
  143. #define X16(x...) X8(x), X8(x)
  144. struct opcode {
  145. u64 flags : 56;
  146. u64 intercept : 8;
  147. union {
  148. int (*execute)(struct x86_emulate_ctxt *ctxt);
  149. struct opcode *group;
  150. struct group_dual *gdual;
  151. struct gprefix *gprefix;
  152. } u;
  153. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  154. };
  155. struct group_dual {
  156. struct opcode mod012[8];
  157. struct opcode mod3[8];
  158. };
  159. struct gprefix {
  160. struct opcode pfx_no;
  161. struct opcode pfx_66;
  162. struct opcode pfx_f2;
  163. struct opcode pfx_f3;
  164. };
  165. /* EFLAGS bit definitions. */
  166. #define EFLG_ID (1<<21)
  167. #define EFLG_VIP (1<<20)
  168. #define EFLG_VIF (1<<19)
  169. #define EFLG_AC (1<<18)
  170. #define EFLG_VM (1<<17)
  171. #define EFLG_RF (1<<16)
  172. #define EFLG_IOPL (3<<12)
  173. #define EFLG_NT (1<<14)
  174. #define EFLG_OF (1<<11)
  175. #define EFLG_DF (1<<10)
  176. #define EFLG_IF (1<<9)
  177. #define EFLG_TF (1<<8)
  178. #define EFLG_SF (1<<7)
  179. #define EFLG_ZF (1<<6)
  180. #define EFLG_AF (1<<4)
  181. #define EFLG_PF (1<<2)
  182. #define EFLG_CF (1<<0)
  183. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  184. #define EFLG_RESERVED_ONE_MASK 2
  185. /*
  186. * Instruction emulation:
  187. * Most instructions are emulated directly via a fragment of inline assembly
  188. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  189. * any modified flags.
  190. */
  191. #if defined(CONFIG_X86_64)
  192. #define _LO32 "k" /* force 32-bit operand */
  193. #define _STK "%%rsp" /* stack pointer */
  194. #elif defined(__i386__)
  195. #define _LO32 "" /* force 32-bit operand */
  196. #define _STK "%%esp" /* stack pointer */
  197. #endif
  198. /*
  199. * These EFLAGS bits are restored from saved value during emulation, and
  200. * any changes are written back to the saved value after emulation.
  201. */
  202. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  203. /* Before executing instruction: restore necessary bits in EFLAGS. */
  204. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  205. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  206. "movl %"_sav",%"_LO32 _tmp"; " \
  207. "push %"_tmp"; " \
  208. "push %"_tmp"; " \
  209. "movl %"_msk",%"_LO32 _tmp"; " \
  210. "andl %"_LO32 _tmp",("_STK"); " \
  211. "pushf; " \
  212. "notl %"_LO32 _tmp"; " \
  213. "andl %"_LO32 _tmp",("_STK"); " \
  214. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  215. "pop %"_tmp"; " \
  216. "orl %"_LO32 _tmp",("_STK"); " \
  217. "popf; " \
  218. "pop %"_sav"; "
  219. /* After executing instruction: write-back necessary bits in EFLAGS. */
  220. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  221. /* _sav |= EFLAGS & _msk; */ \
  222. "pushf; " \
  223. "pop %"_tmp"; " \
  224. "andl %"_msk",%"_LO32 _tmp"; " \
  225. "orl %"_LO32 _tmp",%"_sav"; "
  226. #ifdef CONFIG_X86_64
  227. #define ON64(x) x
  228. #else
  229. #define ON64(x)
  230. #endif
  231. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  232. do { \
  233. __asm__ __volatile__ ( \
  234. _PRE_EFLAGS("0", "4", "2") \
  235. _op _suffix " %"_x"3,%1; " \
  236. _POST_EFLAGS("0", "4", "2") \
  237. : "=m" ((ctxt)->eflags), \
  238. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  239. "=&r" (_tmp) \
  240. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  241. } while (0)
  242. /* Raw emulation: instruction has two explicit operands. */
  243. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  244. do { \
  245. unsigned long _tmp; \
  246. \
  247. switch ((ctxt)->dst.bytes) { \
  248. case 2: \
  249. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  250. break; \
  251. case 4: \
  252. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  253. break; \
  254. case 8: \
  255. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  256. break; \
  257. } \
  258. } while (0)
  259. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  260. do { \
  261. unsigned long _tmp; \
  262. switch ((ctxt)->dst.bytes) { \
  263. case 1: \
  264. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  265. break; \
  266. default: \
  267. __emulate_2op_nobyte(ctxt, _op, \
  268. _wx, _wy, _lx, _ly, _qx, _qy); \
  269. break; \
  270. } \
  271. } while (0)
  272. /* Source operand is byte-sized and may be restricted to just %cl. */
  273. #define emulate_2op_SrcB(ctxt, _op) \
  274. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  275. /* Source operand is byte, word, long or quad sized. */
  276. #define emulate_2op_SrcV(ctxt, _op) \
  277. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  278. /* Source operand is word, long or quad sized. */
  279. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  280. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  281. /* Instruction has three operands and one operand is stored in ECX register */
  282. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  283. do { \
  284. unsigned long _tmp; \
  285. _type _clv = (ctxt)->src2.val; \
  286. _type _srcv = (ctxt)->src.val; \
  287. _type _dstv = (ctxt)->dst.val; \
  288. \
  289. __asm__ __volatile__ ( \
  290. _PRE_EFLAGS("0", "5", "2") \
  291. _op _suffix " %4,%1 \n" \
  292. _POST_EFLAGS("0", "5", "2") \
  293. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  294. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  295. ); \
  296. \
  297. (ctxt)->src2.val = (unsigned long) _clv; \
  298. (ctxt)->src2.val = (unsigned long) _srcv; \
  299. (ctxt)->dst.val = (unsigned long) _dstv; \
  300. } while (0)
  301. #define emulate_2op_cl(ctxt, _op) \
  302. do { \
  303. switch ((ctxt)->dst.bytes) { \
  304. case 2: \
  305. __emulate_2op_cl(ctxt, _op, "w", u16); \
  306. break; \
  307. case 4: \
  308. __emulate_2op_cl(ctxt, _op, "l", u32); \
  309. break; \
  310. case 8: \
  311. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  312. break; \
  313. } \
  314. } while (0)
  315. #define __emulate_1op(ctxt, _op, _suffix) \
  316. do { \
  317. unsigned long _tmp; \
  318. \
  319. __asm__ __volatile__ ( \
  320. _PRE_EFLAGS("0", "3", "2") \
  321. _op _suffix " %1; " \
  322. _POST_EFLAGS("0", "3", "2") \
  323. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  324. "=&r" (_tmp) \
  325. : "i" (EFLAGS_MASK)); \
  326. } while (0)
  327. /* Instruction has only one explicit operand (no source operand). */
  328. #define emulate_1op(ctxt, _op) \
  329. do { \
  330. switch ((ctxt)->dst.bytes) { \
  331. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  332. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  333. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  334. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  335. } \
  336. } while (0)
  337. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  338. do { \
  339. unsigned long _tmp; \
  340. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  341. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  342. \
  343. __asm__ __volatile__ ( \
  344. _PRE_EFLAGS("0", "5", "1") \
  345. "1: \n\t" \
  346. _op _suffix " %6; " \
  347. "2: \n\t" \
  348. _POST_EFLAGS("0", "5", "1") \
  349. ".pushsection .fixup,\"ax\" \n\t" \
  350. "3: movb $1, %4 \n\t" \
  351. "jmp 2b \n\t" \
  352. ".popsection \n\t" \
  353. _ASM_EXTABLE(1b, 3b) \
  354. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  355. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  356. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  357. "a" (*rax), "d" (*rdx)); \
  358. } while (0)
  359. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  360. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  361. do { \
  362. switch((ctxt)->src.bytes) { \
  363. case 1: \
  364. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  365. break; \
  366. case 2: \
  367. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  368. break; \
  369. case 4: \
  370. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  371. break; \
  372. case 8: ON64( \
  373. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  374. break; \
  375. } \
  376. } while (0)
  377. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  378. enum x86_intercept intercept,
  379. enum x86_intercept_stage stage)
  380. {
  381. struct x86_instruction_info info = {
  382. .intercept = intercept,
  383. .rep_prefix = ctxt->rep_prefix,
  384. .modrm_mod = ctxt->modrm_mod,
  385. .modrm_reg = ctxt->modrm_reg,
  386. .modrm_rm = ctxt->modrm_rm,
  387. .src_val = ctxt->src.val64,
  388. .src_bytes = ctxt->src.bytes,
  389. .dst_bytes = ctxt->dst.bytes,
  390. .ad_bytes = ctxt->ad_bytes,
  391. .next_rip = ctxt->eip,
  392. };
  393. return ctxt->ops->intercept(ctxt, &info, stage);
  394. }
  395. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  396. {
  397. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  398. }
  399. /* Access/update address held in a register, based on addressing mode. */
  400. static inline unsigned long
  401. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  402. {
  403. if (ctxt->ad_bytes == sizeof(unsigned long))
  404. return reg;
  405. else
  406. return reg & ad_mask(ctxt);
  407. }
  408. static inline unsigned long
  409. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  410. {
  411. return address_mask(ctxt, reg);
  412. }
  413. static inline void
  414. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  415. {
  416. if (ctxt->ad_bytes == sizeof(unsigned long))
  417. *reg += inc;
  418. else
  419. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  420. }
  421. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  422. {
  423. register_address_increment(ctxt, &ctxt->_eip, rel);
  424. }
  425. static u32 desc_limit_scaled(struct desc_struct *desc)
  426. {
  427. u32 limit = get_desc_limit(desc);
  428. return desc->g ? (limit << 12) | 0xfff : limit;
  429. }
  430. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  431. {
  432. ctxt->has_seg_override = true;
  433. ctxt->seg_override = seg;
  434. }
  435. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  436. {
  437. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  438. return 0;
  439. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  440. }
  441. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  442. {
  443. if (!ctxt->has_seg_override)
  444. return 0;
  445. return ctxt->seg_override;
  446. }
  447. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  448. u32 error, bool valid)
  449. {
  450. ctxt->exception.vector = vec;
  451. ctxt->exception.error_code = error;
  452. ctxt->exception.error_code_valid = valid;
  453. return X86EMUL_PROPAGATE_FAULT;
  454. }
  455. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  456. {
  457. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  458. }
  459. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  460. {
  461. return emulate_exception(ctxt, GP_VECTOR, err, true);
  462. }
  463. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  464. {
  465. return emulate_exception(ctxt, SS_VECTOR, err, true);
  466. }
  467. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  468. {
  469. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  470. }
  471. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  472. {
  473. return emulate_exception(ctxt, TS_VECTOR, err, true);
  474. }
  475. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  476. {
  477. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  478. }
  479. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  480. {
  481. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  482. }
  483. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  484. {
  485. u16 selector;
  486. struct desc_struct desc;
  487. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  488. return selector;
  489. }
  490. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  491. unsigned seg)
  492. {
  493. u16 dummy;
  494. u32 base3;
  495. struct desc_struct desc;
  496. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  497. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  498. }
  499. static int __linearize(struct x86_emulate_ctxt *ctxt,
  500. struct segmented_address addr,
  501. unsigned size, bool write, bool fetch,
  502. ulong *linear)
  503. {
  504. struct desc_struct desc;
  505. bool usable;
  506. ulong la;
  507. u32 lim;
  508. u16 sel;
  509. unsigned cpl, rpl;
  510. la = seg_base(ctxt, addr.seg) + addr.ea;
  511. switch (ctxt->mode) {
  512. case X86EMUL_MODE_REAL:
  513. break;
  514. case X86EMUL_MODE_PROT64:
  515. if (((signed long)la << 16) >> 16 != la)
  516. return emulate_gp(ctxt, 0);
  517. break;
  518. default:
  519. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  520. addr.seg);
  521. if (!usable)
  522. goto bad;
  523. /* code segment or read-only data segment */
  524. if (((desc.type & 8) || !(desc.type & 2)) && write)
  525. goto bad;
  526. /* unreadable code segment */
  527. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  528. goto bad;
  529. lim = desc_limit_scaled(&desc);
  530. if ((desc.type & 8) || !(desc.type & 4)) {
  531. /* expand-up segment */
  532. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  533. goto bad;
  534. } else {
  535. /* exapand-down segment */
  536. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  537. goto bad;
  538. lim = desc.d ? 0xffffffff : 0xffff;
  539. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  540. goto bad;
  541. }
  542. cpl = ctxt->ops->cpl(ctxt);
  543. rpl = sel & 3;
  544. cpl = max(cpl, rpl);
  545. if (!(desc.type & 8)) {
  546. /* data segment */
  547. if (cpl > desc.dpl)
  548. goto bad;
  549. } else if ((desc.type & 8) && !(desc.type & 4)) {
  550. /* nonconforming code segment */
  551. if (cpl != desc.dpl)
  552. goto bad;
  553. } else if ((desc.type & 8) && (desc.type & 4)) {
  554. /* conforming code segment */
  555. if (cpl < desc.dpl)
  556. goto bad;
  557. }
  558. break;
  559. }
  560. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  561. la &= (u32)-1;
  562. *linear = la;
  563. return X86EMUL_CONTINUE;
  564. bad:
  565. if (addr.seg == VCPU_SREG_SS)
  566. return emulate_ss(ctxt, addr.seg);
  567. else
  568. return emulate_gp(ctxt, addr.seg);
  569. }
  570. static int linearize(struct x86_emulate_ctxt *ctxt,
  571. struct segmented_address addr,
  572. unsigned size, bool write,
  573. ulong *linear)
  574. {
  575. return __linearize(ctxt, addr, size, write, false, linear);
  576. }
  577. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  578. struct segmented_address addr,
  579. void *data,
  580. unsigned size)
  581. {
  582. int rc;
  583. ulong linear;
  584. rc = linearize(ctxt, addr, size, false, &linear);
  585. if (rc != X86EMUL_CONTINUE)
  586. return rc;
  587. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  588. }
  589. /*
  590. * Fetch the next byte of the instruction being emulated which is pointed to
  591. * by ctxt->_eip, then increment ctxt->_eip.
  592. *
  593. * Also prefetch the remaining bytes of the instruction without crossing page
  594. * boundary if they are not in fetch_cache yet.
  595. */
  596. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  597. {
  598. struct fetch_cache *fc = &ctxt->fetch;
  599. int rc;
  600. int size, cur_size;
  601. if (ctxt->_eip == fc->end) {
  602. unsigned long linear;
  603. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  604. .ea = ctxt->_eip };
  605. cur_size = fc->end - fc->start;
  606. size = min(15UL - cur_size,
  607. PAGE_SIZE - offset_in_page(ctxt->_eip));
  608. rc = __linearize(ctxt, addr, size, false, true, &linear);
  609. if (unlikely(rc != X86EMUL_CONTINUE))
  610. return rc;
  611. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  612. size, &ctxt->exception);
  613. if (unlikely(rc != X86EMUL_CONTINUE))
  614. return rc;
  615. fc->end += size;
  616. }
  617. *dest = fc->data[ctxt->_eip - fc->start];
  618. ctxt->_eip++;
  619. return X86EMUL_CONTINUE;
  620. }
  621. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  622. void *dest, unsigned size)
  623. {
  624. int rc;
  625. /* x86 instructions are limited to 15 bytes. */
  626. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  627. return X86EMUL_UNHANDLEABLE;
  628. while (size--) {
  629. rc = do_insn_fetch_byte(ctxt, dest++);
  630. if (rc != X86EMUL_CONTINUE)
  631. return rc;
  632. }
  633. return X86EMUL_CONTINUE;
  634. }
  635. /* Fetch next part of the instruction being emulated. */
  636. #define insn_fetch(_type, _ctxt) \
  637. ({ unsigned long _x; \
  638. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  639. if (rc != X86EMUL_CONTINUE) \
  640. goto done; \
  641. (_type)_x; \
  642. })
  643. #define insn_fetch_arr(_arr, _size, _ctxt) \
  644. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  645. if (rc != X86EMUL_CONTINUE) \
  646. goto done; \
  647. })
  648. /*
  649. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  650. * pointer into the block that addresses the relevant register.
  651. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  652. */
  653. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  654. int highbyte_regs)
  655. {
  656. void *p;
  657. p = &regs[modrm_reg];
  658. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  659. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  660. return p;
  661. }
  662. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  663. struct segmented_address addr,
  664. u16 *size, unsigned long *address, int op_bytes)
  665. {
  666. int rc;
  667. if (op_bytes == 2)
  668. op_bytes = 3;
  669. *address = 0;
  670. rc = segmented_read_std(ctxt, addr, size, 2);
  671. if (rc != X86EMUL_CONTINUE)
  672. return rc;
  673. addr.ea += 2;
  674. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  675. return rc;
  676. }
  677. static int test_cc(unsigned int condition, unsigned int flags)
  678. {
  679. int rc = 0;
  680. switch ((condition & 15) >> 1) {
  681. case 0: /* o */
  682. rc |= (flags & EFLG_OF);
  683. break;
  684. case 1: /* b/c/nae */
  685. rc |= (flags & EFLG_CF);
  686. break;
  687. case 2: /* z/e */
  688. rc |= (flags & EFLG_ZF);
  689. break;
  690. case 3: /* be/na */
  691. rc |= (flags & (EFLG_CF|EFLG_ZF));
  692. break;
  693. case 4: /* s */
  694. rc |= (flags & EFLG_SF);
  695. break;
  696. case 5: /* p/pe */
  697. rc |= (flags & EFLG_PF);
  698. break;
  699. case 7: /* le/ng */
  700. rc |= (flags & EFLG_ZF);
  701. /* fall through */
  702. case 6: /* l/nge */
  703. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  704. break;
  705. }
  706. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  707. return (!!rc ^ (condition & 1));
  708. }
  709. static void fetch_register_operand(struct operand *op)
  710. {
  711. switch (op->bytes) {
  712. case 1:
  713. op->val = *(u8 *)op->addr.reg;
  714. break;
  715. case 2:
  716. op->val = *(u16 *)op->addr.reg;
  717. break;
  718. case 4:
  719. op->val = *(u32 *)op->addr.reg;
  720. break;
  721. case 8:
  722. op->val = *(u64 *)op->addr.reg;
  723. break;
  724. }
  725. }
  726. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  727. {
  728. ctxt->ops->get_fpu(ctxt);
  729. switch (reg) {
  730. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  731. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  732. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  733. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  734. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  735. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  736. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  737. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  738. #ifdef CONFIG_X86_64
  739. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  740. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  741. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  742. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  743. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  744. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  745. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  746. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  747. #endif
  748. default: BUG();
  749. }
  750. ctxt->ops->put_fpu(ctxt);
  751. }
  752. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  753. int reg)
  754. {
  755. ctxt->ops->get_fpu(ctxt);
  756. switch (reg) {
  757. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  758. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  759. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  760. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  761. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  762. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  763. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  764. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  765. #ifdef CONFIG_X86_64
  766. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  767. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  768. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  769. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  770. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  771. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  772. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  773. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  774. #endif
  775. default: BUG();
  776. }
  777. ctxt->ops->put_fpu(ctxt);
  778. }
  779. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  780. struct operand *op,
  781. int inhibit_bytereg)
  782. {
  783. unsigned reg = ctxt->modrm_reg;
  784. int highbyte_regs = ctxt->rex_prefix == 0;
  785. if (!(ctxt->d & ModRM))
  786. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  787. if (ctxt->d & Sse) {
  788. op->type = OP_XMM;
  789. op->bytes = 16;
  790. op->addr.xmm = reg;
  791. read_sse_reg(ctxt, &op->vec_val, reg);
  792. return;
  793. }
  794. op->type = OP_REG;
  795. if ((ctxt->d & ByteOp) && !inhibit_bytereg) {
  796. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  797. op->bytes = 1;
  798. } else {
  799. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  800. op->bytes = ctxt->op_bytes;
  801. }
  802. fetch_register_operand(op);
  803. op->orig_val = op->val;
  804. }
  805. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  806. struct operand *op)
  807. {
  808. u8 sib;
  809. int index_reg = 0, base_reg = 0, scale;
  810. int rc = X86EMUL_CONTINUE;
  811. ulong modrm_ea = 0;
  812. if (ctxt->rex_prefix) {
  813. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  814. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  815. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  816. }
  817. ctxt->modrm = insn_fetch(u8, ctxt);
  818. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  819. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  820. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  821. ctxt->modrm_seg = VCPU_SREG_DS;
  822. if (ctxt->modrm_mod == 3) {
  823. op->type = OP_REG;
  824. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  825. op->addr.reg = decode_register(ctxt->modrm_rm,
  826. ctxt->regs, ctxt->d & ByteOp);
  827. if (ctxt->d & Sse) {
  828. op->type = OP_XMM;
  829. op->bytes = 16;
  830. op->addr.xmm = ctxt->modrm_rm;
  831. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  832. return rc;
  833. }
  834. fetch_register_operand(op);
  835. return rc;
  836. }
  837. op->type = OP_MEM;
  838. if (ctxt->ad_bytes == 2) {
  839. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  840. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  841. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  842. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  843. /* 16-bit ModR/M decode. */
  844. switch (ctxt->modrm_mod) {
  845. case 0:
  846. if (ctxt->modrm_rm == 6)
  847. modrm_ea += insn_fetch(u16, ctxt);
  848. break;
  849. case 1:
  850. modrm_ea += insn_fetch(s8, ctxt);
  851. break;
  852. case 2:
  853. modrm_ea += insn_fetch(u16, ctxt);
  854. break;
  855. }
  856. switch (ctxt->modrm_rm) {
  857. case 0:
  858. modrm_ea += bx + si;
  859. break;
  860. case 1:
  861. modrm_ea += bx + di;
  862. break;
  863. case 2:
  864. modrm_ea += bp + si;
  865. break;
  866. case 3:
  867. modrm_ea += bp + di;
  868. break;
  869. case 4:
  870. modrm_ea += si;
  871. break;
  872. case 5:
  873. modrm_ea += di;
  874. break;
  875. case 6:
  876. if (ctxt->modrm_mod != 0)
  877. modrm_ea += bp;
  878. break;
  879. case 7:
  880. modrm_ea += bx;
  881. break;
  882. }
  883. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  884. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  885. ctxt->modrm_seg = VCPU_SREG_SS;
  886. modrm_ea = (u16)modrm_ea;
  887. } else {
  888. /* 32/64-bit ModR/M decode. */
  889. if ((ctxt->modrm_rm & 7) == 4) {
  890. sib = insn_fetch(u8, ctxt);
  891. index_reg |= (sib >> 3) & 7;
  892. base_reg |= sib & 7;
  893. scale = sib >> 6;
  894. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  895. modrm_ea += insn_fetch(s32, ctxt);
  896. else
  897. modrm_ea += ctxt->regs[base_reg];
  898. if (index_reg != 4)
  899. modrm_ea += ctxt->regs[index_reg] << scale;
  900. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  901. if (ctxt->mode == X86EMUL_MODE_PROT64)
  902. ctxt->rip_relative = 1;
  903. } else
  904. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  905. switch (ctxt->modrm_mod) {
  906. case 0:
  907. if (ctxt->modrm_rm == 5)
  908. modrm_ea += insn_fetch(s32, ctxt);
  909. break;
  910. case 1:
  911. modrm_ea += insn_fetch(s8, ctxt);
  912. break;
  913. case 2:
  914. modrm_ea += insn_fetch(s32, ctxt);
  915. break;
  916. }
  917. }
  918. op->addr.mem.ea = modrm_ea;
  919. done:
  920. return rc;
  921. }
  922. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  923. struct operand *op)
  924. {
  925. int rc = X86EMUL_CONTINUE;
  926. op->type = OP_MEM;
  927. switch (ctxt->ad_bytes) {
  928. case 2:
  929. op->addr.mem.ea = insn_fetch(u16, ctxt);
  930. break;
  931. case 4:
  932. op->addr.mem.ea = insn_fetch(u32, ctxt);
  933. break;
  934. case 8:
  935. op->addr.mem.ea = insn_fetch(u64, ctxt);
  936. break;
  937. }
  938. done:
  939. return rc;
  940. }
  941. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  942. {
  943. long sv = 0, mask;
  944. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  945. mask = ~(ctxt->dst.bytes * 8 - 1);
  946. if (ctxt->src.bytes == 2)
  947. sv = (s16)ctxt->src.val & (s16)mask;
  948. else if (ctxt->src.bytes == 4)
  949. sv = (s32)ctxt->src.val & (s32)mask;
  950. ctxt->dst.addr.mem.ea += (sv >> 3);
  951. }
  952. /* only subword offset */
  953. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  954. }
  955. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  956. unsigned long addr, void *dest, unsigned size)
  957. {
  958. int rc;
  959. struct read_cache *mc = &ctxt->mem_read;
  960. while (size) {
  961. int n = min(size, 8u);
  962. size -= n;
  963. if (mc->pos < mc->end)
  964. goto read_cached;
  965. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  966. &ctxt->exception);
  967. if (rc != X86EMUL_CONTINUE)
  968. return rc;
  969. mc->end += n;
  970. read_cached:
  971. memcpy(dest, mc->data + mc->pos, n);
  972. mc->pos += n;
  973. dest += n;
  974. addr += n;
  975. }
  976. return X86EMUL_CONTINUE;
  977. }
  978. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  979. struct segmented_address addr,
  980. void *data,
  981. unsigned size)
  982. {
  983. int rc;
  984. ulong linear;
  985. rc = linearize(ctxt, addr, size, false, &linear);
  986. if (rc != X86EMUL_CONTINUE)
  987. return rc;
  988. return read_emulated(ctxt, linear, data, size);
  989. }
  990. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  991. struct segmented_address addr,
  992. const void *data,
  993. unsigned size)
  994. {
  995. int rc;
  996. ulong linear;
  997. rc = linearize(ctxt, addr, size, true, &linear);
  998. if (rc != X86EMUL_CONTINUE)
  999. return rc;
  1000. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1001. &ctxt->exception);
  1002. }
  1003. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1004. struct segmented_address addr,
  1005. const void *orig_data, const void *data,
  1006. unsigned size)
  1007. {
  1008. int rc;
  1009. ulong linear;
  1010. rc = linearize(ctxt, addr, size, true, &linear);
  1011. if (rc != X86EMUL_CONTINUE)
  1012. return rc;
  1013. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1014. size, &ctxt->exception);
  1015. }
  1016. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1017. unsigned int size, unsigned short port,
  1018. void *dest)
  1019. {
  1020. struct read_cache *rc = &ctxt->io_read;
  1021. if (rc->pos == rc->end) { /* refill pio read ahead */
  1022. unsigned int in_page, n;
  1023. unsigned int count = ctxt->rep_prefix ?
  1024. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1025. in_page = (ctxt->eflags & EFLG_DF) ?
  1026. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1027. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1028. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1029. count);
  1030. if (n == 0)
  1031. n = 1;
  1032. rc->pos = rc->end = 0;
  1033. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1034. return 0;
  1035. rc->end = n * size;
  1036. }
  1037. memcpy(dest, rc->data + rc->pos, size);
  1038. rc->pos += size;
  1039. return 1;
  1040. }
  1041. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1042. u16 selector, struct desc_ptr *dt)
  1043. {
  1044. struct x86_emulate_ops *ops = ctxt->ops;
  1045. if (selector & 1 << 2) {
  1046. struct desc_struct desc;
  1047. u16 sel;
  1048. memset (dt, 0, sizeof *dt);
  1049. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1050. return;
  1051. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1052. dt->address = get_desc_base(&desc);
  1053. } else
  1054. ops->get_gdt(ctxt, dt);
  1055. }
  1056. /* allowed just for 8 bytes segments */
  1057. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1058. u16 selector, struct desc_struct *desc)
  1059. {
  1060. struct desc_ptr dt;
  1061. u16 index = selector >> 3;
  1062. ulong addr;
  1063. get_descriptor_table_ptr(ctxt, selector, &dt);
  1064. if (dt.size < index * 8 + 7)
  1065. return emulate_gp(ctxt, selector & 0xfffc);
  1066. addr = dt.address + index * 8;
  1067. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1068. &ctxt->exception);
  1069. }
  1070. /* allowed just for 8 bytes segments */
  1071. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1072. u16 selector, struct desc_struct *desc)
  1073. {
  1074. struct desc_ptr dt;
  1075. u16 index = selector >> 3;
  1076. ulong addr;
  1077. get_descriptor_table_ptr(ctxt, selector, &dt);
  1078. if (dt.size < index * 8 + 7)
  1079. return emulate_gp(ctxt, selector & 0xfffc);
  1080. addr = dt.address + index * 8;
  1081. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1082. &ctxt->exception);
  1083. }
  1084. /* Does not support long mode */
  1085. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1086. u16 selector, int seg)
  1087. {
  1088. struct desc_struct seg_desc;
  1089. u8 dpl, rpl, cpl;
  1090. unsigned err_vec = GP_VECTOR;
  1091. u32 err_code = 0;
  1092. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1093. int ret;
  1094. memset(&seg_desc, 0, sizeof seg_desc);
  1095. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1096. || ctxt->mode == X86EMUL_MODE_REAL) {
  1097. /* set real mode segment descriptor */
  1098. set_desc_base(&seg_desc, selector << 4);
  1099. set_desc_limit(&seg_desc, 0xffff);
  1100. seg_desc.type = 3;
  1101. seg_desc.p = 1;
  1102. seg_desc.s = 1;
  1103. goto load;
  1104. }
  1105. /* NULL selector is not valid for TR, CS and SS */
  1106. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1107. && null_selector)
  1108. goto exception;
  1109. /* TR should be in GDT only */
  1110. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1111. goto exception;
  1112. if (null_selector) /* for NULL selector skip all following checks */
  1113. goto load;
  1114. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1115. if (ret != X86EMUL_CONTINUE)
  1116. return ret;
  1117. err_code = selector & 0xfffc;
  1118. err_vec = GP_VECTOR;
  1119. /* can't load system descriptor into segment selecor */
  1120. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1121. goto exception;
  1122. if (!seg_desc.p) {
  1123. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1124. goto exception;
  1125. }
  1126. rpl = selector & 3;
  1127. dpl = seg_desc.dpl;
  1128. cpl = ctxt->ops->cpl(ctxt);
  1129. switch (seg) {
  1130. case VCPU_SREG_SS:
  1131. /*
  1132. * segment is not a writable data segment or segment
  1133. * selector's RPL != CPL or segment selector's RPL != CPL
  1134. */
  1135. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1136. goto exception;
  1137. break;
  1138. case VCPU_SREG_CS:
  1139. if (!(seg_desc.type & 8))
  1140. goto exception;
  1141. if (seg_desc.type & 4) {
  1142. /* conforming */
  1143. if (dpl > cpl)
  1144. goto exception;
  1145. } else {
  1146. /* nonconforming */
  1147. if (rpl > cpl || dpl != cpl)
  1148. goto exception;
  1149. }
  1150. /* CS(RPL) <- CPL */
  1151. selector = (selector & 0xfffc) | cpl;
  1152. break;
  1153. case VCPU_SREG_TR:
  1154. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1155. goto exception;
  1156. break;
  1157. case VCPU_SREG_LDTR:
  1158. if (seg_desc.s || seg_desc.type != 2)
  1159. goto exception;
  1160. break;
  1161. default: /* DS, ES, FS, or GS */
  1162. /*
  1163. * segment is not a data or readable code segment or
  1164. * ((segment is a data or nonconforming code segment)
  1165. * and (both RPL and CPL > DPL))
  1166. */
  1167. if ((seg_desc.type & 0xa) == 0x8 ||
  1168. (((seg_desc.type & 0xc) != 0xc) &&
  1169. (rpl > dpl && cpl > dpl)))
  1170. goto exception;
  1171. break;
  1172. }
  1173. if (seg_desc.s) {
  1174. /* mark segment as accessed */
  1175. seg_desc.type |= 1;
  1176. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1177. if (ret != X86EMUL_CONTINUE)
  1178. return ret;
  1179. }
  1180. load:
  1181. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1182. return X86EMUL_CONTINUE;
  1183. exception:
  1184. emulate_exception(ctxt, err_vec, err_code, true);
  1185. return X86EMUL_PROPAGATE_FAULT;
  1186. }
  1187. static void write_register_operand(struct operand *op)
  1188. {
  1189. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1190. switch (op->bytes) {
  1191. case 1:
  1192. *(u8 *)op->addr.reg = (u8)op->val;
  1193. break;
  1194. case 2:
  1195. *(u16 *)op->addr.reg = (u16)op->val;
  1196. break;
  1197. case 4:
  1198. *op->addr.reg = (u32)op->val;
  1199. break; /* 64b: zero-extend */
  1200. case 8:
  1201. *op->addr.reg = op->val;
  1202. break;
  1203. }
  1204. }
  1205. static int writeback(struct x86_emulate_ctxt *ctxt)
  1206. {
  1207. int rc;
  1208. switch (ctxt->dst.type) {
  1209. case OP_REG:
  1210. write_register_operand(&ctxt->dst);
  1211. break;
  1212. case OP_MEM:
  1213. if (ctxt->lock_prefix)
  1214. rc = segmented_cmpxchg(ctxt,
  1215. ctxt->dst.addr.mem,
  1216. &ctxt->dst.orig_val,
  1217. &ctxt->dst.val,
  1218. ctxt->dst.bytes);
  1219. else
  1220. rc = segmented_write(ctxt,
  1221. ctxt->dst.addr.mem,
  1222. &ctxt->dst.val,
  1223. ctxt->dst.bytes);
  1224. if (rc != X86EMUL_CONTINUE)
  1225. return rc;
  1226. break;
  1227. case OP_XMM:
  1228. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1229. break;
  1230. case OP_NONE:
  1231. /* no writeback */
  1232. break;
  1233. default:
  1234. break;
  1235. }
  1236. return X86EMUL_CONTINUE;
  1237. }
  1238. static int em_push(struct x86_emulate_ctxt *ctxt)
  1239. {
  1240. struct segmented_address addr;
  1241. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1242. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1243. addr.seg = VCPU_SREG_SS;
  1244. /* Disable writeback. */
  1245. ctxt->dst.type = OP_NONE;
  1246. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1247. }
  1248. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1249. void *dest, int len)
  1250. {
  1251. int rc;
  1252. struct segmented_address addr;
  1253. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1254. addr.seg = VCPU_SREG_SS;
  1255. rc = segmented_read(ctxt, addr, dest, len);
  1256. if (rc != X86EMUL_CONTINUE)
  1257. return rc;
  1258. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1259. return rc;
  1260. }
  1261. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1262. {
  1263. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1264. }
  1265. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1266. void *dest, int len)
  1267. {
  1268. int rc;
  1269. unsigned long val, change_mask;
  1270. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1271. int cpl = ctxt->ops->cpl(ctxt);
  1272. rc = emulate_pop(ctxt, &val, len);
  1273. if (rc != X86EMUL_CONTINUE)
  1274. return rc;
  1275. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1276. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1277. switch(ctxt->mode) {
  1278. case X86EMUL_MODE_PROT64:
  1279. case X86EMUL_MODE_PROT32:
  1280. case X86EMUL_MODE_PROT16:
  1281. if (cpl == 0)
  1282. change_mask |= EFLG_IOPL;
  1283. if (cpl <= iopl)
  1284. change_mask |= EFLG_IF;
  1285. break;
  1286. case X86EMUL_MODE_VM86:
  1287. if (iopl < 3)
  1288. return emulate_gp(ctxt, 0);
  1289. change_mask |= EFLG_IF;
  1290. break;
  1291. default: /* real mode */
  1292. change_mask |= (EFLG_IOPL | EFLG_IF);
  1293. break;
  1294. }
  1295. *(unsigned long *)dest =
  1296. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1297. return rc;
  1298. }
  1299. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1300. {
  1301. ctxt->dst.type = OP_REG;
  1302. ctxt->dst.addr.reg = &ctxt->eflags;
  1303. ctxt->dst.bytes = ctxt->op_bytes;
  1304. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1305. }
  1306. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1307. {
  1308. ctxt->src.val = get_segment_selector(ctxt, seg);
  1309. return em_push(ctxt);
  1310. }
  1311. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1312. {
  1313. unsigned long selector;
  1314. int rc;
  1315. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1316. if (rc != X86EMUL_CONTINUE)
  1317. return rc;
  1318. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1319. return rc;
  1320. }
  1321. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1322. {
  1323. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1324. int rc = X86EMUL_CONTINUE;
  1325. int reg = VCPU_REGS_RAX;
  1326. while (reg <= VCPU_REGS_RDI) {
  1327. (reg == VCPU_REGS_RSP) ?
  1328. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1329. rc = em_push(ctxt);
  1330. if (rc != X86EMUL_CONTINUE)
  1331. return rc;
  1332. ++reg;
  1333. }
  1334. return rc;
  1335. }
  1336. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1337. {
  1338. ctxt->src.val = (unsigned long)ctxt->eflags;
  1339. return em_push(ctxt);
  1340. }
  1341. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1342. {
  1343. int rc = X86EMUL_CONTINUE;
  1344. int reg = VCPU_REGS_RDI;
  1345. while (reg >= VCPU_REGS_RAX) {
  1346. if (reg == VCPU_REGS_RSP) {
  1347. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1348. ctxt->op_bytes);
  1349. --reg;
  1350. }
  1351. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1352. if (rc != X86EMUL_CONTINUE)
  1353. break;
  1354. --reg;
  1355. }
  1356. return rc;
  1357. }
  1358. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1359. {
  1360. struct x86_emulate_ops *ops = ctxt->ops;
  1361. int rc;
  1362. struct desc_ptr dt;
  1363. gva_t cs_addr;
  1364. gva_t eip_addr;
  1365. u16 cs, eip;
  1366. /* TODO: Add limit checks */
  1367. ctxt->src.val = ctxt->eflags;
  1368. rc = em_push(ctxt);
  1369. if (rc != X86EMUL_CONTINUE)
  1370. return rc;
  1371. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1372. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1373. rc = em_push(ctxt);
  1374. if (rc != X86EMUL_CONTINUE)
  1375. return rc;
  1376. ctxt->src.val = ctxt->_eip;
  1377. rc = em_push(ctxt);
  1378. if (rc != X86EMUL_CONTINUE)
  1379. return rc;
  1380. ops->get_idt(ctxt, &dt);
  1381. eip_addr = dt.address + (irq << 2);
  1382. cs_addr = dt.address + (irq << 2) + 2;
  1383. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1384. if (rc != X86EMUL_CONTINUE)
  1385. return rc;
  1386. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1387. if (rc != X86EMUL_CONTINUE)
  1388. return rc;
  1389. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1390. if (rc != X86EMUL_CONTINUE)
  1391. return rc;
  1392. ctxt->_eip = eip;
  1393. return rc;
  1394. }
  1395. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1396. {
  1397. switch(ctxt->mode) {
  1398. case X86EMUL_MODE_REAL:
  1399. return emulate_int_real(ctxt, irq);
  1400. case X86EMUL_MODE_VM86:
  1401. case X86EMUL_MODE_PROT16:
  1402. case X86EMUL_MODE_PROT32:
  1403. case X86EMUL_MODE_PROT64:
  1404. default:
  1405. /* Protected mode interrupts unimplemented yet */
  1406. return X86EMUL_UNHANDLEABLE;
  1407. }
  1408. }
  1409. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1410. {
  1411. int rc = X86EMUL_CONTINUE;
  1412. unsigned long temp_eip = 0;
  1413. unsigned long temp_eflags = 0;
  1414. unsigned long cs = 0;
  1415. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1416. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1417. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1418. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1419. /* TODO: Add stack limit check */
  1420. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1421. if (rc != X86EMUL_CONTINUE)
  1422. return rc;
  1423. if (temp_eip & ~0xffff)
  1424. return emulate_gp(ctxt, 0);
  1425. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1426. if (rc != X86EMUL_CONTINUE)
  1427. return rc;
  1428. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1429. if (rc != X86EMUL_CONTINUE)
  1430. return rc;
  1431. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1432. if (rc != X86EMUL_CONTINUE)
  1433. return rc;
  1434. ctxt->_eip = temp_eip;
  1435. if (ctxt->op_bytes == 4)
  1436. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1437. else if (ctxt->op_bytes == 2) {
  1438. ctxt->eflags &= ~0xffff;
  1439. ctxt->eflags |= temp_eflags;
  1440. }
  1441. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1442. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1443. return rc;
  1444. }
  1445. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1446. {
  1447. switch(ctxt->mode) {
  1448. case X86EMUL_MODE_REAL:
  1449. return emulate_iret_real(ctxt);
  1450. case X86EMUL_MODE_VM86:
  1451. case X86EMUL_MODE_PROT16:
  1452. case X86EMUL_MODE_PROT32:
  1453. case X86EMUL_MODE_PROT64:
  1454. default:
  1455. /* iret from protected mode unimplemented yet */
  1456. return X86EMUL_UNHANDLEABLE;
  1457. }
  1458. }
  1459. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1460. {
  1461. int rc;
  1462. unsigned short sel;
  1463. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1464. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1465. if (rc != X86EMUL_CONTINUE)
  1466. return rc;
  1467. ctxt->_eip = 0;
  1468. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1469. return X86EMUL_CONTINUE;
  1470. }
  1471. static int em_grp1a(struct x86_emulate_ctxt *ctxt)
  1472. {
  1473. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->dst.bytes);
  1474. }
  1475. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1476. {
  1477. switch (ctxt->modrm_reg) {
  1478. case 0: /* rol */
  1479. emulate_2op_SrcB(ctxt, "rol");
  1480. break;
  1481. case 1: /* ror */
  1482. emulate_2op_SrcB(ctxt, "ror");
  1483. break;
  1484. case 2: /* rcl */
  1485. emulate_2op_SrcB(ctxt, "rcl");
  1486. break;
  1487. case 3: /* rcr */
  1488. emulate_2op_SrcB(ctxt, "rcr");
  1489. break;
  1490. case 4: /* sal/shl */
  1491. case 6: /* sal/shl */
  1492. emulate_2op_SrcB(ctxt, "sal");
  1493. break;
  1494. case 5: /* shr */
  1495. emulate_2op_SrcB(ctxt, "shr");
  1496. break;
  1497. case 7: /* sar */
  1498. emulate_2op_SrcB(ctxt, "sar");
  1499. break;
  1500. }
  1501. return X86EMUL_CONTINUE;
  1502. }
  1503. static int em_not(struct x86_emulate_ctxt *ctxt)
  1504. {
  1505. ctxt->dst.val = ~ctxt->dst.val;
  1506. return X86EMUL_CONTINUE;
  1507. }
  1508. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1509. {
  1510. emulate_1op(ctxt, "neg");
  1511. return X86EMUL_CONTINUE;
  1512. }
  1513. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1514. {
  1515. u8 ex = 0;
  1516. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1517. return X86EMUL_CONTINUE;
  1518. }
  1519. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1520. {
  1521. u8 ex = 0;
  1522. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1523. return X86EMUL_CONTINUE;
  1524. }
  1525. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1526. {
  1527. u8 de = 0;
  1528. emulate_1op_rax_rdx(ctxt, "div", de);
  1529. if (de)
  1530. return emulate_de(ctxt);
  1531. return X86EMUL_CONTINUE;
  1532. }
  1533. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1534. {
  1535. u8 de = 0;
  1536. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1537. if (de)
  1538. return emulate_de(ctxt);
  1539. return X86EMUL_CONTINUE;
  1540. }
  1541. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1542. {
  1543. int rc = X86EMUL_CONTINUE;
  1544. switch (ctxt->modrm_reg) {
  1545. case 0: /* inc */
  1546. emulate_1op(ctxt, "inc");
  1547. break;
  1548. case 1: /* dec */
  1549. emulate_1op(ctxt, "dec");
  1550. break;
  1551. case 2: /* call near abs */ {
  1552. long int old_eip;
  1553. old_eip = ctxt->_eip;
  1554. ctxt->_eip = ctxt->src.val;
  1555. ctxt->src.val = old_eip;
  1556. rc = em_push(ctxt);
  1557. break;
  1558. }
  1559. case 4: /* jmp abs */
  1560. ctxt->_eip = ctxt->src.val;
  1561. break;
  1562. case 5: /* jmp far */
  1563. rc = em_jmp_far(ctxt);
  1564. break;
  1565. case 6: /* push */
  1566. rc = em_push(ctxt);
  1567. break;
  1568. }
  1569. return rc;
  1570. }
  1571. static int em_grp9(struct x86_emulate_ctxt *ctxt)
  1572. {
  1573. u64 old = ctxt->dst.orig_val64;
  1574. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1575. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1576. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1577. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1578. ctxt->eflags &= ~EFLG_ZF;
  1579. } else {
  1580. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1581. (u32) ctxt->regs[VCPU_REGS_RBX];
  1582. ctxt->eflags |= EFLG_ZF;
  1583. }
  1584. return X86EMUL_CONTINUE;
  1585. }
  1586. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1587. {
  1588. ctxt->dst.type = OP_REG;
  1589. ctxt->dst.addr.reg = &ctxt->_eip;
  1590. ctxt->dst.bytes = ctxt->op_bytes;
  1591. return em_pop(ctxt);
  1592. }
  1593. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1594. {
  1595. int rc;
  1596. unsigned long cs;
  1597. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1598. if (rc != X86EMUL_CONTINUE)
  1599. return rc;
  1600. if (ctxt->op_bytes == 4)
  1601. ctxt->_eip = (u32)ctxt->_eip;
  1602. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1603. if (rc != X86EMUL_CONTINUE)
  1604. return rc;
  1605. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1606. return rc;
  1607. }
  1608. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1609. {
  1610. int seg = ctxt->src2.val;
  1611. unsigned short sel;
  1612. int rc;
  1613. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1614. rc = load_segment_descriptor(ctxt, sel, seg);
  1615. if (rc != X86EMUL_CONTINUE)
  1616. return rc;
  1617. ctxt->dst.val = ctxt->src.val;
  1618. return rc;
  1619. }
  1620. static void
  1621. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1622. struct desc_struct *cs, struct desc_struct *ss)
  1623. {
  1624. u16 selector;
  1625. memset(cs, 0, sizeof(struct desc_struct));
  1626. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1627. memset(ss, 0, sizeof(struct desc_struct));
  1628. cs->l = 0; /* will be adjusted later */
  1629. set_desc_base(cs, 0); /* flat segment */
  1630. cs->g = 1; /* 4kb granularity */
  1631. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1632. cs->type = 0x0b; /* Read, Execute, Accessed */
  1633. cs->s = 1;
  1634. cs->dpl = 0; /* will be adjusted later */
  1635. cs->p = 1;
  1636. cs->d = 1;
  1637. set_desc_base(ss, 0); /* flat segment */
  1638. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1639. ss->g = 1; /* 4kb granularity */
  1640. ss->s = 1;
  1641. ss->type = 0x03; /* Read/Write, Accessed */
  1642. ss->d = 1; /* 32bit stack segment */
  1643. ss->dpl = 0;
  1644. ss->p = 1;
  1645. }
  1646. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1647. {
  1648. struct x86_emulate_ops *ops = ctxt->ops;
  1649. struct desc_struct cs, ss;
  1650. u64 msr_data;
  1651. u16 cs_sel, ss_sel;
  1652. u64 efer = 0;
  1653. /* syscall is not available in real mode */
  1654. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1655. ctxt->mode == X86EMUL_MODE_VM86)
  1656. return emulate_ud(ctxt);
  1657. ops->get_msr(ctxt, MSR_EFER, &efer);
  1658. setup_syscalls_segments(ctxt, &cs, &ss);
  1659. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1660. msr_data >>= 32;
  1661. cs_sel = (u16)(msr_data & 0xfffc);
  1662. ss_sel = (u16)(msr_data + 8);
  1663. if (efer & EFER_LMA) {
  1664. cs.d = 0;
  1665. cs.l = 1;
  1666. }
  1667. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1668. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1669. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1670. if (efer & EFER_LMA) {
  1671. #ifdef CONFIG_X86_64
  1672. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1673. ops->get_msr(ctxt,
  1674. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1675. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1676. ctxt->_eip = msr_data;
  1677. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1678. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1679. #endif
  1680. } else {
  1681. /* legacy mode */
  1682. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1683. ctxt->_eip = (u32)msr_data;
  1684. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1685. }
  1686. return X86EMUL_CONTINUE;
  1687. }
  1688. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1689. {
  1690. struct x86_emulate_ops *ops = ctxt->ops;
  1691. struct desc_struct cs, ss;
  1692. u64 msr_data;
  1693. u16 cs_sel, ss_sel;
  1694. u64 efer = 0;
  1695. ops->get_msr(ctxt, MSR_EFER, &efer);
  1696. /* inject #GP if in real mode */
  1697. if (ctxt->mode == X86EMUL_MODE_REAL)
  1698. return emulate_gp(ctxt, 0);
  1699. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1700. * Therefore, we inject an #UD.
  1701. */
  1702. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1703. return emulate_ud(ctxt);
  1704. setup_syscalls_segments(ctxt, &cs, &ss);
  1705. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1706. switch (ctxt->mode) {
  1707. case X86EMUL_MODE_PROT32:
  1708. if ((msr_data & 0xfffc) == 0x0)
  1709. return emulate_gp(ctxt, 0);
  1710. break;
  1711. case X86EMUL_MODE_PROT64:
  1712. if (msr_data == 0x0)
  1713. return emulate_gp(ctxt, 0);
  1714. break;
  1715. }
  1716. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1717. cs_sel = (u16)msr_data;
  1718. cs_sel &= ~SELECTOR_RPL_MASK;
  1719. ss_sel = cs_sel + 8;
  1720. ss_sel &= ~SELECTOR_RPL_MASK;
  1721. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1722. cs.d = 0;
  1723. cs.l = 1;
  1724. }
  1725. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1726. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1727. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1728. ctxt->_eip = msr_data;
  1729. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1730. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1731. return X86EMUL_CONTINUE;
  1732. }
  1733. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1734. {
  1735. struct x86_emulate_ops *ops = ctxt->ops;
  1736. struct desc_struct cs, ss;
  1737. u64 msr_data;
  1738. int usermode;
  1739. u16 cs_sel = 0, ss_sel = 0;
  1740. /* inject #GP if in real mode or Virtual 8086 mode */
  1741. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1742. ctxt->mode == X86EMUL_MODE_VM86)
  1743. return emulate_gp(ctxt, 0);
  1744. setup_syscalls_segments(ctxt, &cs, &ss);
  1745. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1746. usermode = X86EMUL_MODE_PROT64;
  1747. else
  1748. usermode = X86EMUL_MODE_PROT32;
  1749. cs.dpl = 3;
  1750. ss.dpl = 3;
  1751. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1752. switch (usermode) {
  1753. case X86EMUL_MODE_PROT32:
  1754. cs_sel = (u16)(msr_data + 16);
  1755. if ((msr_data & 0xfffc) == 0x0)
  1756. return emulate_gp(ctxt, 0);
  1757. ss_sel = (u16)(msr_data + 24);
  1758. break;
  1759. case X86EMUL_MODE_PROT64:
  1760. cs_sel = (u16)(msr_data + 32);
  1761. if (msr_data == 0x0)
  1762. return emulate_gp(ctxt, 0);
  1763. ss_sel = cs_sel + 8;
  1764. cs.d = 0;
  1765. cs.l = 1;
  1766. break;
  1767. }
  1768. cs_sel |= SELECTOR_RPL_MASK;
  1769. ss_sel |= SELECTOR_RPL_MASK;
  1770. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1771. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1772. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1773. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1774. return X86EMUL_CONTINUE;
  1775. }
  1776. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1777. {
  1778. int iopl;
  1779. if (ctxt->mode == X86EMUL_MODE_REAL)
  1780. return false;
  1781. if (ctxt->mode == X86EMUL_MODE_VM86)
  1782. return true;
  1783. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1784. return ctxt->ops->cpl(ctxt) > iopl;
  1785. }
  1786. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1787. u16 port, u16 len)
  1788. {
  1789. struct x86_emulate_ops *ops = ctxt->ops;
  1790. struct desc_struct tr_seg;
  1791. u32 base3;
  1792. int r;
  1793. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1794. unsigned mask = (1 << len) - 1;
  1795. unsigned long base;
  1796. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1797. if (!tr_seg.p)
  1798. return false;
  1799. if (desc_limit_scaled(&tr_seg) < 103)
  1800. return false;
  1801. base = get_desc_base(&tr_seg);
  1802. #ifdef CONFIG_X86_64
  1803. base |= ((u64)base3) << 32;
  1804. #endif
  1805. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1806. if (r != X86EMUL_CONTINUE)
  1807. return false;
  1808. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1809. return false;
  1810. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1811. if (r != X86EMUL_CONTINUE)
  1812. return false;
  1813. if ((perm >> bit_idx) & mask)
  1814. return false;
  1815. return true;
  1816. }
  1817. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1818. u16 port, u16 len)
  1819. {
  1820. if (ctxt->perm_ok)
  1821. return true;
  1822. if (emulator_bad_iopl(ctxt))
  1823. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1824. return false;
  1825. ctxt->perm_ok = true;
  1826. return true;
  1827. }
  1828. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1829. struct tss_segment_16 *tss)
  1830. {
  1831. tss->ip = ctxt->_eip;
  1832. tss->flag = ctxt->eflags;
  1833. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1834. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1835. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1836. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  1837. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  1838. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  1839. tss->si = ctxt->regs[VCPU_REGS_RSI];
  1840. tss->di = ctxt->regs[VCPU_REGS_RDI];
  1841. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1842. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1843. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1844. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1845. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1846. }
  1847. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1848. struct tss_segment_16 *tss)
  1849. {
  1850. int ret;
  1851. ctxt->_eip = tss->ip;
  1852. ctxt->eflags = tss->flag | 2;
  1853. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  1854. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  1855. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  1856. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  1857. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  1858. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  1859. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  1860. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  1861. /*
  1862. * SDM says that segment selectors are loaded before segment
  1863. * descriptors
  1864. */
  1865. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1866. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1867. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1868. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1869. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1870. /*
  1871. * Now load segment descriptors. If fault happenes at this stage
  1872. * it is handled in a context of new task
  1873. */
  1874. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1875. if (ret != X86EMUL_CONTINUE)
  1876. return ret;
  1877. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1878. if (ret != X86EMUL_CONTINUE)
  1879. return ret;
  1880. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1881. if (ret != X86EMUL_CONTINUE)
  1882. return ret;
  1883. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1884. if (ret != X86EMUL_CONTINUE)
  1885. return ret;
  1886. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1887. if (ret != X86EMUL_CONTINUE)
  1888. return ret;
  1889. return X86EMUL_CONTINUE;
  1890. }
  1891. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1892. u16 tss_selector, u16 old_tss_sel,
  1893. ulong old_tss_base, struct desc_struct *new_desc)
  1894. {
  1895. struct x86_emulate_ops *ops = ctxt->ops;
  1896. struct tss_segment_16 tss_seg;
  1897. int ret;
  1898. u32 new_tss_base = get_desc_base(new_desc);
  1899. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1900. &ctxt->exception);
  1901. if (ret != X86EMUL_CONTINUE)
  1902. /* FIXME: need to provide precise fault address */
  1903. return ret;
  1904. save_state_to_tss16(ctxt, &tss_seg);
  1905. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1906. &ctxt->exception);
  1907. if (ret != X86EMUL_CONTINUE)
  1908. /* FIXME: need to provide precise fault address */
  1909. return ret;
  1910. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1911. &ctxt->exception);
  1912. if (ret != X86EMUL_CONTINUE)
  1913. /* FIXME: need to provide precise fault address */
  1914. return ret;
  1915. if (old_tss_sel != 0xffff) {
  1916. tss_seg.prev_task_link = old_tss_sel;
  1917. ret = ops->write_std(ctxt, new_tss_base,
  1918. &tss_seg.prev_task_link,
  1919. sizeof tss_seg.prev_task_link,
  1920. &ctxt->exception);
  1921. if (ret != X86EMUL_CONTINUE)
  1922. /* FIXME: need to provide precise fault address */
  1923. return ret;
  1924. }
  1925. return load_state_from_tss16(ctxt, &tss_seg);
  1926. }
  1927. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1928. struct tss_segment_32 *tss)
  1929. {
  1930. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  1931. tss->eip = ctxt->_eip;
  1932. tss->eflags = ctxt->eflags;
  1933. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  1934. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  1935. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  1936. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  1937. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  1938. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  1939. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  1940. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  1941. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1942. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1943. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1944. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1945. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  1946. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  1947. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1948. }
  1949. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1950. struct tss_segment_32 *tss)
  1951. {
  1952. int ret;
  1953. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  1954. return emulate_gp(ctxt, 0);
  1955. ctxt->_eip = tss->eip;
  1956. ctxt->eflags = tss->eflags | 2;
  1957. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  1958. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  1959. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  1960. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  1961. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  1962. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  1963. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  1964. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  1965. /*
  1966. * SDM says that segment selectors are loaded before segment
  1967. * descriptors
  1968. */
  1969. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1970. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1971. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1972. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1973. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1974. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1975. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1976. /*
  1977. * Now load segment descriptors. If fault happenes at this stage
  1978. * it is handled in a context of new task
  1979. */
  1980. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1981. if (ret != X86EMUL_CONTINUE)
  1982. return ret;
  1983. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1984. if (ret != X86EMUL_CONTINUE)
  1985. return ret;
  1986. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1987. if (ret != X86EMUL_CONTINUE)
  1988. return ret;
  1989. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1990. if (ret != X86EMUL_CONTINUE)
  1991. return ret;
  1992. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1993. if (ret != X86EMUL_CONTINUE)
  1994. return ret;
  1995. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  1996. if (ret != X86EMUL_CONTINUE)
  1997. return ret;
  1998. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  1999. if (ret != X86EMUL_CONTINUE)
  2000. return ret;
  2001. return X86EMUL_CONTINUE;
  2002. }
  2003. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2004. u16 tss_selector, u16 old_tss_sel,
  2005. ulong old_tss_base, struct desc_struct *new_desc)
  2006. {
  2007. struct x86_emulate_ops *ops = ctxt->ops;
  2008. struct tss_segment_32 tss_seg;
  2009. int ret;
  2010. u32 new_tss_base = get_desc_base(new_desc);
  2011. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2012. &ctxt->exception);
  2013. if (ret != X86EMUL_CONTINUE)
  2014. /* FIXME: need to provide precise fault address */
  2015. return ret;
  2016. save_state_to_tss32(ctxt, &tss_seg);
  2017. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2018. &ctxt->exception);
  2019. if (ret != X86EMUL_CONTINUE)
  2020. /* FIXME: need to provide precise fault address */
  2021. return ret;
  2022. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2023. &ctxt->exception);
  2024. if (ret != X86EMUL_CONTINUE)
  2025. /* FIXME: need to provide precise fault address */
  2026. return ret;
  2027. if (old_tss_sel != 0xffff) {
  2028. tss_seg.prev_task_link = old_tss_sel;
  2029. ret = ops->write_std(ctxt, new_tss_base,
  2030. &tss_seg.prev_task_link,
  2031. sizeof tss_seg.prev_task_link,
  2032. &ctxt->exception);
  2033. if (ret != X86EMUL_CONTINUE)
  2034. /* FIXME: need to provide precise fault address */
  2035. return ret;
  2036. }
  2037. return load_state_from_tss32(ctxt, &tss_seg);
  2038. }
  2039. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2040. u16 tss_selector, int reason,
  2041. bool has_error_code, u32 error_code)
  2042. {
  2043. struct x86_emulate_ops *ops = ctxt->ops;
  2044. struct desc_struct curr_tss_desc, next_tss_desc;
  2045. int ret;
  2046. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2047. ulong old_tss_base =
  2048. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2049. u32 desc_limit;
  2050. /* FIXME: old_tss_base == ~0 ? */
  2051. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2052. if (ret != X86EMUL_CONTINUE)
  2053. return ret;
  2054. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2055. if (ret != X86EMUL_CONTINUE)
  2056. return ret;
  2057. /* FIXME: check that next_tss_desc is tss */
  2058. if (reason != TASK_SWITCH_IRET) {
  2059. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2060. ops->cpl(ctxt) > next_tss_desc.dpl)
  2061. return emulate_gp(ctxt, 0);
  2062. }
  2063. desc_limit = desc_limit_scaled(&next_tss_desc);
  2064. if (!next_tss_desc.p ||
  2065. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2066. desc_limit < 0x2b)) {
  2067. emulate_ts(ctxt, tss_selector & 0xfffc);
  2068. return X86EMUL_PROPAGATE_FAULT;
  2069. }
  2070. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2071. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2072. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2073. }
  2074. if (reason == TASK_SWITCH_IRET)
  2075. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2076. /* set back link to prev task only if NT bit is set in eflags
  2077. note that old_tss_sel is not used afetr this point */
  2078. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2079. old_tss_sel = 0xffff;
  2080. if (next_tss_desc.type & 8)
  2081. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2082. old_tss_base, &next_tss_desc);
  2083. else
  2084. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2085. old_tss_base, &next_tss_desc);
  2086. if (ret != X86EMUL_CONTINUE)
  2087. return ret;
  2088. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2089. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2090. if (reason != TASK_SWITCH_IRET) {
  2091. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2092. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2093. }
  2094. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2095. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2096. if (has_error_code) {
  2097. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2098. ctxt->lock_prefix = 0;
  2099. ctxt->src.val = (unsigned long) error_code;
  2100. ret = em_push(ctxt);
  2101. }
  2102. return ret;
  2103. }
  2104. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2105. u16 tss_selector, int reason,
  2106. bool has_error_code, u32 error_code)
  2107. {
  2108. int rc;
  2109. ctxt->_eip = ctxt->eip;
  2110. ctxt->dst.type = OP_NONE;
  2111. rc = emulator_do_task_switch(ctxt, tss_selector, reason,
  2112. has_error_code, error_code);
  2113. if (rc == X86EMUL_CONTINUE)
  2114. ctxt->eip = ctxt->_eip;
  2115. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2116. }
  2117. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2118. int reg, struct operand *op)
  2119. {
  2120. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2121. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2122. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2123. op->addr.mem.seg = seg;
  2124. }
  2125. static int em_das(struct x86_emulate_ctxt *ctxt)
  2126. {
  2127. u8 al, old_al;
  2128. bool af, cf, old_cf;
  2129. cf = ctxt->eflags & X86_EFLAGS_CF;
  2130. al = ctxt->dst.val;
  2131. old_al = al;
  2132. old_cf = cf;
  2133. cf = false;
  2134. af = ctxt->eflags & X86_EFLAGS_AF;
  2135. if ((al & 0x0f) > 9 || af) {
  2136. al -= 6;
  2137. cf = old_cf | (al >= 250);
  2138. af = true;
  2139. } else {
  2140. af = false;
  2141. }
  2142. if (old_al > 0x99 || old_cf) {
  2143. al -= 0x60;
  2144. cf = true;
  2145. }
  2146. ctxt->dst.val = al;
  2147. /* Set PF, ZF, SF */
  2148. ctxt->src.type = OP_IMM;
  2149. ctxt->src.val = 0;
  2150. ctxt->src.bytes = 1;
  2151. emulate_2op_SrcV(ctxt, "or");
  2152. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2153. if (cf)
  2154. ctxt->eflags |= X86_EFLAGS_CF;
  2155. if (af)
  2156. ctxt->eflags |= X86_EFLAGS_AF;
  2157. return X86EMUL_CONTINUE;
  2158. }
  2159. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2160. {
  2161. u16 sel, old_cs;
  2162. ulong old_eip;
  2163. int rc;
  2164. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2165. old_eip = ctxt->_eip;
  2166. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2167. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2168. return X86EMUL_CONTINUE;
  2169. ctxt->_eip = 0;
  2170. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2171. ctxt->src.val = old_cs;
  2172. rc = em_push(ctxt);
  2173. if (rc != X86EMUL_CONTINUE)
  2174. return rc;
  2175. ctxt->src.val = old_eip;
  2176. return em_push(ctxt);
  2177. }
  2178. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2179. {
  2180. int rc;
  2181. ctxt->dst.type = OP_REG;
  2182. ctxt->dst.addr.reg = &ctxt->_eip;
  2183. ctxt->dst.bytes = ctxt->op_bytes;
  2184. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2185. if (rc != X86EMUL_CONTINUE)
  2186. return rc;
  2187. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2188. return X86EMUL_CONTINUE;
  2189. }
  2190. static int em_add(struct x86_emulate_ctxt *ctxt)
  2191. {
  2192. emulate_2op_SrcV(ctxt, "add");
  2193. return X86EMUL_CONTINUE;
  2194. }
  2195. static int em_or(struct x86_emulate_ctxt *ctxt)
  2196. {
  2197. emulate_2op_SrcV(ctxt, "or");
  2198. return X86EMUL_CONTINUE;
  2199. }
  2200. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2201. {
  2202. emulate_2op_SrcV(ctxt, "adc");
  2203. return X86EMUL_CONTINUE;
  2204. }
  2205. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2206. {
  2207. emulate_2op_SrcV(ctxt, "sbb");
  2208. return X86EMUL_CONTINUE;
  2209. }
  2210. static int em_and(struct x86_emulate_ctxt *ctxt)
  2211. {
  2212. emulate_2op_SrcV(ctxt, "and");
  2213. return X86EMUL_CONTINUE;
  2214. }
  2215. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2216. {
  2217. emulate_2op_SrcV(ctxt, "sub");
  2218. return X86EMUL_CONTINUE;
  2219. }
  2220. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2221. {
  2222. emulate_2op_SrcV(ctxt, "xor");
  2223. return X86EMUL_CONTINUE;
  2224. }
  2225. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2226. {
  2227. emulate_2op_SrcV(ctxt, "cmp");
  2228. /* Disable writeback. */
  2229. ctxt->dst.type = OP_NONE;
  2230. return X86EMUL_CONTINUE;
  2231. }
  2232. static int em_test(struct x86_emulate_ctxt *ctxt)
  2233. {
  2234. emulate_2op_SrcV(ctxt, "test");
  2235. /* Disable writeback. */
  2236. ctxt->dst.type = OP_NONE;
  2237. return X86EMUL_CONTINUE;
  2238. }
  2239. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2240. {
  2241. /* Write back the register source. */
  2242. ctxt->src.val = ctxt->dst.val;
  2243. write_register_operand(&ctxt->src);
  2244. /* Write back the memory destination with implicit LOCK prefix. */
  2245. ctxt->dst.val = ctxt->src.orig_val;
  2246. ctxt->lock_prefix = 1;
  2247. return X86EMUL_CONTINUE;
  2248. }
  2249. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2250. {
  2251. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2252. return X86EMUL_CONTINUE;
  2253. }
  2254. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2255. {
  2256. ctxt->dst.val = ctxt->src2.val;
  2257. return em_imul(ctxt);
  2258. }
  2259. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2260. {
  2261. ctxt->dst.type = OP_REG;
  2262. ctxt->dst.bytes = ctxt->src.bytes;
  2263. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2264. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2265. return X86EMUL_CONTINUE;
  2266. }
  2267. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2268. {
  2269. u64 tsc = 0;
  2270. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2271. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2272. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2273. return X86EMUL_CONTINUE;
  2274. }
  2275. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2276. {
  2277. ctxt->dst.val = ctxt->src.val;
  2278. return X86EMUL_CONTINUE;
  2279. }
  2280. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2281. {
  2282. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2283. return emulate_ud(ctxt);
  2284. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2285. return X86EMUL_CONTINUE;
  2286. }
  2287. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2288. {
  2289. u16 sel = ctxt->src.val;
  2290. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2291. return emulate_ud(ctxt);
  2292. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2293. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2294. /* Disable writeback. */
  2295. ctxt->dst.type = OP_NONE;
  2296. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2297. }
  2298. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2299. {
  2300. memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
  2301. return X86EMUL_CONTINUE;
  2302. }
  2303. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2304. {
  2305. int rc;
  2306. ulong linear;
  2307. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2308. if (rc == X86EMUL_CONTINUE)
  2309. ctxt->ops->invlpg(ctxt, linear);
  2310. /* Disable writeback. */
  2311. ctxt->dst.type = OP_NONE;
  2312. return X86EMUL_CONTINUE;
  2313. }
  2314. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2315. {
  2316. ulong cr0;
  2317. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2318. cr0 &= ~X86_CR0_TS;
  2319. ctxt->ops->set_cr(ctxt, 0, cr0);
  2320. return X86EMUL_CONTINUE;
  2321. }
  2322. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2323. {
  2324. int rc;
  2325. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2326. return X86EMUL_UNHANDLEABLE;
  2327. rc = ctxt->ops->fix_hypercall(ctxt);
  2328. if (rc != X86EMUL_CONTINUE)
  2329. return rc;
  2330. /* Let the processor re-execute the fixed hypercall */
  2331. ctxt->_eip = ctxt->eip;
  2332. /* Disable writeback. */
  2333. ctxt->dst.type = OP_NONE;
  2334. return X86EMUL_CONTINUE;
  2335. }
  2336. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2337. {
  2338. struct desc_ptr desc_ptr;
  2339. int rc;
  2340. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2341. &desc_ptr.size, &desc_ptr.address,
  2342. ctxt->op_bytes);
  2343. if (rc != X86EMUL_CONTINUE)
  2344. return rc;
  2345. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2346. /* Disable writeback. */
  2347. ctxt->dst.type = OP_NONE;
  2348. return X86EMUL_CONTINUE;
  2349. }
  2350. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2351. {
  2352. int rc;
  2353. rc = ctxt->ops->fix_hypercall(ctxt);
  2354. /* Disable writeback. */
  2355. ctxt->dst.type = OP_NONE;
  2356. return rc;
  2357. }
  2358. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2359. {
  2360. struct desc_ptr desc_ptr;
  2361. int rc;
  2362. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2363. &desc_ptr.size, &desc_ptr.address,
  2364. ctxt->op_bytes);
  2365. if (rc != X86EMUL_CONTINUE)
  2366. return rc;
  2367. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2368. /* Disable writeback. */
  2369. ctxt->dst.type = OP_NONE;
  2370. return X86EMUL_CONTINUE;
  2371. }
  2372. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2373. {
  2374. ctxt->dst.bytes = 2;
  2375. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2376. return X86EMUL_CONTINUE;
  2377. }
  2378. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2379. {
  2380. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2381. | (ctxt->src.val & 0x0f));
  2382. ctxt->dst.type = OP_NONE;
  2383. return X86EMUL_CONTINUE;
  2384. }
  2385. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2386. {
  2387. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2388. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2389. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2390. jmp_rel(ctxt, ctxt->src.val);
  2391. return X86EMUL_CONTINUE;
  2392. }
  2393. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2394. {
  2395. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2396. jmp_rel(ctxt, ctxt->src.val);
  2397. return X86EMUL_CONTINUE;
  2398. }
  2399. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2400. {
  2401. if (emulator_bad_iopl(ctxt))
  2402. return emulate_gp(ctxt, 0);
  2403. ctxt->eflags &= ~X86_EFLAGS_IF;
  2404. return X86EMUL_CONTINUE;
  2405. }
  2406. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2407. {
  2408. if (emulator_bad_iopl(ctxt))
  2409. return emulate_gp(ctxt, 0);
  2410. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2411. ctxt->eflags |= X86_EFLAGS_IF;
  2412. return X86EMUL_CONTINUE;
  2413. }
  2414. static bool valid_cr(int nr)
  2415. {
  2416. switch (nr) {
  2417. case 0:
  2418. case 2 ... 4:
  2419. case 8:
  2420. return true;
  2421. default:
  2422. return false;
  2423. }
  2424. }
  2425. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2426. {
  2427. if (!valid_cr(ctxt->modrm_reg))
  2428. return emulate_ud(ctxt);
  2429. return X86EMUL_CONTINUE;
  2430. }
  2431. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2432. {
  2433. u64 new_val = ctxt->src.val64;
  2434. int cr = ctxt->modrm_reg;
  2435. u64 efer = 0;
  2436. static u64 cr_reserved_bits[] = {
  2437. 0xffffffff00000000ULL,
  2438. 0, 0, 0, /* CR3 checked later */
  2439. CR4_RESERVED_BITS,
  2440. 0, 0, 0,
  2441. CR8_RESERVED_BITS,
  2442. };
  2443. if (!valid_cr(cr))
  2444. return emulate_ud(ctxt);
  2445. if (new_val & cr_reserved_bits[cr])
  2446. return emulate_gp(ctxt, 0);
  2447. switch (cr) {
  2448. case 0: {
  2449. u64 cr4;
  2450. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2451. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2452. return emulate_gp(ctxt, 0);
  2453. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2454. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2455. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2456. !(cr4 & X86_CR4_PAE))
  2457. return emulate_gp(ctxt, 0);
  2458. break;
  2459. }
  2460. case 3: {
  2461. u64 rsvd = 0;
  2462. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2463. if (efer & EFER_LMA)
  2464. rsvd = CR3_L_MODE_RESERVED_BITS;
  2465. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2466. rsvd = CR3_PAE_RESERVED_BITS;
  2467. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2468. rsvd = CR3_NONPAE_RESERVED_BITS;
  2469. if (new_val & rsvd)
  2470. return emulate_gp(ctxt, 0);
  2471. break;
  2472. }
  2473. case 4: {
  2474. u64 cr4;
  2475. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2476. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2477. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2478. return emulate_gp(ctxt, 0);
  2479. break;
  2480. }
  2481. }
  2482. return X86EMUL_CONTINUE;
  2483. }
  2484. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2485. {
  2486. unsigned long dr7;
  2487. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2488. /* Check if DR7.Global_Enable is set */
  2489. return dr7 & (1 << 13);
  2490. }
  2491. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2492. {
  2493. int dr = ctxt->modrm_reg;
  2494. u64 cr4;
  2495. if (dr > 7)
  2496. return emulate_ud(ctxt);
  2497. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2498. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2499. return emulate_ud(ctxt);
  2500. if (check_dr7_gd(ctxt))
  2501. return emulate_db(ctxt);
  2502. return X86EMUL_CONTINUE;
  2503. }
  2504. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2505. {
  2506. u64 new_val = ctxt->src.val64;
  2507. int dr = ctxt->modrm_reg;
  2508. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2509. return emulate_gp(ctxt, 0);
  2510. return check_dr_read(ctxt);
  2511. }
  2512. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2513. {
  2514. u64 efer;
  2515. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2516. if (!(efer & EFER_SVME))
  2517. return emulate_ud(ctxt);
  2518. return X86EMUL_CONTINUE;
  2519. }
  2520. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2521. {
  2522. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2523. /* Valid physical address? */
  2524. if (rax & 0xffff000000000000ULL)
  2525. return emulate_gp(ctxt, 0);
  2526. return check_svme(ctxt);
  2527. }
  2528. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2529. {
  2530. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2531. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2532. return emulate_ud(ctxt);
  2533. return X86EMUL_CONTINUE;
  2534. }
  2535. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2536. {
  2537. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2538. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2539. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2540. (rcx > 3))
  2541. return emulate_gp(ctxt, 0);
  2542. return X86EMUL_CONTINUE;
  2543. }
  2544. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2545. {
  2546. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2547. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2548. return emulate_gp(ctxt, 0);
  2549. return X86EMUL_CONTINUE;
  2550. }
  2551. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2552. {
  2553. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2554. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2555. return emulate_gp(ctxt, 0);
  2556. return X86EMUL_CONTINUE;
  2557. }
  2558. #define D(_y) { .flags = (_y) }
  2559. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2560. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2561. .check_perm = (_p) }
  2562. #define N D(0)
  2563. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2564. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2565. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2566. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2567. #define II(_f, _e, _i) \
  2568. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2569. #define IIP(_f, _e, _i, _p) \
  2570. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2571. .check_perm = (_p) }
  2572. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2573. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2574. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2575. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2576. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2577. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2578. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2579. static struct opcode group7_rm1[] = {
  2580. DI(SrcNone | ModRM | Priv, monitor),
  2581. DI(SrcNone | ModRM | Priv, mwait),
  2582. N, N, N, N, N, N,
  2583. };
  2584. static struct opcode group7_rm3[] = {
  2585. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2586. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2587. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2588. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2589. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2590. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2591. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2592. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2593. };
  2594. static struct opcode group7_rm7[] = {
  2595. N,
  2596. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2597. N, N, N, N, N, N,
  2598. };
  2599. static struct opcode group1[] = {
  2600. I(Lock, em_add),
  2601. I(Lock, em_or),
  2602. I(Lock, em_adc),
  2603. I(Lock, em_sbb),
  2604. I(Lock, em_and),
  2605. I(Lock, em_sub),
  2606. I(Lock, em_xor),
  2607. I(0, em_cmp),
  2608. };
  2609. static struct opcode group1A[] = {
  2610. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2611. };
  2612. static struct opcode group3[] = {
  2613. I(DstMem | SrcImm | ModRM, em_test),
  2614. I(DstMem | SrcImm | ModRM, em_test),
  2615. I(DstMem | SrcNone | ModRM | Lock, em_not),
  2616. I(DstMem | SrcNone | ModRM | Lock, em_neg),
  2617. I(SrcMem | ModRM, em_mul_ex),
  2618. I(SrcMem | ModRM, em_imul_ex),
  2619. I(SrcMem | ModRM, em_div_ex),
  2620. I(SrcMem | ModRM, em_idiv_ex),
  2621. };
  2622. static struct opcode group4[] = {
  2623. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2624. N, N, N, N, N, N,
  2625. };
  2626. static struct opcode group5[] = {
  2627. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2628. D(SrcMem | ModRM | Stack),
  2629. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2630. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2631. D(SrcMem | ModRM | Stack), N,
  2632. };
  2633. static struct opcode group6[] = {
  2634. DI(ModRM | Prot, sldt),
  2635. DI(ModRM | Prot, str),
  2636. DI(ModRM | Prot | Priv, lldt),
  2637. DI(ModRM | Prot | Priv, ltr),
  2638. N, N, N, N,
  2639. };
  2640. static struct group_dual group7 = { {
  2641. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2642. DI(ModRM | Mov | DstMem | Priv, sidt),
  2643. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2644. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2645. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2646. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2647. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2648. }, {
  2649. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2650. EXT(0, group7_rm1),
  2651. N, EXT(0, group7_rm3),
  2652. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2653. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2654. } };
  2655. static struct opcode group8[] = {
  2656. N, N, N, N,
  2657. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2658. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2659. };
  2660. static struct group_dual group9 = { {
  2661. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2662. }, {
  2663. N, N, N, N, N, N, N, N,
  2664. } };
  2665. static struct opcode group11[] = {
  2666. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2667. };
  2668. static struct gprefix pfx_0f_6f_0f_7f = {
  2669. N, N, N, I(Sse, em_movdqu),
  2670. };
  2671. static struct opcode opcode_table[256] = {
  2672. /* 0x00 - 0x07 */
  2673. I6ALU(Lock, em_add),
  2674. D(ImplicitOps | Stack | No64 | Src2ES),
  2675. D(ImplicitOps | Stack | No64 | Src2ES),
  2676. /* 0x08 - 0x0F */
  2677. I6ALU(Lock, em_or),
  2678. D(ImplicitOps | Stack | No64 | Src2CS), N,
  2679. /* 0x10 - 0x17 */
  2680. I6ALU(Lock, em_adc),
  2681. D(ImplicitOps | Stack | No64 | Src2SS),
  2682. D(ImplicitOps | Stack | No64 | Src2SS),
  2683. /* 0x18 - 0x1F */
  2684. I6ALU(Lock, em_sbb),
  2685. D(ImplicitOps | Stack | No64 | Src2DS),
  2686. D(ImplicitOps | Stack | No64 | Src2DS),
  2687. /* 0x20 - 0x27 */
  2688. I6ALU(Lock, em_and), N, N,
  2689. /* 0x28 - 0x2F */
  2690. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2691. /* 0x30 - 0x37 */
  2692. I6ALU(Lock, em_xor), N, N,
  2693. /* 0x38 - 0x3F */
  2694. I6ALU(0, em_cmp), N, N,
  2695. /* 0x40 - 0x4F */
  2696. X16(D(DstReg)),
  2697. /* 0x50 - 0x57 */
  2698. X8(I(SrcReg | Stack, em_push)),
  2699. /* 0x58 - 0x5F */
  2700. X8(I(DstReg | Stack, em_pop)),
  2701. /* 0x60 - 0x67 */
  2702. I(ImplicitOps | Stack | No64, em_pusha),
  2703. I(ImplicitOps | Stack | No64, em_popa),
  2704. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2705. N, N, N, N,
  2706. /* 0x68 - 0x6F */
  2707. I(SrcImm | Mov | Stack, em_push),
  2708. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2709. I(SrcImmByte | Mov | Stack, em_push),
  2710. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2711. D2bvIP(DstDI | SrcDX | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2712. D2bvIP(SrcSI | DstDX | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2713. /* 0x70 - 0x7F */
  2714. X16(D(SrcImmByte)),
  2715. /* 0x80 - 0x87 */
  2716. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2717. G(DstMem | SrcImm | ModRM | Group, group1),
  2718. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2719. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2720. I2bv(DstMem | SrcReg | ModRM, em_test),
  2721. I2bv(DstMem | SrcReg | ModRM | Lock, em_xchg),
  2722. /* 0x88 - 0x8F */
  2723. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2724. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2725. I(DstMem | SrcNone | ModRM | Mov, em_mov_rm_sreg),
  2726. D(ModRM | SrcMem | NoAccess | DstReg),
  2727. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  2728. G(0, group1A),
  2729. /* 0x90 - 0x97 */
  2730. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2731. /* 0x98 - 0x9F */
  2732. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2733. I(SrcImmFAddr | No64, em_call_far), N,
  2734. II(ImplicitOps | Stack, em_pushf, pushf),
  2735. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2736. /* 0xA0 - 0xA7 */
  2737. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2738. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2739. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2740. I2bv(SrcSI | DstDI | String, em_cmp),
  2741. /* 0xA8 - 0xAF */
  2742. I2bv(DstAcc | SrcImm, em_test),
  2743. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2744. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2745. I2bv(SrcAcc | DstDI | String, em_cmp),
  2746. /* 0xB0 - 0xB7 */
  2747. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2748. /* 0xB8 - 0xBF */
  2749. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2750. /* 0xC0 - 0xC7 */
  2751. D2bv(DstMem | SrcImmByte | ModRM),
  2752. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2753. I(ImplicitOps | Stack, em_ret),
  2754. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  2755. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  2756. G(ByteOp, group11), G(0, group11),
  2757. /* 0xC8 - 0xCF */
  2758. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  2759. D(ImplicitOps), DI(SrcImmByte, intn),
  2760. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  2761. /* 0xD0 - 0xD7 */
  2762. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2763. N, N, N, N,
  2764. /* 0xD8 - 0xDF */
  2765. N, N, N, N, N, N, N, N,
  2766. /* 0xE0 - 0xE7 */
  2767. X3(I(SrcImmByte, em_loop)),
  2768. I(SrcImmByte, em_jcxz),
  2769. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2770. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2771. /* 0xE8 - 0xEF */
  2772. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2773. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  2774. D2bvIP(SrcDX | DstAcc, in, check_perm_in),
  2775. D2bvIP(SrcAcc | DstDX, out, check_perm_out),
  2776. /* 0xF0 - 0xF7 */
  2777. N, DI(ImplicitOps, icebp), N, N,
  2778. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2779. G(ByteOp, group3), G(0, group3),
  2780. /* 0xF8 - 0xFF */
  2781. D(ImplicitOps), D(ImplicitOps),
  2782. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  2783. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2784. };
  2785. static struct opcode twobyte_table[256] = {
  2786. /* 0x00 - 0x0F */
  2787. G(0, group6), GD(0, &group7), N, N,
  2788. N, I(ImplicitOps | VendorSpecific, em_syscall),
  2789. II(ImplicitOps | Priv, em_clts, clts), N,
  2790. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2791. N, D(ImplicitOps | ModRM), N, N,
  2792. /* 0x10 - 0x1F */
  2793. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2794. /* 0x20 - 0x2F */
  2795. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2796. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2797. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2798. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2799. N, N, N, N,
  2800. N, N, N, N, N, N, N, N,
  2801. /* 0x30 - 0x3F */
  2802. DI(ImplicitOps | Priv, wrmsr),
  2803. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2804. DI(ImplicitOps | Priv, rdmsr),
  2805. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2806. I(ImplicitOps | VendorSpecific, em_sysenter),
  2807. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  2808. N, N,
  2809. N, N, N, N, N, N, N, N,
  2810. /* 0x40 - 0x4F */
  2811. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2812. /* 0x50 - 0x5F */
  2813. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2814. /* 0x60 - 0x6F */
  2815. N, N, N, N,
  2816. N, N, N, N,
  2817. N, N, N, N,
  2818. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2819. /* 0x70 - 0x7F */
  2820. N, N, N, N,
  2821. N, N, N, N,
  2822. N, N, N, N,
  2823. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2824. /* 0x80 - 0x8F */
  2825. X16(D(SrcImm)),
  2826. /* 0x90 - 0x9F */
  2827. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2828. /* 0xA0 - 0xA7 */
  2829. D(Stack | Src2FS), D(Stack | Src2FS),
  2830. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2831. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2832. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2833. /* 0xA8 - 0xAF */
  2834. D(Stack | Src2GS), D(Stack | Src2GS),
  2835. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2836. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2837. D(DstMem | SrcReg | Src2CL | ModRM),
  2838. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2839. /* 0xB0 - 0xB7 */
  2840. D2bv(DstMem | SrcReg | ModRM | Lock),
  2841. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  2842. D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2843. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  2844. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  2845. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2846. /* 0xB8 - 0xBF */
  2847. N, N,
  2848. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2849. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2850. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2851. /* 0xC0 - 0xCF */
  2852. D2bv(DstMem | SrcReg | ModRM | Lock),
  2853. N, D(DstMem | SrcReg | ModRM | Mov),
  2854. N, N, N, GD(0, &group9),
  2855. N, N, N, N, N, N, N, N,
  2856. /* 0xD0 - 0xDF */
  2857. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2858. /* 0xE0 - 0xEF */
  2859. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2860. /* 0xF0 - 0xFF */
  2861. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2862. };
  2863. #undef D
  2864. #undef N
  2865. #undef G
  2866. #undef GD
  2867. #undef I
  2868. #undef GP
  2869. #undef EXT
  2870. #undef D2bv
  2871. #undef D2bvIP
  2872. #undef I2bv
  2873. #undef I6ALU
  2874. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  2875. {
  2876. unsigned size;
  2877. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2878. if (size == 8)
  2879. size = 4;
  2880. return size;
  2881. }
  2882. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2883. unsigned size, bool sign_extension)
  2884. {
  2885. int rc = X86EMUL_CONTINUE;
  2886. op->type = OP_IMM;
  2887. op->bytes = size;
  2888. op->addr.mem.ea = ctxt->_eip;
  2889. /* NB. Immediates are sign-extended as necessary. */
  2890. switch (op->bytes) {
  2891. case 1:
  2892. op->val = insn_fetch(s8, ctxt);
  2893. break;
  2894. case 2:
  2895. op->val = insn_fetch(s16, ctxt);
  2896. break;
  2897. case 4:
  2898. op->val = insn_fetch(s32, ctxt);
  2899. break;
  2900. }
  2901. if (!sign_extension) {
  2902. switch (op->bytes) {
  2903. case 1:
  2904. op->val &= 0xff;
  2905. break;
  2906. case 2:
  2907. op->val &= 0xffff;
  2908. break;
  2909. case 4:
  2910. op->val &= 0xffffffff;
  2911. break;
  2912. }
  2913. }
  2914. done:
  2915. return rc;
  2916. }
  2917. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2918. unsigned d)
  2919. {
  2920. int rc = X86EMUL_CONTINUE;
  2921. switch (d) {
  2922. case OpReg:
  2923. decode_register_operand(ctxt, op,
  2924. op == &ctxt->dst &&
  2925. ctxt->twobyte && (ctxt->b == 0xb6 || ctxt->b == 0xb7));
  2926. break;
  2927. case OpImmUByte:
  2928. rc = decode_imm(ctxt, op, 1, false);
  2929. break;
  2930. case OpMem:
  2931. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2932. mem_common:
  2933. *op = ctxt->memop;
  2934. ctxt->memopp = op;
  2935. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  2936. fetch_bit_operand(ctxt);
  2937. op->orig_val = op->val;
  2938. break;
  2939. case OpMem64:
  2940. ctxt->memop.bytes = 8;
  2941. goto mem_common;
  2942. case OpAcc:
  2943. op->type = OP_REG;
  2944. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2945. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  2946. fetch_register_operand(op);
  2947. op->orig_val = op->val;
  2948. break;
  2949. case OpDI:
  2950. op->type = OP_MEM;
  2951. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2952. op->addr.mem.ea =
  2953. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  2954. op->addr.mem.seg = VCPU_SREG_ES;
  2955. op->val = 0;
  2956. break;
  2957. case OpDX:
  2958. op->type = OP_REG;
  2959. op->bytes = 2;
  2960. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2961. fetch_register_operand(op);
  2962. break;
  2963. case OpCL:
  2964. op->bytes = 1;
  2965. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  2966. break;
  2967. case OpImmByte:
  2968. rc = decode_imm(ctxt, op, 1, true);
  2969. break;
  2970. case OpOne:
  2971. op->bytes = 1;
  2972. op->val = 1;
  2973. break;
  2974. case OpImm:
  2975. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  2976. break;
  2977. case OpMem16:
  2978. ctxt->memop.bytes = 2;
  2979. goto mem_common;
  2980. case OpMem32:
  2981. ctxt->memop.bytes = 4;
  2982. goto mem_common;
  2983. case OpImmU16:
  2984. rc = decode_imm(ctxt, op, 2, false);
  2985. break;
  2986. case OpImmU:
  2987. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  2988. break;
  2989. case OpSI:
  2990. op->type = OP_MEM;
  2991. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2992. op->addr.mem.ea =
  2993. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  2994. op->addr.mem.seg = seg_override(ctxt);
  2995. op->val = 0;
  2996. break;
  2997. case OpImmFAddr:
  2998. op->type = OP_IMM;
  2999. op->addr.mem.ea = ctxt->_eip;
  3000. op->bytes = ctxt->op_bytes + 2;
  3001. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3002. break;
  3003. case OpMemFAddr:
  3004. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3005. goto mem_common;
  3006. case OpES:
  3007. op->val = VCPU_SREG_ES;
  3008. break;
  3009. case OpCS:
  3010. op->val = VCPU_SREG_CS;
  3011. break;
  3012. case OpSS:
  3013. op->val = VCPU_SREG_SS;
  3014. break;
  3015. case OpDS:
  3016. op->val = VCPU_SREG_DS;
  3017. break;
  3018. case OpFS:
  3019. op->val = VCPU_SREG_FS;
  3020. break;
  3021. case OpGS:
  3022. op->val = VCPU_SREG_GS;
  3023. break;
  3024. case OpImplicit:
  3025. /* Special instructions do their own operand decoding. */
  3026. default:
  3027. op->type = OP_NONE; /* Disable writeback. */
  3028. break;
  3029. }
  3030. done:
  3031. return rc;
  3032. }
  3033. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3034. {
  3035. int rc = X86EMUL_CONTINUE;
  3036. int mode = ctxt->mode;
  3037. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3038. bool op_prefix = false;
  3039. struct opcode opcode;
  3040. ctxt->memop.type = OP_NONE;
  3041. ctxt->memopp = NULL;
  3042. ctxt->_eip = ctxt->eip;
  3043. ctxt->fetch.start = ctxt->_eip;
  3044. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3045. if (insn_len > 0)
  3046. memcpy(ctxt->fetch.data, insn, insn_len);
  3047. switch (mode) {
  3048. case X86EMUL_MODE_REAL:
  3049. case X86EMUL_MODE_VM86:
  3050. case X86EMUL_MODE_PROT16:
  3051. def_op_bytes = def_ad_bytes = 2;
  3052. break;
  3053. case X86EMUL_MODE_PROT32:
  3054. def_op_bytes = def_ad_bytes = 4;
  3055. break;
  3056. #ifdef CONFIG_X86_64
  3057. case X86EMUL_MODE_PROT64:
  3058. def_op_bytes = 4;
  3059. def_ad_bytes = 8;
  3060. break;
  3061. #endif
  3062. default:
  3063. return EMULATION_FAILED;
  3064. }
  3065. ctxt->op_bytes = def_op_bytes;
  3066. ctxt->ad_bytes = def_ad_bytes;
  3067. /* Legacy prefixes. */
  3068. for (;;) {
  3069. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3070. case 0x66: /* operand-size override */
  3071. op_prefix = true;
  3072. /* switch between 2/4 bytes */
  3073. ctxt->op_bytes = def_op_bytes ^ 6;
  3074. break;
  3075. case 0x67: /* address-size override */
  3076. if (mode == X86EMUL_MODE_PROT64)
  3077. /* switch between 4/8 bytes */
  3078. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3079. else
  3080. /* switch between 2/4 bytes */
  3081. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3082. break;
  3083. case 0x26: /* ES override */
  3084. case 0x2e: /* CS override */
  3085. case 0x36: /* SS override */
  3086. case 0x3e: /* DS override */
  3087. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3088. break;
  3089. case 0x64: /* FS override */
  3090. case 0x65: /* GS override */
  3091. set_seg_override(ctxt, ctxt->b & 7);
  3092. break;
  3093. case 0x40 ... 0x4f: /* REX */
  3094. if (mode != X86EMUL_MODE_PROT64)
  3095. goto done_prefixes;
  3096. ctxt->rex_prefix = ctxt->b;
  3097. continue;
  3098. case 0xf0: /* LOCK */
  3099. ctxt->lock_prefix = 1;
  3100. break;
  3101. case 0xf2: /* REPNE/REPNZ */
  3102. case 0xf3: /* REP/REPE/REPZ */
  3103. ctxt->rep_prefix = ctxt->b;
  3104. break;
  3105. default:
  3106. goto done_prefixes;
  3107. }
  3108. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3109. ctxt->rex_prefix = 0;
  3110. }
  3111. done_prefixes:
  3112. /* REX prefix. */
  3113. if (ctxt->rex_prefix & 8)
  3114. ctxt->op_bytes = 8; /* REX.W */
  3115. /* Opcode byte(s). */
  3116. opcode = opcode_table[ctxt->b];
  3117. /* Two-byte opcode? */
  3118. if (ctxt->b == 0x0f) {
  3119. ctxt->twobyte = 1;
  3120. ctxt->b = insn_fetch(u8, ctxt);
  3121. opcode = twobyte_table[ctxt->b];
  3122. }
  3123. ctxt->d = opcode.flags;
  3124. while (ctxt->d & GroupMask) {
  3125. switch (ctxt->d & GroupMask) {
  3126. case Group:
  3127. ctxt->modrm = insn_fetch(u8, ctxt);
  3128. --ctxt->_eip;
  3129. goffset = (ctxt->modrm >> 3) & 7;
  3130. opcode = opcode.u.group[goffset];
  3131. break;
  3132. case GroupDual:
  3133. ctxt->modrm = insn_fetch(u8, ctxt);
  3134. --ctxt->_eip;
  3135. goffset = (ctxt->modrm >> 3) & 7;
  3136. if ((ctxt->modrm >> 6) == 3)
  3137. opcode = opcode.u.gdual->mod3[goffset];
  3138. else
  3139. opcode = opcode.u.gdual->mod012[goffset];
  3140. break;
  3141. case RMExt:
  3142. goffset = ctxt->modrm & 7;
  3143. opcode = opcode.u.group[goffset];
  3144. break;
  3145. case Prefix:
  3146. if (ctxt->rep_prefix && op_prefix)
  3147. return EMULATION_FAILED;
  3148. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3149. switch (simd_prefix) {
  3150. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3151. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3152. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3153. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3154. }
  3155. break;
  3156. default:
  3157. return EMULATION_FAILED;
  3158. }
  3159. ctxt->d &= ~(u64)GroupMask;
  3160. ctxt->d |= opcode.flags;
  3161. }
  3162. ctxt->execute = opcode.u.execute;
  3163. ctxt->check_perm = opcode.check_perm;
  3164. ctxt->intercept = opcode.intercept;
  3165. /* Unrecognised? */
  3166. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3167. return EMULATION_FAILED;
  3168. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3169. return EMULATION_FAILED;
  3170. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3171. ctxt->op_bytes = 8;
  3172. if (ctxt->d & Op3264) {
  3173. if (mode == X86EMUL_MODE_PROT64)
  3174. ctxt->op_bytes = 8;
  3175. else
  3176. ctxt->op_bytes = 4;
  3177. }
  3178. if (ctxt->d & Sse)
  3179. ctxt->op_bytes = 16;
  3180. /* ModRM and SIB bytes. */
  3181. if (ctxt->d & ModRM) {
  3182. rc = decode_modrm(ctxt, &ctxt->memop);
  3183. if (!ctxt->has_seg_override)
  3184. set_seg_override(ctxt, ctxt->modrm_seg);
  3185. } else if (ctxt->d & MemAbs)
  3186. rc = decode_abs(ctxt, &ctxt->memop);
  3187. if (rc != X86EMUL_CONTINUE)
  3188. goto done;
  3189. if (!ctxt->has_seg_override)
  3190. set_seg_override(ctxt, VCPU_SREG_DS);
  3191. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3192. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3193. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3194. /*
  3195. * Decode and fetch the source operand: register, memory
  3196. * or immediate.
  3197. */
  3198. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3199. if (rc != X86EMUL_CONTINUE)
  3200. goto done;
  3201. /*
  3202. * Decode and fetch the second source operand: register, memory
  3203. * or immediate.
  3204. */
  3205. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3206. if (rc != X86EMUL_CONTINUE)
  3207. goto done;
  3208. /* Decode and fetch the destination operand: register or memory. */
  3209. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3210. done:
  3211. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3212. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3213. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3214. }
  3215. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3216. {
  3217. /* The second termination condition only applies for REPE
  3218. * and REPNE. Test if the repeat string operation prefix is
  3219. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3220. * corresponding termination condition according to:
  3221. * - if REPE/REPZ and ZF = 0 then done
  3222. * - if REPNE/REPNZ and ZF = 1 then done
  3223. */
  3224. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3225. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3226. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3227. ((ctxt->eflags & EFLG_ZF) == 0))
  3228. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3229. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3230. return true;
  3231. return false;
  3232. }
  3233. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3234. {
  3235. struct x86_emulate_ops *ops = ctxt->ops;
  3236. u64 msr_data;
  3237. int rc = X86EMUL_CONTINUE;
  3238. int saved_dst_type = ctxt->dst.type;
  3239. ctxt->mem_read.pos = 0;
  3240. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3241. rc = emulate_ud(ctxt);
  3242. goto done;
  3243. }
  3244. /* LOCK prefix is allowed only with some instructions */
  3245. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3246. rc = emulate_ud(ctxt);
  3247. goto done;
  3248. }
  3249. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3250. rc = emulate_ud(ctxt);
  3251. goto done;
  3252. }
  3253. if ((ctxt->d & Sse)
  3254. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3255. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3256. rc = emulate_ud(ctxt);
  3257. goto done;
  3258. }
  3259. if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3260. rc = emulate_nm(ctxt);
  3261. goto done;
  3262. }
  3263. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3264. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3265. X86_ICPT_PRE_EXCEPT);
  3266. if (rc != X86EMUL_CONTINUE)
  3267. goto done;
  3268. }
  3269. /* Privileged instruction can be executed only in CPL=0 */
  3270. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3271. rc = emulate_gp(ctxt, 0);
  3272. goto done;
  3273. }
  3274. /* Instruction can only be executed in protected mode */
  3275. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3276. rc = emulate_ud(ctxt);
  3277. goto done;
  3278. }
  3279. /* Do instruction specific permission checks */
  3280. if (ctxt->check_perm) {
  3281. rc = ctxt->check_perm(ctxt);
  3282. if (rc != X86EMUL_CONTINUE)
  3283. goto done;
  3284. }
  3285. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3286. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3287. X86_ICPT_POST_EXCEPT);
  3288. if (rc != X86EMUL_CONTINUE)
  3289. goto done;
  3290. }
  3291. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3292. /* All REP prefixes have the same first termination condition */
  3293. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3294. ctxt->eip = ctxt->_eip;
  3295. goto done;
  3296. }
  3297. }
  3298. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3299. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3300. ctxt->src.valptr, ctxt->src.bytes);
  3301. if (rc != X86EMUL_CONTINUE)
  3302. goto done;
  3303. ctxt->src.orig_val64 = ctxt->src.val64;
  3304. }
  3305. if (ctxt->src2.type == OP_MEM) {
  3306. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3307. &ctxt->src2.val, ctxt->src2.bytes);
  3308. if (rc != X86EMUL_CONTINUE)
  3309. goto done;
  3310. }
  3311. if ((ctxt->d & DstMask) == ImplicitOps)
  3312. goto special_insn;
  3313. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3314. /* optimisation - avoid slow emulated read if Mov */
  3315. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3316. &ctxt->dst.val, ctxt->dst.bytes);
  3317. if (rc != X86EMUL_CONTINUE)
  3318. goto done;
  3319. }
  3320. ctxt->dst.orig_val = ctxt->dst.val;
  3321. special_insn:
  3322. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3323. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3324. X86_ICPT_POST_MEMACCESS);
  3325. if (rc != X86EMUL_CONTINUE)
  3326. goto done;
  3327. }
  3328. if (ctxt->execute) {
  3329. rc = ctxt->execute(ctxt);
  3330. if (rc != X86EMUL_CONTINUE)
  3331. goto done;
  3332. goto writeback;
  3333. }
  3334. if (ctxt->twobyte)
  3335. goto twobyte_insn;
  3336. switch (ctxt->b) {
  3337. case 0x06: /* push es */
  3338. case 0x0e: /* push cs */
  3339. case 0x16: /* push ss */
  3340. case 0x1e: /* push ds */
  3341. rc = emulate_push_sreg(ctxt, ctxt->src2.val);
  3342. break;
  3343. case 0x07: /* pop es */
  3344. case 0x17: /* pop ss */
  3345. case 0x1f: /* pop ds */
  3346. rc = emulate_pop_sreg(ctxt, ctxt->src2.val);
  3347. case 0x40 ... 0x47: /* inc r16/r32 */
  3348. emulate_1op(ctxt, "inc");
  3349. break;
  3350. case 0x48 ... 0x4f: /* dec r16/r32 */
  3351. emulate_1op(ctxt, "dec");
  3352. break;
  3353. case 0x63: /* movsxd */
  3354. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3355. goto cannot_emulate;
  3356. ctxt->dst.val = (s32) ctxt->src.val;
  3357. break;
  3358. case 0x6c: /* insb */
  3359. case 0x6d: /* insw/insd */
  3360. ctxt->src.val = ctxt->regs[VCPU_REGS_RDX];
  3361. goto do_io_in;
  3362. case 0x6e: /* outsb */
  3363. case 0x6f: /* outsw/outsd */
  3364. ctxt->dst.val = ctxt->regs[VCPU_REGS_RDX];
  3365. goto do_io_out;
  3366. break;
  3367. case 0x70 ... 0x7f: /* jcc (short) */
  3368. if (test_cc(ctxt->b, ctxt->eflags))
  3369. jmp_rel(ctxt, ctxt->src.val);
  3370. break;
  3371. case 0x8d: /* lea r16/r32, m */
  3372. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3373. break;
  3374. case 0x8f: /* pop (sole member of Grp1a) */
  3375. rc = em_grp1a(ctxt);
  3376. break;
  3377. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3378. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3379. break;
  3380. rc = em_xchg(ctxt);
  3381. break;
  3382. case 0x98: /* cbw/cwde/cdqe */
  3383. switch (ctxt->op_bytes) {
  3384. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3385. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3386. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3387. }
  3388. break;
  3389. case 0xc0 ... 0xc1:
  3390. rc = em_grp2(ctxt);
  3391. break;
  3392. case 0xcc: /* int3 */
  3393. rc = emulate_int(ctxt, 3);
  3394. break;
  3395. case 0xcd: /* int n */
  3396. rc = emulate_int(ctxt, ctxt->src.val);
  3397. break;
  3398. case 0xce: /* into */
  3399. if (ctxt->eflags & EFLG_OF)
  3400. rc = emulate_int(ctxt, 4);
  3401. break;
  3402. case 0xd0 ... 0xd1: /* Grp2 */
  3403. rc = em_grp2(ctxt);
  3404. break;
  3405. case 0xd2 ... 0xd3: /* Grp2 */
  3406. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3407. rc = em_grp2(ctxt);
  3408. break;
  3409. case 0xe4: /* inb */
  3410. case 0xe5: /* in */
  3411. goto do_io_in;
  3412. case 0xe6: /* outb */
  3413. case 0xe7: /* out */
  3414. goto do_io_out;
  3415. case 0xe8: /* call (near) */ {
  3416. long int rel = ctxt->src.val;
  3417. ctxt->src.val = (unsigned long) ctxt->_eip;
  3418. jmp_rel(ctxt, rel);
  3419. rc = em_push(ctxt);
  3420. break;
  3421. }
  3422. case 0xe9: /* jmp rel */
  3423. case 0xeb: /* jmp rel short */
  3424. jmp_rel(ctxt, ctxt->src.val);
  3425. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3426. break;
  3427. case 0xec: /* in al,dx */
  3428. case 0xed: /* in (e/r)ax,dx */
  3429. do_io_in:
  3430. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3431. &ctxt->dst.val))
  3432. goto done; /* IO is needed */
  3433. break;
  3434. case 0xee: /* out dx,al */
  3435. case 0xef: /* out dx,(e/r)ax */
  3436. do_io_out:
  3437. ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3438. &ctxt->src.val, 1);
  3439. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3440. break;
  3441. case 0xf4: /* hlt */
  3442. ctxt->ops->halt(ctxt);
  3443. break;
  3444. case 0xf5: /* cmc */
  3445. /* complement carry flag from eflags reg */
  3446. ctxt->eflags ^= EFLG_CF;
  3447. break;
  3448. case 0xf8: /* clc */
  3449. ctxt->eflags &= ~EFLG_CF;
  3450. break;
  3451. case 0xf9: /* stc */
  3452. ctxt->eflags |= EFLG_CF;
  3453. break;
  3454. case 0xfc: /* cld */
  3455. ctxt->eflags &= ~EFLG_DF;
  3456. break;
  3457. case 0xfd: /* std */
  3458. ctxt->eflags |= EFLG_DF;
  3459. break;
  3460. case 0xfe: /* Grp4 */
  3461. rc = em_grp45(ctxt);
  3462. break;
  3463. case 0xff: /* Grp5 */
  3464. rc = em_grp45(ctxt);
  3465. break;
  3466. default:
  3467. goto cannot_emulate;
  3468. }
  3469. if (rc != X86EMUL_CONTINUE)
  3470. goto done;
  3471. writeback:
  3472. rc = writeback(ctxt);
  3473. if (rc != X86EMUL_CONTINUE)
  3474. goto done;
  3475. /*
  3476. * restore dst type in case the decoding will be reused
  3477. * (happens for string instruction )
  3478. */
  3479. ctxt->dst.type = saved_dst_type;
  3480. if ((ctxt->d & SrcMask) == SrcSI)
  3481. string_addr_inc(ctxt, seg_override(ctxt),
  3482. VCPU_REGS_RSI, &ctxt->src);
  3483. if ((ctxt->d & DstMask) == DstDI)
  3484. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3485. &ctxt->dst);
  3486. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3487. struct read_cache *r = &ctxt->io_read;
  3488. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3489. if (!string_insn_completed(ctxt)) {
  3490. /*
  3491. * Re-enter guest when pio read ahead buffer is empty
  3492. * or, if it is not used, after each 1024 iteration.
  3493. */
  3494. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3495. (r->end == 0 || r->end != r->pos)) {
  3496. /*
  3497. * Reset read cache. Usually happens before
  3498. * decode, but since instruction is restarted
  3499. * we have to do it here.
  3500. */
  3501. ctxt->mem_read.end = 0;
  3502. return EMULATION_RESTART;
  3503. }
  3504. goto done; /* skip rip writeback */
  3505. }
  3506. }
  3507. ctxt->eip = ctxt->_eip;
  3508. done:
  3509. if (rc == X86EMUL_PROPAGATE_FAULT)
  3510. ctxt->have_exception = true;
  3511. if (rc == X86EMUL_INTERCEPTED)
  3512. return EMULATION_INTERCEPTED;
  3513. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3514. twobyte_insn:
  3515. switch (ctxt->b) {
  3516. case 0x09: /* wbinvd */
  3517. (ctxt->ops->wbinvd)(ctxt);
  3518. break;
  3519. case 0x08: /* invd */
  3520. case 0x0d: /* GrpP (prefetch) */
  3521. case 0x18: /* Grp16 (prefetch/nop) */
  3522. break;
  3523. case 0x20: /* mov cr, reg */
  3524. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3525. break;
  3526. case 0x21: /* mov from dr to reg */
  3527. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3528. break;
  3529. case 0x22: /* mov reg, cr */
  3530. if (ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val)) {
  3531. emulate_gp(ctxt, 0);
  3532. rc = X86EMUL_PROPAGATE_FAULT;
  3533. goto done;
  3534. }
  3535. ctxt->dst.type = OP_NONE;
  3536. break;
  3537. case 0x23: /* mov from reg to dr */
  3538. if (ops->set_dr(ctxt, ctxt->modrm_reg, ctxt->src.val &
  3539. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3540. ~0ULL : ~0U)) < 0) {
  3541. /* #UD condition is already handled by the code above */
  3542. emulate_gp(ctxt, 0);
  3543. rc = X86EMUL_PROPAGATE_FAULT;
  3544. goto done;
  3545. }
  3546. ctxt->dst.type = OP_NONE; /* no writeback */
  3547. break;
  3548. case 0x30:
  3549. /* wrmsr */
  3550. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  3551. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  3552. if (ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data)) {
  3553. emulate_gp(ctxt, 0);
  3554. rc = X86EMUL_PROPAGATE_FAULT;
  3555. goto done;
  3556. }
  3557. rc = X86EMUL_CONTINUE;
  3558. break;
  3559. case 0x32:
  3560. /* rdmsr */
  3561. if (ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data)) {
  3562. emulate_gp(ctxt, 0);
  3563. rc = X86EMUL_PROPAGATE_FAULT;
  3564. goto done;
  3565. } else {
  3566. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3567. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3568. }
  3569. rc = X86EMUL_CONTINUE;
  3570. break;
  3571. case 0x40 ... 0x4f: /* cmov */
  3572. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3573. if (!test_cc(ctxt->b, ctxt->eflags))
  3574. ctxt->dst.type = OP_NONE; /* no writeback */
  3575. break;
  3576. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3577. if (test_cc(ctxt->b, ctxt->eflags))
  3578. jmp_rel(ctxt, ctxt->src.val);
  3579. break;
  3580. case 0x90 ... 0x9f: /* setcc r/m8 */
  3581. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3582. break;
  3583. case 0xa0: /* push fs */
  3584. case 0xa8: /* push gs */
  3585. rc = emulate_push_sreg(ctxt, ctxt->src2.val);
  3586. break;
  3587. case 0xa1: /* pop fs */
  3588. case 0xa9: /* pop gs */
  3589. rc = emulate_pop_sreg(ctxt, ctxt->src2.val);
  3590. break;
  3591. case 0xa3:
  3592. bt: /* bt */
  3593. ctxt->dst.type = OP_NONE;
  3594. /* only subword offset */
  3595. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  3596. emulate_2op_SrcV_nobyte(ctxt, "bt");
  3597. break;
  3598. case 0xa4: /* shld imm8, r, r/m */
  3599. case 0xa5: /* shld cl, r, r/m */
  3600. emulate_2op_cl(ctxt, "shld");
  3601. break;
  3602. case 0xab:
  3603. bts: /* bts */
  3604. emulate_2op_SrcV_nobyte(ctxt, "bts");
  3605. break;
  3606. case 0xac: /* shrd imm8, r, r/m */
  3607. case 0xad: /* shrd cl, r, r/m */
  3608. emulate_2op_cl(ctxt, "shrd");
  3609. break;
  3610. case 0xae: /* clflush */
  3611. break;
  3612. case 0xb0 ... 0xb1: /* cmpxchg */
  3613. /*
  3614. * Save real source value, then compare EAX against
  3615. * destination.
  3616. */
  3617. ctxt->src.orig_val = ctxt->src.val;
  3618. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  3619. emulate_2op_SrcV(ctxt, "cmp");
  3620. if (ctxt->eflags & EFLG_ZF) {
  3621. /* Success: write back to memory. */
  3622. ctxt->dst.val = ctxt->src.orig_val;
  3623. } else {
  3624. /* Failure: write the value we saw to EAX. */
  3625. ctxt->dst.type = OP_REG;
  3626. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  3627. }
  3628. break;
  3629. case 0xb3:
  3630. btr: /* btr */
  3631. emulate_2op_SrcV_nobyte(ctxt, "btr");
  3632. break;
  3633. case 0xb6 ... 0xb7: /* movzx */
  3634. ctxt->dst.bytes = ctxt->op_bytes;
  3635. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3636. : (u16) ctxt->src.val;
  3637. break;
  3638. case 0xba: /* Grp8 */
  3639. switch (ctxt->modrm_reg & 3) {
  3640. case 0:
  3641. goto bt;
  3642. case 1:
  3643. goto bts;
  3644. case 2:
  3645. goto btr;
  3646. case 3:
  3647. goto btc;
  3648. }
  3649. break;
  3650. case 0xbb:
  3651. btc: /* btc */
  3652. emulate_2op_SrcV_nobyte(ctxt, "btc");
  3653. break;
  3654. case 0xbc: { /* bsf */
  3655. u8 zf;
  3656. __asm__ ("bsf %2, %0; setz %1"
  3657. : "=r"(ctxt->dst.val), "=q"(zf)
  3658. : "r"(ctxt->src.val));
  3659. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3660. if (zf) {
  3661. ctxt->eflags |= X86_EFLAGS_ZF;
  3662. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3663. }
  3664. break;
  3665. }
  3666. case 0xbd: { /* bsr */
  3667. u8 zf;
  3668. __asm__ ("bsr %2, %0; setz %1"
  3669. : "=r"(ctxt->dst.val), "=q"(zf)
  3670. : "r"(ctxt->src.val));
  3671. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3672. if (zf) {
  3673. ctxt->eflags |= X86_EFLAGS_ZF;
  3674. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3675. }
  3676. break;
  3677. }
  3678. case 0xbe ... 0xbf: /* movsx */
  3679. ctxt->dst.bytes = ctxt->op_bytes;
  3680. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3681. (s16) ctxt->src.val;
  3682. break;
  3683. case 0xc0 ... 0xc1: /* xadd */
  3684. emulate_2op_SrcV(ctxt, "add");
  3685. /* Write back the register source. */
  3686. ctxt->src.val = ctxt->dst.orig_val;
  3687. write_register_operand(&ctxt->src);
  3688. break;
  3689. case 0xc3: /* movnti */
  3690. ctxt->dst.bytes = ctxt->op_bytes;
  3691. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3692. (u64) ctxt->src.val;
  3693. break;
  3694. case 0xc7: /* Grp9 (cmpxchg8b) */
  3695. rc = em_grp9(ctxt);
  3696. break;
  3697. default:
  3698. goto cannot_emulate;
  3699. }
  3700. if (rc != X86EMUL_CONTINUE)
  3701. goto done;
  3702. goto writeback;
  3703. cannot_emulate:
  3704. return EMULATION_FAILED;
  3705. }