clock.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405
  1. /* linux/arch/arm/mach-s5pc100/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PC100 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/err.h>
  17. #include <linux/clk.h>
  18. #include <linux/io.h>
  19. #include <mach/map.h>
  20. #include <plat/cpu-freq.h>
  21. #include <mach/regs-clock.h>
  22. #include <plat/clock.h>
  23. #include <plat/cpu.h>
  24. #include <plat/pll.h>
  25. #include <plat/s5p-clock.h>
  26. #include <plat/clock-clksrc.h>
  27. #include <plat/s5pc100.h>
  28. static struct clk s5p_clk_otgphy = {
  29. .name = "otg_phy",
  30. .id = -1,
  31. };
  32. static struct clk *clk_src_mout_href_list[] = {
  33. [0] = &s5p_clk_27m,
  34. [1] = &clk_fin_hpll,
  35. };
  36. static struct clksrc_sources clk_src_mout_href = {
  37. .sources = clk_src_mout_href_list,
  38. .nr_sources = ARRAY_SIZE(clk_src_mout_href_list),
  39. };
  40. static struct clksrc_clk clk_mout_href = {
  41. .clk = {
  42. .name = "mout_href",
  43. .id = -1,
  44. },
  45. .sources = &clk_src_mout_href,
  46. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  47. };
  48. static struct clk *clk_src_mout_48m_list[] = {
  49. [0] = &clk_xusbxti,
  50. [1] = &s5p_clk_otgphy,
  51. };
  52. static struct clksrc_sources clk_src_mout_48m = {
  53. .sources = clk_src_mout_48m_list,
  54. .nr_sources = ARRAY_SIZE(clk_src_mout_48m_list),
  55. };
  56. static struct clksrc_clk clk_mout_48m = {
  57. .clk = {
  58. .name = "mout_48m",
  59. .id = -1,
  60. },
  61. .sources = &clk_src_mout_48m,
  62. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 1 },
  63. };
  64. static struct clksrc_clk clk_mout_mpll = {
  65. .clk = {
  66. .name = "mout_mpll",
  67. .id = -1,
  68. },
  69. .sources = &clk_src_mpll,
  70. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  71. };
  72. static struct clksrc_clk clk_mout_apll = {
  73. .clk = {
  74. .name = "mout_apll",
  75. .id = -1,
  76. },
  77. .sources = &clk_src_apll,
  78. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  79. };
  80. static struct clksrc_clk clk_mout_epll = {
  81. .clk = {
  82. .name = "mout_epll",
  83. .id = -1,
  84. },
  85. .sources = &clk_src_epll,
  86. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  87. };
  88. static struct clk *clk_src_mout_hpll_list[] = {
  89. [0] = &s5p_clk_27m,
  90. };
  91. static struct clksrc_sources clk_src_mout_hpll = {
  92. .sources = clk_src_mout_hpll_list,
  93. .nr_sources = ARRAY_SIZE(clk_src_mout_hpll_list),
  94. };
  95. static struct clksrc_clk clk_mout_hpll = {
  96. .clk = {
  97. .name = "mout_hpll",
  98. .id = -1,
  99. },
  100. .sources = &clk_src_mout_hpll,
  101. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  102. };
  103. static struct clksrc_clk clk_div_apll = {
  104. .clk = {
  105. .name = "div_apll",
  106. .id = -1,
  107. .parent = &clk_mout_apll.clk,
  108. },
  109. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 1 },
  110. };
  111. static struct clksrc_clk clk_div_arm = {
  112. .clk = {
  113. .name = "div_arm",
  114. .id = -1,
  115. .parent = &clk_div_apll.clk,
  116. },
  117. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  118. };
  119. static struct clksrc_clk clk_div_d0_bus = {
  120. .clk = {
  121. .name = "div_d0_bus",
  122. .id = -1,
  123. .parent = &clk_div_arm.clk,
  124. },
  125. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  126. };
  127. static struct clksrc_clk clk_div_pclkd0 = {
  128. .clk = {
  129. .name = "div_pclkd0",
  130. .id = -1,
  131. .parent = &clk_div_d0_bus.clk,
  132. },
  133. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  134. };
  135. static struct clksrc_clk clk_div_secss = {
  136. .clk = {
  137. .name = "div_secss",
  138. .id = -1,
  139. .parent = &clk_div_d0_bus.clk,
  140. },
  141. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 3 },
  142. };
  143. static struct clksrc_clk clk_div_apll2 = {
  144. .clk = {
  145. .name = "div_apll2",
  146. .id = -1,
  147. .parent = &clk_mout_apll.clk,
  148. },
  149. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 3 },
  150. };
  151. static struct clk *clk_src_mout_am_list[] = {
  152. [0] = &clk_mout_mpll.clk,
  153. [1] = &clk_div_apll2.clk,
  154. };
  155. struct clksrc_sources clk_src_mout_am = {
  156. .sources = clk_src_mout_am_list,
  157. .nr_sources = ARRAY_SIZE(clk_src_mout_am_list),
  158. };
  159. static struct clksrc_clk clk_mout_am = {
  160. .clk = {
  161. .name = "mout_am",
  162. .id = -1,
  163. },
  164. .sources = &clk_src_mout_am,
  165. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  166. };
  167. static struct clksrc_clk clk_div_d1_bus = {
  168. .clk = {
  169. .name = "div_d1_bus",
  170. .id = -1,
  171. .parent = &clk_mout_am.clk,
  172. },
  173. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 3 },
  174. };
  175. static struct clksrc_clk clk_div_mpll2 = {
  176. .clk = {
  177. .name = "div_mpll2",
  178. .id = -1,
  179. .parent = &clk_mout_am.clk,
  180. },
  181. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 8, .size = 1 },
  182. };
  183. static struct clksrc_clk clk_div_mpll = {
  184. .clk = {
  185. .name = "div_mpll",
  186. .id = -1,
  187. .parent = &clk_mout_am.clk,
  188. },
  189. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 4, .size = 2 },
  190. };
  191. static struct clk *clk_src_mout_onenand_list[] = {
  192. [0] = &clk_div_d0_bus.clk,
  193. [1] = &clk_div_d1_bus.clk,
  194. };
  195. struct clksrc_sources clk_src_mout_onenand = {
  196. .sources = clk_src_mout_onenand_list,
  197. .nr_sources = ARRAY_SIZE(clk_src_mout_onenand_list),
  198. };
  199. static struct clksrc_clk clk_mout_onenand = {
  200. .clk = {
  201. .name = "mout_onenand",
  202. .id = -1,
  203. },
  204. .sources = &clk_src_mout_onenand,
  205. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  206. };
  207. static struct clksrc_clk clk_div_onenand = {
  208. .clk = {
  209. .name = "div_onenand",
  210. .id = -1,
  211. .parent = &clk_mout_onenand.clk,
  212. },
  213. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 2 },
  214. };
  215. static struct clksrc_clk clk_div_pclkd1 = {
  216. .clk = {
  217. .name = "div_pclkd1",
  218. .id = -1,
  219. .parent = &clk_div_d1_bus.clk,
  220. },
  221. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 3 },
  222. };
  223. static struct clksrc_clk clk_div_cam = {
  224. .clk = {
  225. .name = "div_cam",
  226. .id = -1,
  227. .parent = &clk_div_mpll2.clk,
  228. },
  229. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 24, .size = 5 },
  230. };
  231. static struct clksrc_clk clk_div_hdmi = {
  232. .clk = {
  233. .name = "div_hdmi",
  234. .id = -1,
  235. .parent = &clk_mout_hpll.clk,
  236. },
  237. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 28, .size = 4 },
  238. };
  239. static u32 epll_div[][4] = {
  240. { 32750000, 131, 3, 4 },
  241. { 32768000, 131, 3, 4 },
  242. { 36000000, 72, 3, 3 },
  243. { 45000000, 90, 3, 3 },
  244. { 45158000, 90, 3, 3 },
  245. { 45158400, 90, 3, 3 },
  246. { 48000000, 96, 3, 3 },
  247. { 49125000, 131, 4, 3 },
  248. { 49152000, 131, 4, 3 },
  249. { 60000000, 120, 3, 3 },
  250. { 67737600, 226, 5, 3 },
  251. { 67738000, 226, 5, 3 },
  252. { 73800000, 246, 5, 3 },
  253. { 73728000, 246, 5, 3 },
  254. { 72000000, 144, 3, 3 },
  255. { 84000000, 168, 3, 3 },
  256. { 96000000, 96, 3, 2 },
  257. { 144000000, 144, 3, 2 },
  258. { 192000000, 96, 3, 1 }
  259. };
  260. static int s5pc100_epll_set_rate(struct clk *clk, unsigned long rate)
  261. {
  262. unsigned int epll_con;
  263. unsigned int i;
  264. if (clk->rate == rate) /* Return if nothing changed */
  265. return 0;
  266. epll_con = __raw_readl(S5P_EPLL_CON);
  267. epll_con &= ~(PLL65XX_MDIV_MASK | PLL65XX_PDIV_MASK | PLL65XX_SDIV_MASK);
  268. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  269. if (epll_div[i][0] == rate) {
  270. epll_con |= (epll_div[i][1] << PLL65XX_MDIV_SHIFT) |
  271. (epll_div[i][2] << PLL65XX_PDIV_SHIFT) |
  272. (epll_div[i][3] << PLL65XX_SDIV_SHIFT);
  273. break;
  274. }
  275. }
  276. if (i == ARRAY_SIZE(epll_div)) {
  277. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n", __func__);
  278. return -EINVAL;
  279. }
  280. __raw_writel(epll_con, S5P_EPLL_CON);
  281. clk->rate = rate;
  282. return 0;
  283. }
  284. static struct clk_ops s5pc100_epll_ops = {
  285. .get_rate = s5p_epll_get_rate,
  286. .set_rate = s5pc100_epll_set_rate,
  287. };
  288. static int s5pc100_d0_0_ctrl(struct clk *clk, int enable)
  289. {
  290. return s5p_gatectrl(S5P_CLKGATE_D00, clk, enable);
  291. }
  292. static int s5pc100_d0_1_ctrl(struct clk *clk, int enable)
  293. {
  294. return s5p_gatectrl(S5P_CLKGATE_D01, clk, enable);
  295. }
  296. static int s5pc100_d0_2_ctrl(struct clk *clk, int enable)
  297. {
  298. return s5p_gatectrl(S5P_CLKGATE_D02, clk, enable);
  299. }
  300. static int s5pc100_d1_0_ctrl(struct clk *clk, int enable)
  301. {
  302. return s5p_gatectrl(S5P_CLKGATE_D10, clk, enable);
  303. }
  304. static int s5pc100_d1_1_ctrl(struct clk *clk, int enable)
  305. {
  306. return s5p_gatectrl(S5P_CLKGATE_D11, clk, enable);
  307. }
  308. static int s5pc100_d1_2_ctrl(struct clk *clk, int enable)
  309. {
  310. return s5p_gatectrl(S5P_CLKGATE_D12, clk, enable);
  311. }
  312. static int s5pc100_d1_3_ctrl(struct clk *clk, int enable)
  313. {
  314. return s5p_gatectrl(S5P_CLKGATE_D13, clk, enable);
  315. }
  316. static int s5pc100_d1_4_ctrl(struct clk *clk, int enable)
  317. {
  318. return s5p_gatectrl(S5P_CLKGATE_D14, clk, enable);
  319. }
  320. static int s5pc100_d1_5_ctrl(struct clk *clk, int enable)
  321. {
  322. return s5p_gatectrl(S5P_CLKGATE_D15, clk, enable);
  323. }
  324. static int s5pc100_sclk0_ctrl(struct clk *clk, int enable)
  325. {
  326. return s5p_gatectrl(S5P_CLKGATE_SCLK0, clk, enable);
  327. }
  328. static int s5pc100_sclk1_ctrl(struct clk *clk, int enable)
  329. {
  330. return s5p_gatectrl(S5P_CLKGATE_SCLK1, clk, enable);
  331. }
  332. /*
  333. * The following clocks will be disabled during clock initialization. It is
  334. * recommended to keep the following clocks disabled until the driver requests
  335. * for enabling the clock.
  336. */
  337. static struct clk init_clocks_disable[] = {
  338. {
  339. .name = "cssys",
  340. .id = -1,
  341. .parent = &clk_div_d0_bus.clk,
  342. .enable = s5pc100_d0_0_ctrl,
  343. .ctrlbit = (1 << 6),
  344. }, {
  345. .name = "secss",
  346. .id = -1,
  347. .parent = &clk_div_d0_bus.clk,
  348. .enable = s5pc100_d0_0_ctrl,
  349. .ctrlbit = (1 << 5),
  350. }, {
  351. .name = "g2d",
  352. .id = -1,
  353. .parent = &clk_div_d0_bus.clk,
  354. .enable = s5pc100_d0_0_ctrl,
  355. .ctrlbit = (1 << 4),
  356. }, {
  357. .name = "mdma",
  358. .id = -1,
  359. .parent = &clk_div_d0_bus.clk,
  360. .enable = s5pc100_d0_0_ctrl,
  361. .ctrlbit = (1 << 3),
  362. }, {
  363. .name = "cfcon",
  364. .id = -1,
  365. .parent = &clk_div_d0_bus.clk,
  366. .enable = s5pc100_d0_0_ctrl,
  367. .ctrlbit = (1 << 2),
  368. }, {
  369. .name = "nfcon",
  370. .id = -1,
  371. .parent = &clk_div_d0_bus.clk,
  372. .enable = s5pc100_d0_1_ctrl,
  373. .ctrlbit = (1 << 3),
  374. }, {
  375. .name = "onenandc",
  376. .id = -1,
  377. .parent = &clk_div_d0_bus.clk,
  378. .enable = s5pc100_d0_1_ctrl,
  379. .ctrlbit = (1 << 2),
  380. }, {
  381. .name = "sdm",
  382. .id = -1,
  383. .parent = &clk_div_d0_bus.clk,
  384. .enable = s5pc100_d0_2_ctrl,
  385. .ctrlbit = (1 << 2),
  386. }, {
  387. .name = "seckey",
  388. .id = -1,
  389. .parent = &clk_div_d0_bus.clk,
  390. .enable = s5pc100_d0_2_ctrl,
  391. .ctrlbit = (1 << 1),
  392. }, {
  393. .name = "hsmmc",
  394. .id = 2,
  395. .parent = &clk_div_d1_bus.clk,
  396. .enable = s5pc100_d1_0_ctrl,
  397. .ctrlbit = (1 << 7),
  398. }, {
  399. .name = "hsmmc",
  400. .id = 1,
  401. .parent = &clk_div_d1_bus.clk,
  402. .enable = s5pc100_d1_0_ctrl,
  403. .ctrlbit = (1 << 6),
  404. }, {
  405. .name = "hsmmc",
  406. .id = 0,
  407. .parent = &clk_div_d1_bus.clk,
  408. .enable = s5pc100_d1_0_ctrl,
  409. .ctrlbit = (1 << 5),
  410. }, {
  411. .name = "modemif",
  412. .id = -1,
  413. .parent = &clk_div_d1_bus.clk,
  414. .enable = s5pc100_d1_0_ctrl,
  415. .ctrlbit = (1 << 4),
  416. }, {
  417. .name = "otg",
  418. .id = -1,
  419. .parent = &clk_div_d1_bus.clk,
  420. .enable = s5pc100_d1_0_ctrl,
  421. .ctrlbit = (1 << 3),
  422. }, {
  423. .name = "usbhost",
  424. .id = -1,
  425. .parent = &clk_div_d1_bus.clk,
  426. .enable = s5pc100_d1_0_ctrl,
  427. .ctrlbit = (1 << 2),
  428. }, {
  429. .name = "pdma",
  430. .id = 1,
  431. .parent = &clk_div_d1_bus.clk,
  432. .enable = s5pc100_d1_0_ctrl,
  433. .ctrlbit = (1 << 1),
  434. }, {
  435. .name = "pdma",
  436. .id = 0,
  437. .parent = &clk_div_d1_bus.clk,
  438. .enable = s5pc100_d1_0_ctrl,
  439. .ctrlbit = (1 << 0),
  440. }, {
  441. .name = "lcd",
  442. .id = -1,
  443. .parent = &clk_div_d1_bus.clk,
  444. .enable = s5pc100_d1_1_ctrl,
  445. .ctrlbit = (1 << 0),
  446. }, {
  447. .name = "rotator",
  448. .id = -1,
  449. .parent = &clk_div_d1_bus.clk,
  450. .enable = s5pc100_d1_1_ctrl,
  451. .ctrlbit = (1 << 1),
  452. }, {
  453. .name = "fimc",
  454. .id = 0,
  455. .parent = &clk_div_d1_bus.clk,
  456. .enable = s5pc100_d1_1_ctrl,
  457. .ctrlbit = (1 << 2),
  458. }, {
  459. .name = "fimc",
  460. .id = 1,
  461. .parent = &clk_div_d1_bus.clk,
  462. .enable = s5pc100_d1_1_ctrl,
  463. .ctrlbit = (1 << 3),
  464. }, {
  465. .name = "fimc",
  466. .id = 2,
  467. .parent = &clk_div_d1_bus.clk,
  468. .enable = s5pc100_d1_1_ctrl,
  469. .ctrlbit = (1 << 4),
  470. }, {
  471. .name = "jpeg",
  472. .id = -1,
  473. .parent = &clk_div_d1_bus.clk,
  474. .enable = s5pc100_d1_1_ctrl,
  475. .ctrlbit = (1 << 5),
  476. }, {
  477. .name = "mipi-dsim",
  478. .id = -1,
  479. .parent = &clk_div_d1_bus.clk,
  480. .enable = s5pc100_d1_1_ctrl,
  481. .ctrlbit = (1 << 6),
  482. }, {
  483. .name = "mipi-csis",
  484. .id = -1,
  485. .parent = &clk_div_d1_bus.clk,
  486. .enable = s5pc100_d1_1_ctrl,
  487. .ctrlbit = (1 << 7),
  488. }, {
  489. .name = "g3d",
  490. .id = 0,
  491. .parent = &clk_div_d1_bus.clk,
  492. .enable = s5pc100_d1_0_ctrl,
  493. .ctrlbit = (1 << 8),
  494. }, {
  495. .name = "tv",
  496. .id = -1,
  497. .parent = &clk_div_d1_bus.clk,
  498. .enable = s5pc100_d1_2_ctrl,
  499. .ctrlbit = (1 << 0),
  500. }, {
  501. .name = "vp",
  502. .id = -1,
  503. .parent = &clk_div_d1_bus.clk,
  504. .enable = s5pc100_d1_2_ctrl,
  505. .ctrlbit = (1 << 1),
  506. }, {
  507. .name = "mixer",
  508. .id = -1,
  509. .parent = &clk_div_d1_bus.clk,
  510. .enable = s5pc100_d1_2_ctrl,
  511. .ctrlbit = (1 << 2),
  512. }, {
  513. .name = "hdmi",
  514. .id = -1,
  515. .parent = &clk_div_d1_bus.clk,
  516. .enable = s5pc100_d1_2_ctrl,
  517. .ctrlbit = (1 << 3),
  518. }, {
  519. .name = "mfc",
  520. .id = -1,
  521. .parent = &clk_div_d1_bus.clk,
  522. .enable = s5pc100_d1_2_ctrl,
  523. .ctrlbit = (1 << 4),
  524. }, {
  525. .name = "apc",
  526. .id = -1,
  527. .parent = &clk_div_d1_bus.clk,
  528. .enable = s5pc100_d1_3_ctrl,
  529. .ctrlbit = (1 << 2),
  530. }, {
  531. .name = "iec",
  532. .id = -1,
  533. .parent = &clk_div_d1_bus.clk,
  534. .enable = s5pc100_d1_3_ctrl,
  535. .ctrlbit = (1 << 3),
  536. }, {
  537. .name = "systimer",
  538. .id = -1,
  539. .parent = &clk_div_d1_bus.clk,
  540. .enable = s5pc100_d1_3_ctrl,
  541. .ctrlbit = (1 << 7),
  542. }, {
  543. .name = "watchdog",
  544. .id = -1,
  545. .parent = &clk_div_d1_bus.clk,
  546. .enable = s5pc100_d1_3_ctrl,
  547. .ctrlbit = (1 << 8),
  548. }, {
  549. .name = "rtc",
  550. .id = -1,
  551. .parent = &clk_div_d1_bus.clk,
  552. .enable = s5pc100_d1_3_ctrl,
  553. .ctrlbit = (1 << 9),
  554. }, {
  555. .name = "i2c",
  556. .id = 0,
  557. .parent = &clk_div_d1_bus.clk,
  558. .enable = s5pc100_d1_4_ctrl,
  559. .ctrlbit = (1 << 4),
  560. }, {
  561. .name = "i2c",
  562. .id = 1,
  563. .parent = &clk_div_d1_bus.clk,
  564. .enable = s5pc100_d1_4_ctrl,
  565. .ctrlbit = (1 << 5),
  566. }, {
  567. .name = "spi",
  568. .id = 0,
  569. .parent = &clk_div_d1_bus.clk,
  570. .enable = s5pc100_d1_4_ctrl,
  571. .ctrlbit = (1 << 6),
  572. }, {
  573. .name = "spi",
  574. .id = 1,
  575. .parent = &clk_div_d1_bus.clk,
  576. .enable = s5pc100_d1_4_ctrl,
  577. .ctrlbit = (1 << 7),
  578. }, {
  579. .name = "spi",
  580. .id = 2,
  581. .parent = &clk_div_d1_bus.clk,
  582. .enable = s5pc100_d1_4_ctrl,
  583. .ctrlbit = (1 << 8),
  584. }, {
  585. .name = "irda",
  586. .id = -1,
  587. .parent = &clk_div_d1_bus.clk,
  588. .enable = s5pc100_d1_4_ctrl,
  589. .ctrlbit = (1 << 9),
  590. }, {
  591. .name = "ccan",
  592. .id = 0,
  593. .parent = &clk_div_d1_bus.clk,
  594. .enable = s5pc100_d1_4_ctrl,
  595. .ctrlbit = (1 << 10),
  596. }, {
  597. .name = "ccan",
  598. .id = 1,
  599. .parent = &clk_div_d1_bus.clk,
  600. .enable = s5pc100_d1_4_ctrl,
  601. .ctrlbit = (1 << 11),
  602. }, {
  603. .name = "hsitx",
  604. .id = -1,
  605. .parent = &clk_div_d1_bus.clk,
  606. .enable = s5pc100_d1_4_ctrl,
  607. .ctrlbit = (1 << 12),
  608. }, {
  609. .name = "hsirx",
  610. .id = -1,
  611. .parent = &clk_div_d1_bus.clk,
  612. .enable = s5pc100_d1_4_ctrl,
  613. .ctrlbit = (1 << 13),
  614. }, {
  615. .name = "iis",
  616. .id = 0,
  617. .parent = &clk_div_d1_bus.clk,
  618. .enable = s5pc100_d1_5_ctrl,
  619. .ctrlbit = (1 << 0),
  620. }, {
  621. .name = "iis",
  622. .id = 1,
  623. .parent = &clk_div_d1_bus.clk,
  624. .enable = s5pc100_d1_5_ctrl,
  625. .ctrlbit = (1 << 1),
  626. }, {
  627. .name = "iis",
  628. .id = 2,
  629. .parent = &clk_div_d1_bus.clk,
  630. .enable = s5pc100_d1_5_ctrl,
  631. .ctrlbit = (1 << 2),
  632. }, {
  633. .name = "ac97",
  634. .id = -1,
  635. .parent = &clk_div_d1_bus.clk,
  636. .enable = s5pc100_d1_5_ctrl,
  637. .ctrlbit = (1 << 3),
  638. }, {
  639. .name = "pcm",
  640. .id = 0,
  641. .parent = &clk_div_d1_bus.clk,
  642. .enable = s5pc100_d1_5_ctrl,
  643. .ctrlbit = (1 << 4),
  644. }, {
  645. .name = "pcm",
  646. .id = 1,
  647. .parent = &clk_div_d1_bus.clk,
  648. .enable = s5pc100_d1_5_ctrl,
  649. .ctrlbit = (1 << 5),
  650. }, {
  651. .name = "spdif",
  652. .id = -1,
  653. .parent = &clk_div_d1_bus.clk,
  654. .enable = s5pc100_d1_5_ctrl,
  655. .ctrlbit = (1 << 6),
  656. }, {
  657. .name = "adc",
  658. .id = -1,
  659. .parent = &clk_div_d1_bus.clk,
  660. .enable = s5pc100_d1_5_ctrl,
  661. .ctrlbit = (1 << 7),
  662. }, {
  663. .name = "keypad",
  664. .id = -1,
  665. .parent = &clk_div_d1_bus.clk,
  666. .enable = s5pc100_d1_5_ctrl,
  667. .ctrlbit = (1 << 8),
  668. }, {
  669. .name = "spi_48m",
  670. .id = 0,
  671. .parent = &clk_mout_48m.clk,
  672. .enable = s5pc100_sclk0_ctrl,
  673. .ctrlbit = (1 << 7),
  674. }, {
  675. .name = "spi_48m",
  676. .id = 1,
  677. .parent = &clk_mout_48m.clk,
  678. .enable = s5pc100_sclk0_ctrl,
  679. .ctrlbit = (1 << 8),
  680. }, {
  681. .name = "spi_48m",
  682. .id = 2,
  683. .parent = &clk_mout_48m.clk,
  684. .enable = s5pc100_sclk0_ctrl,
  685. .ctrlbit = (1 << 9),
  686. }, {
  687. .name = "mmc_48m",
  688. .id = 0,
  689. .parent = &clk_mout_48m.clk,
  690. .enable = s5pc100_sclk0_ctrl,
  691. .ctrlbit = (1 << 15),
  692. }, {
  693. .name = "mmc_48m",
  694. .id = 1,
  695. .parent = &clk_mout_48m.clk,
  696. .enable = s5pc100_sclk0_ctrl,
  697. .ctrlbit = (1 << 16),
  698. }, {
  699. .name = "mmc_48m",
  700. .id = 2,
  701. .parent = &clk_mout_48m.clk,
  702. .enable = s5pc100_sclk0_ctrl,
  703. .ctrlbit = (1 << 17),
  704. },
  705. };
  706. static struct clk clk_vclk54m = {
  707. .name = "vclk_54m",
  708. .id = -1,
  709. .rate = 54000000,
  710. };
  711. static struct clk clk_i2scdclk0 = {
  712. .name = "i2s_cdclk0",
  713. .id = -1,
  714. };
  715. static struct clk clk_i2scdclk1 = {
  716. .name = "i2s_cdclk1",
  717. .id = -1,
  718. };
  719. static struct clk clk_i2scdclk2 = {
  720. .name = "i2s_cdclk2",
  721. .id = -1,
  722. };
  723. static struct clk clk_pcmcdclk0 = {
  724. .name = "pcm_cdclk0",
  725. .id = -1,
  726. };
  727. static struct clk clk_pcmcdclk1 = {
  728. .name = "pcm_cdclk1",
  729. .id = -1,
  730. };
  731. static struct clk *clk_src_group1_list[] = {
  732. [0] = &clk_mout_epll.clk,
  733. [1] = &clk_div_mpll2.clk,
  734. [2] = &clk_fin_epll,
  735. [3] = &clk_mout_hpll.clk,
  736. };
  737. struct clksrc_sources clk_src_group1 = {
  738. .sources = clk_src_group1_list,
  739. .nr_sources = ARRAY_SIZE(clk_src_group1_list),
  740. };
  741. static struct clk *clk_src_group2_list[] = {
  742. [0] = &clk_mout_epll.clk,
  743. [1] = &clk_div_mpll.clk,
  744. };
  745. struct clksrc_sources clk_src_group2 = {
  746. .sources = clk_src_group2_list,
  747. .nr_sources = ARRAY_SIZE(clk_src_group2_list),
  748. };
  749. static struct clk *clk_src_group3_list[] = {
  750. [0] = &clk_mout_epll.clk,
  751. [1] = &clk_div_mpll.clk,
  752. [2] = &clk_fin_epll,
  753. [3] = &clk_i2scdclk0,
  754. [4] = &clk_pcmcdclk0,
  755. [5] = &clk_mout_hpll.clk,
  756. };
  757. struct clksrc_sources clk_src_group3 = {
  758. .sources = clk_src_group3_list,
  759. .nr_sources = ARRAY_SIZE(clk_src_group3_list),
  760. };
  761. static struct clksrc_clk clk_sclk_audio0 = {
  762. .clk = {
  763. .name = "sclk_audio",
  764. .id = 0,
  765. .ctrlbit = (1 << 8),
  766. .enable = s5pc100_sclk1_ctrl,
  767. },
  768. .sources = &clk_src_group3,
  769. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 3 },
  770. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  771. };
  772. static struct clk *clk_src_group4_list[] = {
  773. [0] = &clk_mout_epll.clk,
  774. [1] = &clk_div_mpll.clk,
  775. [2] = &clk_fin_epll,
  776. [3] = &clk_i2scdclk1,
  777. [4] = &clk_pcmcdclk1,
  778. [5] = &clk_mout_hpll.clk,
  779. };
  780. struct clksrc_sources clk_src_group4 = {
  781. .sources = clk_src_group4_list,
  782. .nr_sources = ARRAY_SIZE(clk_src_group4_list),
  783. };
  784. static struct clksrc_clk clk_sclk_audio1 = {
  785. .clk = {
  786. .name = "sclk_audio",
  787. .id = 1,
  788. .ctrlbit = (1 << 9),
  789. .enable = s5pc100_sclk1_ctrl,
  790. },
  791. .sources = &clk_src_group4,
  792. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 3 },
  793. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  794. };
  795. static struct clk *clk_src_group5_list[] = {
  796. [0] = &clk_mout_epll.clk,
  797. [1] = &clk_div_mpll.clk,
  798. [2] = &clk_fin_epll,
  799. [3] = &clk_i2scdclk2,
  800. [4] = &clk_mout_hpll.clk,
  801. };
  802. struct clksrc_sources clk_src_group5 = {
  803. .sources = clk_src_group5_list,
  804. .nr_sources = ARRAY_SIZE(clk_src_group5_list),
  805. };
  806. static struct clksrc_clk clk_sclk_audio2 = {
  807. .clk = {
  808. .name = "sclk_audio",
  809. .id = 2,
  810. .ctrlbit = (1 << 10),
  811. .enable = s5pc100_sclk1_ctrl,
  812. },
  813. .sources = &clk_src_group5,
  814. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 3 },
  815. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  816. };
  817. static struct clk *clk_src_group6_list[] = {
  818. [0] = &s5p_clk_27m,
  819. [1] = &clk_vclk54m,
  820. [2] = &clk_div_hdmi.clk,
  821. };
  822. struct clksrc_sources clk_src_group6 = {
  823. .sources = clk_src_group6_list,
  824. .nr_sources = ARRAY_SIZE(clk_src_group6_list),
  825. };
  826. static struct clk *clk_src_group7_list[] = {
  827. [0] = &clk_mout_epll.clk,
  828. [1] = &clk_div_mpll.clk,
  829. [2] = &clk_mout_hpll.clk,
  830. [3] = &clk_vclk54m,
  831. };
  832. struct clksrc_sources clk_src_group7 = {
  833. .sources = clk_src_group7_list,
  834. .nr_sources = ARRAY_SIZE(clk_src_group7_list),
  835. };
  836. static struct clk *clk_src_mmc0_list[] = {
  837. [0] = &clk_mout_epll.clk,
  838. [1] = &clk_div_mpll.clk,
  839. [2] = &clk_fin_epll,
  840. };
  841. struct clksrc_sources clk_src_mmc0 = {
  842. .sources = clk_src_mmc0_list,
  843. .nr_sources = ARRAY_SIZE(clk_src_mmc0_list),
  844. };
  845. static struct clk *clk_src_mmc12_list[] = {
  846. [0] = &clk_mout_epll.clk,
  847. [1] = &clk_div_mpll.clk,
  848. [2] = &clk_fin_epll,
  849. [3] = &clk_mout_hpll.clk,
  850. };
  851. struct clksrc_sources clk_src_mmc12 = {
  852. .sources = clk_src_mmc12_list,
  853. .nr_sources = ARRAY_SIZE(clk_src_mmc12_list),
  854. };
  855. static struct clk *clk_src_irda_usb_list[] = {
  856. [0] = &clk_mout_epll.clk,
  857. [1] = &clk_div_mpll.clk,
  858. [2] = &clk_fin_epll,
  859. [3] = &clk_mout_hpll.clk,
  860. };
  861. struct clksrc_sources clk_src_irda_usb = {
  862. .sources = clk_src_irda_usb_list,
  863. .nr_sources = ARRAY_SIZE(clk_src_irda_usb_list),
  864. };
  865. static struct clk *clk_src_pwi_list[] = {
  866. [0] = &clk_fin_epll,
  867. [1] = &clk_mout_epll.clk,
  868. [2] = &clk_div_mpll.clk,
  869. };
  870. struct clksrc_sources clk_src_pwi = {
  871. .sources = clk_src_pwi_list,
  872. .nr_sources = ARRAY_SIZE(clk_src_pwi_list),
  873. };
  874. static struct clk *clk_sclk_spdif_list[] = {
  875. [0] = &clk_sclk_audio0.clk,
  876. [1] = &clk_sclk_audio1.clk,
  877. [2] = &clk_sclk_audio2.clk,
  878. };
  879. struct clksrc_sources clk_src_sclk_spdif = {
  880. .sources = clk_sclk_spdif_list,
  881. .nr_sources = ARRAY_SIZE(clk_sclk_spdif_list),
  882. };
  883. static int s5pc100_spdif_set_rate(struct clk *clk, unsigned long rate)
  884. {
  885. struct clk *pclk;
  886. int ret;
  887. pclk = clk_get_parent(clk);
  888. if (IS_ERR(pclk))
  889. return -EINVAL;
  890. ret = pclk->ops->set_rate(pclk, rate);
  891. clk_put(pclk);
  892. return ret;
  893. }
  894. static unsigned long s5pc100_spdif_get_rate(struct clk *clk)
  895. {
  896. struct clk *pclk;
  897. int rate;
  898. pclk = clk_get_parent(clk);
  899. if (IS_ERR(pclk))
  900. return -EINVAL;
  901. rate = pclk->ops->get_rate(clk);
  902. clk_put(pclk);
  903. return rate;
  904. }
  905. static struct clk_ops s5pc100_sclk_spdif_ops = {
  906. .set_rate = s5pc100_spdif_set_rate,
  907. .get_rate = s5pc100_spdif_get_rate,
  908. };
  909. static struct clksrc_clk clk_sclk_spdif = {
  910. .clk = {
  911. .name = "sclk_spdif",
  912. .id = -1,
  913. .ctrlbit = (1 << 11),
  914. .enable = s5pc100_sclk1_ctrl,
  915. .ops = &s5pc100_sclk_spdif_ops,
  916. },
  917. .sources = &clk_src_sclk_spdif,
  918. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 24, .size = 2 },
  919. };
  920. static struct clksrc_clk clksrcs[] = {
  921. {
  922. .clk = {
  923. .name = "sclk_spi",
  924. .id = 0,
  925. .ctrlbit = (1 << 4),
  926. .enable = s5pc100_sclk0_ctrl,
  927. },
  928. .sources = &clk_src_group1,
  929. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 2 },
  930. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  931. }, {
  932. .clk = {
  933. .name = "sclk_spi",
  934. .id = 1,
  935. .ctrlbit = (1 << 5),
  936. .enable = s5pc100_sclk0_ctrl,
  937. },
  938. .sources = &clk_src_group1,
  939. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 2 },
  940. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  941. }, {
  942. .clk = {
  943. .name = "sclk_spi",
  944. .id = 2,
  945. .ctrlbit = (1 << 6),
  946. .enable = s5pc100_sclk0_ctrl,
  947. },
  948. .sources = &clk_src_group1,
  949. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 2 },
  950. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 12, .size = 4 },
  951. }, {
  952. .clk = {
  953. .name = "uclk1",
  954. .id = -1,
  955. .ctrlbit = (1 << 3),
  956. .enable = s5pc100_sclk0_ctrl,
  957. },
  958. .sources = &clk_src_group2,
  959. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  960. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  961. }, {
  962. .clk = {
  963. .name = "sclk_mixer",
  964. .id = -1,
  965. .ctrlbit = (1 << 6),
  966. .enable = s5pc100_sclk0_ctrl,
  967. },
  968. .sources = &clk_src_group6,
  969. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 28, .size = 2 },
  970. }, {
  971. .clk = {
  972. .name = "sclk_lcd",
  973. .id = -1,
  974. .ctrlbit = (1 << 0),
  975. .enable = s5pc100_sclk1_ctrl,
  976. },
  977. .sources = &clk_src_group7,
  978. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 12, .size = 2 },
  979. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  980. }, {
  981. .clk = {
  982. .name = "sclk_fimc",
  983. .id = 0,
  984. .ctrlbit = (1 << 1),
  985. .enable = s5pc100_sclk1_ctrl,
  986. },
  987. .sources = &clk_src_group7,
  988. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 16, .size = 2 },
  989. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  990. }, {
  991. .clk = {
  992. .name = "sclk_fimc",
  993. .id = 1,
  994. .ctrlbit = (1 << 2),
  995. .enable = s5pc100_sclk1_ctrl,
  996. },
  997. .sources = &clk_src_group7,
  998. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 20, .size = 2 },
  999. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  1000. }, {
  1001. .clk = {
  1002. .name = "sclk_fimc",
  1003. .id = 2,
  1004. .ctrlbit = (1 << 3),
  1005. .enable = s5pc100_sclk1_ctrl,
  1006. },
  1007. .sources = &clk_src_group7,
  1008. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 24, .size = 2 },
  1009. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 24, .size = 4 },
  1010. }, {
  1011. .clk = {
  1012. .name = "sclk_mmc",
  1013. .id = 0,
  1014. .ctrlbit = (1 << 12),
  1015. .enable = s5pc100_sclk1_ctrl,
  1016. },
  1017. .sources = &clk_src_mmc0,
  1018. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  1019. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 0, .size = 4 },
  1020. }, {
  1021. .clk = {
  1022. .name = "sclk_mmc",
  1023. .id = 1,
  1024. .ctrlbit = (1 << 13),
  1025. .enable = s5pc100_sclk1_ctrl,
  1026. },
  1027. .sources = &clk_src_mmc12,
  1028. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  1029. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 4, .size = 4 },
  1030. }, {
  1031. .clk = {
  1032. .name = "sclk_mmc",
  1033. .id = 2,
  1034. .ctrlbit = (1 << 14),
  1035. .enable = s5pc100_sclk1_ctrl,
  1036. },
  1037. .sources = &clk_src_mmc12,
  1038. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  1039. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 8, .size = 4 },
  1040. }, {
  1041. .clk = {
  1042. .name = "sclk_irda",
  1043. .id = 2,
  1044. .ctrlbit = (1 << 10),
  1045. .enable = s5pc100_sclk0_ctrl,
  1046. },
  1047. .sources = &clk_src_irda_usb,
  1048. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  1049. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 8, .size = 4 },
  1050. }, {
  1051. .clk = {
  1052. .name = "sclk_irda",
  1053. .id = -1,
  1054. .ctrlbit = (1 << 10),
  1055. .enable = s5pc100_sclk0_ctrl,
  1056. },
  1057. .sources = &clk_src_mmc12,
  1058. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 2 },
  1059. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 16, .size = 4 },
  1060. }, {
  1061. .clk = {
  1062. .name = "sclk_pwi",
  1063. .id = -1,
  1064. .ctrlbit = (1 << 1),
  1065. .enable = s5pc100_sclk0_ctrl,
  1066. },
  1067. .sources = &clk_src_pwi,
  1068. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 0, .size = 2 },
  1069. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 3 },
  1070. }, {
  1071. .clk = {
  1072. .name = "sclk_uhost",
  1073. .id = -1,
  1074. .ctrlbit = (1 << 11),
  1075. .enable = s5pc100_sclk0_ctrl,
  1076. },
  1077. .sources = &clk_src_irda_usb,
  1078. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 2 },
  1079. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 20, .size = 4 },
  1080. },
  1081. };
  1082. /* Clock initialisation code */
  1083. static struct clksrc_clk *sysclks[] = {
  1084. &clk_mout_apll,
  1085. &clk_mout_epll,
  1086. &clk_mout_mpll,
  1087. &clk_mout_hpll,
  1088. &clk_mout_href,
  1089. &clk_mout_48m,
  1090. &clk_div_apll,
  1091. &clk_div_arm,
  1092. &clk_div_d0_bus,
  1093. &clk_div_pclkd0,
  1094. &clk_div_secss,
  1095. &clk_div_apll2,
  1096. &clk_mout_am,
  1097. &clk_div_d1_bus,
  1098. &clk_div_mpll2,
  1099. &clk_div_mpll,
  1100. &clk_mout_onenand,
  1101. &clk_div_onenand,
  1102. &clk_div_pclkd1,
  1103. &clk_div_cam,
  1104. &clk_div_hdmi,
  1105. &clk_sclk_audio0,
  1106. &clk_sclk_audio1,
  1107. &clk_sclk_audio2,
  1108. &clk_sclk_spdif,
  1109. };
  1110. void __init_or_cpufreq s5pc100_setup_clocks(void)
  1111. {
  1112. unsigned long xtal;
  1113. unsigned long arm;
  1114. unsigned long hclkd0;
  1115. unsigned long hclkd1;
  1116. unsigned long pclkd0;
  1117. unsigned long pclkd1;
  1118. unsigned long apll;
  1119. unsigned long mpll;
  1120. unsigned long epll;
  1121. unsigned long hpll;
  1122. unsigned int ptr;
  1123. /* Set S5PC100 functions for clk_fout_epll */
  1124. clk_fout_epll.enable = s5p_epll_enable;
  1125. clk_fout_epll.ops = &s5pc100_epll_ops;
  1126. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1127. xtal = clk_get_rate(&clk_xtal);
  1128. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1129. apll = s5p_get_pll65xx(xtal, __raw_readl(S5P_APLL_CON));
  1130. mpll = s5p_get_pll65xx(xtal, __raw_readl(S5P_MPLL_CON));
  1131. epll = s5p_get_pll65xx(xtal, __raw_readl(S5P_EPLL_CON));
  1132. hpll = s5p_get_pll65xx(xtal, __raw_readl(S5P_HPLL_CON));
  1133. printk(KERN_INFO "S5PC100: PLL settings, A=%ld.%ldMHz, M=%ld.%ldMHz, E=%ld.%ldMHz, H=%ld.%ldMHz\n",
  1134. print_mhz(apll), print_mhz(mpll), print_mhz(epll), print_mhz(hpll));
  1135. clk_fout_apll.rate = apll;
  1136. clk_fout_mpll.rate = mpll;
  1137. clk_fout_epll.rate = epll;
  1138. clk_mout_hpll.clk.rate = hpll;
  1139. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1140. s3c_set_clksrc(&clksrcs[ptr], true);
  1141. arm = clk_get_rate(&clk_div_arm.clk);
  1142. hclkd0 = clk_get_rate(&clk_div_d0_bus.clk);
  1143. pclkd0 = clk_get_rate(&clk_div_pclkd0.clk);
  1144. hclkd1 = clk_get_rate(&clk_div_d1_bus.clk);
  1145. pclkd1 = clk_get_rate(&clk_div_pclkd1.clk);
  1146. printk(KERN_INFO "S5PC100: HCLKD0=%ld.%ldMHz, HCLKD1=%ld.%ldMHz, PCLKD0=%ld.%ldMHz, PCLKD1=%ld.%ldMHz\n",
  1147. print_mhz(hclkd0), print_mhz(hclkd1), print_mhz(pclkd0), print_mhz(pclkd1));
  1148. clk_f.rate = arm;
  1149. clk_h.rate = hclkd1;
  1150. clk_p.rate = pclkd1;
  1151. }
  1152. /*
  1153. * The following clocks will be enabled during clock initialization.
  1154. */
  1155. static struct clk init_clocks[] = {
  1156. {
  1157. .name = "tzic",
  1158. .id = -1,
  1159. .parent = &clk_div_d0_bus.clk,
  1160. .enable = s5pc100_d0_0_ctrl,
  1161. .ctrlbit = (1 << 1),
  1162. }, {
  1163. .name = "intc",
  1164. .id = -1,
  1165. .parent = &clk_div_d0_bus.clk,
  1166. .enable = s5pc100_d0_0_ctrl,
  1167. .ctrlbit = (1 << 0),
  1168. }, {
  1169. .name = "ebi",
  1170. .id = -1,
  1171. .parent = &clk_div_d0_bus.clk,
  1172. .enable = s5pc100_d0_1_ctrl,
  1173. .ctrlbit = (1 << 5),
  1174. }, {
  1175. .name = "intmem",
  1176. .id = -1,
  1177. .parent = &clk_div_d0_bus.clk,
  1178. .enable = s5pc100_d0_1_ctrl,
  1179. .ctrlbit = (1 << 4),
  1180. }, {
  1181. .name = "sromc",
  1182. .id = -1,
  1183. .parent = &clk_div_d0_bus.clk,
  1184. .enable = s5pc100_d0_1_ctrl,
  1185. .ctrlbit = (1 << 1),
  1186. }, {
  1187. .name = "dmc",
  1188. .id = -1,
  1189. .parent = &clk_div_d0_bus.clk,
  1190. .enable = s5pc100_d0_1_ctrl,
  1191. .ctrlbit = (1 << 0),
  1192. }, {
  1193. .name = "chipid",
  1194. .id = -1,
  1195. .parent = &clk_div_d0_bus.clk,
  1196. .enable = s5pc100_d0_1_ctrl,
  1197. .ctrlbit = (1 << 0),
  1198. }, {
  1199. .name = "gpio",
  1200. .id = -1,
  1201. .parent = &clk_div_d1_bus.clk,
  1202. .enable = s5pc100_d1_3_ctrl,
  1203. .ctrlbit = (1 << 1),
  1204. }, {
  1205. .name = "uart",
  1206. .id = 0,
  1207. .parent = &clk_div_d1_bus.clk,
  1208. .enable = s5pc100_d1_4_ctrl,
  1209. .ctrlbit = (1 << 0),
  1210. }, {
  1211. .name = "uart",
  1212. .id = 1,
  1213. .parent = &clk_div_d1_bus.clk,
  1214. .enable = s5pc100_d1_4_ctrl,
  1215. .ctrlbit = (1 << 1),
  1216. }, {
  1217. .name = "uart",
  1218. .id = 2,
  1219. .parent = &clk_div_d1_bus.clk,
  1220. .enable = s5pc100_d1_4_ctrl,
  1221. .ctrlbit = (1 << 2),
  1222. }, {
  1223. .name = "uart",
  1224. .id = 3,
  1225. .parent = &clk_div_d1_bus.clk,
  1226. .enable = s5pc100_d1_4_ctrl,
  1227. .ctrlbit = (1 << 3),
  1228. }, {
  1229. .name = "timers",
  1230. .id = -1,
  1231. .parent = &clk_div_d1_bus.clk,
  1232. .enable = s5pc100_d1_3_ctrl,
  1233. .ctrlbit = (1 << 6),
  1234. },
  1235. };
  1236. static struct clk *clks[] __initdata = {
  1237. &clk_ext,
  1238. &clk_i2scdclk0,
  1239. &clk_i2scdclk1,
  1240. &clk_i2scdclk2,
  1241. &clk_pcmcdclk0,
  1242. &clk_pcmcdclk1,
  1243. };
  1244. void __init s5pc100_register_clocks(void)
  1245. {
  1246. struct clk *clkp;
  1247. int ret;
  1248. int ptr;
  1249. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1250. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1251. s3c_register_clksrc(sysclks[ptr], 1);
  1252. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1253. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1254. clkp = init_clocks_disable;
  1255. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  1256. ret = s3c24xx_register_clock(clkp);
  1257. if (ret < 0) {
  1258. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  1259. clkp->name, ret);
  1260. }
  1261. (clkp->enable)(clkp, 0);
  1262. }
  1263. s3c_pwmclk_init();
  1264. }