ahci.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/device.h>
  43. #include <scsi/scsi_host.h>
  44. #include <scsi/scsi_cmnd.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "ahci"
  47. #define DRV_VERSION "2.1"
  48. enum {
  49. AHCI_PCI_BAR = 5,
  50. AHCI_MAX_PORTS = 32,
  51. AHCI_MAX_SG = 168, /* hardware max is 64K */
  52. AHCI_DMA_BOUNDARY = 0xffffffff,
  53. AHCI_USE_CLUSTERING = 0,
  54. AHCI_MAX_CMDS = 32,
  55. AHCI_CMD_SZ = 32,
  56. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  57. AHCI_RX_FIS_SZ = 256,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_HDR_SZ = 0x80,
  60. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  61. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  62. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  63. AHCI_RX_FIS_SZ,
  64. AHCI_IRQ_ON_SG = (1 << 31),
  65. AHCI_CMD_ATAPI = (1 << 5),
  66. AHCI_CMD_WRITE = (1 << 6),
  67. AHCI_CMD_PREFETCH = (1 << 7),
  68. AHCI_CMD_RESET = (1 << 8),
  69. AHCI_CMD_CLR_BUSY = (1 << 10),
  70. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  71. RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
  72. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  73. board_ahci = 0,
  74. board_ahci_pi = 1,
  75. board_ahci_vt8251 = 2,
  76. board_ahci_ign_iferr = 3,
  77. board_ahci_sb600 = 4,
  78. /* global controller registers */
  79. HOST_CAP = 0x00, /* host capabilities */
  80. HOST_CTL = 0x04, /* global host control */
  81. HOST_IRQ_STAT = 0x08, /* interrupt status */
  82. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  83. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  84. /* HOST_CTL bits */
  85. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  86. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  87. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  88. /* HOST_CAP bits */
  89. HOST_CAP_SSC = (1 << 14), /* Slumber capable */
  90. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  91. HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
  92. HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
  93. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  94. /* registers for each SATA port */
  95. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  96. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  97. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  98. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  99. PORT_IRQ_STAT = 0x10, /* interrupt status */
  100. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  101. PORT_CMD = 0x18, /* port command */
  102. PORT_TFDATA = 0x20, /* taskfile data */
  103. PORT_SIG = 0x24, /* device TF signature */
  104. PORT_CMD_ISSUE = 0x38, /* command issue */
  105. PORT_SCR = 0x28, /* SATA phy register block */
  106. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  107. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  108. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  109. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  110. /* PORT_IRQ_{STAT,MASK} bits */
  111. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  112. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  113. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  114. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  115. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  116. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  117. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  118. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  119. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  120. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  121. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  122. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  123. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  124. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  125. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  126. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  127. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  128. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  129. PORT_IRQ_IF_ERR |
  130. PORT_IRQ_CONNECT |
  131. PORT_IRQ_PHYRDY |
  132. PORT_IRQ_UNK_FIS,
  133. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  134. PORT_IRQ_TF_ERR |
  135. PORT_IRQ_HBUS_DATA_ERR,
  136. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  137. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  138. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  139. /* PORT_CMD bits */
  140. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  141. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  142. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  143. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  144. PORT_CMD_CLO = (1 << 3), /* Command list override */
  145. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  146. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  147. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  148. PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
  149. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  150. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  151. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  152. /* ap->flags bits */
  153. AHCI_FLAG_NO_NCQ = (1 << 24),
  154. AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
  155. AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
  156. AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
  157. AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  158. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  159. ATA_FLAG_SKIP_D2H_BSY,
  160. };
  161. struct ahci_cmd_hdr {
  162. u32 opts;
  163. u32 status;
  164. u32 tbl_addr;
  165. u32 tbl_addr_hi;
  166. u32 reserved[4];
  167. };
  168. struct ahci_sg {
  169. u32 addr;
  170. u32 addr_hi;
  171. u32 reserved;
  172. u32 flags_size;
  173. };
  174. struct ahci_host_priv {
  175. u32 cap; /* cap to use */
  176. u32 port_map; /* port map to use */
  177. u32 saved_cap; /* saved initial cap */
  178. u32 saved_port_map; /* saved initial port_map */
  179. };
  180. struct ahci_port_priv {
  181. struct ahci_cmd_hdr *cmd_slot;
  182. dma_addr_t cmd_slot_dma;
  183. void *cmd_tbl;
  184. dma_addr_t cmd_tbl_dma;
  185. void *rx_fis;
  186. dma_addr_t rx_fis_dma;
  187. /* for NCQ spurious interrupt analysis */
  188. unsigned int ncq_saw_d2h:1;
  189. unsigned int ncq_saw_dmas:1;
  190. unsigned int ncq_saw_sdb:1;
  191. };
  192. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  193. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  194. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  195. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  196. static void ahci_irq_clear(struct ata_port *ap);
  197. static int ahci_port_start(struct ata_port *ap);
  198. static void ahci_port_stop(struct ata_port *ap);
  199. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  200. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  201. static u8 ahci_check_status(struct ata_port *ap);
  202. static void ahci_freeze(struct ata_port *ap);
  203. static void ahci_thaw(struct ata_port *ap);
  204. static void ahci_error_handler(struct ata_port *ap);
  205. static void ahci_vt8251_error_handler(struct ata_port *ap);
  206. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  207. #ifdef CONFIG_PM
  208. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  209. static int ahci_port_resume(struct ata_port *ap);
  210. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  211. static int ahci_pci_device_resume(struct pci_dev *pdev);
  212. #endif
  213. static struct scsi_host_template ahci_sht = {
  214. .module = THIS_MODULE,
  215. .name = DRV_NAME,
  216. .ioctl = ata_scsi_ioctl,
  217. .queuecommand = ata_scsi_queuecmd,
  218. .change_queue_depth = ata_scsi_change_queue_depth,
  219. .can_queue = AHCI_MAX_CMDS - 1,
  220. .this_id = ATA_SHT_THIS_ID,
  221. .sg_tablesize = AHCI_MAX_SG,
  222. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  223. .emulated = ATA_SHT_EMULATED,
  224. .use_clustering = AHCI_USE_CLUSTERING,
  225. .proc_name = DRV_NAME,
  226. .dma_boundary = AHCI_DMA_BOUNDARY,
  227. .slave_configure = ata_scsi_slave_config,
  228. .slave_destroy = ata_scsi_slave_destroy,
  229. .bios_param = ata_std_bios_param,
  230. #ifdef CONFIG_PM
  231. .suspend = ata_scsi_device_suspend,
  232. .resume = ata_scsi_device_resume,
  233. #endif
  234. };
  235. static const struct ata_port_operations ahci_ops = {
  236. .port_disable = ata_port_disable,
  237. .check_status = ahci_check_status,
  238. .check_altstatus = ahci_check_status,
  239. .dev_select = ata_noop_dev_select,
  240. .tf_read = ahci_tf_read,
  241. .qc_prep = ahci_qc_prep,
  242. .qc_issue = ahci_qc_issue,
  243. .irq_clear = ahci_irq_clear,
  244. .irq_on = ata_dummy_irq_on,
  245. .irq_ack = ata_dummy_irq_ack,
  246. .scr_read = ahci_scr_read,
  247. .scr_write = ahci_scr_write,
  248. .freeze = ahci_freeze,
  249. .thaw = ahci_thaw,
  250. .error_handler = ahci_error_handler,
  251. .post_internal_cmd = ahci_post_internal_cmd,
  252. #ifdef CONFIG_PM
  253. .port_suspend = ahci_port_suspend,
  254. .port_resume = ahci_port_resume,
  255. #endif
  256. .port_start = ahci_port_start,
  257. .port_stop = ahci_port_stop,
  258. };
  259. static const struct ata_port_operations ahci_vt8251_ops = {
  260. .port_disable = ata_port_disable,
  261. .check_status = ahci_check_status,
  262. .check_altstatus = ahci_check_status,
  263. .dev_select = ata_noop_dev_select,
  264. .tf_read = ahci_tf_read,
  265. .qc_prep = ahci_qc_prep,
  266. .qc_issue = ahci_qc_issue,
  267. .irq_clear = ahci_irq_clear,
  268. .irq_on = ata_dummy_irq_on,
  269. .irq_ack = ata_dummy_irq_ack,
  270. .scr_read = ahci_scr_read,
  271. .scr_write = ahci_scr_write,
  272. .freeze = ahci_freeze,
  273. .thaw = ahci_thaw,
  274. .error_handler = ahci_vt8251_error_handler,
  275. .post_internal_cmd = ahci_post_internal_cmd,
  276. #ifdef CONFIG_PM
  277. .port_suspend = ahci_port_suspend,
  278. .port_resume = ahci_port_resume,
  279. #endif
  280. .port_start = ahci_port_start,
  281. .port_stop = ahci_port_stop,
  282. };
  283. static const struct ata_port_info ahci_port_info[] = {
  284. /* board_ahci */
  285. {
  286. .flags = AHCI_FLAG_COMMON,
  287. .pio_mask = 0x1f, /* pio0-4 */
  288. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  289. .port_ops = &ahci_ops,
  290. },
  291. /* board_ahci_pi */
  292. {
  293. .flags = AHCI_FLAG_COMMON | AHCI_FLAG_HONOR_PI,
  294. .pio_mask = 0x1f, /* pio0-4 */
  295. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  296. .port_ops = &ahci_ops,
  297. },
  298. /* board_ahci_vt8251 */
  299. {
  300. .flags = AHCI_FLAG_COMMON | ATA_FLAG_HRST_TO_RESUME |
  301. AHCI_FLAG_NO_NCQ,
  302. .pio_mask = 0x1f, /* pio0-4 */
  303. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  304. .port_ops = &ahci_vt8251_ops,
  305. },
  306. /* board_ahci_ign_iferr */
  307. {
  308. .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
  309. .pio_mask = 0x1f, /* pio0-4 */
  310. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  311. .port_ops = &ahci_ops,
  312. },
  313. /* board_ahci_sb600 */
  314. {
  315. .flags = AHCI_FLAG_COMMON |
  316. AHCI_FLAG_IGN_SERR_INTERNAL,
  317. .pio_mask = 0x1f, /* pio0-4 */
  318. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  319. .port_ops = &ahci_ops,
  320. },
  321. };
  322. static const struct pci_device_id ahci_pci_tbl[] = {
  323. /* Intel */
  324. { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
  325. { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
  326. { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
  327. { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
  328. { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
  329. { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
  330. { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
  331. { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
  332. { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
  333. { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
  334. { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
  335. { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
  336. { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
  337. { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
  338. { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
  339. { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
  340. { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
  341. { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
  342. { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
  343. { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
  344. { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
  345. { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
  346. { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
  347. { PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
  348. { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
  349. { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
  350. { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
  351. /* JMicron 360/1/3/5/6, match class to avoid IDE function */
  352. { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  353. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
  354. /* ATI */
  355. { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
  356. /* VIA */
  357. { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
  358. { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
  359. /* NVIDIA */
  360. { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
  361. { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
  362. { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
  363. { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
  364. { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
  365. { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
  366. { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
  367. { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
  368. { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
  369. { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
  370. { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
  371. { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
  372. { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
  373. { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
  374. { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
  375. { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
  376. { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
  377. { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
  378. { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
  379. { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
  380. /* SiS */
  381. { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
  382. { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
  383. { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
  384. /* Generic, PCI class code for AHCI */
  385. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  386. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
  387. { } /* terminate list */
  388. };
  389. static struct pci_driver ahci_pci_driver = {
  390. .name = DRV_NAME,
  391. .id_table = ahci_pci_tbl,
  392. .probe = ahci_init_one,
  393. .remove = ata_pci_remove_one,
  394. #ifdef CONFIG_PM
  395. .suspend = ahci_pci_device_suspend,
  396. .resume = ahci_pci_device_resume,
  397. #endif
  398. };
  399. static inline int ahci_nr_ports(u32 cap)
  400. {
  401. return (cap & 0x1f) + 1;
  402. }
  403. static inline void __iomem *ahci_port_base(struct ata_port *ap)
  404. {
  405. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  406. return mmio + 0x100 + (ap->port_no * 0x80);
  407. }
  408. /**
  409. * ahci_save_initial_config - Save and fixup initial config values
  410. * @pdev: target PCI device
  411. * @pi: associated ATA port info
  412. * @hpriv: host private area to store config values
  413. *
  414. * Some registers containing configuration info might be setup by
  415. * BIOS and might be cleared on reset. This function saves the
  416. * initial values of those registers into @hpriv such that they
  417. * can be restored after controller reset.
  418. *
  419. * If inconsistent, config values are fixed up by this function.
  420. *
  421. * LOCKING:
  422. * None.
  423. */
  424. static void ahci_save_initial_config(struct pci_dev *pdev,
  425. const struct ata_port_info *pi,
  426. struct ahci_host_priv *hpriv)
  427. {
  428. void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
  429. u32 cap, port_map;
  430. int i;
  431. /* Values prefixed with saved_ are written back to host after
  432. * reset. Values without are used for driver operation.
  433. */
  434. hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
  435. hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
  436. /* fixup zero port_map */
  437. if (!port_map) {
  438. port_map = (1 << ahci_nr_ports(hpriv->cap)) - 1;
  439. dev_printk(KERN_WARNING, &pdev->dev,
  440. "PORTS_IMPL is zero, forcing 0x%x\n", port_map);
  441. /* write the fixed up value to the PI register */
  442. hpriv->saved_port_map = port_map;
  443. }
  444. /* cross check port_map and cap.n_ports */
  445. if (pi->flags & AHCI_FLAG_HONOR_PI) {
  446. u32 tmp_port_map = port_map;
  447. int n_ports = ahci_nr_ports(cap);
  448. for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
  449. if (tmp_port_map & (1 << i)) {
  450. n_ports--;
  451. tmp_port_map &= ~(1 << i);
  452. }
  453. }
  454. /* Whine if inconsistent. No need to update cap.
  455. * port_map is used to determine number of ports.
  456. */
  457. if (n_ports || tmp_port_map)
  458. dev_printk(KERN_WARNING, &pdev->dev,
  459. "nr_ports (%u) and implemented port map "
  460. "(0x%x) don't match\n",
  461. ahci_nr_ports(cap), port_map);
  462. } else {
  463. /* fabricate port_map from cap.nr_ports */
  464. port_map = (1 << ahci_nr_ports(cap)) - 1;
  465. }
  466. /* record values to use during operation */
  467. hpriv->cap = cap;
  468. hpriv->port_map = port_map;
  469. }
  470. /**
  471. * ahci_restore_initial_config - Restore initial config
  472. * @host: target ATA host
  473. *
  474. * Restore initial config stored by ahci_save_initial_config().
  475. *
  476. * LOCKING:
  477. * None.
  478. */
  479. static void ahci_restore_initial_config(struct ata_host *host)
  480. {
  481. struct ahci_host_priv *hpriv = host->private_data;
  482. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  483. writel(hpriv->saved_cap, mmio + HOST_CAP);
  484. writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
  485. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  486. }
  487. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  488. {
  489. unsigned int sc_reg;
  490. switch (sc_reg_in) {
  491. case SCR_STATUS: sc_reg = 0; break;
  492. case SCR_CONTROL: sc_reg = 1; break;
  493. case SCR_ERROR: sc_reg = 2; break;
  494. case SCR_ACTIVE: sc_reg = 3; break;
  495. default:
  496. return 0xffffffffU;
  497. }
  498. return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
  499. }
  500. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  501. u32 val)
  502. {
  503. unsigned int sc_reg;
  504. switch (sc_reg_in) {
  505. case SCR_STATUS: sc_reg = 0; break;
  506. case SCR_CONTROL: sc_reg = 1; break;
  507. case SCR_ERROR: sc_reg = 2; break;
  508. case SCR_ACTIVE: sc_reg = 3; break;
  509. default:
  510. return;
  511. }
  512. writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  513. }
  514. static void ahci_start_engine(struct ata_port *ap)
  515. {
  516. void __iomem *port_mmio = ahci_port_base(ap);
  517. u32 tmp;
  518. /* start DMA */
  519. tmp = readl(port_mmio + PORT_CMD);
  520. tmp |= PORT_CMD_START;
  521. writel(tmp, port_mmio + PORT_CMD);
  522. readl(port_mmio + PORT_CMD); /* flush */
  523. }
  524. static int ahci_stop_engine(struct ata_port *ap)
  525. {
  526. void __iomem *port_mmio = ahci_port_base(ap);
  527. u32 tmp;
  528. tmp = readl(port_mmio + PORT_CMD);
  529. /* check if the HBA is idle */
  530. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  531. return 0;
  532. /* setting HBA to idle */
  533. tmp &= ~PORT_CMD_START;
  534. writel(tmp, port_mmio + PORT_CMD);
  535. /* wait for engine to stop. This could be as long as 500 msec */
  536. tmp = ata_wait_register(port_mmio + PORT_CMD,
  537. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  538. if (tmp & PORT_CMD_LIST_ON)
  539. return -EIO;
  540. return 0;
  541. }
  542. static void ahci_start_fis_rx(struct ata_port *ap)
  543. {
  544. void __iomem *port_mmio = ahci_port_base(ap);
  545. struct ahci_host_priv *hpriv = ap->host->private_data;
  546. struct ahci_port_priv *pp = ap->private_data;
  547. u32 tmp;
  548. /* set FIS registers */
  549. if (hpriv->cap & HOST_CAP_64)
  550. writel((pp->cmd_slot_dma >> 16) >> 16,
  551. port_mmio + PORT_LST_ADDR_HI);
  552. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  553. if (hpriv->cap & HOST_CAP_64)
  554. writel((pp->rx_fis_dma >> 16) >> 16,
  555. port_mmio + PORT_FIS_ADDR_HI);
  556. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  557. /* enable FIS reception */
  558. tmp = readl(port_mmio + PORT_CMD);
  559. tmp |= PORT_CMD_FIS_RX;
  560. writel(tmp, port_mmio + PORT_CMD);
  561. /* flush */
  562. readl(port_mmio + PORT_CMD);
  563. }
  564. static int ahci_stop_fis_rx(struct ata_port *ap)
  565. {
  566. void __iomem *port_mmio = ahci_port_base(ap);
  567. u32 tmp;
  568. /* disable FIS reception */
  569. tmp = readl(port_mmio + PORT_CMD);
  570. tmp &= ~PORT_CMD_FIS_RX;
  571. writel(tmp, port_mmio + PORT_CMD);
  572. /* wait for completion, spec says 500ms, give it 1000 */
  573. tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  574. PORT_CMD_FIS_ON, 10, 1000);
  575. if (tmp & PORT_CMD_FIS_ON)
  576. return -EBUSY;
  577. return 0;
  578. }
  579. static void ahci_power_up(struct ata_port *ap)
  580. {
  581. struct ahci_host_priv *hpriv = ap->host->private_data;
  582. void __iomem *port_mmio = ahci_port_base(ap);
  583. u32 cmd;
  584. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  585. /* spin up device */
  586. if (hpriv->cap & HOST_CAP_SSS) {
  587. cmd |= PORT_CMD_SPIN_UP;
  588. writel(cmd, port_mmio + PORT_CMD);
  589. }
  590. /* wake up link */
  591. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  592. }
  593. #ifdef CONFIG_PM
  594. static void ahci_power_down(struct ata_port *ap)
  595. {
  596. struct ahci_host_priv *hpriv = ap->host->private_data;
  597. void __iomem *port_mmio = ahci_port_base(ap);
  598. u32 cmd, scontrol;
  599. if (!(hpriv->cap & HOST_CAP_SSS))
  600. return;
  601. /* put device into listen mode, first set PxSCTL.DET to 0 */
  602. scontrol = readl(port_mmio + PORT_SCR_CTL);
  603. scontrol &= ~0xf;
  604. writel(scontrol, port_mmio + PORT_SCR_CTL);
  605. /* then set PxCMD.SUD to 0 */
  606. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  607. cmd &= ~PORT_CMD_SPIN_UP;
  608. writel(cmd, port_mmio + PORT_CMD);
  609. }
  610. #endif
  611. static void ahci_init_port(struct ata_port *ap)
  612. {
  613. /* enable FIS reception */
  614. ahci_start_fis_rx(ap);
  615. /* enable DMA */
  616. ahci_start_engine(ap);
  617. }
  618. static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
  619. {
  620. int rc;
  621. /* disable DMA */
  622. rc = ahci_stop_engine(ap);
  623. if (rc) {
  624. *emsg = "failed to stop engine";
  625. return rc;
  626. }
  627. /* disable FIS reception */
  628. rc = ahci_stop_fis_rx(ap);
  629. if (rc) {
  630. *emsg = "failed stop FIS RX";
  631. return rc;
  632. }
  633. return 0;
  634. }
  635. static int ahci_reset_controller(struct ata_host *host)
  636. {
  637. struct pci_dev *pdev = to_pci_dev(host->dev);
  638. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  639. u32 tmp;
  640. /* global controller reset */
  641. tmp = readl(mmio + HOST_CTL);
  642. if ((tmp & HOST_RESET) == 0) {
  643. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  644. readl(mmio + HOST_CTL); /* flush */
  645. }
  646. /* reset must complete within 1 second, or
  647. * the hardware should be considered fried.
  648. */
  649. ssleep(1);
  650. tmp = readl(mmio + HOST_CTL);
  651. if (tmp & HOST_RESET) {
  652. dev_printk(KERN_ERR, host->dev,
  653. "controller reset failed (0x%x)\n", tmp);
  654. return -EIO;
  655. }
  656. /* turn on AHCI mode */
  657. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  658. (void) readl(mmio + HOST_CTL); /* flush */
  659. /* some registers might be cleared on reset. restore initial values */
  660. ahci_restore_initial_config(host);
  661. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  662. u16 tmp16;
  663. /* configure PCS */
  664. pci_read_config_word(pdev, 0x92, &tmp16);
  665. tmp16 |= 0xf;
  666. pci_write_config_word(pdev, 0x92, tmp16);
  667. }
  668. return 0;
  669. }
  670. static void ahci_init_controller(struct ata_host *host)
  671. {
  672. struct pci_dev *pdev = to_pci_dev(host->dev);
  673. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  674. int i, rc;
  675. u32 tmp;
  676. for (i = 0; i < host->n_ports; i++) {
  677. struct ata_port *ap = host->ports[i];
  678. void __iomem *port_mmio = ahci_port_base(ap);
  679. const char *emsg = NULL;
  680. if (ata_port_is_dummy(ap))
  681. continue;
  682. /* make sure port is not active */
  683. rc = ahci_deinit_port(ap, &emsg);
  684. if (rc)
  685. dev_printk(KERN_WARNING, &pdev->dev,
  686. "%s (%d)\n", emsg, rc);
  687. /* clear SError */
  688. tmp = readl(port_mmio + PORT_SCR_ERR);
  689. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  690. writel(tmp, port_mmio + PORT_SCR_ERR);
  691. /* clear port IRQ */
  692. tmp = readl(port_mmio + PORT_IRQ_STAT);
  693. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  694. if (tmp)
  695. writel(tmp, port_mmio + PORT_IRQ_STAT);
  696. writel(1 << i, mmio + HOST_IRQ_STAT);
  697. }
  698. tmp = readl(mmio + HOST_CTL);
  699. VPRINTK("HOST_CTL 0x%x\n", tmp);
  700. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  701. tmp = readl(mmio + HOST_CTL);
  702. VPRINTK("HOST_CTL 0x%x\n", tmp);
  703. }
  704. static unsigned int ahci_dev_classify(struct ata_port *ap)
  705. {
  706. void __iomem *port_mmio = ahci_port_base(ap);
  707. struct ata_taskfile tf;
  708. u32 tmp;
  709. tmp = readl(port_mmio + PORT_SIG);
  710. tf.lbah = (tmp >> 24) & 0xff;
  711. tf.lbam = (tmp >> 16) & 0xff;
  712. tf.lbal = (tmp >> 8) & 0xff;
  713. tf.nsect = (tmp) & 0xff;
  714. return ata_dev_classify(&tf);
  715. }
  716. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  717. u32 opts)
  718. {
  719. dma_addr_t cmd_tbl_dma;
  720. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  721. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  722. pp->cmd_slot[tag].status = 0;
  723. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  724. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  725. }
  726. static int ahci_clo(struct ata_port *ap)
  727. {
  728. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  729. struct ahci_host_priv *hpriv = ap->host->private_data;
  730. u32 tmp;
  731. if (!(hpriv->cap & HOST_CAP_CLO))
  732. return -EOPNOTSUPP;
  733. tmp = readl(port_mmio + PORT_CMD);
  734. tmp |= PORT_CMD_CLO;
  735. writel(tmp, port_mmio + PORT_CMD);
  736. tmp = ata_wait_register(port_mmio + PORT_CMD,
  737. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  738. if (tmp & PORT_CMD_CLO)
  739. return -EIO;
  740. return 0;
  741. }
  742. static int ahci_softreset(struct ata_port *ap, unsigned int *class,
  743. unsigned long deadline)
  744. {
  745. struct ahci_port_priv *pp = ap->private_data;
  746. void __iomem *port_mmio = ahci_port_base(ap);
  747. const u32 cmd_fis_len = 5; /* five dwords */
  748. const char *reason = NULL;
  749. struct ata_taskfile tf;
  750. u32 tmp;
  751. u8 *fis;
  752. int rc;
  753. DPRINTK("ENTER\n");
  754. if (ata_port_offline(ap)) {
  755. DPRINTK("PHY reports no device\n");
  756. *class = ATA_DEV_NONE;
  757. return 0;
  758. }
  759. /* prepare for SRST (AHCI-1.1 10.4.1) */
  760. rc = ahci_stop_engine(ap);
  761. if (rc) {
  762. reason = "failed to stop engine";
  763. goto fail_restart;
  764. }
  765. /* check BUSY/DRQ, perform Command List Override if necessary */
  766. if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
  767. rc = ahci_clo(ap);
  768. if (rc == -EOPNOTSUPP) {
  769. reason = "port busy but CLO unavailable";
  770. goto fail_restart;
  771. } else if (rc) {
  772. reason = "port busy but CLO failed";
  773. goto fail_restart;
  774. }
  775. }
  776. /* restart engine */
  777. ahci_start_engine(ap);
  778. ata_tf_init(ap->device, &tf);
  779. fis = pp->cmd_tbl;
  780. /* issue the first D2H Register FIS */
  781. ahci_fill_cmd_slot(pp, 0,
  782. cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
  783. tf.ctl |= ATA_SRST;
  784. ata_tf_to_fis(&tf, fis, 0);
  785. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  786. writel(1, port_mmio + PORT_CMD_ISSUE);
  787. tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
  788. if (tmp & 0x1) {
  789. rc = -EIO;
  790. reason = "1st FIS failed";
  791. goto fail;
  792. }
  793. /* spec says at least 5us, but be generous and sleep for 1ms */
  794. msleep(1);
  795. /* issue the second D2H Register FIS */
  796. ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
  797. tf.ctl &= ~ATA_SRST;
  798. ata_tf_to_fis(&tf, fis, 0);
  799. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  800. writel(1, port_mmio + PORT_CMD_ISSUE);
  801. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  802. /* spec mandates ">= 2ms" before checking status.
  803. * We wait 150ms, because that was the magic delay used for
  804. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  805. * between when the ATA command register is written, and then
  806. * status is checked. Because waiting for "a while" before
  807. * checking status is fine, post SRST, we perform this magic
  808. * delay here as well.
  809. */
  810. msleep(150);
  811. *class = ATA_DEV_NONE;
  812. if (ata_port_online(ap)) {
  813. rc = ata_wait_ready(ap, deadline);
  814. if (rc && rc != -ENODEV) {
  815. reason = "device not ready";
  816. goto fail;
  817. }
  818. *class = ahci_dev_classify(ap);
  819. }
  820. DPRINTK("EXIT, class=%u\n", *class);
  821. return 0;
  822. fail_restart:
  823. ahci_start_engine(ap);
  824. fail:
  825. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  826. return rc;
  827. }
  828. static int ahci_hardreset(struct ata_port *ap, unsigned int *class,
  829. unsigned long deadline)
  830. {
  831. struct ahci_port_priv *pp = ap->private_data;
  832. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  833. struct ata_taskfile tf;
  834. int rc;
  835. DPRINTK("ENTER\n");
  836. ahci_stop_engine(ap);
  837. /* clear D2H reception area to properly wait for D2H FIS */
  838. ata_tf_init(ap->device, &tf);
  839. tf.command = 0x80;
  840. ata_tf_to_fis(&tf, d2h_fis, 0);
  841. rc = sata_std_hardreset(ap, class, deadline);
  842. ahci_start_engine(ap);
  843. if (rc == 0 && ata_port_online(ap))
  844. *class = ahci_dev_classify(ap);
  845. if (*class == ATA_DEV_UNKNOWN)
  846. *class = ATA_DEV_NONE;
  847. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  848. return rc;
  849. }
  850. static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class,
  851. unsigned long deadline)
  852. {
  853. int rc;
  854. DPRINTK("ENTER\n");
  855. ahci_stop_engine(ap);
  856. rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context),
  857. deadline);
  858. /* vt8251 needs SError cleared for the port to operate */
  859. ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
  860. ahci_start_engine(ap);
  861. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  862. /* vt8251 doesn't clear BSY on signature FIS reception,
  863. * request follow-up softreset.
  864. */
  865. return rc ?: -EAGAIN;
  866. }
  867. static void ahci_postreset(struct ata_port *ap, unsigned int *class)
  868. {
  869. void __iomem *port_mmio = ahci_port_base(ap);
  870. u32 new_tmp, tmp;
  871. ata_std_postreset(ap, class);
  872. /* Make sure port's ATAPI bit is set appropriately */
  873. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  874. if (*class == ATA_DEV_ATAPI)
  875. new_tmp |= PORT_CMD_ATAPI;
  876. else
  877. new_tmp &= ~PORT_CMD_ATAPI;
  878. if (new_tmp != tmp) {
  879. writel(new_tmp, port_mmio + PORT_CMD);
  880. readl(port_mmio + PORT_CMD); /* flush */
  881. }
  882. }
  883. static u8 ahci_check_status(struct ata_port *ap)
  884. {
  885. void __iomem *mmio = ap->ioaddr.cmd_addr;
  886. return readl(mmio + PORT_TFDATA) & 0xFF;
  887. }
  888. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  889. {
  890. struct ahci_port_priv *pp = ap->private_data;
  891. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  892. ata_tf_from_fis(d2h_fis, tf);
  893. }
  894. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  895. {
  896. struct scatterlist *sg;
  897. struct ahci_sg *ahci_sg;
  898. unsigned int n_sg = 0;
  899. VPRINTK("ENTER\n");
  900. /*
  901. * Next, the S/G list.
  902. */
  903. ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  904. ata_for_each_sg(sg, qc) {
  905. dma_addr_t addr = sg_dma_address(sg);
  906. u32 sg_len = sg_dma_len(sg);
  907. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  908. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  909. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  910. ahci_sg++;
  911. n_sg++;
  912. }
  913. return n_sg;
  914. }
  915. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  916. {
  917. struct ata_port *ap = qc->ap;
  918. struct ahci_port_priv *pp = ap->private_data;
  919. int is_atapi = is_atapi_taskfile(&qc->tf);
  920. void *cmd_tbl;
  921. u32 opts;
  922. const u32 cmd_fis_len = 5; /* five dwords */
  923. unsigned int n_elem;
  924. /*
  925. * Fill in command table information. First, the header,
  926. * a SATA Register - Host to Device command FIS.
  927. */
  928. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  929. ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
  930. if (is_atapi) {
  931. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  932. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  933. }
  934. n_elem = 0;
  935. if (qc->flags & ATA_QCFLAG_DMAMAP)
  936. n_elem = ahci_fill_sg(qc, cmd_tbl);
  937. /*
  938. * Fill in command slot information.
  939. */
  940. opts = cmd_fis_len | n_elem << 16;
  941. if (qc->tf.flags & ATA_TFLAG_WRITE)
  942. opts |= AHCI_CMD_WRITE;
  943. if (is_atapi)
  944. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  945. ahci_fill_cmd_slot(pp, qc->tag, opts);
  946. }
  947. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  948. {
  949. struct ahci_port_priv *pp = ap->private_data;
  950. struct ata_eh_info *ehi = &ap->eh_info;
  951. unsigned int err_mask = 0, action = 0;
  952. struct ata_queued_cmd *qc;
  953. u32 serror;
  954. ata_ehi_clear_desc(ehi);
  955. /* AHCI needs SError cleared; otherwise, it might lock up */
  956. serror = ahci_scr_read(ap, SCR_ERROR);
  957. ahci_scr_write(ap, SCR_ERROR, serror);
  958. /* analyze @irq_stat */
  959. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  960. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  961. if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
  962. irq_stat &= ~PORT_IRQ_IF_ERR;
  963. if (irq_stat & PORT_IRQ_TF_ERR) {
  964. err_mask |= AC_ERR_DEV;
  965. if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
  966. serror &= ~SERR_INTERNAL;
  967. }
  968. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  969. err_mask |= AC_ERR_HOST_BUS;
  970. action |= ATA_EH_SOFTRESET;
  971. }
  972. if (irq_stat & PORT_IRQ_IF_ERR) {
  973. err_mask |= AC_ERR_ATA_BUS;
  974. action |= ATA_EH_SOFTRESET;
  975. ata_ehi_push_desc(ehi, ", interface fatal error");
  976. }
  977. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  978. ata_ehi_hotplugged(ehi);
  979. ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
  980. "connection status changed" : "PHY RDY changed");
  981. }
  982. if (irq_stat & PORT_IRQ_UNK_FIS) {
  983. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  984. err_mask |= AC_ERR_HSM;
  985. action |= ATA_EH_SOFTRESET;
  986. ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
  987. unk[0], unk[1], unk[2], unk[3]);
  988. }
  989. /* okay, let's hand over to EH */
  990. ehi->serror |= serror;
  991. ehi->action |= action;
  992. qc = ata_qc_from_tag(ap, ap->active_tag);
  993. if (qc)
  994. qc->err_mask |= err_mask;
  995. else
  996. ehi->err_mask |= err_mask;
  997. if (irq_stat & PORT_IRQ_FREEZE)
  998. ata_port_freeze(ap);
  999. else
  1000. ata_port_abort(ap);
  1001. }
  1002. static void ahci_host_intr(struct ata_port *ap)
  1003. {
  1004. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  1005. struct ata_eh_info *ehi = &ap->eh_info;
  1006. struct ahci_port_priv *pp = ap->private_data;
  1007. u32 status, qc_active;
  1008. int rc, known_irq = 0;
  1009. status = readl(port_mmio + PORT_IRQ_STAT);
  1010. writel(status, port_mmio + PORT_IRQ_STAT);
  1011. if (unlikely(status & PORT_IRQ_ERROR)) {
  1012. ahci_error_intr(ap, status);
  1013. return;
  1014. }
  1015. if (ap->sactive)
  1016. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1017. else
  1018. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  1019. rc = ata_qc_complete_multiple(ap, qc_active, NULL);
  1020. if (rc > 0)
  1021. return;
  1022. if (rc < 0) {
  1023. ehi->err_mask |= AC_ERR_HSM;
  1024. ehi->action |= ATA_EH_SOFTRESET;
  1025. ata_port_freeze(ap);
  1026. return;
  1027. }
  1028. /* hmmm... a spurious interupt */
  1029. /* if !NCQ, ignore. No modern ATA device has broken HSM
  1030. * implementation for non-NCQ commands.
  1031. */
  1032. if (!ap->sactive)
  1033. return;
  1034. if (status & PORT_IRQ_D2H_REG_FIS) {
  1035. if (!pp->ncq_saw_d2h)
  1036. ata_port_printk(ap, KERN_INFO,
  1037. "D2H reg with I during NCQ, "
  1038. "this message won't be printed again\n");
  1039. pp->ncq_saw_d2h = 1;
  1040. known_irq = 1;
  1041. }
  1042. if (status & PORT_IRQ_DMAS_FIS) {
  1043. if (!pp->ncq_saw_dmas)
  1044. ata_port_printk(ap, KERN_INFO,
  1045. "DMAS FIS during NCQ, "
  1046. "this message won't be printed again\n");
  1047. pp->ncq_saw_dmas = 1;
  1048. known_irq = 1;
  1049. }
  1050. if (status & PORT_IRQ_SDB_FIS) {
  1051. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1052. if (le32_to_cpu(f[1])) {
  1053. /* SDB FIS containing spurious completions
  1054. * might be dangerous, whine and fail commands
  1055. * with HSM violation. EH will turn off NCQ
  1056. * after several such failures.
  1057. */
  1058. ata_ehi_push_desc(ehi,
  1059. "spurious completions during NCQ "
  1060. "issue=0x%x SAct=0x%x FIS=%08x:%08x",
  1061. readl(port_mmio + PORT_CMD_ISSUE),
  1062. readl(port_mmio + PORT_SCR_ACT),
  1063. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  1064. ehi->err_mask |= AC_ERR_HSM;
  1065. ehi->action |= ATA_EH_SOFTRESET;
  1066. ata_port_freeze(ap);
  1067. } else {
  1068. if (!pp->ncq_saw_sdb)
  1069. ata_port_printk(ap, KERN_INFO,
  1070. "spurious SDB FIS %08x:%08x during NCQ, "
  1071. "this message won't be printed again\n",
  1072. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  1073. pp->ncq_saw_sdb = 1;
  1074. }
  1075. known_irq = 1;
  1076. }
  1077. if (!known_irq)
  1078. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  1079. "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
  1080. status, ap->active_tag, ap->sactive);
  1081. }
  1082. static void ahci_irq_clear(struct ata_port *ap)
  1083. {
  1084. /* TODO */
  1085. }
  1086. static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
  1087. {
  1088. struct ata_host *host = dev_instance;
  1089. struct ahci_host_priv *hpriv;
  1090. unsigned int i, handled = 0;
  1091. void __iomem *mmio;
  1092. u32 irq_stat, irq_ack = 0;
  1093. VPRINTK("ENTER\n");
  1094. hpriv = host->private_data;
  1095. mmio = host->iomap[AHCI_PCI_BAR];
  1096. /* sigh. 0xffffffff is a valid return from h/w */
  1097. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1098. irq_stat &= hpriv->port_map;
  1099. if (!irq_stat)
  1100. return IRQ_NONE;
  1101. spin_lock(&host->lock);
  1102. for (i = 0; i < host->n_ports; i++) {
  1103. struct ata_port *ap;
  1104. if (!(irq_stat & (1 << i)))
  1105. continue;
  1106. ap = host->ports[i];
  1107. if (ap) {
  1108. ahci_host_intr(ap);
  1109. VPRINTK("port %u\n", i);
  1110. } else {
  1111. VPRINTK("port %u (no irq)\n", i);
  1112. if (ata_ratelimit())
  1113. dev_printk(KERN_WARNING, host->dev,
  1114. "interrupt on disabled port %u\n", i);
  1115. }
  1116. irq_ack |= (1 << i);
  1117. }
  1118. if (irq_ack) {
  1119. writel(irq_ack, mmio + HOST_IRQ_STAT);
  1120. handled = 1;
  1121. }
  1122. spin_unlock(&host->lock);
  1123. VPRINTK("EXIT\n");
  1124. return IRQ_RETVAL(handled);
  1125. }
  1126. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1127. {
  1128. struct ata_port *ap = qc->ap;
  1129. void __iomem *port_mmio = ahci_port_base(ap);
  1130. if (qc->tf.protocol == ATA_PROT_NCQ)
  1131. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1132. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1133. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1134. return 0;
  1135. }
  1136. static void ahci_freeze(struct ata_port *ap)
  1137. {
  1138. void __iomem *port_mmio = ahci_port_base(ap);
  1139. /* turn IRQ off */
  1140. writel(0, port_mmio + PORT_IRQ_MASK);
  1141. }
  1142. static void ahci_thaw(struct ata_port *ap)
  1143. {
  1144. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1145. void __iomem *port_mmio = ahci_port_base(ap);
  1146. u32 tmp;
  1147. /* clear IRQ */
  1148. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1149. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1150. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1151. /* turn IRQ back on */
  1152. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  1153. }
  1154. static void ahci_error_handler(struct ata_port *ap)
  1155. {
  1156. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1157. /* restart engine */
  1158. ahci_stop_engine(ap);
  1159. ahci_start_engine(ap);
  1160. }
  1161. /* perform recovery */
  1162. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
  1163. ahci_postreset);
  1164. }
  1165. static void ahci_vt8251_error_handler(struct ata_port *ap)
  1166. {
  1167. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1168. /* restart engine */
  1169. ahci_stop_engine(ap);
  1170. ahci_start_engine(ap);
  1171. }
  1172. /* perform recovery */
  1173. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
  1174. ahci_postreset);
  1175. }
  1176. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1177. {
  1178. struct ata_port *ap = qc->ap;
  1179. if (qc->flags & ATA_QCFLAG_FAILED) {
  1180. /* make DMA engine forget about the failed command */
  1181. ahci_stop_engine(ap);
  1182. ahci_start_engine(ap);
  1183. }
  1184. }
  1185. #ifdef CONFIG_PM
  1186. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1187. {
  1188. const char *emsg = NULL;
  1189. int rc;
  1190. rc = ahci_deinit_port(ap, &emsg);
  1191. if (rc == 0)
  1192. ahci_power_down(ap);
  1193. else {
  1194. ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
  1195. ahci_init_port(ap);
  1196. }
  1197. return rc;
  1198. }
  1199. static int ahci_port_resume(struct ata_port *ap)
  1200. {
  1201. ahci_power_up(ap);
  1202. ahci_init_port(ap);
  1203. return 0;
  1204. }
  1205. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1206. {
  1207. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1208. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1209. u32 ctl;
  1210. if (mesg.event == PM_EVENT_SUSPEND) {
  1211. /* AHCI spec rev1.1 section 8.3.3:
  1212. * Software must disable interrupts prior to requesting a
  1213. * transition of the HBA to D3 state.
  1214. */
  1215. ctl = readl(mmio + HOST_CTL);
  1216. ctl &= ~HOST_IRQ_EN;
  1217. writel(ctl, mmio + HOST_CTL);
  1218. readl(mmio + HOST_CTL); /* flush */
  1219. }
  1220. return ata_pci_device_suspend(pdev, mesg);
  1221. }
  1222. static int ahci_pci_device_resume(struct pci_dev *pdev)
  1223. {
  1224. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1225. int rc;
  1226. rc = ata_pci_device_do_resume(pdev);
  1227. if (rc)
  1228. return rc;
  1229. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  1230. rc = ahci_reset_controller(host);
  1231. if (rc)
  1232. return rc;
  1233. ahci_init_controller(host);
  1234. }
  1235. ata_host_resume(host);
  1236. return 0;
  1237. }
  1238. #endif
  1239. static int ahci_port_start(struct ata_port *ap)
  1240. {
  1241. struct device *dev = ap->host->dev;
  1242. struct ahci_port_priv *pp;
  1243. void *mem;
  1244. dma_addr_t mem_dma;
  1245. int rc;
  1246. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1247. if (!pp)
  1248. return -ENOMEM;
  1249. rc = ata_pad_alloc(ap, dev);
  1250. if (rc)
  1251. return rc;
  1252. mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
  1253. GFP_KERNEL);
  1254. if (!mem)
  1255. return -ENOMEM;
  1256. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  1257. /*
  1258. * First item in chunk of DMA memory: 32-slot command table,
  1259. * 32 bytes each in size
  1260. */
  1261. pp->cmd_slot = mem;
  1262. pp->cmd_slot_dma = mem_dma;
  1263. mem += AHCI_CMD_SLOT_SZ;
  1264. mem_dma += AHCI_CMD_SLOT_SZ;
  1265. /*
  1266. * Second item: Received-FIS area
  1267. */
  1268. pp->rx_fis = mem;
  1269. pp->rx_fis_dma = mem_dma;
  1270. mem += AHCI_RX_FIS_SZ;
  1271. mem_dma += AHCI_RX_FIS_SZ;
  1272. /*
  1273. * Third item: data area for storing a single command
  1274. * and its scatter-gather table
  1275. */
  1276. pp->cmd_tbl = mem;
  1277. pp->cmd_tbl_dma = mem_dma;
  1278. ap->private_data = pp;
  1279. /* power up port */
  1280. ahci_power_up(ap);
  1281. /* initialize port */
  1282. ahci_init_port(ap);
  1283. return 0;
  1284. }
  1285. static void ahci_port_stop(struct ata_port *ap)
  1286. {
  1287. const char *emsg = NULL;
  1288. int rc;
  1289. /* de-initialize port */
  1290. rc = ahci_deinit_port(ap, &emsg);
  1291. if (rc)
  1292. ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
  1293. }
  1294. static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
  1295. {
  1296. int rc;
  1297. if (using_dac &&
  1298. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1299. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1300. if (rc) {
  1301. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1302. if (rc) {
  1303. dev_printk(KERN_ERR, &pdev->dev,
  1304. "64-bit DMA enable failed\n");
  1305. return rc;
  1306. }
  1307. }
  1308. } else {
  1309. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1310. if (rc) {
  1311. dev_printk(KERN_ERR, &pdev->dev,
  1312. "32-bit DMA enable failed\n");
  1313. return rc;
  1314. }
  1315. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1316. if (rc) {
  1317. dev_printk(KERN_ERR, &pdev->dev,
  1318. "32-bit consistent DMA enable failed\n");
  1319. return rc;
  1320. }
  1321. }
  1322. return 0;
  1323. }
  1324. static void ahci_print_info(struct ata_host *host)
  1325. {
  1326. struct ahci_host_priv *hpriv = host->private_data;
  1327. struct pci_dev *pdev = to_pci_dev(host->dev);
  1328. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1329. u32 vers, cap, impl, speed;
  1330. const char *speed_s;
  1331. u16 cc;
  1332. const char *scc_s;
  1333. vers = readl(mmio + HOST_VERSION);
  1334. cap = hpriv->cap;
  1335. impl = hpriv->port_map;
  1336. speed = (cap >> 20) & 0xf;
  1337. if (speed == 1)
  1338. speed_s = "1.5";
  1339. else if (speed == 2)
  1340. speed_s = "3";
  1341. else
  1342. speed_s = "?";
  1343. pci_read_config_word(pdev, 0x0a, &cc);
  1344. if (cc == PCI_CLASS_STORAGE_IDE)
  1345. scc_s = "IDE";
  1346. else if (cc == PCI_CLASS_STORAGE_SATA)
  1347. scc_s = "SATA";
  1348. else if (cc == PCI_CLASS_STORAGE_RAID)
  1349. scc_s = "RAID";
  1350. else
  1351. scc_s = "unknown";
  1352. dev_printk(KERN_INFO, &pdev->dev,
  1353. "AHCI %02x%02x.%02x%02x "
  1354. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1355. ,
  1356. (vers >> 24) & 0xff,
  1357. (vers >> 16) & 0xff,
  1358. (vers >> 8) & 0xff,
  1359. vers & 0xff,
  1360. ((cap >> 8) & 0x1f) + 1,
  1361. (cap & 0x1f) + 1,
  1362. speed_s,
  1363. impl,
  1364. scc_s);
  1365. dev_printk(KERN_INFO, &pdev->dev,
  1366. "flags: "
  1367. "%s%s%s%s%s%s"
  1368. "%s%s%s%s%s%s%s\n"
  1369. ,
  1370. cap & (1 << 31) ? "64bit " : "",
  1371. cap & (1 << 30) ? "ncq " : "",
  1372. cap & (1 << 28) ? "ilck " : "",
  1373. cap & (1 << 27) ? "stag " : "",
  1374. cap & (1 << 26) ? "pm " : "",
  1375. cap & (1 << 25) ? "led " : "",
  1376. cap & (1 << 24) ? "clo " : "",
  1377. cap & (1 << 19) ? "nz " : "",
  1378. cap & (1 << 18) ? "only " : "",
  1379. cap & (1 << 17) ? "pmp " : "",
  1380. cap & (1 << 15) ? "pio " : "",
  1381. cap & (1 << 14) ? "slum " : "",
  1382. cap & (1 << 13) ? "part " : ""
  1383. );
  1384. }
  1385. static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1386. {
  1387. static int printed_version;
  1388. struct ata_port_info pi = ahci_port_info[ent->driver_data];
  1389. const struct ata_port_info *ppi[] = { &pi, NULL };
  1390. struct device *dev = &pdev->dev;
  1391. struct ahci_host_priv *hpriv;
  1392. struct ata_host *host;
  1393. int i, rc;
  1394. VPRINTK("ENTER\n");
  1395. WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  1396. if (!printed_version++)
  1397. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1398. /* acquire resources */
  1399. rc = pcim_enable_device(pdev);
  1400. if (rc)
  1401. return rc;
  1402. rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
  1403. if (rc == -EBUSY)
  1404. pcim_pin_device(pdev);
  1405. if (rc)
  1406. return rc;
  1407. if (pci_enable_msi(pdev))
  1408. pci_intx(pdev, 1);
  1409. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1410. if (!hpriv)
  1411. return -ENOMEM;
  1412. /* save initial config */
  1413. ahci_save_initial_config(pdev, &pi, hpriv);
  1414. /* prepare host */
  1415. if (!(pi.flags & AHCI_FLAG_NO_NCQ) && (hpriv->cap & HOST_CAP_NCQ))
  1416. pi.flags |= ATA_FLAG_NCQ;
  1417. host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
  1418. if (!host)
  1419. return -ENOMEM;
  1420. host->iomap = pcim_iomap_table(pdev);
  1421. host->private_data = hpriv;
  1422. for (i = 0; i < host->n_ports; i++) {
  1423. if (hpriv->port_map & (1 << i)) {
  1424. struct ata_port *ap = host->ports[i];
  1425. void __iomem *port_mmio = ahci_port_base(ap);
  1426. ap->ioaddr.cmd_addr = port_mmio;
  1427. ap->ioaddr.scr_addr = port_mmio + PORT_SCR;
  1428. } else
  1429. host->ports[i]->ops = &ata_dummy_port_ops;
  1430. }
  1431. /* initialize adapter */
  1432. rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
  1433. if (rc)
  1434. return rc;
  1435. rc = ahci_reset_controller(host);
  1436. if (rc)
  1437. return rc;
  1438. ahci_init_controller(host);
  1439. ahci_print_info(host);
  1440. pci_set_master(pdev);
  1441. return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
  1442. &ahci_sht);
  1443. }
  1444. static int __init ahci_init(void)
  1445. {
  1446. return pci_register_driver(&ahci_pci_driver);
  1447. }
  1448. static void __exit ahci_exit(void)
  1449. {
  1450. pci_unregister_driver(&ahci_pci_driver);
  1451. }
  1452. MODULE_AUTHOR("Jeff Garzik");
  1453. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1454. MODULE_LICENSE("GPL");
  1455. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1456. MODULE_VERSION(DRV_VERSION);
  1457. module_init(ahci_init);
  1458. module_exit(ahci_exit);