pm2fb.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361
  1. /*
  2. * Permedia2 framebuffer driver.
  3. *
  4. * 2.5/2.6 driver:
  5. * Copyright (c) 2003 Jim Hague (jim.hague@acm.org)
  6. *
  7. * based on 2.4 driver:
  8. * Copyright (c) 1998-2000 Ilario Nardinocchi (nardinoc@CS.UniBO.IT)
  9. * Copyright (c) 1999 Jakub Jelinek (jakub@redhat.com)
  10. *
  11. * and additional input from James Simmon's port of Hannu Mallat's tdfx
  12. * driver.
  13. *
  14. * I have a Creative Graphics Blaster Exxtreme card - pm2fb on x86. I
  15. * have no access to other pm2fb implementations. Sparc (and thus
  16. * hopefully other big-endian) devices now work, thanks to a lot of
  17. * testing work by Ron Murray. I have no access to CVision hardware,
  18. * and therefore for now I am omitting the CVision code.
  19. *
  20. * Multiple boards support has been on the TODO list for ages.
  21. * Don't expect this to change.
  22. *
  23. * This file is subject to the terms and conditions of the GNU General Public
  24. * License. See the file COPYING in the main directory of this archive for
  25. * more details.
  26. *
  27. *
  28. */
  29. #include <linux/module.h>
  30. #include <linux/moduleparam.h>
  31. #include <linux/kernel.h>
  32. #include <linux/errno.h>
  33. #include <linux/string.h>
  34. #include <linux/mm.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/fb.h>
  38. #include <linux/init.h>
  39. #include <linux/pci.h>
  40. #include <video/permedia2.h>
  41. #include <video/cvisionppc.h>
  42. #if !defined(__LITTLE_ENDIAN) && !defined(__BIG_ENDIAN)
  43. #error "The endianness of the target host has not been defined."
  44. #endif
  45. #if !defined(CONFIG_PCI)
  46. #error "Only generic PCI cards supported."
  47. #endif
  48. #undef PM2FB_MASTER_DEBUG
  49. #ifdef PM2FB_MASTER_DEBUG
  50. #define DPRINTK(a,b...) printk(KERN_DEBUG "pm2fb: %s: " a, __FUNCTION__ , ## b)
  51. #else
  52. #define DPRINTK(a,b...)
  53. #endif
  54. /*
  55. * Driver data
  56. */
  57. static char *mode __devinitdata = NULL;
  58. /*
  59. * The XFree GLINT driver will (I think to implement hardware cursor
  60. * support on TVP4010 and similar where there is no RAMDAC - see
  61. * comment in set_video) always request +ve sync regardless of what
  62. * the mode requires. This screws me because I have a Sun
  63. * fixed-frequency monitor which absolutely has to have -ve sync. So
  64. * these flags allow the user to specify that requests for +ve sync
  65. * should be silently turned in -ve sync.
  66. */
  67. static int lowhsync;
  68. static int lowvsync;
  69. /*
  70. * The hardware state of the graphics card that isn't part of the
  71. * screeninfo.
  72. */
  73. struct pm2fb_par
  74. {
  75. pm2type_t type; /* Board type */
  76. u32 fb_size; /* framebuffer memory size */
  77. unsigned char __iomem *v_fb; /* virtual address of frame buffer */
  78. unsigned char __iomem *v_regs;/* virtual address of p_regs */
  79. u32 memclock; /* memclock */
  80. u32 video; /* video flags before blanking */
  81. u32 mem_config; /* MemConfig reg at probe */
  82. u32 mem_control; /* MemControl reg at probe */
  83. u32 boot_address; /* BootAddress reg at probe */
  84. u32 palette[16];
  85. };
  86. /*
  87. * Here we define the default structs fb_fix_screeninfo and fb_var_screeninfo
  88. * if we don't use modedb.
  89. */
  90. static struct fb_fix_screeninfo pm2fb_fix __devinitdata = {
  91. .id = "",
  92. .type = FB_TYPE_PACKED_PIXELS,
  93. .visual = FB_VISUAL_PSEUDOCOLOR,
  94. .xpanstep = 1,
  95. .ypanstep = 1,
  96. .ywrapstep = 0,
  97. .accel = FB_ACCEL_NONE,
  98. };
  99. /*
  100. * Default video mode. In case the modedb doesn't work.
  101. */
  102. static struct fb_var_screeninfo pm2fb_var __devinitdata = {
  103. /* "640x480, 8 bpp @ 60 Hz */
  104. .xres = 640,
  105. .yres = 480,
  106. .xres_virtual = 640,
  107. .yres_virtual = 480,
  108. .bits_per_pixel =8,
  109. .red = {0, 8, 0},
  110. .blue = {0, 8, 0},
  111. .green = {0, 8, 0},
  112. .activate = FB_ACTIVATE_NOW,
  113. .height = -1,
  114. .width = -1,
  115. .accel_flags = 0,
  116. .pixclock = 39721,
  117. .left_margin = 40,
  118. .right_margin = 24,
  119. .upper_margin = 32,
  120. .lower_margin = 11,
  121. .hsync_len = 96,
  122. .vsync_len = 2,
  123. .vmode = FB_VMODE_NONINTERLACED
  124. };
  125. /*
  126. * Utility functions
  127. */
  128. static inline u32 RD32(unsigned char __iomem *base, s32 off)
  129. {
  130. return fb_readl(base + off);
  131. }
  132. static inline void WR32(unsigned char __iomem *base, s32 off, u32 v)
  133. {
  134. fb_writel(v, base + off);
  135. }
  136. static inline u32 pm2_RD(struct pm2fb_par* p, s32 off)
  137. {
  138. return RD32(p->v_regs, off);
  139. }
  140. static inline void pm2_WR(struct pm2fb_par* p, s32 off, u32 v)
  141. {
  142. WR32(p->v_regs, off, v);
  143. }
  144. static inline u32 pm2_RDAC_RD(struct pm2fb_par* p, s32 idx)
  145. {
  146. int index = PM2R_RD_INDEXED_DATA;
  147. switch (p->type) {
  148. case PM2_TYPE_PERMEDIA2:
  149. pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, idx);
  150. break;
  151. case PM2_TYPE_PERMEDIA2V:
  152. pm2_WR(p, PM2VR_RD_INDEX_LOW, idx & 0xff);
  153. index = PM2VR_RD_INDEXED_DATA;
  154. break;
  155. }
  156. mb();
  157. return pm2_RD(p, index);
  158. }
  159. static inline void pm2_RDAC_WR(struct pm2fb_par* p, s32 idx, u32 v)
  160. {
  161. int index = PM2R_RD_INDEXED_DATA;
  162. switch (p->type) {
  163. case PM2_TYPE_PERMEDIA2:
  164. pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, idx);
  165. break;
  166. case PM2_TYPE_PERMEDIA2V:
  167. pm2_WR(p, PM2VR_RD_INDEX_LOW, idx & 0xff);
  168. index = PM2VR_RD_INDEXED_DATA;
  169. break;
  170. }
  171. mb();
  172. pm2_WR(p, index, v);
  173. }
  174. static inline void pm2v_RDAC_WR(struct pm2fb_par* p, s32 idx, u32 v)
  175. {
  176. pm2_WR(p, PM2VR_RD_INDEX_LOW, idx & 0xff);
  177. mb();
  178. pm2_WR(p, PM2VR_RD_INDEXED_DATA, v);
  179. }
  180. #ifdef CONFIG_FB_PM2_FIFO_DISCONNECT
  181. #define WAIT_FIFO(p,a)
  182. #else
  183. static inline void WAIT_FIFO(struct pm2fb_par* p, u32 a)
  184. {
  185. while( pm2_RD(p, PM2R_IN_FIFO_SPACE) < a );
  186. mb();
  187. }
  188. #endif
  189. /*
  190. * partial products for the supported horizontal resolutions.
  191. */
  192. #define PACKPP(p0,p1,p2) (((p2) << 6) | ((p1) << 3) | (p0))
  193. static const struct {
  194. u16 width;
  195. u16 pp;
  196. } pp_table[] = {
  197. { 32, PACKPP(1, 0, 0) }, { 64, PACKPP(1, 1, 0) },
  198. { 96, PACKPP(1, 1, 1) }, { 128, PACKPP(2, 1, 1) },
  199. { 160, PACKPP(2, 2, 1) }, { 192, PACKPP(2, 2, 2) },
  200. { 224, PACKPP(3, 2, 1) }, { 256, PACKPP(3, 2, 2) },
  201. { 288, PACKPP(3, 3, 1) }, { 320, PACKPP(3, 3, 2) },
  202. { 384, PACKPP(3, 3, 3) }, { 416, PACKPP(4, 3, 1) },
  203. { 448, PACKPP(4, 3, 2) }, { 512, PACKPP(4, 3, 3) },
  204. { 544, PACKPP(4, 4, 1) }, { 576, PACKPP(4, 4, 2) },
  205. { 640, PACKPP(4, 4, 3) }, { 768, PACKPP(4, 4, 4) },
  206. { 800, PACKPP(5, 4, 1) }, { 832, PACKPP(5, 4, 2) },
  207. { 896, PACKPP(5, 4, 3) }, { 1024, PACKPP(5, 4, 4) },
  208. { 1056, PACKPP(5, 5, 1) }, { 1088, PACKPP(5, 5, 2) },
  209. { 1152, PACKPP(5, 5, 3) }, { 1280, PACKPP(5, 5, 4) },
  210. { 1536, PACKPP(5, 5, 5) }, { 1568, PACKPP(6, 5, 1) },
  211. { 1600, PACKPP(6, 5, 2) }, { 1664, PACKPP(6, 5, 3) },
  212. { 1792, PACKPP(6, 5, 4) }, { 2048, PACKPP(6, 5, 5) },
  213. { 0, 0 } };
  214. static u32 partprod(u32 xres)
  215. {
  216. int i;
  217. for (i = 0; pp_table[i].width && pp_table[i].width != xres; i++)
  218. ;
  219. if ( pp_table[i].width == 0 )
  220. DPRINTK("invalid width %u\n", xres);
  221. return pp_table[i].pp;
  222. }
  223. static u32 to3264(u32 timing, int bpp, int is64)
  224. {
  225. switch (bpp) {
  226. case 8:
  227. timing >>= 2 + is64;
  228. break;
  229. case 16:
  230. timing >>= 1 + is64;
  231. break;
  232. case 24:
  233. timing = (timing * 3) >> (2 + is64);
  234. break;
  235. case 32:
  236. if (is64)
  237. timing >>= 1;
  238. break;
  239. }
  240. return timing;
  241. }
  242. static void pm2_mnp(u32 clk, unsigned char* mm, unsigned char* nn,
  243. unsigned char* pp)
  244. {
  245. unsigned char m;
  246. unsigned char n;
  247. unsigned char p;
  248. u32 f;
  249. s32 curr;
  250. s32 delta = 100000;
  251. *mm = *nn = *pp = 0;
  252. for (n = 2; n < 15; n++) {
  253. for (m = 2; m; m++) {
  254. f = PM2_REFERENCE_CLOCK * m / n;
  255. if (f >= 150000 && f <= 300000) {
  256. for ( p = 0; p < 5; p++, f >>= 1) {
  257. curr = ( clk > f ) ? clk - f : f - clk;
  258. if ( curr < delta ) {
  259. delta=curr;
  260. *mm=m;
  261. *nn=n;
  262. *pp=p;
  263. }
  264. }
  265. }
  266. }
  267. }
  268. }
  269. static void pm2v_mnp(u32 clk, unsigned char* mm, unsigned char* nn,
  270. unsigned char* pp)
  271. {
  272. unsigned char m;
  273. unsigned char n;
  274. unsigned char p;
  275. u32 f;
  276. s32 delta = 1000;
  277. *mm = *nn = *pp = 0;
  278. for ( m = 1; m < 128; m++) {
  279. for (n = 2 * m + 1; n; n++) {
  280. for ( p = 0; p < 2; p++) {
  281. f = ( PM2_REFERENCE_CLOCK >> ( p + 1 )) * n / m;
  282. if ( clk > f - delta && clk < f + delta ) {
  283. delta = ( clk > f ) ? clk - f : f - clk;
  284. *mm=m;
  285. *nn=n;
  286. *pp=p;
  287. }
  288. }
  289. }
  290. }
  291. }
  292. static void clear_palette(struct pm2fb_par* p) {
  293. int i=256;
  294. WAIT_FIFO(p, 1);
  295. pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, 0);
  296. wmb();
  297. while (i--) {
  298. WAIT_FIFO(p, 3);
  299. pm2_WR(p, PM2R_RD_PALETTE_DATA, 0);
  300. pm2_WR(p, PM2R_RD_PALETTE_DATA, 0);
  301. pm2_WR(p, PM2R_RD_PALETTE_DATA, 0);
  302. }
  303. }
  304. static void reset_card(struct pm2fb_par* p)
  305. {
  306. if (p->type == PM2_TYPE_PERMEDIA2V)
  307. pm2_WR(p, PM2VR_RD_INDEX_HIGH, 0);
  308. pm2_WR(p, PM2R_RESET_STATUS, 0);
  309. mb();
  310. while (pm2_RD(p, PM2R_RESET_STATUS) & PM2F_BEING_RESET)
  311. ;
  312. mb();
  313. #ifdef CONFIG_FB_PM2_FIFO_DISCONNECT
  314. DPRINTK("FIFO disconnect enabled\n");
  315. pm2_WR(p, PM2R_FIFO_DISCON, 1);
  316. mb();
  317. #endif
  318. /* Restore stashed memory config information from probe */
  319. WAIT_FIFO(p, 3);
  320. pm2_WR(p, PM2R_MEM_CONTROL, p->mem_control);
  321. pm2_WR(p, PM2R_BOOT_ADDRESS, p->boot_address);
  322. wmb();
  323. pm2_WR(p, PM2R_MEM_CONFIG, p->mem_config);
  324. }
  325. static void reset_config(struct pm2fb_par* p)
  326. {
  327. WAIT_FIFO(p, 52);
  328. pm2_WR(p, PM2R_CHIP_CONFIG, pm2_RD(p, PM2R_CHIP_CONFIG)&
  329. ~(PM2F_VGA_ENABLE|PM2F_VGA_FIXED));
  330. pm2_WR(p, PM2R_BYPASS_WRITE_MASK, ~(0L));
  331. pm2_WR(p, PM2R_FRAMEBUFFER_WRITE_MASK, ~(0L));
  332. pm2_WR(p, PM2R_FIFO_CONTROL, 0);
  333. pm2_WR(p, PM2R_APERTURE_ONE, 0);
  334. pm2_WR(p, PM2R_APERTURE_TWO, 0);
  335. pm2_WR(p, PM2R_RASTERIZER_MODE, 0);
  336. pm2_WR(p, PM2R_DELTA_MODE, PM2F_DELTA_ORDER_RGB);
  337. pm2_WR(p, PM2R_LB_READ_FORMAT, 0);
  338. pm2_WR(p, PM2R_LB_WRITE_FORMAT, 0);
  339. pm2_WR(p, PM2R_LB_READ_MODE, 0);
  340. pm2_WR(p, PM2R_LB_SOURCE_OFFSET, 0);
  341. pm2_WR(p, PM2R_FB_SOURCE_OFFSET, 0);
  342. pm2_WR(p, PM2R_FB_PIXEL_OFFSET, 0);
  343. pm2_WR(p, PM2R_FB_WINDOW_BASE, 0);
  344. pm2_WR(p, PM2R_LB_WINDOW_BASE, 0);
  345. pm2_WR(p, PM2R_FB_SOFT_WRITE_MASK, ~(0L));
  346. pm2_WR(p, PM2R_FB_HARD_WRITE_MASK, ~(0L));
  347. pm2_WR(p, PM2R_FB_READ_PIXEL, 0);
  348. pm2_WR(p, PM2R_DITHER_MODE, 0);
  349. pm2_WR(p, PM2R_AREA_STIPPLE_MODE, 0);
  350. pm2_WR(p, PM2R_DEPTH_MODE, 0);
  351. pm2_WR(p, PM2R_STENCIL_MODE, 0);
  352. pm2_WR(p, PM2R_TEXTURE_ADDRESS_MODE, 0);
  353. pm2_WR(p, PM2R_TEXTURE_READ_MODE, 0);
  354. pm2_WR(p, PM2R_TEXEL_LUT_MODE, 0);
  355. pm2_WR(p, PM2R_YUV_MODE, 0);
  356. pm2_WR(p, PM2R_COLOR_DDA_MODE, 0);
  357. pm2_WR(p, PM2R_TEXTURE_COLOR_MODE, 0);
  358. pm2_WR(p, PM2R_FOG_MODE, 0);
  359. pm2_WR(p, PM2R_ALPHA_BLEND_MODE, 0);
  360. pm2_WR(p, PM2R_LOGICAL_OP_MODE, 0);
  361. pm2_WR(p, PM2R_STATISTICS_MODE, 0);
  362. pm2_WR(p, PM2R_SCISSOR_MODE, 0);
  363. pm2_WR(p, PM2R_FILTER_MODE, PM2F_SYNCHRONIZATION);
  364. switch (p->type) {
  365. case PM2_TYPE_PERMEDIA2:
  366. pm2_RDAC_WR(p, PM2I_RD_MODE_CONTROL, 0); /* no overlay */
  367. pm2_RDAC_WR(p, PM2I_RD_CURSOR_CONTROL, 0);
  368. pm2_RDAC_WR(p, PM2I_RD_MISC_CONTROL, PM2F_RD_PALETTE_WIDTH_8);
  369. break;
  370. case PM2_TYPE_PERMEDIA2V:
  371. pm2v_RDAC_WR(p, PM2VI_RD_MISC_CONTROL, 1); /* 8bit */
  372. break;
  373. }
  374. pm2_RDAC_WR(p, PM2I_RD_COLOR_KEY_CONTROL, 0);
  375. pm2_RDAC_WR(p, PM2I_RD_OVERLAY_KEY, 0);
  376. pm2_RDAC_WR(p, PM2I_RD_RED_KEY, 0);
  377. pm2_RDAC_WR(p, PM2I_RD_GREEN_KEY, 0);
  378. pm2_RDAC_WR(p, PM2I_RD_BLUE_KEY, 0);
  379. }
  380. static void set_aperture(struct pm2fb_par* p, u32 depth)
  381. {
  382. /*
  383. * The hardware is little-endian. When used in big-endian
  384. * hosts, the on-chip aperture settings are used where
  385. * possible to translate from host to card byte order.
  386. */
  387. WAIT_FIFO(p, 4);
  388. #ifdef __LITTLE_ENDIAN
  389. pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_STANDARD);
  390. #else
  391. switch (depth) {
  392. case 24: /* RGB->BGR */
  393. /*
  394. * We can't use the aperture to translate host to
  395. * card byte order here, so we switch to BGR mode
  396. * in pm2fb_set_par().
  397. */
  398. case 8: /* B->B */
  399. pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_STANDARD);
  400. break;
  401. case 16: /* HL->LH */
  402. pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_HALFWORDSWAP);
  403. break;
  404. case 32: /* RGBA->ABGR */
  405. pm2_WR(p, PM2R_APERTURE_ONE, PM2F_APERTURE_BYTESWAP);
  406. break;
  407. }
  408. #endif
  409. // We don't use aperture two, so this may be superflous
  410. pm2_WR(p, PM2R_APERTURE_TWO, PM2F_APERTURE_STANDARD);
  411. }
  412. static void set_color(struct pm2fb_par* p, unsigned char regno,
  413. unsigned char r, unsigned char g, unsigned char b)
  414. {
  415. WAIT_FIFO(p, 4);
  416. pm2_WR(p, PM2R_RD_PALETTE_WRITE_ADDRESS, regno);
  417. wmb();
  418. pm2_WR(p, PM2R_RD_PALETTE_DATA, r);
  419. wmb();
  420. pm2_WR(p, PM2R_RD_PALETTE_DATA, g);
  421. wmb();
  422. pm2_WR(p, PM2R_RD_PALETTE_DATA, b);
  423. }
  424. static void set_memclock(struct pm2fb_par* par, u32 clk)
  425. {
  426. int i;
  427. unsigned char m, n, p;
  428. switch (par->type) {
  429. case PM2_TYPE_PERMEDIA2V:
  430. pm2v_mnp(clk/2, &m, &n, &p);
  431. WAIT_FIFO(par, 8);
  432. pm2_WR(par, PM2VR_RD_INDEX_HIGH, PM2VI_RD_MCLK_CONTROL >> 8);
  433. pm2v_RDAC_WR(par, PM2VI_RD_MCLK_CONTROL, 0);
  434. wmb();
  435. pm2v_RDAC_WR(par, PM2VI_RD_MCLK_PRESCALE, m);
  436. pm2v_RDAC_WR(par, PM2VI_RD_MCLK_FEEDBACK, n);
  437. pm2v_RDAC_WR(par, PM2VI_RD_MCLK_POSTSCALE, p);
  438. wmb();
  439. pm2v_RDAC_WR(par, PM2VI_RD_MCLK_CONTROL, 1);
  440. rmb();
  441. for (i = 256;
  442. i && !(pm2_RDAC_RD(par, PM2VI_RD_MCLK_CONTROL) & 2);
  443. i--)
  444. ;
  445. pm2_WR(par, PM2VR_RD_INDEX_HIGH, 0);
  446. break;
  447. case PM2_TYPE_PERMEDIA2:
  448. pm2_mnp(clk, &m, &n, &p);
  449. WAIT_FIFO(par, 10);
  450. pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_3, 6);
  451. wmb();
  452. pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_1, m);
  453. pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_2, n);
  454. wmb();
  455. pm2_RDAC_WR(par, PM2I_RD_MEMORY_CLOCK_3, 8|p);
  456. wmb();
  457. pm2_RDAC_RD(par, PM2I_RD_MEMORY_CLOCK_STATUS);
  458. rmb();
  459. for (i = 256;
  460. i && !(pm2_RD(par, PM2R_RD_INDEXED_DATA) & PM2F_PLL_LOCKED);
  461. i--)
  462. ;
  463. break;
  464. }
  465. }
  466. static void set_pixclock(struct pm2fb_par* par, u32 clk)
  467. {
  468. int i;
  469. unsigned char m, n, p;
  470. switch (par->type) {
  471. case PM2_TYPE_PERMEDIA2:
  472. pm2_mnp(clk, &m, &n, &p);
  473. WAIT_FIFO(par, 8);
  474. pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A3, 0);
  475. wmb();
  476. pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A1, m);
  477. pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A2, n);
  478. wmb();
  479. pm2_RDAC_WR(par, PM2I_RD_PIXEL_CLOCK_A3, 8|p);
  480. wmb();
  481. pm2_RDAC_RD(par, PM2I_RD_PIXEL_CLOCK_STATUS);
  482. rmb();
  483. for (i = 256;
  484. i && !(pm2_RD(par, PM2R_RD_INDEXED_DATA) & PM2F_PLL_LOCKED);
  485. i--)
  486. ;
  487. break;
  488. case PM2_TYPE_PERMEDIA2V:
  489. pm2v_mnp(clk/2, &m, &n, &p);
  490. WAIT_FIFO(par, 8);
  491. pm2_WR(par, PM2VR_RD_INDEX_HIGH, PM2VI_RD_CLK0_PRESCALE >> 8);
  492. pm2v_RDAC_WR(par, PM2VI_RD_CLK0_PRESCALE, m);
  493. pm2v_RDAC_WR(par, PM2VI_RD_CLK0_FEEDBACK, n);
  494. pm2v_RDAC_WR(par, PM2VI_RD_CLK0_POSTSCALE, p);
  495. pm2_WR(par, PM2VR_RD_INDEX_HIGH, 0);
  496. break;
  497. }
  498. }
  499. static void set_video(struct pm2fb_par* p, u32 video) {
  500. u32 tmp;
  501. u32 vsync;
  502. vsync = video;
  503. DPRINTK("video = 0x%x\n", video);
  504. /*
  505. * The hardware cursor needs +vsync to recognise vert retrace.
  506. * We may not be using the hardware cursor, but the X Glint
  507. * driver may well. So always set +hsync/+vsync and then set
  508. * the RAMDAC to invert the sync if necessary.
  509. */
  510. vsync &= ~(PM2F_HSYNC_MASK|PM2F_VSYNC_MASK);
  511. vsync |= PM2F_HSYNC_ACT_HIGH|PM2F_VSYNC_ACT_HIGH;
  512. WAIT_FIFO(p, 5);
  513. pm2_WR(p, PM2R_VIDEO_CONTROL, vsync);
  514. switch (p->type) {
  515. case PM2_TYPE_PERMEDIA2:
  516. tmp = PM2F_RD_PALETTE_WIDTH_8;
  517. if ((video & PM2F_HSYNC_MASK) == PM2F_HSYNC_ACT_LOW)
  518. tmp |= 4; /* invert hsync */
  519. if ((video & PM2F_VSYNC_MASK) == PM2F_VSYNC_ACT_LOW)
  520. tmp |= 8; /* invert vsync */
  521. pm2_RDAC_WR(p, PM2I_RD_MISC_CONTROL, tmp);
  522. break;
  523. case PM2_TYPE_PERMEDIA2V:
  524. tmp = 0;
  525. if ((video & PM2F_HSYNC_MASK) == PM2F_HSYNC_ACT_LOW)
  526. tmp |= 1; /* invert hsync */
  527. if ((video & PM2F_VSYNC_MASK) == PM2F_VSYNC_ACT_LOW)
  528. tmp |= 4; /* invert vsync */
  529. pm2v_RDAC_WR(p, PM2VI_RD_SYNC_CONTROL, tmp);
  530. pm2v_RDAC_WR(p, PM2VI_RD_MISC_CONTROL, 1);
  531. break;
  532. }
  533. }
  534. /*
  535. *
  536. */
  537. /**
  538. * pm2fb_check_var - Optional function. Validates a var passed in.
  539. * @var: frame buffer variable screen structure
  540. * @info: frame buffer structure that represents a single frame buffer
  541. *
  542. * Checks to see if the hardware supports the state requested by
  543. * var passed in.
  544. *
  545. * Returns negative errno on error, or zero on success.
  546. */
  547. static int pm2fb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  548. {
  549. u32 lpitch;
  550. if (var->bits_per_pixel != 8 && var->bits_per_pixel != 16 &&
  551. var->bits_per_pixel != 24 && var->bits_per_pixel != 32) {
  552. DPRINTK("depth not supported: %u\n", var->bits_per_pixel);
  553. return -EINVAL;
  554. }
  555. if (var->xres != var->xres_virtual) {
  556. DPRINTK("virtual x resolution != physical x resolution not supported\n");
  557. return -EINVAL;
  558. }
  559. if (var->yres > var->yres_virtual) {
  560. DPRINTK("virtual y resolution < physical y resolution not possible\n");
  561. return -EINVAL;
  562. }
  563. if (var->xoffset) {
  564. DPRINTK("xoffset not supported\n");
  565. return -EINVAL;
  566. }
  567. if ((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
  568. DPRINTK("interlace not supported\n");
  569. return -EINVAL;
  570. }
  571. var->xres = (var->xres + 15) & ~15; /* could sometimes be 8 */
  572. lpitch = var->xres * ((var->bits_per_pixel + 7)>>3);
  573. if (var->xres < 320 || var->xres > 1600) {
  574. DPRINTK("width not supported: %u\n", var->xres);
  575. return -EINVAL;
  576. }
  577. if (var->yres < 200 || var->yres > 1200) {
  578. DPRINTK("height not supported: %u\n", var->yres);
  579. return -EINVAL;
  580. }
  581. if (lpitch * var->yres_virtual > info->fix.smem_len) {
  582. DPRINTK("no memory for screen (%ux%ux%u)\n",
  583. var->xres, var->yres_virtual, var->bits_per_pixel);
  584. return -EINVAL;
  585. }
  586. if (PICOS2KHZ(var->pixclock) > PM2_MAX_PIXCLOCK) {
  587. DPRINTK("pixclock too high (%ldKHz)\n", PICOS2KHZ(var->pixclock));
  588. return -EINVAL;
  589. }
  590. switch(var->bits_per_pixel) {
  591. case 8:
  592. var->red.length = var->green.length = var->blue.length = 8;
  593. break;
  594. case 16:
  595. var->red.offset = 11;
  596. var->red.length = 5;
  597. var->green.offset = 5;
  598. var->green.length = 6;
  599. var->blue.offset = 0;
  600. var->blue.length = 5;
  601. break;
  602. case 32:
  603. var->transp.offset = 24;
  604. var->transp.length = 8;
  605. var->red.offset = 16;
  606. var->green.offset = 8;
  607. var->blue.offset = 0;
  608. var->red.length = var->green.length = var->blue.length = 8;
  609. break;
  610. case 24:
  611. #ifdef __BIG_ENDIAN
  612. var->red.offset = 0;
  613. var->blue.offset = 16;
  614. #else
  615. var->red.offset = 16;
  616. var->blue.offset = 0;
  617. #endif
  618. var->green.offset = 8;
  619. var->red.length = var->green.length = var->blue.length = 8;
  620. break;
  621. }
  622. var->height = var->width = -1;
  623. var->accel_flags = 0; /* Can't mmap if this is on */
  624. DPRINTK("Checking graphics mode at %dx%d depth %d\n",
  625. var->xres, var->yres, var->bits_per_pixel);
  626. return 0;
  627. }
  628. /**
  629. * pm2fb_set_par - Alters the hardware state.
  630. * @info: frame buffer structure that represents a single frame buffer
  631. *
  632. * Using the fb_var_screeninfo in fb_info we set the resolution of the
  633. * this particular framebuffer.
  634. */
  635. static int pm2fb_set_par(struct fb_info *info)
  636. {
  637. struct pm2fb_par *par = info->par;
  638. u32 pixclock;
  639. u32 width, height, depth;
  640. u32 hsstart, hsend, hbend, htotal;
  641. u32 vsstart, vsend, vbend, vtotal;
  642. u32 stride;
  643. u32 base;
  644. u32 video = 0;
  645. u32 clrmode = PM2F_RD_COLOR_MODE_RGB | PM2F_RD_GUI_ACTIVE;
  646. u32 txtmap = 0;
  647. u32 pixsize = 0;
  648. u32 clrformat = 0;
  649. u32 xres;
  650. int data64;
  651. reset_card(par);
  652. reset_config(par);
  653. clear_palette(par);
  654. if ( par->memclock )
  655. set_memclock(par, par->memclock);
  656. width = (info->var.xres_virtual + 7) & ~7;
  657. height = info->var.yres_virtual;
  658. depth = (info->var.bits_per_pixel + 7) & ~7;
  659. depth = (depth > 32) ? 32 : depth;
  660. data64 = depth > 8 || par->type == PM2_TYPE_PERMEDIA2V;
  661. xres = (info->var.xres + 31) & ~31;
  662. pixclock = PICOS2KHZ(info->var.pixclock);
  663. if (pixclock > PM2_MAX_PIXCLOCK) {
  664. DPRINTK("pixclock too high (%uKHz)\n", pixclock);
  665. return -EINVAL;
  666. }
  667. hsstart = to3264(info->var.right_margin, depth, data64);
  668. hsend = hsstart + to3264(info->var.hsync_len, depth, data64);
  669. hbend = hsend + to3264(info->var.left_margin, depth, data64);
  670. htotal = to3264(xres, depth, data64) + hbend - 1;
  671. vsstart = (info->var.lower_margin)
  672. ? info->var.lower_margin - 1
  673. : 0; /* FIXME! */
  674. vsend = info->var.lower_margin + info->var.vsync_len - 1;
  675. vbend = info->var.lower_margin + info->var.vsync_len + info->var.upper_margin;
  676. vtotal = info->var.yres + vbend - 1;
  677. stride = to3264(width, depth, 1);
  678. base = to3264(info->var.yoffset * xres + info->var.xoffset, depth, 1);
  679. if (data64)
  680. video |= PM2F_DATA_64_ENABLE;
  681. if (info->var.sync & FB_SYNC_HOR_HIGH_ACT) {
  682. if (lowhsync) {
  683. DPRINTK("ignoring +hsync, using -hsync.\n");
  684. video |= PM2F_HSYNC_ACT_LOW;
  685. } else
  686. video |= PM2F_HSYNC_ACT_HIGH;
  687. }
  688. else
  689. video |= PM2F_HSYNC_ACT_LOW;
  690. if (info->var.sync & FB_SYNC_VERT_HIGH_ACT) {
  691. if (lowvsync) {
  692. DPRINTK("ignoring +vsync, using -vsync.\n");
  693. video |= PM2F_VSYNC_ACT_LOW;
  694. } else
  695. video |= PM2F_VSYNC_ACT_HIGH;
  696. }
  697. else
  698. video |= PM2F_VSYNC_ACT_LOW;
  699. if ((info->var.vmode & FB_VMODE_MASK)==FB_VMODE_INTERLACED) {
  700. DPRINTK("interlaced not supported\n");
  701. return -EINVAL;
  702. }
  703. if ((info->var.vmode & FB_VMODE_MASK)==FB_VMODE_DOUBLE)
  704. video |= PM2F_LINE_DOUBLE;
  705. if ((info->var.activate & FB_ACTIVATE_MASK)==FB_ACTIVATE_NOW)
  706. video |= PM2F_VIDEO_ENABLE;
  707. par->video = video;
  708. info->fix.visual =
  709. (depth == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  710. info->fix.line_length = info->var.xres * depth / 8;
  711. info->cmap.len = 256;
  712. /*
  713. * Settings calculated. Now write them out.
  714. */
  715. if (par->type == PM2_TYPE_PERMEDIA2V) {
  716. WAIT_FIFO(par, 1);
  717. pm2_WR(par, PM2VR_RD_INDEX_HIGH, 0);
  718. }
  719. set_aperture(par, depth);
  720. mb();
  721. WAIT_FIFO(par, 19);
  722. pm2_RDAC_WR(par, PM2I_RD_COLOR_KEY_CONTROL,
  723. ( depth == 8 ) ? 0 : PM2F_COLOR_KEY_TEST_OFF);
  724. switch (depth) {
  725. case 8:
  726. pm2_WR(par, PM2R_FB_READ_PIXEL, 0);
  727. clrformat = 0x0e;
  728. break;
  729. case 16:
  730. pm2_WR(par, PM2R_FB_READ_PIXEL, 1);
  731. clrmode |= PM2F_RD_TRUECOLOR | PM2F_RD_PIXELFORMAT_RGB565;
  732. txtmap = PM2F_TEXTEL_SIZE_16;
  733. pixsize = 1;
  734. clrformat = 0x70;
  735. break;
  736. case 32:
  737. pm2_WR(par, PM2R_FB_READ_PIXEL, 2);
  738. clrmode |= PM2F_RD_TRUECOLOR | PM2F_RD_PIXELFORMAT_RGBA8888;
  739. txtmap = PM2F_TEXTEL_SIZE_32;
  740. pixsize = 2;
  741. clrformat = 0x20;
  742. break;
  743. case 24:
  744. pm2_WR(par, PM2R_FB_READ_PIXEL, 4);
  745. clrmode |= PM2F_RD_TRUECOLOR | PM2F_RD_PIXELFORMAT_RGB888;
  746. txtmap = PM2F_TEXTEL_SIZE_24;
  747. pixsize = 4;
  748. clrformat = 0x20;
  749. break;
  750. }
  751. pm2_WR(par, PM2R_FB_WRITE_MODE, PM2F_FB_WRITE_ENABLE);
  752. pm2_WR(par, PM2R_FB_READ_MODE, partprod(xres));
  753. pm2_WR(par, PM2R_LB_READ_MODE, partprod(xres));
  754. pm2_WR(par, PM2R_TEXTURE_MAP_FORMAT, txtmap | partprod(xres));
  755. pm2_WR(par, PM2R_H_TOTAL, htotal);
  756. pm2_WR(par, PM2R_HS_START, hsstart);
  757. pm2_WR(par, PM2R_HS_END, hsend);
  758. pm2_WR(par, PM2R_HG_END, hbend);
  759. pm2_WR(par, PM2R_HB_END, hbend);
  760. pm2_WR(par, PM2R_V_TOTAL, vtotal);
  761. pm2_WR(par, PM2R_VS_START, vsstart);
  762. pm2_WR(par, PM2R_VS_END, vsend);
  763. pm2_WR(par, PM2R_VB_END, vbend);
  764. pm2_WR(par, PM2R_SCREEN_STRIDE, stride);
  765. wmb();
  766. pm2_WR(par, PM2R_WINDOW_ORIGIN, 0);
  767. pm2_WR(par, PM2R_SCREEN_SIZE, (height << 16) | width);
  768. pm2_WR(par, PM2R_SCISSOR_MODE, PM2F_SCREEN_SCISSOR_ENABLE);
  769. wmb();
  770. pm2_WR(par, PM2R_SCREEN_BASE, base);
  771. wmb();
  772. set_video(par, video);
  773. WAIT_FIFO(par, 4);
  774. switch (par->type) {
  775. case PM2_TYPE_PERMEDIA2:
  776. pm2_RDAC_WR(par, PM2I_RD_COLOR_MODE, clrmode);
  777. break;
  778. case PM2_TYPE_PERMEDIA2V:
  779. pm2v_RDAC_WR(par, PM2VI_RD_PIXEL_SIZE, pixsize);
  780. pm2v_RDAC_WR(par, PM2VI_RD_COLOR_FORMAT, clrformat);
  781. break;
  782. }
  783. set_pixclock(par, pixclock);
  784. DPRINTK("Setting graphics mode at %dx%d depth %d\n",
  785. info->var.xres, info->var.yres, info->var.bits_per_pixel);
  786. return 0;
  787. }
  788. /**
  789. * pm2fb_setcolreg - Sets a color register.
  790. * @regno: boolean, 0 copy local, 1 get_user() function
  791. * @red: frame buffer colormap structure
  792. * @green: The green value which can be up to 16 bits wide
  793. * @blue: The blue value which can be up to 16 bits wide.
  794. * @transp: If supported the alpha value which can be up to 16 bits wide.
  795. * @info: frame buffer info structure
  796. *
  797. * Set a single color register. The values supplied have a 16 bit
  798. * magnitude which needs to be scaled in this function for the hardware.
  799. * Pretty much a direct lift from tdfxfb.c.
  800. *
  801. * Returns negative errno on error, or zero on success.
  802. */
  803. static int pm2fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  804. unsigned blue, unsigned transp,
  805. struct fb_info *info)
  806. {
  807. struct pm2fb_par *par = info->par;
  808. if (regno >= info->cmap.len) /* no. of hw registers */
  809. return 1;
  810. /*
  811. * Program hardware... do anything you want with transp
  812. */
  813. /* grayscale works only partially under directcolor */
  814. if (info->var.grayscale) {
  815. /* grayscale = 0.30*R + 0.59*G + 0.11*B */
  816. red = green = blue = (red * 77 + green * 151 + blue * 28) >> 8;
  817. }
  818. /* Directcolor:
  819. * var->{color}.offset contains start of bitfield
  820. * var->{color}.length contains length of bitfield
  821. * {hardwarespecific} contains width of DAC
  822. * cmap[X] is programmed to
  823. * (X << red.offset) | (X << green.offset) | (X << blue.offset)
  824. * RAMDAC[X] is programmed to (red, green, blue)
  825. *
  826. * Pseudocolor:
  827. * uses offset = 0 && length = DAC register width.
  828. * var->{color}.offset is 0
  829. * var->{color}.length contains widht of DAC
  830. * cmap is not used
  831. * DAC[X] is programmed to (red, green, blue)
  832. * Truecolor:
  833. * does not use RAMDAC (usually has 3 of them).
  834. * var->{color}.offset contains start of bitfield
  835. * var->{color}.length contains length of bitfield
  836. * cmap is programmed to
  837. * (red << red.offset) | (green << green.offset) |
  838. * (blue << blue.offset) | (transp << transp.offset)
  839. * RAMDAC does not exist
  840. */
  841. #define CNVT_TOHW(val,width) ((((val)<<(width))+0x7FFF-(val))>>16)
  842. switch (info->fix.visual) {
  843. case FB_VISUAL_TRUECOLOR:
  844. case FB_VISUAL_PSEUDOCOLOR:
  845. red = CNVT_TOHW(red, info->var.red.length);
  846. green = CNVT_TOHW(green, info->var.green.length);
  847. blue = CNVT_TOHW(blue, info->var.blue.length);
  848. transp = CNVT_TOHW(transp, info->var.transp.length);
  849. break;
  850. case FB_VISUAL_DIRECTCOLOR:
  851. /* example here assumes 8 bit DAC. Might be different
  852. * for your hardware */
  853. red = CNVT_TOHW(red, 8);
  854. green = CNVT_TOHW(green, 8);
  855. blue = CNVT_TOHW(blue, 8);
  856. /* hey, there is bug in transp handling... */
  857. transp = CNVT_TOHW(transp, 8);
  858. break;
  859. }
  860. #undef CNVT_TOHW
  861. /* Truecolor has hardware independent palette */
  862. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  863. u32 v;
  864. if (regno >= 16)
  865. return 1;
  866. v = (red << info->var.red.offset) |
  867. (green << info->var.green.offset) |
  868. (blue << info->var.blue.offset) |
  869. (transp << info->var.transp.offset);
  870. switch (info->var.bits_per_pixel) {
  871. case 8:
  872. break;
  873. case 16:
  874. case 24:
  875. case 32:
  876. par->palette[regno] = v;
  877. break;
  878. }
  879. return 0;
  880. }
  881. else if (info->fix.visual == FB_VISUAL_PSEUDOCOLOR)
  882. set_color(par, regno, red, green, blue);
  883. return 0;
  884. }
  885. /**
  886. * pm2fb_pan_display - Pans the display.
  887. * @var: frame buffer variable screen structure
  888. * @info: frame buffer structure that represents a single frame buffer
  889. *
  890. * Pan (or wrap, depending on the `vmode' field) the display using the
  891. * `xoffset' and `yoffset' fields of the `var' structure.
  892. * If the values don't fit, return -EINVAL.
  893. *
  894. * Returns negative errno on error, or zero on success.
  895. *
  896. */
  897. static int pm2fb_pan_display(struct fb_var_screeninfo *var,
  898. struct fb_info *info)
  899. {
  900. struct pm2fb_par *p = info->par;
  901. u32 base;
  902. u32 depth;
  903. u32 xres;
  904. xres = (var->xres + 31) & ~31;
  905. depth = (var->bits_per_pixel + 7) & ~7;
  906. depth = (depth > 32) ? 32 : depth;
  907. base = to3264(var->yoffset * xres + var->xoffset, depth, 1);
  908. WAIT_FIFO(p, 1);
  909. pm2_WR(p, PM2R_SCREEN_BASE, base);
  910. return 0;
  911. }
  912. /**
  913. * pm2fb_blank - Blanks the display.
  914. * @blank_mode: the blank mode we want.
  915. * @info: frame buffer structure that represents a single frame buffer
  916. *
  917. * Blank the screen if blank_mode != 0, else unblank. Return 0 if
  918. * blanking succeeded, != 0 if un-/blanking failed due to e.g. a
  919. * video mode which doesn't support it. Implements VESA suspend
  920. * and powerdown modes on hardware that supports disabling hsync/vsync:
  921. * blank_mode == 2: suspend vsync
  922. * blank_mode == 3: suspend hsync
  923. * blank_mode == 4: powerdown
  924. *
  925. * Returns negative errno on error, or zero on success.
  926. *
  927. */
  928. static int pm2fb_blank(int blank_mode, struct fb_info *info)
  929. {
  930. struct pm2fb_par *par = info->par;
  931. u32 video = par->video;
  932. DPRINTK("blank_mode %d\n", blank_mode);
  933. switch (blank_mode) {
  934. case FB_BLANK_UNBLANK:
  935. /* Screen: On */
  936. video |= PM2F_VIDEO_ENABLE;
  937. break;
  938. case FB_BLANK_NORMAL:
  939. /* Screen: Off */
  940. video &= ~PM2F_VIDEO_ENABLE;
  941. break;
  942. case FB_BLANK_VSYNC_SUSPEND:
  943. /* VSync: Off */
  944. video &= ~(PM2F_VSYNC_MASK | PM2F_BLANK_LOW );
  945. break;
  946. case FB_BLANK_HSYNC_SUSPEND:
  947. /* HSync: Off */
  948. video &= ~(PM2F_HSYNC_MASK | PM2F_BLANK_LOW );
  949. break;
  950. case FB_BLANK_POWERDOWN:
  951. /* HSync: Off, VSync: Off */
  952. video &= ~(PM2F_VSYNC_MASK | PM2F_HSYNC_MASK| PM2F_BLANK_LOW);
  953. break;
  954. }
  955. set_video(par, video);
  956. return 0;
  957. }
  958. /* ------------ Hardware Independent Functions ------------ */
  959. /*
  960. * Frame buffer operations
  961. */
  962. static struct fb_ops pm2fb_ops = {
  963. .owner = THIS_MODULE,
  964. .fb_check_var = pm2fb_check_var,
  965. .fb_set_par = pm2fb_set_par,
  966. .fb_setcolreg = pm2fb_setcolreg,
  967. .fb_blank = pm2fb_blank,
  968. .fb_pan_display = pm2fb_pan_display,
  969. .fb_fillrect = cfb_fillrect,
  970. .fb_copyarea = cfb_copyarea,
  971. .fb_imageblit = cfb_imageblit,
  972. };
  973. /*
  974. * PCI stuff
  975. */
  976. /**
  977. * Device initialisation
  978. *
  979. * Initialise and allocate resource for PCI device.
  980. *
  981. * @param pdev PCI device.
  982. * @param id PCI device ID.
  983. */
  984. static int __devinit pm2fb_probe(struct pci_dev *pdev,
  985. const struct pci_device_id *id)
  986. {
  987. struct pm2fb_par *default_par;
  988. struct fb_info *info;
  989. int err, err_retval = -ENXIO;
  990. err = pci_enable_device(pdev);
  991. if ( err ) {
  992. printk(KERN_WARNING "pm2fb: Can't enable pdev: %d\n", err);
  993. return err;
  994. }
  995. info = framebuffer_alloc(sizeof(struct pm2fb_par), &pdev->dev);
  996. if ( !info )
  997. return -ENOMEM;
  998. default_par = info->par;
  999. switch (pdev->device) {
  1000. case PCI_DEVICE_ID_TI_TVP4020:
  1001. strcpy(pm2fb_fix.id, "TVP4020");
  1002. default_par->type = PM2_TYPE_PERMEDIA2;
  1003. break;
  1004. case PCI_DEVICE_ID_3DLABS_PERMEDIA2:
  1005. strcpy(pm2fb_fix.id, "Permedia2");
  1006. default_par->type = PM2_TYPE_PERMEDIA2;
  1007. break;
  1008. case PCI_DEVICE_ID_3DLABS_PERMEDIA2V:
  1009. strcpy(pm2fb_fix.id, "Permedia2v");
  1010. default_par->type = PM2_TYPE_PERMEDIA2V;
  1011. break;
  1012. }
  1013. pm2fb_fix.mmio_start = pci_resource_start(pdev, 0);
  1014. pm2fb_fix.mmio_len = PM2_REGS_SIZE;
  1015. #if defined(__BIG_ENDIAN)
  1016. /*
  1017. * PM2 has a 64k register file, mapped twice in 128k. Lower
  1018. * map is little-endian, upper map is big-endian.
  1019. */
  1020. pm2fb_fix.mmio_start += PM2_REGS_SIZE;
  1021. DPRINTK("Adjusting register base for big-endian.\n");
  1022. #endif
  1023. DPRINTK("Register base at 0x%lx\n", pm2fb_fix.mmio_start);
  1024. /* Registers - request region and map it. */
  1025. if ( !request_mem_region(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len,
  1026. "pm2fb regbase") ) {
  1027. printk(KERN_WARNING "pm2fb: Can't reserve regbase.\n");
  1028. goto err_exit_neither;
  1029. }
  1030. default_par->v_regs =
  1031. ioremap_nocache(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len);
  1032. if ( !default_par->v_regs ) {
  1033. printk(KERN_WARNING "pm2fb: Can't remap %s register area.\n",
  1034. pm2fb_fix.id);
  1035. release_mem_region(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len);
  1036. goto err_exit_neither;
  1037. }
  1038. /* Stash away memory register info for use when we reset the board */
  1039. default_par->mem_control = pm2_RD(default_par, PM2R_MEM_CONTROL);
  1040. default_par->boot_address = pm2_RD(default_par, PM2R_BOOT_ADDRESS);
  1041. default_par->mem_config = pm2_RD(default_par, PM2R_MEM_CONFIG);
  1042. DPRINTK("MemControl 0x%x BootAddress 0x%x MemConfig 0x%x\n",
  1043. default_par->mem_control, default_par->boot_address,
  1044. default_par->mem_config);
  1045. default_par->memclock = CVPPC_MEMCLOCK;
  1046. if(default_par->mem_control == 0 &&
  1047. default_par->boot_address == 0x31 &&
  1048. default_par->mem_config == 0x259fffff) {
  1049. default_par->mem_control=0;
  1050. default_par->boot_address=0x20;
  1051. default_par->mem_config=0xe6002021;
  1052. if (pdev->subsystem_vendor == 0x1048 &&
  1053. pdev->subsystem_device == 0x0a31) {
  1054. DPRINTK("subsystem_vendor: %04x, subsystem_device: %04x\n",
  1055. pdev->subsystem_vendor, pdev->subsystem_device);
  1056. DPRINTK("We have not been initialized by VGA BIOS "
  1057. "and are running on an Elsa Winner 2000 Office\n");
  1058. DPRINTK("Initializing card timings manually...\n");
  1059. default_par->memclock=70000;
  1060. }
  1061. if (pdev->subsystem_vendor == 0x3d3d &&
  1062. pdev->subsystem_device == 0x0100) {
  1063. DPRINTK("subsystem_vendor: %04x, subsystem_device: %04x\n",
  1064. pdev->subsystem_vendor, pdev->subsystem_device);
  1065. DPRINTK("We have not been initialized by VGA BIOS "
  1066. "and are running on an 3dlabs reference board\n");
  1067. DPRINTK("Initializing card timings manually...\n");
  1068. default_par->memclock=70000;
  1069. }
  1070. }
  1071. /* Now work out how big lfb is going to be. */
  1072. switch(default_par->mem_config & PM2F_MEM_CONFIG_RAM_MASK) {
  1073. case PM2F_MEM_BANKS_1:
  1074. default_par->fb_size=0x200000;
  1075. break;
  1076. case PM2F_MEM_BANKS_2:
  1077. default_par->fb_size=0x400000;
  1078. break;
  1079. case PM2F_MEM_BANKS_3:
  1080. default_par->fb_size=0x600000;
  1081. break;
  1082. case PM2F_MEM_BANKS_4:
  1083. default_par->fb_size=0x800000;
  1084. break;
  1085. }
  1086. pm2fb_fix.smem_start = pci_resource_start(pdev, 1);
  1087. pm2fb_fix.smem_len = default_par->fb_size;
  1088. /* Linear frame buffer - request region and map it. */
  1089. if ( !request_mem_region(pm2fb_fix.smem_start, pm2fb_fix.smem_len,
  1090. "pm2fb smem") ) {
  1091. printk(KERN_WARNING "pm2fb: Can't reserve smem.\n");
  1092. goto err_exit_mmio;
  1093. }
  1094. info->screen_base = default_par->v_fb =
  1095. ioremap_nocache(pm2fb_fix.smem_start, pm2fb_fix.smem_len);
  1096. if ( !default_par->v_fb ) {
  1097. printk(KERN_WARNING "pm2fb: Can't ioremap smem area.\n");
  1098. release_mem_region(pm2fb_fix.smem_start, pm2fb_fix.smem_len);
  1099. goto err_exit_mmio;
  1100. }
  1101. info->fbops = &pm2fb_ops;
  1102. info->fix = pm2fb_fix;
  1103. info->pseudo_palette = default_par->palette;
  1104. info->flags = FBINFO_DEFAULT |
  1105. FBINFO_HWACCEL_YPAN;
  1106. if (!mode)
  1107. mode = "640x480@60";
  1108. err = fb_find_mode(&info->var, info, mode, NULL, 0, NULL, 8);
  1109. if (!err || err == 4)
  1110. info->var = pm2fb_var;
  1111. if (fb_alloc_cmap(&info->cmap, 256, 0) < 0)
  1112. goto err_exit_all;
  1113. if (register_framebuffer(info) < 0)
  1114. goto err_exit_both;
  1115. printk(KERN_INFO "fb%d: %s frame buffer device, memory = %dK.\n",
  1116. info->node, info->fix.id, default_par->fb_size / 1024);
  1117. /*
  1118. * Our driver data
  1119. */
  1120. pci_set_drvdata(pdev, info);
  1121. return 0;
  1122. err_exit_all:
  1123. fb_dealloc_cmap(&info->cmap);
  1124. err_exit_both:
  1125. iounmap(info->screen_base);
  1126. release_mem_region(pm2fb_fix.smem_start, pm2fb_fix.smem_len);
  1127. err_exit_mmio:
  1128. iounmap(default_par->v_regs);
  1129. release_mem_region(pm2fb_fix.mmio_start, pm2fb_fix.mmio_len);
  1130. err_exit_neither:
  1131. framebuffer_release(info);
  1132. return err_retval;
  1133. }
  1134. /**
  1135. * Device removal.
  1136. *
  1137. * Release all device resources.
  1138. *
  1139. * @param pdev PCI device to clean up.
  1140. */
  1141. static void __devexit pm2fb_remove(struct pci_dev *pdev)
  1142. {
  1143. struct fb_info* info = pci_get_drvdata(pdev);
  1144. struct fb_fix_screeninfo* fix = &info->fix;
  1145. struct pm2fb_par *par = info->par;
  1146. unregister_framebuffer(info);
  1147. iounmap(info->screen_base);
  1148. release_mem_region(fix->smem_start, fix->smem_len);
  1149. iounmap(par->v_regs);
  1150. release_mem_region(fix->mmio_start, fix->mmio_len);
  1151. pci_set_drvdata(pdev, NULL);
  1152. kfree(info);
  1153. }
  1154. static struct pci_device_id pm2fb_id_table[] = {
  1155. { PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TVP4020,
  1156. PCI_ANY_ID, PCI_ANY_ID, PCI_BASE_CLASS_DISPLAY << 16,
  1157. 0xff0000, 0 },
  1158. { PCI_VENDOR_ID_3DLABS, PCI_DEVICE_ID_3DLABS_PERMEDIA2,
  1159. PCI_ANY_ID, PCI_ANY_ID, PCI_BASE_CLASS_DISPLAY << 16,
  1160. 0xff0000, 0 },
  1161. { PCI_VENDOR_ID_3DLABS, PCI_DEVICE_ID_3DLABS_PERMEDIA2V,
  1162. PCI_ANY_ID, PCI_ANY_ID, PCI_BASE_CLASS_DISPLAY << 16,
  1163. 0xff0000, 0 },
  1164. { PCI_VENDOR_ID_3DLABS, PCI_DEVICE_ID_3DLABS_PERMEDIA2V,
  1165. PCI_ANY_ID, PCI_ANY_ID, PCI_CLASS_NOT_DEFINED_VGA << 8,
  1166. 0xff00, 0 },
  1167. { 0, }
  1168. };
  1169. static struct pci_driver pm2fb_driver = {
  1170. .name = "pm2fb",
  1171. .id_table = pm2fb_id_table,
  1172. .probe = pm2fb_probe,
  1173. .remove = __devexit_p(pm2fb_remove),
  1174. };
  1175. MODULE_DEVICE_TABLE(pci, pm2fb_id_table);
  1176. #ifndef MODULE
  1177. /**
  1178. * Parse user speficied options.
  1179. *
  1180. * This is, comma-separated options following `video=pm2fb:'.
  1181. */
  1182. static int __init pm2fb_setup(char *options)
  1183. {
  1184. char* this_opt;
  1185. if (!options || !*options)
  1186. return 0;
  1187. while ((this_opt = strsep(&options, ",")) != NULL) {
  1188. if (!*this_opt)
  1189. continue;
  1190. if(!strcmp(this_opt, "lowhsync")) {
  1191. lowhsync = 1;
  1192. } else if(!strcmp(this_opt, "lowvsync")) {
  1193. lowvsync = 1;
  1194. } else {
  1195. mode = this_opt;
  1196. }
  1197. }
  1198. return 0;
  1199. }
  1200. #endif
  1201. static int __init pm2fb_init(void)
  1202. {
  1203. #ifndef MODULE
  1204. char *option = NULL;
  1205. if (fb_get_options("pm2fb", &option))
  1206. return -ENODEV;
  1207. pm2fb_setup(option);
  1208. #endif
  1209. return pci_register_driver(&pm2fb_driver);
  1210. }
  1211. module_init(pm2fb_init);
  1212. #ifdef MODULE
  1213. /*
  1214. * Cleanup
  1215. */
  1216. static void __exit pm2fb_exit(void)
  1217. {
  1218. pci_unregister_driver(&pm2fb_driver);
  1219. }
  1220. #endif
  1221. #ifdef MODULE
  1222. module_exit(pm2fb_exit);
  1223. module_param(mode, charp, 0);
  1224. MODULE_PARM_DESC(mode, "Preferred video mode e.g. '648x480-8@60'");
  1225. module_param(lowhsync, bool, 0);
  1226. MODULE_PARM_DESC(lowhsync, "Force horizontal sync low regardless of mode");
  1227. module_param(lowvsync, bool, 0);
  1228. MODULE_PARM_DESC(lowvsync, "Force vertical sync low regardless of mode");
  1229. MODULE_AUTHOR("Jim Hague <jim.hague@acm.org>");
  1230. MODULE_DESCRIPTION("Permedia2 framebuffer device driver");
  1231. MODULE_LICENSE("GPL");
  1232. #endif