intel_sprite.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964
  1. /*
  2. * Copyright © 2011 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Jesse Barnes <jbarnes@virtuousgeek.org>
  25. *
  26. * New plane/sprite handling.
  27. *
  28. * The older chips had a separate interface for programming plane related
  29. * registers; newer ones are much simpler and we can use the new DRM plane
  30. * support.
  31. */
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc.h>
  34. #include <drm/drm_fourcc.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. static void
  39. vlv_update_plane(struct drm_plane *dplane, struct drm_framebuffer *fb,
  40. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  41. unsigned int crtc_w, unsigned int crtc_h,
  42. uint32_t x, uint32_t y,
  43. uint32_t src_w, uint32_t src_h)
  44. {
  45. struct drm_device *dev = dplane->dev;
  46. struct drm_i915_private *dev_priv = dev->dev_private;
  47. struct intel_plane *intel_plane = to_intel_plane(dplane);
  48. int pipe = intel_plane->pipe;
  49. int plane = intel_plane->plane;
  50. u32 sprctl;
  51. unsigned long sprsurf_offset, linear_offset;
  52. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  53. sprctl = I915_READ(SPCNTR(pipe, plane));
  54. /* Mask out pixel format bits in case we change it */
  55. sprctl &= ~SP_PIXFORMAT_MASK;
  56. sprctl &= ~SP_YUV_BYTE_ORDER_MASK;
  57. sprctl &= ~SP_TILED;
  58. switch (fb->pixel_format) {
  59. case DRM_FORMAT_YUYV:
  60. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
  61. break;
  62. case DRM_FORMAT_YVYU:
  63. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
  64. break;
  65. case DRM_FORMAT_UYVY:
  66. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
  67. break;
  68. case DRM_FORMAT_VYUY:
  69. sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
  70. break;
  71. case DRM_FORMAT_RGB565:
  72. sprctl |= SP_FORMAT_BGR565;
  73. break;
  74. case DRM_FORMAT_XRGB8888:
  75. sprctl |= SP_FORMAT_BGRX8888;
  76. break;
  77. case DRM_FORMAT_ARGB8888:
  78. sprctl |= SP_FORMAT_BGRA8888;
  79. break;
  80. case DRM_FORMAT_XBGR2101010:
  81. sprctl |= SP_FORMAT_RGBX1010102;
  82. break;
  83. case DRM_FORMAT_ABGR2101010:
  84. sprctl |= SP_FORMAT_RGBA1010102;
  85. break;
  86. case DRM_FORMAT_XBGR8888:
  87. sprctl |= SP_FORMAT_RGBX8888;
  88. break;
  89. case DRM_FORMAT_ABGR8888:
  90. sprctl |= SP_FORMAT_RGBA8888;
  91. break;
  92. default:
  93. /*
  94. * If we get here one of the upper layers failed to filter
  95. * out the unsupported plane formats
  96. */
  97. BUG();
  98. break;
  99. }
  100. if (obj->tiling_mode != I915_TILING_NONE)
  101. sprctl |= SP_TILED;
  102. sprctl |= SP_ENABLE;
  103. /* Sizes are 0 based */
  104. src_w--;
  105. src_h--;
  106. crtc_w--;
  107. crtc_h--;
  108. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  109. I915_WRITE(SPSTRIDE(pipe, plane), fb->pitches[0]);
  110. I915_WRITE(SPPOS(pipe, plane), (crtc_y << 16) | crtc_x);
  111. linear_offset = y * fb->pitches[0] + x * pixel_size;
  112. sprsurf_offset = intel_gen4_compute_page_offset(&x, &y,
  113. obj->tiling_mode,
  114. pixel_size,
  115. fb->pitches[0]);
  116. linear_offset -= sprsurf_offset;
  117. if (obj->tiling_mode != I915_TILING_NONE)
  118. I915_WRITE(SPTILEOFF(pipe, plane), (y << 16) | x);
  119. else
  120. I915_WRITE(SPLINOFF(pipe, plane), linear_offset);
  121. I915_WRITE(SPSIZE(pipe, plane), (crtc_h << 16) | crtc_w);
  122. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  123. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), obj->gtt_offset +
  124. sprsurf_offset);
  125. POSTING_READ(SPSURF(pipe, plane));
  126. }
  127. static void
  128. vlv_disable_plane(struct drm_plane *dplane)
  129. {
  130. struct drm_device *dev = dplane->dev;
  131. struct drm_i915_private *dev_priv = dev->dev_private;
  132. struct intel_plane *intel_plane = to_intel_plane(dplane);
  133. int pipe = intel_plane->pipe;
  134. int plane = intel_plane->plane;
  135. I915_WRITE(SPCNTR(pipe, plane), I915_READ(SPCNTR(pipe, plane)) &
  136. ~SP_ENABLE);
  137. /* Activate double buffered register update */
  138. I915_MODIFY_DISPBASE(SPSURF(pipe, plane), 0);
  139. POSTING_READ(SPSURF(pipe, plane));
  140. }
  141. static int
  142. vlv_update_colorkey(struct drm_plane *dplane,
  143. struct drm_intel_sprite_colorkey *key)
  144. {
  145. struct drm_device *dev = dplane->dev;
  146. struct drm_i915_private *dev_priv = dev->dev_private;
  147. struct intel_plane *intel_plane = to_intel_plane(dplane);
  148. int pipe = intel_plane->pipe;
  149. int plane = intel_plane->plane;
  150. u32 sprctl;
  151. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  152. return -EINVAL;
  153. I915_WRITE(SPKEYMINVAL(pipe, plane), key->min_value);
  154. I915_WRITE(SPKEYMAXVAL(pipe, plane), key->max_value);
  155. I915_WRITE(SPKEYMSK(pipe, plane), key->channel_mask);
  156. sprctl = I915_READ(SPCNTR(pipe, plane));
  157. sprctl &= ~SP_SOURCE_KEY;
  158. if (key->flags & I915_SET_COLORKEY_SOURCE)
  159. sprctl |= SP_SOURCE_KEY;
  160. I915_WRITE(SPCNTR(pipe, plane), sprctl);
  161. POSTING_READ(SPKEYMSK(pipe, plane));
  162. return 0;
  163. }
  164. static void
  165. vlv_get_colorkey(struct drm_plane *dplane,
  166. struct drm_intel_sprite_colorkey *key)
  167. {
  168. struct drm_device *dev = dplane->dev;
  169. struct drm_i915_private *dev_priv = dev->dev_private;
  170. struct intel_plane *intel_plane = to_intel_plane(dplane);
  171. int pipe = intel_plane->pipe;
  172. int plane = intel_plane->plane;
  173. u32 sprctl;
  174. key->min_value = I915_READ(SPKEYMINVAL(pipe, plane));
  175. key->max_value = I915_READ(SPKEYMAXVAL(pipe, plane));
  176. key->channel_mask = I915_READ(SPKEYMSK(pipe, plane));
  177. sprctl = I915_READ(SPCNTR(pipe, plane));
  178. if (sprctl & SP_SOURCE_KEY)
  179. key->flags = I915_SET_COLORKEY_SOURCE;
  180. else
  181. key->flags = I915_SET_COLORKEY_NONE;
  182. }
  183. static void
  184. ivb_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  185. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  186. unsigned int crtc_w, unsigned int crtc_h,
  187. uint32_t x, uint32_t y,
  188. uint32_t src_w, uint32_t src_h)
  189. {
  190. struct drm_device *dev = plane->dev;
  191. struct drm_i915_private *dev_priv = dev->dev_private;
  192. struct intel_plane *intel_plane = to_intel_plane(plane);
  193. int pipe = intel_plane->pipe;
  194. u32 sprctl, sprscale = 0;
  195. unsigned long sprsurf_offset, linear_offset;
  196. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  197. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  198. sprctl = I915_READ(SPRCTL(pipe));
  199. /* Mask out pixel format bits in case we change it */
  200. sprctl &= ~SPRITE_PIXFORMAT_MASK;
  201. sprctl &= ~SPRITE_RGB_ORDER_RGBX;
  202. sprctl &= ~SPRITE_YUV_BYTE_ORDER_MASK;
  203. sprctl &= ~SPRITE_TILED;
  204. switch (fb->pixel_format) {
  205. case DRM_FORMAT_XBGR8888:
  206. sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
  207. break;
  208. case DRM_FORMAT_XRGB8888:
  209. sprctl |= SPRITE_FORMAT_RGBX888;
  210. break;
  211. case DRM_FORMAT_YUYV:
  212. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
  213. break;
  214. case DRM_FORMAT_YVYU:
  215. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
  216. break;
  217. case DRM_FORMAT_UYVY:
  218. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
  219. break;
  220. case DRM_FORMAT_VYUY:
  221. sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
  222. break;
  223. default:
  224. BUG();
  225. }
  226. if (obj->tiling_mode != I915_TILING_NONE)
  227. sprctl |= SPRITE_TILED;
  228. /* must disable */
  229. sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
  230. sprctl |= SPRITE_ENABLE;
  231. if (IS_HASWELL(dev))
  232. sprctl |= SPRITE_PIPE_CSC_ENABLE;
  233. /* Sizes are 0 based */
  234. src_w--;
  235. src_h--;
  236. crtc_w--;
  237. crtc_h--;
  238. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  239. /*
  240. * IVB workaround: must disable low power watermarks for at least
  241. * one frame before enabling scaling. LP watermarks can be re-enabled
  242. * when scaling is disabled.
  243. */
  244. if (crtc_w != src_w || crtc_h != src_h) {
  245. dev_priv->sprite_scaling_enabled |= 1 << pipe;
  246. if (!scaling_was_enabled) {
  247. intel_update_watermarks(dev);
  248. intel_wait_for_vblank(dev, pipe);
  249. }
  250. sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
  251. } else
  252. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  253. I915_WRITE(SPRSTRIDE(pipe), fb->pitches[0]);
  254. I915_WRITE(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
  255. linear_offset = y * fb->pitches[0] + x * pixel_size;
  256. sprsurf_offset =
  257. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  258. pixel_size, fb->pitches[0]);
  259. linear_offset -= sprsurf_offset;
  260. /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
  261. * register */
  262. if (IS_HASWELL(dev))
  263. I915_WRITE(SPROFFSET(pipe), (y << 16) | x);
  264. else if (obj->tiling_mode != I915_TILING_NONE)
  265. I915_WRITE(SPRTILEOFF(pipe), (y << 16) | x);
  266. else
  267. I915_WRITE(SPRLINOFF(pipe), linear_offset);
  268. I915_WRITE(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
  269. if (intel_plane->can_scale)
  270. I915_WRITE(SPRSCALE(pipe), sprscale);
  271. I915_WRITE(SPRCTL(pipe), sprctl);
  272. I915_MODIFY_DISPBASE(SPRSURF(pipe), obj->gtt_offset + sprsurf_offset);
  273. POSTING_READ(SPRSURF(pipe));
  274. /* potentially re-enable LP watermarks */
  275. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  276. intel_update_watermarks(dev);
  277. }
  278. static void
  279. ivb_disable_plane(struct drm_plane *plane)
  280. {
  281. struct drm_device *dev = plane->dev;
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. struct intel_plane *intel_plane = to_intel_plane(plane);
  284. int pipe = intel_plane->pipe;
  285. bool scaling_was_enabled = dev_priv->sprite_scaling_enabled;
  286. I915_WRITE(SPRCTL(pipe), I915_READ(SPRCTL(pipe)) & ~SPRITE_ENABLE);
  287. /* Can't leave the scaler enabled... */
  288. if (intel_plane->can_scale)
  289. I915_WRITE(SPRSCALE(pipe), 0);
  290. /* Activate double buffered register update */
  291. I915_MODIFY_DISPBASE(SPRSURF(pipe), 0);
  292. POSTING_READ(SPRSURF(pipe));
  293. dev_priv->sprite_scaling_enabled &= ~(1 << pipe);
  294. /* potentially re-enable LP watermarks */
  295. if (scaling_was_enabled && !dev_priv->sprite_scaling_enabled)
  296. intel_update_watermarks(dev);
  297. }
  298. static int
  299. ivb_update_colorkey(struct drm_plane *plane,
  300. struct drm_intel_sprite_colorkey *key)
  301. {
  302. struct drm_device *dev = plane->dev;
  303. struct drm_i915_private *dev_priv = dev->dev_private;
  304. struct intel_plane *intel_plane;
  305. u32 sprctl;
  306. int ret = 0;
  307. intel_plane = to_intel_plane(plane);
  308. I915_WRITE(SPRKEYVAL(intel_plane->pipe), key->min_value);
  309. I915_WRITE(SPRKEYMAX(intel_plane->pipe), key->max_value);
  310. I915_WRITE(SPRKEYMSK(intel_plane->pipe), key->channel_mask);
  311. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  312. sprctl &= ~(SPRITE_SOURCE_KEY | SPRITE_DEST_KEY);
  313. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  314. sprctl |= SPRITE_DEST_KEY;
  315. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  316. sprctl |= SPRITE_SOURCE_KEY;
  317. I915_WRITE(SPRCTL(intel_plane->pipe), sprctl);
  318. POSTING_READ(SPRKEYMSK(intel_plane->pipe));
  319. return ret;
  320. }
  321. static void
  322. ivb_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  323. {
  324. struct drm_device *dev = plane->dev;
  325. struct drm_i915_private *dev_priv = dev->dev_private;
  326. struct intel_plane *intel_plane;
  327. u32 sprctl;
  328. intel_plane = to_intel_plane(plane);
  329. key->min_value = I915_READ(SPRKEYVAL(intel_plane->pipe));
  330. key->max_value = I915_READ(SPRKEYMAX(intel_plane->pipe));
  331. key->channel_mask = I915_READ(SPRKEYMSK(intel_plane->pipe));
  332. key->flags = 0;
  333. sprctl = I915_READ(SPRCTL(intel_plane->pipe));
  334. if (sprctl & SPRITE_DEST_KEY)
  335. key->flags = I915_SET_COLORKEY_DESTINATION;
  336. else if (sprctl & SPRITE_SOURCE_KEY)
  337. key->flags = I915_SET_COLORKEY_SOURCE;
  338. else
  339. key->flags = I915_SET_COLORKEY_NONE;
  340. }
  341. static void
  342. ilk_update_plane(struct drm_plane *plane, struct drm_framebuffer *fb,
  343. struct drm_i915_gem_object *obj, int crtc_x, int crtc_y,
  344. unsigned int crtc_w, unsigned int crtc_h,
  345. uint32_t x, uint32_t y,
  346. uint32_t src_w, uint32_t src_h)
  347. {
  348. struct drm_device *dev = plane->dev;
  349. struct drm_i915_private *dev_priv = dev->dev_private;
  350. struct intel_plane *intel_plane = to_intel_plane(plane);
  351. int pipe = intel_plane->pipe;
  352. unsigned long dvssurf_offset, linear_offset;
  353. u32 dvscntr, dvsscale;
  354. int pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
  355. dvscntr = I915_READ(DVSCNTR(pipe));
  356. /* Mask out pixel format bits in case we change it */
  357. dvscntr &= ~DVS_PIXFORMAT_MASK;
  358. dvscntr &= ~DVS_RGB_ORDER_XBGR;
  359. dvscntr &= ~DVS_YUV_BYTE_ORDER_MASK;
  360. dvscntr &= ~DVS_TILED;
  361. switch (fb->pixel_format) {
  362. case DRM_FORMAT_XBGR8888:
  363. dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
  364. break;
  365. case DRM_FORMAT_XRGB8888:
  366. dvscntr |= DVS_FORMAT_RGBX888;
  367. break;
  368. case DRM_FORMAT_YUYV:
  369. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
  370. break;
  371. case DRM_FORMAT_YVYU:
  372. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
  373. break;
  374. case DRM_FORMAT_UYVY:
  375. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
  376. break;
  377. case DRM_FORMAT_VYUY:
  378. dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
  379. break;
  380. default:
  381. BUG();
  382. }
  383. if (obj->tiling_mode != I915_TILING_NONE)
  384. dvscntr |= DVS_TILED;
  385. if (IS_GEN6(dev))
  386. dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
  387. dvscntr |= DVS_ENABLE;
  388. /* Sizes are 0 based */
  389. src_w--;
  390. src_h--;
  391. crtc_w--;
  392. crtc_h--;
  393. intel_update_sprite_watermarks(dev, pipe, crtc_w, pixel_size);
  394. dvsscale = 0;
  395. if (IS_GEN5(dev) || crtc_w != src_w || crtc_h != src_h)
  396. dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
  397. I915_WRITE(DVSSTRIDE(pipe), fb->pitches[0]);
  398. I915_WRITE(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
  399. linear_offset = y * fb->pitches[0] + x * pixel_size;
  400. dvssurf_offset =
  401. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  402. pixel_size, fb->pitches[0]);
  403. linear_offset -= dvssurf_offset;
  404. if (obj->tiling_mode != I915_TILING_NONE)
  405. I915_WRITE(DVSTILEOFF(pipe), (y << 16) | x);
  406. else
  407. I915_WRITE(DVSLINOFF(pipe), linear_offset);
  408. I915_WRITE(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
  409. I915_WRITE(DVSSCALE(pipe), dvsscale);
  410. I915_WRITE(DVSCNTR(pipe), dvscntr);
  411. I915_MODIFY_DISPBASE(DVSSURF(pipe), obj->gtt_offset + dvssurf_offset);
  412. POSTING_READ(DVSSURF(pipe));
  413. }
  414. static void
  415. ilk_disable_plane(struct drm_plane *plane)
  416. {
  417. struct drm_device *dev = plane->dev;
  418. struct drm_i915_private *dev_priv = dev->dev_private;
  419. struct intel_plane *intel_plane = to_intel_plane(plane);
  420. int pipe = intel_plane->pipe;
  421. I915_WRITE(DVSCNTR(pipe), I915_READ(DVSCNTR(pipe)) & ~DVS_ENABLE);
  422. /* Disable the scaler */
  423. I915_WRITE(DVSSCALE(pipe), 0);
  424. /* Flush double buffered register updates */
  425. I915_MODIFY_DISPBASE(DVSSURF(pipe), 0);
  426. POSTING_READ(DVSSURF(pipe));
  427. }
  428. static void
  429. intel_enable_primary(struct drm_crtc *crtc)
  430. {
  431. struct drm_device *dev = crtc->dev;
  432. struct drm_i915_private *dev_priv = dev->dev_private;
  433. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  434. int reg = DSPCNTR(intel_crtc->plane);
  435. if (!intel_crtc->primary_disabled)
  436. return;
  437. intel_crtc->primary_disabled = false;
  438. intel_update_fbc(dev);
  439. I915_WRITE(reg, I915_READ(reg) | DISPLAY_PLANE_ENABLE);
  440. }
  441. static void
  442. intel_disable_primary(struct drm_crtc *crtc)
  443. {
  444. struct drm_device *dev = crtc->dev;
  445. struct drm_i915_private *dev_priv = dev->dev_private;
  446. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  447. int reg = DSPCNTR(intel_crtc->plane);
  448. if (intel_crtc->primary_disabled)
  449. return;
  450. I915_WRITE(reg, I915_READ(reg) & ~DISPLAY_PLANE_ENABLE);
  451. intel_crtc->primary_disabled = true;
  452. intel_update_fbc(dev);
  453. }
  454. static int
  455. ilk_update_colorkey(struct drm_plane *plane,
  456. struct drm_intel_sprite_colorkey *key)
  457. {
  458. struct drm_device *dev = plane->dev;
  459. struct drm_i915_private *dev_priv = dev->dev_private;
  460. struct intel_plane *intel_plane;
  461. u32 dvscntr;
  462. int ret = 0;
  463. intel_plane = to_intel_plane(plane);
  464. I915_WRITE(DVSKEYVAL(intel_plane->pipe), key->min_value);
  465. I915_WRITE(DVSKEYMAX(intel_plane->pipe), key->max_value);
  466. I915_WRITE(DVSKEYMSK(intel_plane->pipe), key->channel_mask);
  467. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  468. dvscntr &= ~(DVS_SOURCE_KEY | DVS_DEST_KEY);
  469. if (key->flags & I915_SET_COLORKEY_DESTINATION)
  470. dvscntr |= DVS_DEST_KEY;
  471. else if (key->flags & I915_SET_COLORKEY_SOURCE)
  472. dvscntr |= DVS_SOURCE_KEY;
  473. I915_WRITE(DVSCNTR(intel_plane->pipe), dvscntr);
  474. POSTING_READ(DVSKEYMSK(intel_plane->pipe));
  475. return ret;
  476. }
  477. static void
  478. ilk_get_colorkey(struct drm_plane *plane, struct drm_intel_sprite_colorkey *key)
  479. {
  480. struct drm_device *dev = plane->dev;
  481. struct drm_i915_private *dev_priv = dev->dev_private;
  482. struct intel_plane *intel_plane;
  483. u32 dvscntr;
  484. intel_plane = to_intel_plane(plane);
  485. key->min_value = I915_READ(DVSKEYVAL(intel_plane->pipe));
  486. key->max_value = I915_READ(DVSKEYMAX(intel_plane->pipe));
  487. key->channel_mask = I915_READ(DVSKEYMSK(intel_plane->pipe));
  488. key->flags = 0;
  489. dvscntr = I915_READ(DVSCNTR(intel_plane->pipe));
  490. if (dvscntr & DVS_DEST_KEY)
  491. key->flags = I915_SET_COLORKEY_DESTINATION;
  492. else if (dvscntr & DVS_SOURCE_KEY)
  493. key->flags = I915_SET_COLORKEY_SOURCE;
  494. else
  495. key->flags = I915_SET_COLORKEY_NONE;
  496. }
  497. static int
  498. intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
  499. struct drm_framebuffer *fb, int crtc_x, int crtc_y,
  500. unsigned int crtc_w, unsigned int crtc_h,
  501. uint32_t src_x, uint32_t src_y,
  502. uint32_t src_w, uint32_t src_h)
  503. {
  504. struct drm_device *dev = plane->dev;
  505. struct drm_i915_private *dev_priv = dev->dev_private;
  506. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  507. struct intel_plane *intel_plane = to_intel_plane(plane);
  508. struct intel_framebuffer *intel_fb;
  509. struct drm_i915_gem_object *obj, *old_obj;
  510. int pipe = intel_plane->pipe;
  511. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  512. pipe);
  513. int ret = 0;
  514. int x = src_x >> 16, y = src_y >> 16;
  515. int primary_w = crtc->mode.hdisplay, primary_h = crtc->mode.vdisplay;
  516. bool disable_primary = false;
  517. intel_fb = to_intel_framebuffer(fb);
  518. obj = intel_fb->obj;
  519. old_obj = intel_plane->obj;
  520. intel_plane->crtc_x = crtc_x;
  521. intel_plane->crtc_y = crtc_y;
  522. intel_plane->crtc_w = crtc_w;
  523. intel_plane->crtc_h = crtc_h;
  524. intel_plane->src_x = src_x;
  525. intel_plane->src_y = src_y;
  526. intel_plane->src_w = src_w;
  527. intel_plane->src_h = src_h;
  528. src_w = src_w >> 16;
  529. src_h = src_h >> 16;
  530. /* Pipe must be running... */
  531. if (!(I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE))
  532. return -EINVAL;
  533. if (crtc_x >= primary_w || crtc_y >= primary_h)
  534. return -EINVAL;
  535. /* Don't modify another pipe's plane */
  536. if (intel_plane->pipe != intel_crtc->pipe)
  537. return -EINVAL;
  538. /* Sprite planes can be linear or x-tiled surfaces */
  539. switch (obj->tiling_mode) {
  540. case I915_TILING_NONE:
  541. case I915_TILING_X:
  542. break;
  543. default:
  544. return -EINVAL;
  545. }
  546. /*
  547. * Clamp the width & height into the visible area. Note we don't
  548. * try to scale the source if part of the visible region is offscreen.
  549. * The caller must handle that by adjusting source offset and size.
  550. */
  551. if ((crtc_x < 0) && ((crtc_x + crtc_w) > 0)) {
  552. crtc_w += crtc_x;
  553. crtc_x = 0;
  554. }
  555. if ((crtc_x + crtc_w) <= 0) /* Nothing to display */
  556. goto out;
  557. if ((crtc_x + crtc_w) > primary_w)
  558. crtc_w = primary_w - crtc_x;
  559. if ((crtc_y < 0) && ((crtc_y + crtc_h) > 0)) {
  560. crtc_h += crtc_y;
  561. crtc_y = 0;
  562. }
  563. if ((crtc_y + crtc_h) <= 0) /* Nothing to display */
  564. goto out;
  565. if (crtc_y + crtc_h > primary_h)
  566. crtc_h = primary_h - crtc_y;
  567. if (!crtc_w || !crtc_h) /* Again, nothing to display */
  568. goto out;
  569. /*
  570. * We may not have a scaler, eg. HSW does not have it any more
  571. */
  572. if (!intel_plane->can_scale && (crtc_w != src_w || crtc_h != src_h))
  573. return -EINVAL;
  574. /*
  575. * We can take a larger source and scale it down, but
  576. * only so much... 16x is the max on SNB.
  577. */
  578. if (((src_w * src_h) / (crtc_w * crtc_h)) > intel_plane->max_downscale)
  579. return -EINVAL;
  580. /*
  581. * If the sprite is completely covering the primary plane,
  582. * we can disable the primary and save power.
  583. */
  584. if ((crtc_x == 0) && (crtc_y == 0) &&
  585. (crtc_w == primary_w) && (crtc_h == primary_h))
  586. disable_primary = true;
  587. mutex_lock(&dev->struct_mutex);
  588. /* Note that this will apply the VT-d workaround for scanouts,
  589. * which is more restrictive than required for sprites. (The
  590. * primary plane requires 256KiB alignment with 64 PTE padding,
  591. * the sprite planes only require 128KiB alignment and 32 PTE padding.
  592. */
  593. ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
  594. if (ret)
  595. goto out_unlock;
  596. intel_plane->obj = obj;
  597. /*
  598. * Be sure to re-enable the primary before the sprite is no longer
  599. * covering it fully.
  600. */
  601. if (!disable_primary)
  602. intel_enable_primary(crtc);
  603. intel_plane->update_plane(plane, fb, obj, crtc_x, crtc_y,
  604. crtc_w, crtc_h, x, y, src_w, src_h);
  605. if (disable_primary)
  606. intel_disable_primary(crtc);
  607. /* Unpin old obj after new one is active to avoid ugliness */
  608. if (old_obj) {
  609. /*
  610. * It's fairly common to simply update the position of
  611. * an existing object. In that case, we don't need to
  612. * wait for vblank to avoid ugliness, we only need to
  613. * do the pin & ref bookkeeping.
  614. */
  615. if (old_obj != obj) {
  616. mutex_unlock(&dev->struct_mutex);
  617. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  618. mutex_lock(&dev->struct_mutex);
  619. }
  620. intel_unpin_fb_obj(old_obj);
  621. }
  622. out_unlock:
  623. mutex_unlock(&dev->struct_mutex);
  624. out:
  625. return ret;
  626. }
  627. static int
  628. intel_disable_plane(struct drm_plane *plane)
  629. {
  630. struct drm_device *dev = plane->dev;
  631. struct intel_plane *intel_plane = to_intel_plane(plane);
  632. int ret = 0;
  633. if (plane->crtc)
  634. intel_enable_primary(plane->crtc);
  635. intel_plane->disable_plane(plane);
  636. if (!intel_plane->obj)
  637. goto out;
  638. intel_wait_for_vblank(dev, intel_plane->pipe);
  639. mutex_lock(&dev->struct_mutex);
  640. intel_unpin_fb_obj(intel_plane->obj);
  641. intel_plane->obj = NULL;
  642. mutex_unlock(&dev->struct_mutex);
  643. out:
  644. return ret;
  645. }
  646. static void intel_destroy_plane(struct drm_plane *plane)
  647. {
  648. struct intel_plane *intel_plane = to_intel_plane(plane);
  649. intel_disable_plane(plane);
  650. drm_plane_cleanup(plane);
  651. kfree(intel_plane);
  652. }
  653. int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
  654. struct drm_file *file_priv)
  655. {
  656. struct drm_intel_sprite_colorkey *set = data;
  657. struct drm_mode_object *obj;
  658. struct drm_plane *plane;
  659. struct intel_plane *intel_plane;
  660. int ret = 0;
  661. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  662. return -ENODEV;
  663. /* Make sure we don't try to enable both src & dest simultaneously */
  664. if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
  665. return -EINVAL;
  666. drm_modeset_lock_all(dev);
  667. obj = drm_mode_object_find(dev, set->plane_id, DRM_MODE_OBJECT_PLANE);
  668. if (!obj) {
  669. ret = -EINVAL;
  670. goto out_unlock;
  671. }
  672. plane = obj_to_plane(obj);
  673. intel_plane = to_intel_plane(plane);
  674. ret = intel_plane->update_colorkey(plane, set);
  675. out_unlock:
  676. drm_modeset_unlock_all(dev);
  677. return ret;
  678. }
  679. int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
  680. struct drm_file *file_priv)
  681. {
  682. struct drm_intel_sprite_colorkey *get = data;
  683. struct drm_mode_object *obj;
  684. struct drm_plane *plane;
  685. struct intel_plane *intel_plane;
  686. int ret = 0;
  687. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  688. return -ENODEV;
  689. drm_modeset_lock_all(dev);
  690. obj = drm_mode_object_find(dev, get->plane_id, DRM_MODE_OBJECT_PLANE);
  691. if (!obj) {
  692. ret = -EINVAL;
  693. goto out_unlock;
  694. }
  695. plane = obj_to_plane(obj);
  696. intel_plane = to_intel_plane(plane);
  697. intel_plane->get_colorkey(plane, get);
  698. out_unlock:
  699. drm_modeset_unlock_all(dev);
  700. return ret;
  701. }
  702. void intel_plane_restore(struct drm_plane *plane)
  703. {
  704. struct intel_plane *intel_plane = to_intel_plane(plane);
  705. if (!plane->crtc || !plane->fb)
  706. return;
  707. intel_update_plane(plane, plane->crtc, plane->fb,
  708. intel_plane->crtc_x, intel_plane->crtc_y,
  709. intel_plane->crtc_w, intel_plane->crtc_h,
  710. intel_plane->src_x, intel_plane->src_y,
  711. intel_plane->src_w, intel_plane->src_h);
  712. }
  713. static const struct drm_plane_funcs intel_plane_funcs = {
  714. .update_plane = intel_update_plane,
  715. .disable_plane = intel_disable_plane,
  716. .destroy = intel_destroy_plane,
  717. };
  718. static uint32_t ilk_plane_formats[] = {
  719. DRM_FORMAT_XRGB8888,
  720. DRM_FORMAT_YUYV,
  721. DRM_FORMAT_YVYU,
  722. DRM_FORMAT_UYVY,
  723. DRM_FORMAT_VYUY,
  724. };
  725. static uint32_t snb_plane_formats[] = {
  726. DRM_FORMAT_XBGR8888,
  727. DRM_FORMAT_XRGB8888,
  728. DRM_FORMAT_YUYV,
  729. DRM_FORMAT_YVYU,
  730. DRM_FORMAT_UYVY,
  731. DRM_FORMAT_VYUY,
  732. };
  733. static uint32_t vlv_plane_formats[] = {
  734. DRM_FORMAT_RGB565,
  735. DRM_FORMAT_ABGR8888,
  736. DRM_FORMAT_ARGB8888,
  737. DRM_FORMAT_XBGR8888,
  738. DRM_FORMAT_XRGB8888,
  739. DRM_FORMAT_XBGR2101010,
  740. DRM_FORMAT_ABGR2101010,
  741. DRM_FORMAT_YUYV,
  742. DRM_FORMAT_YVYU,
  743. DRM_FORMAT_UYVY,
  744. DRM_FORMAT_VYUY,
  745. };
  746. int
  747. intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane)
  748. {
  749. struct intel_plane *intel_plane;
  750. unsigned long possible_crtcs;
  751. const uint32_t *plane_formats;
  752. int num_plane_formats;
  753. int ret;
  754. if (INTEL_INFO(dev)->gen < 5)
  755. return -ENODEV;
  756. intel_plane = kzalloc(sizeof(struct intel_plane), GFP_KERNEL);
  757. if (!intel_plane)
  758. return -ENOMEM;
  759. switch (INTEL_INFO(dev)->gen) {
  760. case 5:
  761. case 6:
  762. intel_plane->can_scale = true;
  763. intel_plane->max_downscale = 16;
  764. intel_plane->update_plane = ilk_update_plane;
  765. intel_plane->disable_plane = ilk_disable_plane;
  766. intel_plane->update_colorkey = ilk_update_colorkey;
  767. intel_plane->get_colorkey = ilk_get_colorkey;
  768. if (IS_GEN6(dev)) {
  769. plane_formats = snb_plane_formats;
  770. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  771. } else {
  772. plane_formats = ilk_plane_formats;
  773. num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
  774. }
  775. break;
  776. case 7:
  777. if (IS_IVYBRIDGE(dev)) {
  778. intel_plane->can_scale = true;
  779. intel_plane->max_downscale = 2;
  780. } else {
  781. intel_plane->can_scale = false;
  782. intel_plane->max_downscale = 1;
  783. }
  784. if (IS_VALLEYVIEW(dev)) {
  785. intel_plane->update_plane = vlv_update_plane;
  786. intel_plane->disable_plane = vlv_disable_plane;
  787. intel_plane->update_colorkey = vlv_update_colorkey;
  788. intel_plane->get_colorkey = vlv_get_colorkey;
  789. plane_formats = vlv_plane_formats;
  790. num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
  791. } else {
  792. intel_plane->update_plane = ivb_update_plane;
  793. intel_plane->disable_plane = ivb_disable_plane;
  794. intel_plane->update_colorkey = ivb_update_colorkey;
  795. intel_plane->get_colorkey = ivb_get_colorkey;
  796. plane_formats = snb_plane_formats;
  797. num_plane_formats = ARRAY_SIZE(snb_plane_formats);
  798. }
  799. break;
  800. default:
  801. kfree(intel_plane);
  802. return -ENODEV;
  803. }
  804. intel_plane->pipe = pipe;
  805. intel_plane->plane = plane;
  806. possible_crtcs = (1 << pipe);
  807. ret = drm_plane_init(dev, &intel_plane->base, possible_crtcs,
  808. &intel_plane_funcs,
  809. plane_formats, num_plane_formats,
  810. false);
  811. if (ret)
  812. kfree(intel_plane);
  813. return ret;
  814. }