intel_ringbuffer.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. static u32 i915_gem_get_seqno(struct drm_device *dev)
  35. {
  36. drm_i915_private_t *dev_priv = dev->dev_private;
  37. u32 seqno;
  38. seqno = dev_priv->next_seqno;
  39. /* reserve 0 for non-seqno */
  40. if (++dev_priv->next_seqno == 0)
  41. dev_priv->next_seqno = 1;
  42. return seqno;
  43. }
  44. static void
  45. render_ring_flush(struct drm_device *dev,
  46. struct intel_ring_buffer *ring,
  47. u32 invalidate_domains,
  48. u32 flush_domains)
  49. {
  50. drm_i915_private_t *dev_priv = dev->dev_private;
  51. u32 cmd;
  52. #if WATCH_EXEC
  53. DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
  54. invalidate_domains, flush_domains);
  55. #endif
  56. trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
  57. invalidate_domains, flush_domains);
  58. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  59. /*
  60. * read/write caches:
  61. *
  62. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  63. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  64. * also flushed at 2d versus 3d pipeline switches.
  65. *
  66. * read-only caches:
  67. *
  68. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  69. * MI_READ_FLUSH is set, and is always flushed on 965.
  70. *
  71. * I915_GEM_DOMAIN_COMMAND may not exist?
  72. *
  73. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  74. * invalidated when MI_EXE_FLUSH is set.
  75. *
  76. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  77. * invalidated with every MI_FLUSH.
  78. *
  79. * TLBs:
  80. *
  81. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  82. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  83. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  84. * are flushed at any MI_FLUSH.
  85. */
  86. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  87. if ((invalidate_domains|flush_domains) &
  88. I915_GEM_DOMAIN_RENDER)
  89. cmd &= ~MI_NO_WRITE_FLUSH;
  90. if (INTEL_INFO(dev)->gen < 4) {
  91. /*
  92. * On the 965, the sampler cache always gets flushed
  93. * and this bit is reserved.
  94. */
  95. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  96. cmd |= MI_READ_FLUSH;
  97. }
  98. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  99. cmd |= MI_EXE_FLUSH;
  100. #if WATCH_EXEC
  101. DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
  102. #endif
  103. intel_ring_begin(dev, ring, 2);
  104. intel_ring_emit(dev, ring, cmd);
  105. intel_ring_emit(dev, ring, MI_NOOP);
  106. intel_ring_advance(dev, ring);
  107. }
  108. }
  109. static unsigned int render_ring_get_head(struct drm_device *dev,
  110. struct intel_ring_buffer *ring)
  111. {
  112. drm_i915_private_t *dev_priv = dev->dev_private;
  113. return I915_READ(PRB0_HEAD) & HEAD_ADDR;
  114. }
  115. static unsigned int render_ring_get_tail(struct drm_device *dev,
  116. struct intel_ring_buffer *ring)
  117. {
  118. drm_i915_private_t *dev_priv = dev->dev_private;
  119. return I915_READ(PRB0_TAIL) & TAIL_ADDR;
  120. }
  121. static inline void render_ring_set_tail(struct drm_device *dev, u32 value)
  122. {
  123. drm_i915_private_t *dev_priv = dev->dev_private;
  124. I915_WRITE(PRB0_TAIL, value);
  125. }
  126. static unsigned int render_ring_get_active_head(struct drm_device *dev,
  127. struct intel_ring_buffer *ring)
  128. {
  129. drm_i915_private_t *dev_priv = dev->dev_private;
  130. u32 acthd_reg = INTEL_INFO(dev)->gen ? ACTHD_I965 : ACTHD;
  131. return I915_READ(acthd_reg);
  132. }
  133. static void render_ring_advance_ring(struct drm_device *dev,
  134. struct intel_ring_buffer *ring)
  135. {
  136. render_ring_set_tail(dev, ring->tail);
  137. }
  138. static int init_ring_common(struct drm_device *dev,
  139. struct intel_ring_buffer *ring)
  140. {
  141. u32 head;
  142. drm_i915_private_t *dev_priv = dev->dev_private;
  143. struct drm_i915_gem_object *obj_priv;
  144. obj_priv = to_intel_bo(ring->gem_object);
  145. /* Stop the ring if it's running. */
  146. I915_WRITE(ring->regs.ctl, 0);
  147. I915_WRITE(ring->regs.head, 0);
  148. ring->set_tail(dev, 0);
  149. /* Initialize the ring. */
  150. I915_WRITE(ring->regs.start, obj_priv->gtt_offset);
  151. head = ring->get_head(dev, ring);
  152. /* G45 ring initialization fails to reset head to zero */
  153. if (head != 0) {
  154. DRM_ERROR("%s head not reset to zero "
  155. "ctl %08x head %08x tail %08x start %08x\n",
  156. ring->name,
  157. I915_READ(ring->regs.ctl),
  158. I915_READ(ring->regs.head),
  159. I915_READ(ring->regs.tail),
  160. I915_READ(ring->regs.start));
  161. I915_WRITE(ring->regs.head, 0);
  162. DRM_ERROR("%s head forced to zero "
  163. "ctl %08x head %08x tail %08x start %08x\n",
  164. ring->name,
  165. I915_READ(ring->regs.ctl),
  166. I915_READ(ring->regs.head),
  167. I915_READ(ring->regs.tail),
  168. I915_READ(ring->regs.start));
  169. }
  170. I915_WRITE(ring->regs.ctl,
  171. ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
  172. | RING_NO_REPORT | RING_VALID);
  173. head = I915_READ(ring->regs.head) & HEAD_ADDR;
  174. /* If the head is still not zero, the ring is dead */
  175. if (head != 0) {
  176. DRM_ERROR("%s initialization failed "
  177. "ctl %08x head %08x tail %08x start %08x\n",
  178. ring->name,
  179. I915_READ(ring->regs.ctl),
  180. I915_READ(ring->regs.head),
  181. I915_READ(ring->regs.tail),
  182. I915_READ(ring->regs.start));
  183. return -EIO;
  184. }
  185. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  186. i915_kernel_lost_context(dev);
  187. else {
  188. ring->head = ring->get_head(dev, ring);
  189. ring->tail = ring->get_tail(dev, ring);
  190. ring->space = ring->head - (ring->tail + 8);
  191. if (ring->space < 0)
  192. ring->space += ring->size;
  193. }
  194. return 0;
  195. }
  196. static int init_render_ring(struct drm_device *dev,
  197. struct intel_ring_buffer *ring)
  198. {
  199. drm_i915_private_t *dev_priv = dev->dev_private;
  200. int ret = init_ring_common(dev, ring);
  201. int mode;
  202. if (INTEL_INFO(dev)->gen > 3) {
  203. mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  204. if (IS_GEN6(dev))
  205. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  206. I915_WRITE(MI_MODE, mode);
  207. }
  208. return ret;
  209. }
  210. #define PIPE_CONTROL_FLUSH(addr) \
  211. do { \
  212. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  213. PIPE_CONTROL_DEPTH_STALL | 2); \
  214. OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
  215. OUT_RING(0); \
  216. OUT_RING(0); \
  217. } while (0)
  218. /**
  219. * Creates a new sequence number, emitting a write of it to the status page
  220. * plus an interrupt, which will trigger i915_user_interrupt_handler.
  221. *
  222. * Must be called with struct_lock held.
  223. *
  224. * Returned sequence numbers are nonzero on success.
  225. */
  226. static u32
  227. render_ring_add_request(struct drm_device *dev,
  228. struct intel_ring_buffer *ring,
  229. struct drm_file *file_priv,
  230. u32 flush_domains)
  231. {
  232. drm_i915_private_t *dev_priv = dev->dev_private;
  233. u32 seqno;
  234. seqno = i915_gem_get_seqno(dev);
  235. if (IS_GEN6(dev)) {
  236. BEGIN_LP_RING(6);
  237. OUT_RING(GFX_OP_PIPE_CONTROL | 3);
  238. OUT_RING(PIPE_CONTROL_QW_WRITE |
  239. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
  240. PIPE_CONTROL_NOTIFY);
  241. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  242. OUT_RING(seqno);
  243. OUT_RING(0);
  244. OUT_RING(0);
  245. ADVANCE_LP_RING();
  246. } else if (HAS_PIPE_CONTROL(dev)) {
  247. u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
  248. /*
  249. * Workaround qword write incoherence by flushing the
  250. * PIPE_NOTIFY buffers out to memory before requesting
  251. * an interrupt.
  252. */
  253. BEGIN_LP_RING(32);
  254. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  255. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  256. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  257. OUT_RING(seqno);
  258. OUT_RING(0);
  259. PIPE_CONTROL_FLUSH(scratch_addr);
  260. scratch_addr += 128; /* write to separate cachelines */
  261. PIPE_CONTROL_FLUSH(scratch_addr);
  262. scratch_addr += 128;
  263. PIPE_CONTROL_FLUSH(scratch_addr);
  264. scratch_addr += 128;
  265. PIPE_CONTROL_FLUSH(scratch_addr);
  266. scratch_addr += 128;
  267. PIPE_CONTROL_FLUSH(scratch_addr);
  268. scratch_addr += 128;
  269. PIPE_CONTROL_FLUSH(scratch_addr);
  270. OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  271. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  272. PIPE_CONTROL_NOTIFY);
  273. OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
  274. OUT_RING(seqno);
  275. OUT_RING(0);
  276. ADVANCE_LP_RING();
  277. } else {
  278. BEGIN_LP_RING(4);
  279. OUT_RING(MI_STORE_DWORD_INDEX);
  280. OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  281. OUT_RING(seqno);
  282. OUT_RING(MI_USER_INTERRUPT);
  283. ADVANCE_LP_RING();
  284. }
  285. return seqno;
  286. }
  287. static u32
  288. render_ring_get_gem_seqno(struct drm_device *dev,
  289. struct intel_ring_buffer *ring)
  290. {
  291. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  292. if (HAS_PIPE_CONTROL(dev))
  293. return ((volatile u32 *)(dev_priv->seqno_page))[0];
  294. else
  295. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  296. }
  297. static void
  298. render_ring_get_user_irq(struct drm_device *dev,
  299. struct intel_ring_buffer *ring)
  300. {
  301. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  302. unsigned long irqflags;
  303. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  304. if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
  305. if (HAS_PCH_SPLIT(dev))
  306. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  307. else
  308. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  309. }
  310. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  311. }
  312. static void
  313. render_ring_put_user_irq(struct drm_device *dev,
  314. struct intel_ring_buffer *ring)
  315. {
  316. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  317. unsigned long irqflags;
  318. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  319. BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
  320. if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
  321. if (HAS_PCH_SPLIT(dev))
  322. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  323. else
  324. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  325. }
  326. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  327. }
  328. static void render_setup_status_page(struct drm_device *dev,
  329. struct intel_ring_buffer *ring)
  330. {
  331. drm_i915_private_t *dev_priv = dev->dev_private;
  332. if (IS_GEN6(dev)) {
  333. I915_WRITE(HWS_PGA_GEN6, ring->status_page.gfx_addr);
  334. I915_READ(HWS_PGA_GEN6); /* posting read */
  335. } else {
  336. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  337. I915_READ(HWS_PGA); /* posting read */
  338. }
  339. }
  340. void
  341. bsd_ring_flush(struct drm_device *dev,
  342. struct intel_ring_buffer *ring,
  343. u32 invalidate_domains,
  344. u32 flush_domains)
  345. {
  346. intel_ring_begin(dev, ring, 2);
  347. intel_ring_emit(dev, ring, MI_FLUSH);
  348. intel_ring_emit(dev, ring, MI_NOOP);
  349. intel_ring_advance(dev, ring);
  350. }
  351. static inline unsigned int bsd_ring_get_head(struct drm_device *dev,
  352. struct intel_ring_buffer *ring)
  353. {
  354. drm_i915_private_t *dev_priv = dev->dev_private;
  355. return I915_READ(BSD_RING_HEAD) & HEAD_ADDR;
  356. }
  357. static inline unsigned int bsd_ring_get_tail(struct drm_device *dev,
  358. struct intel_ring_buffer *ring)
  359. {
  360. drm_i915_private_t *dev_priv = dev->dev_private;
  361. return I915_READ(BSD_RING_TAIL) & TAIL_ADDR;
  362. }
  363. static inline void bsd_ring_set_tail(struct drm_device *dev, u32 value)
  364. {
  365. drm_i915_private_t *dev_priv = dev->dev_private;
  366. I915_WRITE(BSD_RING_TAIL, value);
  367. }
  368. static inline unsigned int bsd_ring_get_active_head(struct drm_device *dev,
  369. struct intel_ring_buffer *ring)
  370. {
  371. drm_i915_private_t *dev_priv = dev->dev_private;
  372. return I915_READ(BSD_RING_ACTHD);
  373. }
  374. static inline void bsd_ring_advance_ring(struct drm_device *dev,
  375. struct intel_ring_buffer *ring)
  376. {
  377. bsd_ring_set_tail(dev, ring->tail);
  378. }
  379. static int init_bsd_ring(struct drm_device *dev,
  380. struct intel_ring_buffer *ring)
  381. {
  382. return init_ring_common(dev, ring);
  383. }
  384. static u32
  385. bsd_ring_add_request(struct drm_device *dev,
  386. struct intel_ring_buffer *ring,
  387. struct drm_file *file_priv,
  388. u32 flush_domains)
  389. {
  390. u32 seqno;
  391. seqno = i915_gem_get_seqno(dev);
  392. intel_ring_begin(dev, ring, 4);
  393. intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
  394. intel_ring_emit(dev, ring,
  395. I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  396. intel_ring_emit(dev, ring, seqno);
  397. intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
  398. intel_ring_advance(dev, ring);
  399. DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
  400. return seqno;
  401. }
  402. static void bsd_setup_status_page(struct drm_device *dev,
  403. struct intel_ring_buffer *ring)
  404. {
  405. drm_i915_private_t *dev_priv = dev->dev_private;
  406. I915_WRITE(BSD_HWS_PGA, ring->status_page.gfx_addr);
  407. I915_READ(BSD_HWS_PGA);
  408. }
  409. static void
  410. bsd_ring_get_user_irq(struct drm_device *dev,
  411. struct intel_ring_buffer *ring)
  412. {
  413. /* do nothing */
  414. }
  415. static void
  416. bsd_ring_put_user_irq(struct drm_device *dev,
  417. struct intel_ring_buffer *ring)
  418. {
  419. /* do nothing */
  420. }
  421. static u32
  422. bsd_ring_get_gem_seqno(struct drm_device *dev,
  423. struct intel_ring_buffer *ring)
  424. {
  425. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  426. }
  427. static int
  428. bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  429. struct intel_ring_buffer *ring,
  430. struct drm_i915_gem_execbuffer2 *exec,
  431. struct drm_clip_rect *cliprects,
  432. uint64_t exec_offset)
  433. {
  434. uint32_t exec_start;
  435. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  436. intel_ring_begin(dev, ring, 2);
  437. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
  438. (2 << 6) | MI_BATCH_NON_SECURE_I965);
  439. intel_ring_emit(dev, ring, exec_start);
  440. intel_ring_advance(dev, ring);
  441. return 0;
  442. }
  443. static int
  444. render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
  445. struct intel_ring_buffer *ring,
  446. struct drm_i915_gem_execbuffer2 *exec,
  447. struct drm_clip_rect *cliprects,
  448. uint64_t exec_offset)
  449. {
  450. drm_i915_private_t *dev_priv = dev->dev_private;
  451. int nbox = exec->num_cliprects;
  452. int i = 0, count;
  453. uint32_t exec_start, exec_len;
  454. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  455. exec_len = (uint32_t) exec->batch_len;
  456. trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
  457. count = nbox ? nbox : 1;
  458. for (i = 0; i < count; i++) {
  459. if (i < nbox) {
  460. int ret = i915_emit_box(dev, cliprects, i,
  461. exec->DR1, exec->DR4);
  462. if (ret)
  463. return ret;
  464. }
  465. if (IS_I830(dev) || IS_845G(dev)) {
  466. intel_ring_begin(dev, ring, 4);
  467. intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
  468. intel_ring_emit(dev, ring,
  469. exec_start | MI_BATCH_NON_SECURE);
  470. intel_ring_emit(dev, ring, exec_start + exec_len - 4);
  471. intel_ring_emit(dev, ring, 0);
  472. } else {
  473. intel_ring_begin(dev, ring, 4);
  474. if (INTEL_INFO(dev)->gen >= 4) {
  475. intel_ring_emit(dev, ring,
  476. MI_BATCH_BUFFER_START | (2 << 6)
  477. | MI_BATCH_NON_SECURE_I965);
  478. intel_ring_emit(dev, ring, exec_start);
  479. } else {
  480. intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
  481. | (2 << 6));
  482. intel_ring_emit(dev, ring, exec_start |
  483. MI_BATCH_NON_SECURE);
  484. }
  485. }
  486. intel_ring_advance(dev, ring);
  487. }
  488. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  489. intel_ring_begin(dev, ring, 2);
  490. intel_ring_emit(dev, ring, MI_FLUSH |
  491. MI_NO_WRITE_FLUSH |
  492. MI_INVALIDATE_ISP );
  493. intel_ring_emit(dev, ring, MI_NOOP);
  494. intel_ring_advance(dev, ring);
  495. }
  496. /* XXX breadcrumb */
  497. return 0;
  498. }
  499. static void cleanup_status_page(struct drm_device *dev,
  500. struct intel_ring_buffer *ring)
  501. {
  502. drm_i915_private_t *dev_priv = dev->dev_private;
  503. struct drm_gem_object *obj;
  504. struct drm_i915_gem_object *obj_priv;
  505. obj = ring->status_page.obj;
  506. if (obj == NULL)
  507. return;
  508. obj_priv = to_intel_bo(obj);
  509. kunmap(obj_priv->pages[0]);
  510. i915_gem_object_unpin(obj);
  511. drm_gem_object_unreference(obj);
  512. ring->status_page.obj = NULL;
  513. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  514. }
  515. static int init_status_page(struct drm_device *dev,
  516. struct intel_ring_buffer *ring)
  517. {
  518. drm_i915_private_t *dev_priv = dev->dev_private;
  519. struct drm_gem_object *obj;
  520. struct drm_i915_gem_object *obj_priv;
  521. int ret;
  522. obj = i915_gem_alloc_object(dev, 4096);
  523. if (obj == NULL) {
  524. DRM_ERROR("Failed to allocate status page\n");
  525. ret = -ENOMEM;
  526. goto err;
  527. }
  528. obj_priv = to_intel_bo(obj);
  529. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  530. ret = i915_gem_object_pin(obj, 4096);
  531. if (ret != 0) {
  532. goto err_unref;
  533. }
  534. ring->status_page.gfx_addr = obj_priv->gtt_offset;
  535. ring->status_page.page_addr = kmap(obj_priv->pages[0]);
  536. if (ring->status_page.page_addr == NULL) {
  537. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  538. goto err_unpin;
  539. }
  540. ring->status_page.obj = obj;
  541. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  542. ring->setup_status_page(dev, ring);
  543. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  544. ring->name, ring->status_page.gfx_addr);
  545. return 0;
  546. err_unpin:
  547. i915_gem_object_unpin(obj);
  548. err_unref:
  549. drm_gem_object_unreference(obj);
  550. err:
  551. return ret;
  552. }
  553. int intel_init_ring_buffer(struct drm_device *dev,
  554. struct intel_ring_buffer *ring)
  555. {
  556. struct drm_i915_gem_object *obj_priv;
  557. struct drm_gem_object *obj;
  558. int ret;
  559. ring->dev = dev;
  560. if (I915_NEED_GFX_HWS(dev)) {
  561. ret = init_status_page(dev, ring);
  562. if (ret)
  563. return ret;
  564. }
  565. obj = i915_gem_alloc_object(dev, ring->size);
  566. if (obj == NULL) {
  567. DRM_ERROR("Failed to allocate ringbuffer\n");
  568. ret = -ENOMEM;
  569. goto err_hws;
  570. }
  571. ring->gem_object = obj;
  572. ret = i915_gem_object_pin(obj, ring->alignment);
  573. if (ret)
  574. goto err_unref;
  575. obj_priv = to_intel_bo(obj);
  576. ring->map.size = ring->size;
  577. ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
  578. ring->map.type = 0;
  579. ring->map.flags = 0;
  580. ring->map.mtrr = 0;
  581. drm_core_ioremap_wc(&ring->map, dev);
  582. if (ring->map.handle == NULL) {
  583. DRM_ERROR("Failed to map ringbuffer.\n");
  584. ret = -EINVAL;
  585. goto err_unpin;
  586. }
  587. ring->virtual_start = ring->map.handle;
  588. ret = ring->init(dev, ring);
  589. if (ret)
  590. goto err_unmap;
  591. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  592. i915_kernel_lost_context(dev);
  593. else {
  594. ring->head = ring->get_head(dev, ring);
  595. ring->tail = ring->get_tail(dev, ring);
  596. ring->space = ring->head - (ring->tail + 8);
  597. if (ring->space < 0)
  598. ring->space += ring->size;
  599. }
  600. INIT_LIST_HEAD(&ring->active_list);
  601. INIT_LIST_HEAD(&ring->request_list);
  602. return ret;
  603. err_unmap:
  604. drm_core_ioremapfree(&ring->map, dev);
  605. err_unpin:
  606. i915_gem_object_unpin(obj);
  607. err_unref:
  608. drm_gem_object_unreference(obj);
  609. ring->gem_object = NULL;
  610. err_hws:
  611. cleanup_status_page(dev, ring);
  612. return ret;
  613. }
  614. void intel_cleanup_ring_buffer(struct drm_device *dev,
  615. struct intel_ring_buffer *ring)
  616. {
  617. if (ring->gem_object == NULL)
  618. return;
  619. drm_core_ioremapfree(&ring->map, dev);
  620. i915_gem_object_unpin(ring->gem_object);
  621. drm_gem_object_unreference(ring->gem_object);
  622. ring->gem_object = NULL;
  623. cleanup_status_page(dev, ring);
  624. }
  625. int intel_wrap_ring_buffer(struct drm_device *dev,
  626. struct intel_ring_buffer *ring)
  627. {
  628. unsigned int *virt;
  629. int rem;
  630. rem = ring->size - ring->tail;
  631. if (ring->space < rem) {
  632. int ret = intel_wait_ring_buffer(dev, ring, rem);
  633. if (ret)
  634. return ret;
  635. }
  636. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  637. rem /= 8;
  638. while (rem--) {
  639. *virt++ = MI_NOOP;
  640. *virt++ = MI_NOOP;
  641. }
  642. ring->tail = 0;
  643. ring->space = ring->head - 8;
  644. return 0;
  645. }
  646. int intel_wait_ring_buffer(struct drm_device *dev,
  647. struct intel_ring_buffer *ring, int n)
  648. {
  649. unsigned long end;
  650. trace_i915_ring_wait_begin (dev);
  651. end = jiffies + 3 * HZ;
  652. do {
  653. ring->head = ring->get_head(dev, ring);
  654. ring->space = ring->head - (ring->tail + 8);
  655. if (ring->space < 0)
  656. ring->space += ring->size;
  657. if (ring->space >= n) {
  658. trace_i915_ring_wait_end (dev);
  659. return 0;
  660. }
  661. if (dev->primary->master) {
  662. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  663. if (master_priv->sarea_priv)
  664. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  665. }
  666. yield();
  667. } while (!time_after(jiffies, end));
  668. trace_i915_ring_wait_end (dev);
  669. return -EBUSY;
  670. }
  671. void intel_ring_begin(struct drm_device *dev,
  672. struct intel_ring_buffer *ring, int num_dwords)
  673. {
  674. int n = 4*num_dwords;
  675. if (unlikely(ring->tail + n > ring->size))
  676. intel_wrap_ring_buffer(dev, ring);
  677. if (unlikely(ring->space < n))
  678. intel_wait_ring_buffer(dev, ring, n);
  679. ring->space -= n;
  680. }
  681. void intel_ring_advance(struct drm_device *dev,
  682. struct intel_ring_buffer *ring)
  683. {
  684. ring->tail &= ring->size - 1;
  685. ring->advance_ring(dev, ring);
  686. }
  687. void intel_fill_struct(struct drm_device *dev,
  688. struct intel_ring_buffer *ring,
  689. void *data,
  690. unsigned int len)
  691. {
  692. unsigned int *virt = ring->virtual_start + ring->tail;
  693. BUG_ON((len&~(4-1)) != 0);
  694. intel_ring_begin(dev, ring, len/4);
  695. memcpy(virt, data, len);
  696. ring->tail += len;
  697. ring->tail &= ring->size - 1;
  698. ring->space -= len;
  699. intel_ring_advance(dev, ring);
  700. }
  701. static struct intel_ring_buffer render_ring = {
  702. .name = "render ring",
  703. .id = RING_RENDER,
  704. .regs = {
  705. .ctl = PRB0_CTL,
  706. .head = PRB0_HEAD,
  707. .tail = PRB0_TAIL,
  708. .start = PRB0_START
  709. },
  710. .size = 32 * PAGE_SIZE,
  711. .alignment = PAGE_SIZE,
  712. .virtual_start = NULL,
  713. .dev = NULL,
  714. .gem_object = NULL,
  715. .head = 0,
  716. .tail = 0,
  717. .space = 0,
  718. .user_irq_refcount = 0,
  719. .irq_gem_seqno = 0,
  720. .waiting_gem_seqno = 0,
  721. .setup_status_page = render_setup_status_page,
  722. .init = init_render_ring,
  723. .get_head = render_ring_get_head,
  724. .get_tail = render_ring_get_tail,
  725. .set_tail = render_ring_set_tail,
  726. .get_active_head = render_ring_get_active_head,
  727. .advance_ring = render_ring_advance_ring,
  728. .flush = render_ring_flush,
  729. .add_request = render_ring_add_request,
  730. .get_gem_seqno = render_ring_get_gem_seqno,
  731. .user_irq_get = render_ring_get_user_irq,
  732. .user_irq_put = render_ring_put_user_irq,
  733. .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
  734. .status_page = {NULL, 0, NULL},
  735. .map = {0,}
  736. };
  737. /* ring buffer for bit-stream decoder */
  738. static struct intel_ring_buffer bsd_ring = {
  739. .name = "bsd ring",
  740. .id = RING_BSD,
  741. .regs = {
  742. .ctl = BSD_RING_CTL,
  743. .head = BSD_RING_HEAD,
  744. .tail = BSD_RING_TAIL,
  745. .start = BSD_RING_START
  746. },
  747. .size = 32 * PAGE_SIZE,
  748. .alignment = PAGE_SIZE,
  749. .virtual_start = NULL,
  750. .dev = NULL,
  751. .gem_object = NULL,
  752. .head = 0,
  753. .tail = 0,
  754. .space = 0,
  755. .user_irq_refcount = 0,
  756. .irq_gem_seqno = 0,
  757. .waiting_gem_seqno = 0,
  758. .setup_status_page = bsd_setup_status_page,
  759. .init = init_bsd_ring,
  760. .get_head = bsd_ring_get_head,
  761. .get_tail = bsd_ring_get_tail,
  762. .set_tail = bsd_ring_set_tail,
  763. .get_active_head = bsd_ring_get_active_head,
  764. .advance_ring = bsd_ring_advance_ring,
  765. .flush = bsd_ring_flush,
  766. .add_request = bsd_ring_add_request,
  767. .get_gem_seqno = bsd_ring_get_gem_seqno,
  768. .user_irq_get = bsd_ring_get_user_irq,
  769. .user_irq_put = bsd_ring_put_user_irq,
  770. .dispatch_gem_execbuffer = bsd_ring_dispatch_gem_execbuffer,
  771. .status_page = {NULL, 0, NULL},
  772. .map = {0,}
  773. };
  774. int intel_init_render_ring_buffer(struct drm_device *dev)
  775. {
  776. drm_i915_private_t *dev_priv = dev->dev_private;
  777. dev_priv->render_ring = render_ring;
  778. if (!I915_NEED_GFX_HWS(dev)) {
  779. dev_priv->render_ring.status_page.page_addr
  780. = dev_priv->status_page_dmah->vaddr;
  781. memset(dev_priv->render_ring.status_page.page_addr,
  782. 0, PAGE_SIZE);
  783. }
  784. return intel_init_ring_buffer(dev, &dev_priv->render_ring);
  785. }
  786. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  787. {
  788. drm_i915_private_t *dev_priv = dev->dev_private;
  789. dev_priv->bsd_ring = bsd_ring;
  790. return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
  791. }