megaraid_sas_fusion.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. /*
  2. * Linux MegaRAID driver for SAS based RAID controllers
  3. *
  4. * Copyright (c) 2009-2012 LSI Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. *
  20. * FILE: megaraid_sas_fusion.h
  21. *
  22. * Authors: LSI Corporation
  23. * Manoj Jose
  24. * Sumant Patro
  25. *
  26. * Send feedback to: <megaraidlinux@lsi.com>
  27. *
  28. * Mail to: LSI Corporation, 1621 Barber Lane, Milpitas, CA 95035
  29. * ATTN: Linuxraid
  30. */
  31. #ifndef _MEGARAID_SAS_FUSION_H_
  32. #define _MEGARAID_SAS_FUSION_H_
  33. /* Fusion defines */
  34. #define MEGASAS_MAX_SZ_CHAIN_FRAME 1024
  35. #define MFI_FUSION_ENABLE_INTERRUPT_MASK (0x00000009)
  36. #define MEGA_MPI2_RAID_DEFAULT_IO_FRAME_SIZE 256
  37. #define MEGASAS_MPI2_FUNCTION_PASSTHRU_IO_REQUEST 0xF0
  38. #define MEGASAS_MPI2_FUNCTION_LD_IO_REQUEST 0xF1
  39. #define MEGASAS_LOAD_BALANCE_FLAG 0x1
  40. #define MEGASAS_DCMD_MBOX_PEND_FLAG 0x1
  41. #define HOST_DIAG_WRITE_ENABLE 0x80
  42. #define HOST_DIAG_RESET_ADAPTER 0x4
  43. #define MEGASAS_FUSION_MAX_RESET_TRIES 3
  44. #define MAX_MSIX_QUEUES_FUSION 128
  45. /* Invader defines */
  46. #define MPI2_TYPE_CUDA 0x2
  47. #define MPI25_SAS_DEVICE0_FLAGS_ENABLED_FAST_PATH 0x4000
  48. #define MR_RL_FLAGS_GRANT_DESTINATION_CPU0 0x00
  49. #define MR_RL_FLAGS_GRANT_DESTINATION_CPU1 0x10
  50. #define MR_RL_FLAGS_GRANT_DESTINATION_CUDA 0x80
  51. #define MR_RL_FLAGS_SEQ_NUM_ENABLE 0x8
  52. /* T10 PI defines */
  53. #define MR_PROT_INFO_TYPE_CONTROLLER 0x8
  54. #define MEGASAS_SCSI_VARIABLE_LENGTH_CMD 0x7f
  55. #define MEGASAS_SCSI_SERVICE_ACTION_READ32 0x9
  56. #define MEGASAS_SCSI_SERVICE_ACTION_WRITE32 0xB
  57. #define MEGASAS_SCSI_ADDL_CDB_LEN 0x18
  58. #define MEGASAS_RD_WR_PROTECT_CHECK_ALL 0x20
  59. #define MEGASAS_RD_WR_PROTECT_CHECK_NONE 0x60
  60. #define MPI2_SUP_REPLY_POST_HOST_INDEX_OFFSET (0x0000030C)
  61. #define MPI2_REPLY_POST_HOST_INDEX_OFFSET (0x0000006C)
  62. /*
  63. * Raid context flags
  64. */
  65. #define MR_RAID_CTX_RAID_FLAGS_IO_SUB_TYPE_SHIFT 0x4
  66. #define MR_RAID_CTX_RAID_FLAGS_IO_SUB_TYPE_MASK 0x30
  67. enum MR_RAID_FLAGS_IO_SUB_TYPE {
  68. MR_RAID_FLAGS_IO_SUB_TYPE_NONE = 0,
  69. MR_RAID_FLAGS_IO_SUB_TYPE_SYSTEM_PD = 1,
  70. };
  71. /*
  72. * Request descriptor types
  73. */
  74. #define MEGASAS_REQ_DESCRIPT_FLAGS_LD_IO 0x7
  75. #define MEGASAS_REQ_DESCRIPT_FLAGS_MFA 0x1
  76. #define MEGASAS_REQ_DESCRIPT_FLAGS_NO_LOCK 0x2
  77. #define MEGASAS_REQ_DESCRIPT_FLAGS_TYPE_SHIFT 1
  78. #define MEGASAS_FP_CMD_LEN 16
  79. #define MEGASAS_FUSION_IN_RESET 0
  80. /*
  81. * Raid Context structure which describes MegaRAID specific IO Paramenters
  82. * This resides at offset 0x60 where the SGL normally starts in MPT IO Frames
  83. */
  84. struct RAID_CONTEXT {
  85. u8 Type:4;
  86. u8 nseg:4;
  87. u8 resvd0;
  88. u16 timeoutValue;
  89. u8 regLockFlags;
  90. u8 resvd1;
  91. u16 VirtualDiskTgtId;
  92. u64 regLockRowLBA;
  93. u32 regLockLength;
  94. u16 nextLMId;
  95. u8 exStatus;
  96. u8 status;
  97. u8 RAIDFlags;
  98. u8 numSGE;
  99. u16 configSeqNum;
  100. u8 spanArm;
  101. u8 resvd2[3];
  102. };
  103. #define RAID_CTX_SPANARM_ARM_SHIFT (0)
  104. #define RAID_CTX_SPANARM_ARM_MASK (0x1f)
  105. #define RAID_CTX_SPANARM_SPAN_SHIFT (5)
  106. #define RAID_CTX_SPANARM_SPAN_MASK (0xE0)
  107. /*
  108. * define region lock types
  109. */
  110. enum REGION_TYPE {
  111. REGION_TYPE_UNUSED = 0,
  112. REGION_TYPE_SHARED_READ = 1,
  113. REGION_TYPE_SHARED_WRITE = 2,
  114. REGION_TYPE_EXCLUSIVE = 3,
  115. };
  116. /* MPI2 defines */
  117. #define MPI2_FUNCTION_IOC_INIT (0x02) /* IOC Init */
  118. #define MPI2_WHOINIT_HOST_DRIVER (0x04)
  119. #define MPI2_VERSION_MAJOR (0x02)
  120. #define MPI2_VERSION_MINOR (0x00)
  121. #define MPI2_VERSION_MAJOR_MASK (0xFF00)
  122. #define MPI2_VERSION_MAJOR_SHIFT (8)
  123. #define MPI2_VERSION_MINOR_MASK (0x00FF)
  124. #define MPI2_VERSION_MINOR_SHIFT (0)
  125. #define MPI2_VERSION ((MPI2_VERSION_MAJOR << MPI2_VERSION_MAJOR_SHIFT) | \
  126. MPI2_VERSION_MINOR)
  127. #define MPI2_HEADER_VERSION_UNIT (0x10)
  128. #define MPI2_HEADER_VERSION_DEV (0x00)
  129. #define MPI2_HEADER_VERSION_UNIT_MASK (0xFF00)
  130. #define MPI2_HEADER_VERSION_UNIT_SHIFT (8)
  131. #define MPI2_HEADER_VERSION_DEV_MASK (0x00FF)
  132. #define MPI2_HEADER_VERSION_DEV_SHIFT (0)
  133. #define MPI2_HEADER_VERSION ((MPI2_HEADER_VERSION_UNIT << 8) | \
  134. MPI2_HEADER_VERSION_DEV)
  135. #define MPI2_IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  136. #define MPI2_SCSIIO_EEDPFLAGS_INC_PRI_REFTAG (0x8000)
  137. #define MPI2_SCSIIO_EEDPFLAGS_CHECK_REFTAG (0x0400)
  138. #define MPI2_SCSIIO_EEDPFLAGS_CHECK_REMOVE_OP (0x0003)
  139. #define MPI2_SCSIIO_EEDPFLAGS_CHECK_APPTAG (0x0200)
  140. #define MPI2_SCSIIO_EEDPFLAGS_CHECK_GUARD (0x0100)
  141. #define MPI2_SCSIIO_EEDPFLAGS_INSERT_OP (0x0004)
  142. #define MPI2_FUNCTION_SCSI_IO_REQUEST (0x00) /* SCSI IO */
  143. #define MPI2_REQ_DESCRIPT_FLAGS_HIGH_PRIORITY (0x06)
  144. #define MPI2_REQ_DESCRIPT_FLAGS_SCSI_IO (0x00)
  145. #define MPI2_SGE_FLAGS_64_BIT_ADDRESSING (0x02)
  146. #define MPI2_SCSIIO_CONTROL_WRITE (0x01000000)
  147. #define MPI2_SCSIIO_CONTROL_READ (0x02000000)
  148. #define MPI2_REQ_DESCRIPT_FLAGS_TYPE_MASK (0x0E)
  149. #define MPI2_RPY_DESCRIPT_FLAGS_UNUSED (0x0F)
  150. #define MPI2_RPY_DESCRIPT_FLAGS_SCSI_IO_SUCCESS (0x00)
  151. #define MPI2_RPY_DESCRIPT_FLAGS_TYPE_MASK (0x0F)
  152. #define MPI2_WRSEQ_FLUSH_KEY_VALUE (0x0)
  153. #define MPI2_WRITE_SEQUENCE_OFFSET (0x00000004)
  154. #define MPI2_WRSEQ_1ST_KEY_VALUE (0xF)
  155. #define MPI2_WRSEQ_2ND_KEY_VALUE (0x4)
  156. #define MPI2_WRSEQ_3RD_KEY_VALUE (0xB)
  157. #define MPI2_WRSEQ_4TH_KEY_VALUE (0x2)
  158. #define MPI2_WRSEQ_5TH_KEY_VALUE (0x7)
  159. #define MPI2_WRSEQ_6TH_KEY_VALUE (0xD)
  160. struct MPI25_IEEE_SGE_CHAIN64 {
  161. u64 Address;
  162. u32 Length;
  163. u16 Reserved1;
  164. u8 NextChainOffset;
  165. u8 Flags;
  166. };
  167. struct MPI2_SGE_SIMPLE_UNION {
  168. u32 FlagsLength;
  169. union {
  170. u32 Address32;
  171. u64 Address64;
  172. } u;
  173. };
  174. struct MPI2_SCSI_IO_CDB_EEDP32 {
  175. u8 CDB[20]; /* 0x00 */
  176. u32 PrimaryReferenceTag; /* 0x14 */
  177. u16 PrimaryApplicationTag; /* 0x18 */
  178. u16 PrimaryApplicationTagMask; /* 0x1A */
  179. u32 TransferLength; /* 0x1C */
  180. };
  181. struct MPI2_SGE_CHAIN_UNION {
  182. u16 Length;
  183. u8 NextChainOffset;
  184. u8 Flags;
  185. union {
  186. u32 Address32;
  187. u64 Address64;
  188. } u;
  189. };
  190. struct MPI2_IEEE_SGE_SIMPLE32 {
  191. u32 Address;
  192. u32 FlagsLength;
  193. };
  194. struct MPI2_IEEE_SGE_CHAIN32 {
  195. u32 Address;
  196. u32 FlagsLength;
  197. };
  198. struct MPI2_IEEE_SGE_SIMPLE64 {
  199. u64 Address;
  200. u32 Length;
  201. u16 Reserved1;
  202. u8 Reserved2;
  203. u8 Flags;
  204. };
  205. struct MPI2_IEEE_SGE_CHAIN64 {
  206. u64 Address;
  207. u32 Length;
  208. u16 Reserved1;
  209. u8 Reserved2;
  210. u8 Flags;
  211. };
  212. union MPI2_IEEE_SGE_SIMPLE_UNION {
  213. struct MPI2_IEEE_SGE_SIMPLE32 Simple32;
  214. struct MPI2_IEEE_SGE_SIMPLE64 Simple64;
  215. };
  216. union MPI2_IEEE_SGE_CHAIN_UNION {
  217. struct MPI2_IEEE_SGE_CHAIN32 Chain32;
  218. struct MPI2_IEEE_SGE_CHAIN64 Chain64;
  219. };
  220. union MPI2_SGE_IO_UNION {
  221. struct MPI2_SGE_SIMPLE_UNION MpiSimple;
  222. struct MPI2_SGE_CHAIN_UNION MpiChain;
  223. union MPI2_IEEE_SGE_SIMPLE_UNION IeeeSimple;
  224. union MPI2_IEEE_SGE_CHAIN_UNION IeeeChain;
  225. };
  226. union MPI2_SCSI_IO_CDB_UNION {
  227. u8 CDB32[32];
  228. struct MPI2_SCSI_IO_CDB_EEDP32 EEDP32;
  229. struct MPI2_SGE_SIMPLE_UNION SGE;
  230. };
  231. /*
  232. * RAID SCSI IO Request Message
  233. * Total SGE count will be one less than _MPI2_SCSI_IO_REQUEST
  234. */
  235. struct MPI2_RAID_SCSI_IO_REQUEST {
  236. u16 DevHandle; /* 0x00 */
  237. u8 ChainOffset; /* 0x02 */
  238. u8 Function; /* 0x03 */
  239. u16 Reserved1; /* 0x04 */
  240. u8 Reserved2; /* 0x06 */
  241. u8 MsgFlags; /* 0x07 */
  242. u8 VP_ID; /* 0x08 */
  243. u8 VF_ID; /* 0x09 */
  244. u16 Reserved3; /* 0x0A */
  245. u32 SenseBufferLowAddress; /* 0x0C */
  246. u16 SGLFlags; /* 0x10 */
  247. u8 SenseBufferLength; /* 0x12 */
  248. u8 Reserved4; /* 0x13 */
  249. u8 SGLOffset0; /* 0x14 */
  250. u8 SGLOffset1; /* 0x15 */
  251. u8 SGLOffset2; /* 0x16 */
  252. u8 SGLOffset3; /* 0x17 */
  253. u32 SkipCount; /* 0x18 */
  254. u32 DataLength; /* 0x1C */
  255. u32 BidirectionalDataLength; /* 0x20 */
  256. u16 IoFlags; /* 0x24 */
  257. u16 EEDPFlags; /* 0x26 */
  258. u32 EEDPBlockSize; /* 0x28 */
  259. u32 SecondaryReferenceTag; /* 0x2C */
  260. u16 SecondaryApplicationTag; /* 0x30 */
  261. u16 ApplicationTagTranslationMask; /* 0x32 */
  262. u8 LUN[8]; /* 0x34 */
  263. u32 Control; /* 0x3C */
  264. union MPI2_SCSI_IO_CDB_UNION CDB; /* 0x40 */
  265. struct RAID_CONTEXT RaidContext; /* 0x60 */
  266. union MPI2_SGE_IO_UNION SGL; /* 0x80 */
  267. };
  268. /*
  269. * MPT RAID MFA IO Descriptor.
  270. */
  271. struct MEGASAS_RAID_MFA_IO_REQUEST_DESCRIPTOR {
  272. u32 RequestFlags:8;
  273. u32 MessageAddress1:24; /* bits 31:8*/
  274. u32 MessageAddress2; /* bits 61:32 */
  275. };
  276. /* Default Request Descriptor */
  277. struct MPI2_DEFAULT_REQUEST_DESCRIPTOR {
  278. u8 RequestFlags; /* 0x00 */
  279. u8 MSIxIndex; /* 0x01 */
  280. u16 SMID; /* 0x02 */
  281. u16 LMID; /* 0x04 */
  282. u16 DescriptorTypeDependent; /* 0x06 */
  283. };
  284. /* High Priority Request Descriptor */
  285. struct MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR {
  286. u8 RequestFlags; /* 0x00 */
  287. u8 MSIxIndex; /* 0x01 */
  288. u16 SMID; /* 0x02 */
  289. u16 LMID; /* 0x04 */
  290. u16 Reserved1; /* 0x06 */
  291. };
  292. /* SCSI IO Request Descriptor */
  293. struct MPI2_SCSI_IO_REQUEST_DESCRIPTOR {
  294. u8 RequestFlags; /* 0x00 */
  295. u8 MSIxIndex; /* 0x01 */
  296. u16 SMID; /* 0x02 */
  297. u16 LMID; /* 0x04 */
  298. u16 DevHandle; /* 0x06 */
  299. };
  300. /* SCSI Target Request Descriptor */
  301. struct MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR {
  302. u8 RequestFlags; /* 0x00 */
  303. u8 MSIxIndex; /* 0x01 */
  304. u16 SMID; /* 0x02 */
  305. u16 LMID; /* 0x04 */
  306. u16 IoIndex; /* 0x06 */
  307. };
  308. /* RAID Accelerator Request Descriptor */
  309. struct MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR {
  310. u8 RequestFlags; /* 0x00 */
  311. u8 MSIxIndex; /* 0x01 */
  312. u16 SMID; /* 0x02 */
  313. u16 LMID; /* 0x04 */
  314. u16 Reserved; /* 0x06 */
  315. };
  316. /* union of Request Descriptors */
  317. union MEGASAS_REQUEST_DESCRIPTOR_UNION {
  318. struct MPI2_DEFAULT_REQUEST_DESCRIPTOR Default;
  319. struct MPI2_HIGH_PRIORITY_REQUEST_DESCRIPTOR HighPriority;
  320. struct MPI2_SCSI_IO_REQUEST_DESCRIPTOR SCSIIO;
  321. struct MPI2_SCSI_TARGET_REQUEST_DESCRIPTOR SCSITarget;
  322. struct MPI2_RAID_ACCEL_REQUEST_DESCRIPTOR RAIDAccelerator;
  323. struct MEGASAS_RAID_MFA_IO_REQUEST_DESCRIPTOR MFAIo;
  324. union {
  325. struct {
  326. u32 low;
  327. u32 high;
  328. } u;
  329. u64 Words;
  330. };
  331. };
  332. /* Default Reply Descriptor */
  333. struct MPI2_DEFAULT_REPLY_DESCRIPTOR {
  334. u8 ReplyFlags; /* 0x00 */
  335. u8 MSIxIndex; /* 0x01 */
  336. u16 DescriptorTypeDependent1; /* 0x02 */
  337. u32 DescriptorTypeDependent2; /* 0x04 */
  338. };
  339. /* Address Reply Descriptor */
  340. struct MPI2_ADDRESS_REPLY_DESCRIPTOR {
  341. u8 ReplyFlags; /* 0x00 */
  342. u8 MSIxIndex; /* 0x01 */
  343. u16 SMID; /* 0x02 */
  344. u32 ReplyFrameAddress; /* 0x04 */
  345. };
  346. /* SCSI IO Success Reply Descriptor */
  347. struct MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR {
  348. u8 ReplyFlags; /* 0x00 */
  349. u8 MSIxIndex; /* 0x01 */
  350. u16 SMID; /* 0x02 */
  351. u16 TaskTag; /* 0x04 */
  352. u16 Reserved1; /* 0x06 */
  353. };
  354. /* TargetAssist Success Reply Descriptor */
  355. struct MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR {
  356. u8 ReplyFlags; /* 0x00 */
  357. u8 MSIxIndex; /* 0x01 */
  358. u16 SMID; /* 0x02 */
  359. u8 SequenceNumber; /* 0x04 */
  360. u8 Reserved1; /* 0x05 */
  361. u16 IoIndex; /* 0x06 */
  362. };
  363. /* Target Command Buffer Reply Descriptor */
  364. struct MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR {
  365. u8 ReplyFlags; /* 0x00 */
  366. u8 MSIxIndex; /* 0x01 */
  367. u8 VP_ID; /* 0x02 */
  368. u8 Flags; /* 0x03 */
  369. u16 InitiatorDevHandle; /* 0x04 */
  370. u16 IoIndex; /* 0x06 */
  371. };
  372. /* RAID Accelerator Success Reply Descriptor */
  373. struct MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR {
  374. u8 ReplyFlags; /* 0x00 */
  375. u8 MSIxIndex; /* 0x01 */
  376. u16 SMID; /* 0x02 */
  377. u32 Reserved; /* 0x04 */
  378. };
  379. /* union of Reply Descriptors */
  380. union MPI2_REPLY_DESCRIPTORS_UNION {
  381. struct MPI2_DEFAULT_REPLY_DESCRIPTOR Default;
  382. struct MPI2_ADDRESS_REPLY_DESCRIPTOR AddressReply;
  383. struct MPI2_SCSI_IO_SUCCESS_REPLY_DESCRIPTOR SCSIIOSuccess;
  384. struct MPI2_TARGETASSIST_SUCCESS_REPLY_DESCRIPTOR TargetAssistSuccess;
  385. struct MPI2_TARGET_COMMAND_BUFFER_REPLY_DESCRIPTOR TargetCommandBuffer;
  386. struct MPI2_RAID_ACCELERATOR_SUCCESS_REPLY_DESCRIPTOR
  387. RAIDAcceleratorSuccess;
  388. u64 Words;
  389. };
  390. /* IOCInit Request message */
  391. struct MPI2_IOC_INIT_REQUEST {
  392. u8 WhoInit; /* 0x00 */
  393. u8 Reserved1; /* 0x01 */
  394. u8 ChainOffset; /* 0x02 */
  395. u8 Function; /* 0x03 */
  396. u16 Reserved2; /* 0x04 */
  397. u8 Reserved3; /* 0x06 */
  398. u8 MsgFlags; /* 0x07 */
  399. u8 VP_ID; /* 0x08 */
  400. u8 VF_ID; /* 0x09 */
  401. u16 Reserved4; /* 0x0A */
  402. u16 MsgVersion; /* 0x0C */
  403. u16 HeaderVersion; /* 0x0E */
  404. u32 Reserved5; /* 0x10 */
  405. u16 Reserved6; /* 0x14 */
  406. u8 Reserved7; /* 0x16 */
  407. u8 HostMSIxVectors; /* 0x17 */
  408. u16 Reserved8; /* 0x18 */
  409. u16 SystemRequestFrameSize; /* 0x1A */
  410. u16 ReplyDescriptorPostQueueDepth; /* 0x1C */
  411. u16 ReplyFreeQueueDepth; /* 0x1E */
  412. u32 SenseBufferAddressHigh; /* 0x20 */
  413. u32 SystemReplyAddressHigh; /* 0x24 */
  414. u64 SystemRequestFrameBaseAddress; /* 0x28 */
  415. u64 ReplyDescriptorPostQueueAddress;/* 0x30 */
  416. u64 ReplyFreeQueueAddress; /* 0x38 */
  417. u64 TimeStamp; /* 0x40 */
  418. };
  419. /* mrpriv defines */
  420. #define MR_PD_INVALID 0xFFFF
  421. #define MAX_SPAN_DEPTH 8
  422. #define MAX_RAIDMAP_SPAN_DEPTH (MAX_SPAN_DEPTH)
  423. #define MAX_ROW_SIZE 32
  424. #define MAX_RAIDMAP_ROW_SIZE (MAX_ROW_SIZE)
  425. #define MAX_LOGICAL_DRIVES 64
  426. #define MAX_RAIDMAP_LOGICAL_DRIVES (MAX_LOGICAL_DRIVES)
  427. #define MAX_RAIDMAP_VIEWS (MAX_LOGICAL_DRIVES)
  428. #define MAX_ARRAYS 128
  429. #define MAX_RAIDMAP_ARRAYS (MAX_ARRAYS)
  430. #define MAX_PHYSICAL_DEVICES 256
  431. #define MAX_RAIDMAP_PHYSICAL_DEVICES (MAX_PHYSICAL_DEVICES)
  432. #define MR_DCMD_LD_MAP_GET_INFO 0x0300e101
  433. struct MR_DEV_HANDLE_INFO {
  434. u16 curDevHdl;
  435. u8 validHandles;
  436. u8 reserved;
  437. u16 devHandle[2];
  438. };
  439. struct MR_ARRAY_INFO {
  440. u16 pd[MAX_RAIDMAP_ROW_SIZE];
  441. };
  442. struct MR_QUAD_ELEMENT {
  443. u64 logStart;
  444. u64 logEnd;
  445. u64 offsetInSpan;
  446. u32 diff;
  447. u32 reserved1;
  448. };
  449. struct MR_SPAN_INFO {
  450. u32 noElements;
  451. u32 reserved1;
  452. struct MR_QUAD_ELEMENT quad[MAX_RAIDMAP_SPAN_DEPTH];
  453. };
  454. struct MR_LD_SPAN {
  455. u64 startBlk;
  456. u64 numBlks;
  457. u16 arrayRef;
  458. u8 reserved[6];
  459. };
  460. struct MR_SPAN_BLOCK_INFO {
  461. u64 num_rows;
  462. struct MR_LD_SPAN span;
  463. struct MR_SPAN_INFO block_span_info;
  464. };
  465. struct MR_LD_RAID {
  466. struct {
  467. u32 fpCapable:1;
  468. u32 reserved5:3;
  469. u32 ldPiMode:4;
  470. u32 pdPiMode:4;
  471. u32 encryptionType:8;
  472. u32 fpWriteCapable:1;
  473. u32 fpReadCapable:1;
  474. u32 fpWriteAcrossStripe:1;
  475. u32 fpReadAcrossStripe:1;
  476. u32 reserved4:8;
  477. } capability;
  478. u32 reserved6;
  479. u64 size;
  480. u8 spanDepth;
  481. u8 level;
  482. u8 stripeShift;
  483. u8 rowSize;
  484. u8 rowDataSize;
  485. u8 writeMode;
  486. u8 PRL;
  487. u8 SRL;
  488. u16 targetId;
  489. u8 ldState;
  490. u8 regTypeReqOnWrite;
  491. u8 modFactor;
  492. u8 regTypeReqOnRead;
  493. u16 seqNum;
  494. struct {
  495. u32 ldSyncRequired:1;
  496. u32 reserved:31;
  497. } flags;
  498. u8 reserved3[0x5C];
  499. };
  500. struct MR_LD_SPAN_MAP {
  501. struct MR_LD_RAID ldRaid;
  502. u8 dataArmMap[MAX_RAIDMAP_ROW_SIZE];
  503. struct MR_SPAN_BLOCK_INFO spanBlock[MAX_RAIDMAP_SPAN_DEPTH];
  504. };
  505. struct MR_FW_RAID_MAP {
  506. u32 totalSize;
  507. union {
  508. struct {
  509. u32 maxLd;
  510. u32 maxSpanDepth;
  511. u32 maxRowSize;
  512. u32 maxPdCount;
  513. u32 maxArrays;
  514. } validationInfo;
  515. u32 version[5];
  516. u32 reserved1[5];
  517. };
  518. u32 ldCount;
  519. u32 Reserved1;
  520. u8 ldTgtIdToLd[MAX_RAIDMAP_LOGICAL_DRIVES+
  521. MAX_RAIDMAP_VIEWS];
  522. u8 fpPdIoTimeoutSec;
  523. u8 reserved2[7];
  524. struct MR_ARRAY_INFO arMapInfo[MAX_RAIDMAP_ARRAYS];
  525. struct MR_DEV_HANDLE_INFO devHndlInfo[MAX_RAIDMAP_PHYSICAL_DEVICES];
  526. struct MR_LD_SPAN_MAP ldSpanMap[1];
  527. };
  528. struct IO_REQUEST_INFO {
  529. u64 ldStartBlock;
  530. u32 numBlocks;
  531. u16 ldTgtId;
  532. u8 isRead;
  533. u16 devHandle;
  534. u64 pdBlock;
  535. u8 fpOkForIo;
  536. };
  537. struct MR_LD_TARGET_SYNC {
  538. u8 targetId;
  539. u8 reserved;
  540. u16 seqNum;
  541. };
  542. #define IEEE_SGE_FLAGS_ADDR_MASK (0x03)
  543. #define IEEE_SGE_FLAGS_SYSTEM_ADDR (0x00)
  544. #define IEEE_SGE_FLAGS_IOCDDR_ADDR (0x01)
  545. #define IEEE_SGE_FLAGS_IOCPLB_ADDR (0x02)
  546. #define IEEE_SGE_FLAGS_IOCPLBNTA_ADDR (0x03)
  547. #define IEEE_SGE_FLAGS_CHAIN_ELEMENT (0x80)
  548. #define IEEE_SGE_FLAGS_END_OF_LIST (0x40)
  549. struct megasas_register_set;
  550. struct megasas_instance;
  551. union desc_word {
  552. u64 word;
  553. struct {
  554. u32 low;
  555. u32 high;
  556. } u;
  557. };
  558. struct megasas_cmd_fusion {
  559. struct MPI2_RAID_SCSI_IO_REQUEST *io_request;
  560. dma_addr_t io_request_phys_addr;
  561. union MPI2_SGE_IO_UNION *sg_frame;
  562. dma_addr_t sg_frame_phys_addr;
  563. u8 *sense;
  564. dma_addr_t sense_phys_addr;
  565. struct list_head list;
  566. struct scsi_cmnd *scmd;
  567. struct megasas_instance *instance;
  568. u8 retry_for_fw_reset;
  569. union MEGASAS_REQUEST_DESCRIPTOR_UNION *request_desc;
  570. /*
  571. * Context for a MFI frame.
  572. * Used to get the mfi cmd from list when a MFI cmd is completed
  573. */
  574. u32 sync_cmd_idx;
  575. u32 index;
  576. u8 flags;
  577. };
  578. struct LD_LOAD_BALANCE_INFO {
  579. u8 loadBalanceFlag;
  580. u8 reserved1;
  581. u16 raid1DevHandle[2];
  582. atomic_t scsi_pending_cmds[2];
  583. u64 last_accessed_block[2];
  584. };
  585. struct MR_FW_RAID_MAP_ALL {
  586. struct MR_FW_RAID_MAP raidMap;
  587. struct MR_LD_SPAN_MAP ldSpanMap[MAX_LOGICAL_DRIVES - 1];
  588. } __attribute__ ((packed));
  589. struct fusion_context {
  590. struct megasas_cmd_fusion **cmd_list;
  591. struct list_head cmd_pool;
  592. spinlock_t cmd_pool_lock;
  593. dma_addr_t req_frames_desc_phys;
  594. u8 *req_frames_desc;
  595. struct dma_pool *io_request_frames_pool;
  596. dma_addr_t io_request_frames_phys;
  597. u8 *io_request_frames;
  598. struct dma_pool *sg_dma_pool;
  599. struct dma_pool *sense_dma_pool;
  600. dma_addr_t reply_frames_desc_phys;
  601. union MPI2_REPLY_DESCRIPTORS_UNION *reply_frames_desc;
  602. struct dma_pool *reply_frames_desc_pool;
  603. u16 last_reply_idx[MAX_MSIX_QUEUES_FUSION];
  604. u32 reply_q_depth;
  605. u32 request_alloc_sz;
  606. u32 reply_alloc_sz;
  607. u32 io_frames_alloc_sz;
  608. u16 max_sge_in_main_msg;
  609. u16 max_sge_in_chain;
  610. u8 chain_offset_io_request;
  611. u8 chain_offset_mfi_pthru;
  612. struct MR_FW_RAID_MAP_ALL *ld_map[2];
  613. dma_addr_t ld_map_phys[2];
  614. u32 map_sz;
  615. u8 fast_path_io;
  616. struct LD_LOAD_BALANCE_INFO load_balance_info[MAX_LOGICAL_DRIVES];
  617. };
  618. union desc_value {
  619. u64 word;
  620. struct {
  621. u32 low;
  622. u32 high;
  623. } u;
  624. };
  625. #endif /* _MEGARAID_SAS_FUSION_H_ */