davinci-mcasp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/delay.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/initval.h>
  27. #include <sound/soc.h>
  28. #include "davinci-pcm.h"
  29. #include "davinci-mcasp.h"
  30. /*
  31. * McASP register definitions
  32. */
  33. #define DAVINCI_MCASP_PID_REG 0x00
  34. #define DAVINCI_MCASP_PWREMUMGT_REG 0x04
  35. #define DAVINCI_MCASP_PFUNC_REG 0x10
  36. #define DAVINCI_MCASP_PDIR_REG 0x14
  37. #define DAVINCI_MCASP_PDOUT_REG 0x18
  38. #define DAVINCI_MCASP_PDSET_REG 0x1c
  39. #define DAVINCI_MCASP_PDCLR_REG 0x20
  40. #define DAVINCI_MCASP_TLGC_REG 0x30
  41. #define DAVINCI_MCASP_TLMR_REG 0x34
  42. #define DAVINCI_MCASP_GBLCTL_REG 0x44
  43. #define DAVINCI_MCASP_AMUTE_REG 0x48
  44. #define DAVINCI_MCASP_LBCTL_REG 0x4c
  45. #define DAVINCI_MCASP_TXDITCTL_REG 0x50
  46. #define DAVINCI_MCASP_GBLCTLR_REG 0x60
  47. #define DAVINCI_MCASP_RXMASK_REG 0x64
  48. #define DAVINCI_MCASP_RXFMT_REG 0x68
  49. #define DAVINCI_MCASP_RXFMCTL_REG 0x6c
  50. #define DAVINCI_MCASP_ACLKRCTL_REG 0x70
  51. #define DAVINCI_MCASP_AHCLKRCTL_REG 0x74
  52. #define DAVINCI_MCASP_RXTDM_REG 0x78
  53. #define DAVINCI_MCASP_EVTCTLR_REG 0x7c
  54. #define DAVINCI_MCASP_RXSTAT_REG 0x80
  55. #define DAVINCI_MCASP_RXTDMSLOT_REG 0x84
  56. #define DAVINCI_MCASP_RXCLKCHK_REG 0x88
  57. #define DAVINCI_MCASP_REVTCTL_REG 0x8c
  58. #define DAVINCI_MCASP_GBLCTLX_REG 0xa0
  59. #define DAVINCI_MCASP_TXMASK_REG 0xa4
  60. #define DAVINCI_MCASP_TXFMT_REG 0xa8
  61. #define DAVINCI_MCASP_TXFMCTL_REG 0xac
  62. #define DAVINCI_MCASP_ACLKXCTL_REG 0xb0
  63. #define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4
  64. #define DAVINCI_MCASP_TXTDM_REG 0xb8
  65. #define DAVINCI_MCASP_EVTCTLX_REG 0xbc
  66. #define DAVINCI_MCASP_TXSTAT_REG 0xc0
  67. #define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4
  68. #define DAVINCI_MCASP_TXCLKCHK_REG 0xc8
  69. #define DAVINCI_MCASP_XEVTCTL_REG 0xcc
  70. /* Left(even TDM Slot) Channel Status Register File */
  71. #define DAVINCI_MCASP_DITCSRA_REG 0x100
  72. /* Right(odd TDM slot) Channel Status Register File */
  73. #define DAVINCI_MCASP_DITCSRB_REG 0x118
  74. /* Left(even TDM slot) User Data Register File */
  75. #define DAVINCI_MCASP_DITUDRA_REG 0x130
  76. /* Right(odd TDM Slot) User Data Register File */
  77. #define DAVINCI_MCASP_DITUDRB_REG 0x148
  78. /* Serializer n Control Register */
  79. #define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180
  80. #define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \
  81. (n << 2))
  82. /* Transmit Buffer for Serializer n */
  83. #define DAVINCI_MCASP_TXBUF_REG 0x200
  84. /* Receive Buffer for Serializer n */
  85. #define DAVINCI_MCASP_RXBUF_REG 0x280
  86. /* McASP FIFO Registers */
  87. #define DAVINCI_MCASP_WFIFOCTL (0x1010)
  88. #define DAVINCI_MCASP_WFIFOSTS (0x1014)
  89. #define DAVINCI_MCASP_RFIFOCTL (0x1018)
  90. #define DAVINCI_MCASP_RFIFOSTS (0x101C)
  91. /*
  92. * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management
  93. * Register Bits
  94. */
  95. #define MCASP_FREE BIT(0)
  96. #define MCASP_SOFT BIT(1)
  97. /*
  98. * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits
  99. */
  100. #define AXR(n) (1<<n)
  101. #define PFUNC_AMUTE BIT(25)
  102. #define ACLKX BIT(26)
  103. #define AHCLKX BIT(27)
  104. #define AFSX BIT(28)
  105. #define ACLKR BIT(29)
  106. #define AHCLKR BIT(30)
  107. #define AFSR BIT(31)
  108. /*
  109. * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits
  110. */
  111. #define AXR(n) (1<<n)
  112. #define PDIR_AMUTE BIT(25)
  113. #define ACLKX BIT(26)
  114. #define AHCLKX BIT(27)
  115. #define AFSX BIT(28)
  116. #define ACLKR BIT(29)
  117. #define AHCLKR BIT(30)
  118. #define AFSR BIT(31)
  119. /*
  120. * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits
  121. */
  122. #define DITEN BIT(0) /* Transmit DIT mode enable/disable */
  123. #define VA BIT(2)
  124. #define VB BIT(3)
  125. /*
  126. * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits
  127. */
  128. #define TXROT(val) (val)
  129. #define TXSEL BIT(3)
  130. #define TXSSZ(val) (val<<4)
  131. #define TXPBIT(val) (val<<8)
  132. #define TXPAD(val) (val<<13)
  133. #define TXORD BIT(15)
  134. #define FSXDLY(val) (val<<16)
  135. /*
  136. * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits
  137. */
  138. #define RXROT(val) (val)
  139. #define RXSEL BIT(3)
  140. #define RXSSZ(val) (val<<4)
  141. #define RXPBIT(val) (val<<8)
  142. #define RXPAD(val) (val<<13)
  143. #define RXORD BIT(15)
  144. #define FSRDLY(val) (val<<16)
  145. /*
  146. * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits
  147. */
  148. #define FSXPOL BIT(0)
  149. #define AFSXE BIT(1)
  150. #define FSXDUR BIT(4)
  151. #define FSXMOD(val) (val<<7)
  152. /*
  153. * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits
  154. */
  155. #define FSRPOL BIT(0)
  156. #define AFSRE BIT(1)
  157. #define FSRDUR BIT(4)
  158. #define FSRMOD(val) (val<<7)
  159. /*
  160. * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits
  161. */
  162. #define ACLKXDIV(val) (val)
  163. #define ACLKXE BIT(5)
  164. #define TX_ASYNC BIT(6)
  165. #define ACLKXPOL BIT(7)
  166. /*
  167. * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits
  168. */
  169. #define ACLKRDIV(val) (val)
  170. #define ACLKRE BIT(5)
  171. #define RX_ASYNC BIT(6)
  172. #define ACLKRPOL BIT(7)
  173. /*
  174. * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control
  175. * Register Bits
  176. */
  177. #define AHCLKXDIV(val) (val)
  178. #define AHCLKXPOL BIT(14)
  179. #define AHCLKXE BIT(15)
  180. /*
  181. * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control
  182. * Register Bits
  183. */
  184. #define AHCLKRDIV(val) (val)
  185. #define AHCLKRPOL BIT(14)
  186. #define AHCLKRE BIT(15)
  187. /*
  188. * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits
  189. */
  190. #define MODE(val) (val)
  191. #define DISMOD (val)(val<<2)
  192. #define TXSTATE BIT(4)
  193. #define RXSTATE BIT(5)
  194. /*
  195. * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits
  196. */
  197. #define LBEN BIT(0)
  198. #define LBORD BIT(1)
  199. #define LBGENMODE(val) (val<<2)
  200. /*
  201. * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration
  202. */
  203. #define TXTDMS(n) (1<<n)
  204. /*
  205. * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration
  206. */
  207. #define RXTDMS(n) (1<<n)
  208. /*
  209. * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits
  210. */
  211. #define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */
  212. #define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */
  213. #define RXSERCLR BIT(2) /* Receiver Serializer Clear */
  214. #define RXSMRST BIT(3) /* Receiver State Machine Reset */
  215. #define RXFSRST BIT(4) /* Frame Sync Generator Reset */
  216. #define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */
  217. #define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/
  218. #define TXSERCLR BIT(10) /* Transmit Serializer Clear */
  219. #define TXSMRST BIT(11) /* Transmitter State Machine Reset */
  220. #define TXFSRST BIT(12) /* Frame Sync Generator Reset */
  221. /*
  222. * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits
  223. */
  224. #define MUTENA(val) (val)
  225. #define MUTEINPOL BIT(2)
  226. #define MUTEINENA BIT(3)
  227. #define MUTEIN BIT(4)
  228. #define MUTER BIT(5)
  229. #define MUTEX BIT(6)
  230. #define MUTEFSR BIT(7)
  231. #define MUTEFSX BIT(8)
  232. #define MUTEBADCLKR BIT(9)
  233. #define MUTEBADCLKX BIT(10)
  234. #define MUTERXDMAERR BIT(11)
  235. #define MUTETXDMAERR BIT(12)
  236. /*
  237. * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits
  238. */
  239. #define RXDATADMADIS BIT(0)
  240. /*
  241. * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits
  242. */
  243. #define TXDATADMADIS BIT(0)
  244. /*
  245. * DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits
  246. */
  247. #define FIFO_ENABLE BIT(16)
  248. #define NUMEVT_MASK (0xFF << 8)
  249. #define NUMDMA_MASK (0xFF)
  250. #define DAVINCI_MCASP_NUM_SERIALIZER 16
  251. static inline void mcasp_set_bits(void __iomem *reg, u32 val)
  252. {
  253. __raw_writel(__raw_readl(reg) | val, reg);
  254. }
  255. static inline void mcasp_clr_bits(void __iomem *reg, u32 val)
  256. {
  257. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  258. }
  259. static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)
  260. {
  261. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  262. }
  263. static inline void mcasp_set_reg(void __iomem *reg, u32 val)
  264. {
  265. __raw_writel(val, reg);
  266. }
  267. static inline u32 mcasp_get_reg(void __iomem *reg)
  268. {
  269. return (unsigned int)__raw_readl(reg);
  270. }
  271. static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)
  272. {
  273. int i = 0;
  274. mcasp_set_bits(regs, val);
  275. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  276. /* loop count is to avoid the lock-up */
  277. for (i = 0; i < 1000; i++) {
  278. if ((mcasp_get_reg(regs) & val) == val)
  279. break;
  280. }
  281. if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))
  282. printk(KERN_ERR "GBLCTL write error\n");
  283. }
  284. static void mcasp_start_rx(struct davinci_audio_dev *dev)
  285. {
  286. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  287. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  288. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  289. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  290. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  291. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  292. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  293. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  294. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  295. }
  296. static void mcasp_start_tx(struct davinci_audio_dev *dev)
  297. {
  298. u8 offset = 0, i;
  299. u32 cnt;
  300. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  301. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  302. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  303. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  304. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  305. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  306. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  307. for (i = 0; i < dev->num_serializer; i++) {
  308. if (dev->serial_dir[i] == TX_MODE) {
  309. offset = i;
  310. break;
  311. }
  312. }
  313. /* wait for TX ready */
  314. cnt = 0;
  315. while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) &
  316. TXSTATE) && (cnt < 100000))
  317. cnt++;
  318. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  319. }
  320. static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)
  321. {
  322. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  323. if (dev->txnumevt) /* enable FIFO */
  324. mcasp_set_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  325. FIFO_ENABLE);
  326. mcasp_start_tx(dev);
  327. } else {
  328. if (dev->rxnumevt) /* enable FIFO */
  329. mcasp_set_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  330. FIFO_ENABLE);
  331. mcasp_start_rx(dev);
  332. }
  333. }
  334. static void mcasp_stop_rx(struct davinci_audio_dev *dev)
  335. {
  336. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);
  337. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  338. }
  339. static void mcasp_stop_tx(struct davinci_audio_dev *dev)
  340. {
  341. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);
  342. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  343. }
  344. static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)
  345. {
  346. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  347. if (dev->txnumevt) /* disable FIFO */
  348. mcasp_clr_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  349. FIFO_ENABLE);
  350. mcasp_stop_tx(dev);
  351. } else {
  352. if (dev->rxnumevt) /* disable FIFO */
  353. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  354. FIFO_ENABLE);
  355. mcasp_stop_rx(dev);
  356. }
  357. }
  358. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  359. unsigned int fmt)
  360. {
  361. struct davinci_audio_dev *dev = cpu_dai->private_data;
  362. void __iomem *base = dev->base;
  363. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  364. case SND_SOC_DAIFMT_CBS_CFS:
  365. /* codec is clock and frame slave */
  366. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  367. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  368. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  369. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  370. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, (0x7 << 26));
  371. break;
  372. case SND_SOC_DAIFMT_CBM_CFS:
  373. /* codec is clock master and frame slave */
  374. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  375. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  376. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  377. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  378. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, (0x2d << 26));
  379. break;
  380. case SND_SOC_DAIFMT_CBM_CFM:
  381. /* codec is clock and frame master */
  382. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  383. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  384. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  385. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  386. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG, (0x3f << 26));
  387. break;
  388. default:
  389. return -EINVAL;
  390. }
  391. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  392. case SND_SOC_DAIFMT_IB_NF:
  393. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  394. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  395. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  396. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  397. break;
  398. case SND_SOC_DAIFMT_NB_IF:
  399. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  400. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  401. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  402. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  403. break;
  404. case SND_SOC_DAIFMT_IB_IF:
  405. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  406. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  407. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  408. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  409. break;
  410. case SND_SOC_DAIFMT_NB_NF:
  411. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  412. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  413. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  414. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  415. break;
  416. default:
  417. return -EINVAL;
  418. }
  419. return 0;
  420. }
  421. static int davinci_config_channel_size(struct davinci_audio_dev *dev,
  422. int channel_size)
  423. {
  424. u32 fmt = 0;
  425. u32 mask, rotate;
  426. switch (channel_size) {
  427. case DAVINCI_AUDIO_WORD_8:
  428. fmt = 0x03;
  429. rotate = 6;
  430. mask = 0x000000ff;
  431. break;
  432. case DAVINCI_AUDIO_WORD_12:
  433. fmt = 0x05;
  434. rotate = 5;
  435. mask = 0x00000fff;
  436. break;
  437. case DAVINCI_AUDIO_WORD_16:
  438. fmt = 0x07;
  439. rotate = 4;
  440. mask = 0x0000ffff;
  441. break;
  442. case DAVINCI_AUDIO_WORD_20:
  443. fmt = 0x09;
  444. rotate = 3;
  445. mask = 0x000fffff;
  446. break;
  447. case DAVINCI_AUDIO_WORD_24:
  448. fmt = 0x0B;
  449. rotate = 2;
  450. mask = 0x00ffffff;
  451. break;
  452. case DAVINCI_AUDIO_WORD_28:
  453. fmt = 0x0D;
  454. rotate = 1;
  455. mask = 0x0fffffff;
  456. break;
  457. case DAVINCI_AUDIO_WORD_32:
  458. fmt = 0x0F;
  459. rotate = 0;
  460. mask = 0xffffffff;
  461. break;
  462. default:
  463. return -EINVAL;
  464. }
  465. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
  466. RXSSZ(fmt), RXSSZ(0x0F));
  467. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  468. TXSSZ(fmt), TXSSZ(0x0F));
  469. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXROT(rotate),
  470. TXROT(7));
  471. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXROT(rotate),
  472. RXROT(7));
  473. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask);
  474. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, mask);
  475. return 0;
  476. }
  477. static void davinci_hw_common_param(struct davinci_audio_dev *dev, int stream)
  478. {
  479. int i;
  480. u8 tx_ser = 0;
  481. u8 rx_ser = 0;
  482. /* Default configuration */
  483. mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  484. /* All PINS as McASP */
  485. mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  486. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  487. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  488. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,
  489. TXDATADMADIS);
  490. } else {
  491. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  492. mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,
  493. RXDATADMADIS);
  494. }
  495. for (i = 0; i < dev->num_serializer; i++) {
  496. mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
  497. dev->serial_dir[i]);
  498. if (dev->serial_dir[i] == TX_MODE) {
  499. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  500. AXR(i));
  501. tx_ser++;
  502. } else if (dev->serial_dir[i] == RX_MODE) {
  503. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  504. AXR(i));
  505. rx_ser++;
  506. }
  507. }
  508. if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
  509. if (dev->txnumevt * tx_ser > 64)
  510. dev->txnumevt = 1;
  511. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, tx_ser,
  512. NUMDMA_MASK);
  513. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  514. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  515. mcasp_set_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  516. }
  517. if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
  518. if (dev->rxnumevt * rx_ser > 64)
  519. dev->rxnumevt = 1;
  520. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, rx_ser,
  521. NUMDMA_MASK);
  522. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  523. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  524. mcasp_set_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  525. }
  526. }
  527. static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)
  528. {
  529. int i, active_slots;
  530. u32 mask = 0;
  531. active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;
  532. for (i = 0; i < active_slots; i++)
  533. mask |= (1 << i);
  534. mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  535. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  536. /* bit stream is MSB first with no delay */
  537. /* DSP_B mode */
  538. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,
  539. AHCLKXE);
  540. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);
  541. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);
  542. if ((dev->tdm_slots >= 2) || (dev->tdm_slots <= 32))
  543. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  544. FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));
  545. else
  546. printk(KERN_ERR "playback tdm slot %d not supported\n",
  547. dev->tdm_slots);
  548. mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  549. } else {
  550. /* bit stream is MSB first with no delay */
  551. /* DSP_B mode */
  552. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);
  553. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,
  554. AHCLKRE);
  555. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);
  556. if ((dev->tdm_slots >= 2) || (dev->tdm_slots <= 32))
  557. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,
  558. FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));
  559. else
  560. printk(KERN_ERR "capture tdm slot %d not supported\n",
  561. dev->tdm_slots);
  562. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  563. }
  564. }
  565. /* S/PDIF */
  566. static void davinci_hw_dit_param(struct davinci_audio_dev *dev)
  567. {
  568. /* Set the PDIR for Serialiser as output */
  569. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX);
  570. /* TXMASK for 24 bits */
  571. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF);
  572. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  573. and LSB first */
  574. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  575. TXROT(6) | TXSSZ(15));
  576. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  577. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  578. AFSXE | FSXMOD(0x180));
  579. /* Set the TX tdm : for all the slots */
  580. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  581. /* Set the TX clock controls : div = 1 and internal */
  582. mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  583. ACLKXE | TX_ASYNC);
  584. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  585. /* Only 44100 and 48000 are valid, both have the same setting */
  586. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  587. /* Enable the DIT */
  588. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  589. }
  590. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  591. struct snd_pcm_hw_params *params,
  592. struct snd_soc_dai *cpu_dai)
  593. {
  594. struct davinci_audio_dev *dev = cpu_dai->private_data;
  595. struct davinci_pcm_dma_params *dma_params =
  596. &dev->dma_params[substream->stream];
  597. int word_length;
  598. u8 numevt;
  599. davinci_hw_common_param(dev, substream->stream);
  600. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  601. numevt = dev->txnumevt;
  602. else
  603. numevt = dev->rxnumevt;
  604. if (!numevt)
  605. numevt = 1;
  606. if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)
  607. davinci_hw_dit_param(dev);
  608. else
  609. davinci_hw_param(dev, substream->stream);
  610. switch (params_format(params)) {
  611. case SNDRV_PCM_FORMAT_S8:
  612. dma_params->data_type = 1;
  613. word_length = DAVINCI_AUDIO_WORD_8;
  614. break;
  615. case SNDRV_PCM_FORMAT_S16_LE:
  616. dma_params->data_type = 2;
  617. word_length = DAVINCI_AUDIO_WORD_16;
  618. break;
  619. case SNDRV_PCM_FORMAT_S32_LE:
  620. dma_params->data_type = 4;
  621. word_length = DAVINCI_AUDIO_WORD_32;
  622. break;
  623. default:
  624. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  625. return -EINVAL;
  626. }
  627. if (dev->version == MCASP_VERSION_2) {
  628. dma_params->data_type *= numevt;
  629. dma_params->acnt = 4 * numevt;
  630. } else
  631. dma_params->acnt = dma_params->data_type;
  632. davinci_config_channel_size(dev, word_length);
  633. return 0;
  634. }
  635. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  636. int cmd, struct snd_soc_dai *cpu_dai)
  637. {
  638. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  639. struct davinci_audio_dev *dev = rtd->dai->cpu_dai->private_data;
  640. int ret = 0;
  641. switch (cmd) {
  642. case SNDRV_PCM_TRIGGER_START:
  643. case SNDRV_PCM_TRIGGER_RESUME:
  644. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  645. davinci_mcasp_start(dev, substream->stream);
  646. break;
  647. case SNDRV_PCM_TRIGGER_STOP:
  648. case SNDRV_PCM_TRIGGER_SUSPEND:
  649. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  650. davinci_mcasp_stop(dev, substream->stream);
  651. break;
  652. default:
  653. ret = -EINVAL;
  654. }
  655. return ret;
  656. }
  657. static struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  658. .trigger = davinci_mcasp_trigger,
  659. .hw_params = davinci_mcasp_hw_params,
  660. .set_fmt = davinci_mcasp_set_dai_fmt,
  661. };
  662. struct snd_soc_dai davinci_mcasp_dai[] = {
  663. {
  664. .name = "davinci-i2s",
  665. .id = 0,
  666. .playback = {
  667. .channels_min = 2,
  668. .channels_max = 2,
  669. .rates = DAVINCI_MCASP_RATES,
  670. .formats = SNDRV_PCM_FMTBIT_S8 |
  671. SNDRV_PCM_FMTBIT_S16_LE |
  672. SNDRV_PCM_FMTBIT_S32_LE,
  673. },
  674. .capture = {
  675. .channels_min = 2,
  676. .channels_max = 2,
  677. .rates = DAVINCI_MCASP_RATES,
  678. .formats = SNDRV_PCM_FMTBIT_S8 |
  679. SNDRV_PCM_FMTBIT_S16_LE |
  680. SNDRV_PCM_FMTBIT_S32_LE,
  681. },
  682. .ops = &davinci_mcasp_dai_ops,
  683. },
  684. {
  685. .name = "davinci-dit",
  686. .id = 1,
  687. .playback = {
  688. .channels_min = 1,
  689. .channels_max = 384,
  690. .rates = DAVINCI_MCASP_RATES,
  691. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  692. },
  693. .ops = &davinci_mcasp_dai_ops,
  694. },
  695. };
  696. EXPORT_SYMBOL_GPL(davinci_mcasp_dai);
  697. static int davinci_mcasp_probe(struct platform_device *pdev)
  698. {
  699. struct davinci_pcm_dma_params *dma_data;
  700. struct resource *mem, *ioarea, *res;
  701. struct snd_platform_data *pdata;
  702. struct davinci_audio_dev *dev;
  703. int ret = 0;
  704. dev = kzalloc(sizeof(struct davinci_audio_dev), GFP_KERNEL);
  705. if (!dev)
  706. return -ENOMEM;
  707. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  708. if (!mem) {
  709. dev_err(&pdev->dev, "no mem resource?\n");
  710. ret = -ENODEV;
  711. goto err_release_data;
  712. }
  713. ioarea = request_mem_region(mem->start,
  714. (mem->end - mem->start) + 1, pdev->name);
  715. if (!ioarea) {
  716. dev_err(&pdev->dev, "Audio region already claimed\n");
  717. ret = -EBUSY;
  718. goto err_release_data;
  719. }
  720. pdata = pdev->dev.platform_data;
  721. dev->clk = clk_get(&pdev->dev, NULL);
  722. if (IS_ERR(dev->clk)) {
  723. ret = -ENODEV;
  724. goto err_release_region;
  725. }
  726. clk_enable(dev->clk);
  727. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  728. dev->op_mode = pdata->op_mode;
  729. dev->tdm_slots = pdata->tdm_slots;
  730. dev->num_serializer = pdata->num_serializer;
  731. dev->serial_dir = pdata->serial_dir;
  732. dev->codec_fmt = pdata->codec_fmt;
  733. dev->version = pdata->version;
  734. dev->txnumevt = pdata->txnumevt;
  735. dev->rxnumevt = pdata->rxnumevt;
  736. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
  737. dma_data->eventq_no = pdata->eventq_no;
  738. dma_data->dma_addr = (dma_addr_t) (pdata->tx_dma_offset +
  739. io_v2p(dev->base));
  740. /* first TX, then RX */
  741. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  742. if (!res) {
  743. dev_err(&pdev->dev, "no DMA resource\n");
  744. goto err_release_region;
  745. }
  746. dma_data->channel = res->start;
  747. dma_data = &dev->dma_params[SNDRV_PCM_STREAM_CAPTURE];
  748. dma_data->eventq_no = pdata->eventq_no;
  749. dma_data->dma_addr = (dma_addr_t)(pdata->rx_dma_offset +
  750. io_v2p(dev->base));
  751. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  752. if (!res) {
  753. dev_err(&pdev->dev, "no DMA resource\n");
  754. goto err_release_region;
  755. }
  756. dma_data->channel = res->start;
  757. davinci_mcasp_dai[pdata->op_mode].private_data = dev;
  758. davinci_mcasp_dai[pdata->op_mode].dev = &pdev->dev;
  759. ret = snd_soc_register_dai(&davinci_mcasp_dai[pdata->op_mode]);
  760. if (ret != 0)
  761. goto err_release_region;
  762. return 0;
  763. err_release_region:
  764. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  765. err_release_data:
  766. kfree(dev);
  767. return ret;
  768. }
  769. static int davinci_mcasp_remove(struct platform_device *pdev)
  770. {
  771. struct snd_platform_data *pdata = pdev->dev.platform_data;
  772. struct davinci_audio_dev *dev;
  773. struct resource *mem;
  774. snd_soc_unregister_dai(&davinci_mcasp_dai[pdata->op_mode]);
  775. dev = davinci_mcasp_dai[pdata->op_mode].private_data;
  776. clk_disable(dev->clk);
  777. clk_put(dev->clk);
  778. dev->clk = NULL;
  779. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  780. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  781. kfree(dev);
  782. return 0;
  783. }
  784. static struct platform_driver davinci_mcasp_driver = {
  785. .probe = davinci_mcasp_probe,
  786. .remove = davinci_mcasp_remove,
  787. .driver = {
  788. .name = "davinci-mcasp",
  789. .owner = THIS_MODULE,
  790. },
  791. };
  792. static int __init davinci_mcasp_init(void)
  793. {
  794. return platform_driver_register(&davinci_mcasp_driver);
  795. }
  796. module_init(davinci_mcasp_init);
  797. static void __exit davinci_mcasp_exit(void)
  798. {
  799. platform_driver_unregister(&davinci_mcasp_driver);
  800. }
  801. module_exit(davinci_mcasp_exit);
  802. MODULE_AUTHOR("Steve Chen");
  803. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  804. MODULE_LICENSE("GPL");