davinci-i2s.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603
  1. /*
  2. * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/device.h>
  14. #include <linux/delay.h>
  15. #include <linux/io.h>
  16. #include <linux/clk.h>
  17. #include <sound/core.h>
  18. #include <sound/pcm.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/initval.h>
  21. #include <sound/soc.h>
  22. #include <mach/asp.h>
  23. #include "davinci-pcm.h"
  24. /*
  25. * NOTE: terminology here is confusing.
  26. *
  27. * - This driver supports the "Audio Serial Port" (ASP),
  28. * found on dm6446, dm355, and other DaVinci chips.
  29. *
  30. * - But it labels it a "Multi-channel Buffered Serial Port"
  31. * (McBSP) as on older chips like the dm642 ... which was
  32. * backward-compatible, possibly explaining that confusion.
  33. *
  34. * - OMAP chips have a controller called McBSP, which is
  35. * incompatible with the DaVinci flavor of McBSP.
  36. *
  37. * - Newer DaVinci chips have a controller called McASP,
  38. * incompatible with ASP and with either McBSP.
  39. *
  40. * In short: this uses ASP to implement I2S, not McBSP.
  41. * And it won't be the only DaVinci implemention of I2S.
  42. */
  43. #define DAVINCI_MCBSP_DRR_REG 0x00
  44. #define DAVINCI_MCBSP_DXR_REG 0x04
  45. #define DAVINCI_MCBSP_SPCR_REG 0x08
  46. #define DAVINCI_MCBSP_RCR_REG 0x0c
  47. #define DAVINCI_MCBSP_XCR_REG 0x10
  48. #define DAVINCI_MCBSP_SRGR_REG 0x14
  49. #define DAVINCI_MCBSP_PCR_REG 0x24
  50. #define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
  51. #define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
  52. #define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
  53. #define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
  54. #define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
  55. #define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
  56. #define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
  57. #define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
  58. #define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
  59. #define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
  60. #define DAVINCI_MCBSP_RCR_RFIG (1 << 18)
  61. #define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
  62. #define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
  63. #define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
  64. #define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
  65. #define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
  66. #define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
  67. #define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
  68. #define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
  69. #define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
  70. #define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
  71. #define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
  72. #define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
  73. #define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
  74. #define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
  75. #define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
  76. #define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
  77. #define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
  78. #define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
  79. enum {
  80. DAVINCI_MCBSP_WORD_8 = 0,
  81. DAVINCI_MCBSP_WORD_12,
  82. DAVINCI_MCBSP_WORD_16,
  83. DAVINCI_MCBSP_WORD_20,
  84. DAVINCI_MCBSP_WORD_24,
  85. DAVINCI_MCBSP_WORD_32,
  86. };
  87. struct davinci_mcbsp_dev {
  88. /*
  89. * dma_params must be first because rtd->dai->cpu_dai->private_data
  90. * is cast to a pointer of an array of struct davinci_pcm_dma_params in
  91. * davinci_pcm_open.
  92. */
  93. struct davinci_pcm_dma_params dma_params[2];
  94. void __iomem *base;
  95. #define MOD_DSP_A 0
  96. #define MOD_DSP_B 1
  97. int mode;
  98. u32 pcr;
  99. struct clk *clk;
  100. };
  101. static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
  102. int reg, u32 val)
  103. {
  104. __raw_writel(val, dev->base + reg);
  105. }
  106. static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
  107. {
  108. return __raw_readl(dev->base + reg);
  109. }
  110. static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
  111. {
  112. u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
  113. /* The clock needs to toggle to complete reset.
  114. * So, fake it by toggling the clk polarity.
  115. */
  116. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
  117. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
  118. }
  119. static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
  120. struct snd_pcm_substream *substream)
  121. {
  122. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  123. struct snd_soc_device *socdev = rtd->socdev;
  124. struct snd_soc_platform *platform = socdev->card->platform;
  125. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  126. u32 spcr;
  127. u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
  128. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  129. if (spcr & mask) {
  130. /* start off disabled */
  131. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
  132. spcr & ~mask);
  133. toggle_clock(dev, playback);
  134. }
  135. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
  136. DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
  137. /* Start the sample generator */
  138. spcr |= DAVINCI_MCBSP_SPCR_GRST;
  139. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  140. }
  141. if (playback) {
  142. /* Stop the DMA to avoid data loss */
  143. /* while the transmitter is out of reset to handle XSYNCERR */
  144. if (platform->pcm_ops->trigger) {
  145. int ret = platform->pcm_ops->trigger(substream,
  146. SNDRV_PCM_TRIGGER_STOP);
  147. if (ret < 0)
  148. printk(KERN_DEBUG "Playback DMA stop failed\n");
  149. }
  150. /* Enable the transmitter */
  151. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  152. spcr |= DAVINCI_MCBSP_SPCR_XRST;
  153. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  154. /* wait for any unexpected frame sync error to occur */
  155. udelay(100);
  156. /* Disable the transmitter to clear any outstanding XSYNCERR */
  157. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  158. spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
  159. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  160. toggle_clock(dev, playback);
  161. /* Restart the DMA */
  162. if (platform->pcm_ops->trigger) {
  163. int ret = platform->pcm_ops->trigger(substream,
  164. SNDRV_PCM_TRIGGER_START);
  165. if (ret < 0)
  166. printk(KERN_DEBUG "Playback DMA start failed\n");
  167. }
  168. }
  169. /* Enable transmitter or receiver */
  170. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  171. spcr |= mask;
  172. if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
  173. /* Start frame sync */
  174. spcr |= DAVINCI_MCBSP_SPCR_FRST;
  175. }
  176. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  177. }
  178. static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
  179. {
  180. u32 spcr;
  181. /* Reset transmitter/receiver and sample rate/frame sync generators */
  182. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  183. spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
  184. spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
  185. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  186. toggle_clock(dev, playback);
  187. }
  188. #define DEFAULT_BITPERSAMPLE 16
  189. static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  190. unsigned int fmt)
  191. {
  192. struct davinci_mcbsp_dev *dev = cpu_dai->private_data;
  193. unsigned int pcr;
  194. unsigned int srgr;
  195. srgr = DAVINCI_MCBSP_SRGR_FSGM |
  196. DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
  197. DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
  198. /* set master/slave audio interface */
  199. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  200. case SND_SOC_DAIFMT_CBS_CFS:
  201. /* cpu is master */
  202. pcr = DAVINCI_MCBSP_PCR_FSXM |
  203. DAVINCI_MCBSP_PCR_FSRM |
  204. DAVINCI_MCBSP_PCR_CLKXM |
  205. DAVINCI_MCBSP_PCR_CLKRM;
  206. break;
  207. case SND_SOC_DAIFMT_CBM_CFS:
  208. /* McBSP CLKR pin is the input for the Sample Rate Generator.
  209. * McBSP FSR and FSX are driven by the Sample Rate Generator. */
  210. pcr = DAVINCI_MCBSP_PCR_SCLKME |
  211. DAVINCI_MCBSP_PCR_FSXM |
  212. DAVINCI_MCBSP_PCR_FSRM;
  213. break;
  214. case SND_SOC_DAIFMT_CBM_CFM:
  215. /* codec is master */
  216. pcr = 0;
  217. break;
  218. default:
  219. printk(KERN_ERR "%s:bad master\n", __func__);
  220. return -EINVAL;
  221. }
  222. /* interface format */
  223. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  224. case SND_SOC_DAIFMT_I2S:
  225. /* Davinci doesn't support TRUE I2S, but some codecs will have
  226. * the left and right channels contiguous. This allows
  227. * dsp_a mode to be used with an inverted normal frame clk.
  228. * If your codec is master and does not have contiguous
  229. * channels, then you will have sound on only one channel.
  230. * Try using a different mode, or codec as slave.
  231. *
  232. * The TLV320AIC33 is an example of a codec where this works.
  233. * It has a variable bit clock frequency allowing it to have
  234. * valid data on every bit clock.
  235. *
  236. * The TLV320AIC23 is an example of a codec where this does not
  237. * work. It has a fixed bit clock frequency with progressively
  238. * more empty bit clock slots between channels as the sample
  239. * rate is lowered.
  240. */
  241. fmt ^= SND_SOC_DAIFMT_NB_IF;
  242. case SND_SOC_DAIFMT_DSP_A:
  243. dev->mode = MOD_DSP_A;
  244. break;
  245. case SND_SOC_DAIFMT_DSP_B:
  246. dev->mode = MOD_DSP_B;
  247. break;
  248. default:
  249. printk(KERN_ERR "%s:bad format\n", __func__);
  250. return -EINVAL;
  251. }
  252. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  253. case SND_SOC_DAIFMT_NB_NF:
  254. /* CLKRP Receive clock polarity,
  255. * 1 - sampled on rising edge of CLKR
  256. * valid on rising edge
  257. * CLKXP Transmit clock polarity,
  258. * 1 - clocked on falling edge of CLKX
  259. * valid on rising edge
  260. * FSRP Receive frame sync pol, 0 - active high
  261. * FSXP Transmit frame sync pol, 0 - active high
  262. */
  263. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
  264. break;
  265. case SND_SOC_DAIFMT_IB_IF:
  266. /* CLKRP Receive clock polarity,
  267. * 0 - sampled on falling edge of CLKR
  268. * valid on falling edge
  269. * CLKXP Transmit clock polarity,
  270. * 0 - clocked on rising edge of CLKX
  271. * valid on falling edge
  272. * FSRP Receive frame sync pol, 1 - active low
  273. * FSXP Transmit frame sync pol, 1 - active low
  274. */
  275. pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  276. break;
  277. case SND_SOC_DAIFMT_NB_IF:
  278. /* CLKRP Receive clock polarity,
  279. * 1 - sampled on rising edge of CLKR
  280. * valid on rising edge
  281. * CLKXP Transmit clock polarity,
  282. * 1 - clocked on falling edge of CLKX
  283. * valid on rising edge
  284. * FSRP Receive frame sync pol, 1 - active low
  285. * FSXP Transmit frame sync pol, 1 - active low
  286. */
  287. pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
  288. DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
  289. break;
  290. case SND_SOC_DAIFMT_IB_NF:
  291. /* CLKRP Receive clock polarity,
  292. * 0 - sampled on falling edge of CLKR
  293. * valid on falling edge
  294. * CLKXP Transmit clock polarity,
  295. * 0 - clocked on rising edge of CLKX
  296. * valid on falling edge
  297. * FSRP Receive frame sync pol, 0 - active high
  298. * FSXP Transmit frame sync pol, 0 - active high
  299. */
  300. break;
  301. default:
  302. return -EINVAL;
  303. }
  304. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  305. dev->pcr = pcr;
  306. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
  307. return 0;
  308. }
  309. static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
  310. struct snd_pcm_hw_params *params,
  311. struct snd_soc_dai *dai)
  312. {
  313. struct davinci_mcbsp_dev *dev = dai->private_data;
  314. struct davinci_pcm_dma_params *dma_params =
  315. &dev->dma_params[substream->stream];
  316. struct snd_interval *i = NULL;
  317. int mcbsp_word_length;
  318. unsigned int rcr, xcr, srgr;
  319. u32 spcr;
  320. /* general line settings */
  321. spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
  322. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  323. spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  324. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  325. } else {
  326. spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
  327. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
  328. }
  329. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
  330. srgr = DAVINCI_MCBSP_SRGR_FSGM;
  331. srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
  332. i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
  333. srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
  334. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
  335. rcr = DAVINCI_MCBSP_RCR_RFIG;
  336. xcr = DAVINCI_MCBSP_XCR_XFIG;
  337. if (dev->mode == MOD_DSP_B) {
  338. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
  339. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
  340. } else {
  341. rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
  342. xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
  343. }
  344. /* Determine xfer data type */
  345. switch (params_format(params)) {
  346. case SNDRV_PCM_FORMAT_S8:
  347. dma_params->data_type = 1;
  348. mcbsp_word_length = DAVINCI_MCBSP_WORD_8;
  349. break;
  350. case SNDRV_PCM_FORMAT_S16_LE:
  351. dma_params->data_type = 2;
  352. mcbsp_word_length = DAVINCI_MCBSP_WORD_16;
  353. break;
  354. case SNDRV_PCM_FORMAT_S32_LE:
  355. dma_params->data_type = 4;
  356. mcbsp_word_length = DAVINCI_MCBSP_WORD_32;
  357. break;
  358. default:
  359. printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
  360. return -EINVAL;
  361. }
  362. dma_params->acnt = dma_params->data_type;
  363. rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(1);
  364. xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(1);
  365. rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
  366. DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
  367. xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
  368. DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
  369. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  370. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
  371. else
  372. davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
  373. return 0;
  374. }
  375. static int davinci_i2s_prepare(struct snd_pcm_substream *substream,
  376. struct snd_soc_dai *dai)
  377. {
  378. struct davinci_mcbsp_dev *dev = dai->private_data;
  379. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  380. davinci_mcbsp_stop(dev, playback);
  381. if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0) {
  382. /* codec is master */
  383. davinci_mcbsp_start(dev, substream);
  384. }
  385. return 0;
  386. }
  387. static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  388. struct snd_soc_dai *dai)
  389. {
  390. struct davinci_mcbsp_dev *dev = dai->private_data;
  391. int ret = 0;
  392. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  393. if ((dev->pcr & DAVINCI_MCBSP_PCR_FSXM) == 0)
  394. return 0; /* return if codec is master */
  395. switch (cmd) {
  396. case SNDRV_PCM_TRIGGER_START:
  397. case SNDRV_PCM_TRIGGER_RESUME:
  398. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  399. davinci_mcbsp_start(dev, substream);
  400. break;
  401. case SNDRV_PCM_TRIGGER_STOP:
  402. case SNDRV_PCM_TRIGGER_SUSPEND:
  403. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  404. davinci_mcbsp_stop(dev, playback);
  405. break;
  406. default:
  407. ret = -EINVAL;
  408. }
  409. return ret;
  410. }
  411. static void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
  412. struct snd_soc_dai *dai)
  413. {
  414. struct davinci_mcbsp_dev *dev = dai->private_data;
  415. int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  416. davinci_mcbsp_stop(dev, playback);
  417. }
  418. #define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
  419. static struct snd_soc_dai_ops davinci_i2s_dai_ops = {
  420. .shutdown = davinci_i2s_shutdown,
  421. .prepare = davinci_i2s_prepare,
  422. .trigger = davinci_i2s_trigger,
  423. .hw_params = davinci_i2s_hw_params,
  424. .set_fmt = davinci_i2s_set_dai_fmt,
  425. };
  426. struct snd_soc_dai davinci_i2s_dai = {
  427. .name = "davinci-i2s",
  428. .id = 0,
  429. .playback = {
  430. .channels_min = 2,
  431. .channels_max = 2,
  432. .rates = DAVINCI_I2S_RATES,
  433. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  434. .capture = {
  435. .channels_min = 2,
  436. .channels_max = 2,
  437. .rates = DAVINCI_I2S_RATES,
  438. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  439. .ops = &davinci_i2s_dai_ops,
  440. };
  441. EXPORT_SYMBOL_GPL(davinci_i2s_dai);
  442. static int davinci_i2s_probe(struct platform_device *pdev)
  443. {
  444. struct snd_platform_data *pdata = pdev->dev.platform_data;
  445. struct davinci_mcbsp_dev *dev;
  446. struct resource *mem, *ioarea, *res;
  447. int ret;
  448. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  449. if (!mem) {
  450. dev_err(&pdev->dev, "no mem resource?\n");
  451. return -ENODEV;
  452. }
  453. ioarea = request_mem_region(mem->start, (mem->end - mem->start) + 1,
  454. pdev->name);
  455. if (!ioarea) {
  456. dev_err(&pdev->dev, "McBSP region already claimed\n");
  457. return -EBUSY;
  458. }
  459. dev = kzalloc(sizeof(struct davinci_mcbsp_dev), GFP_KERNEL);
  460. if (!dev) {
  461. ret = -ENOMEM;
  462. goto err_release_region;
  463. }
  464. dev->clk = clk_get(&pdev->dev, NULL);
  465. if (IS_ERR(dev->clk)) {
  466. ret = -ENODEV;
  467. goto err_free_mem;
  468. }
  469. clk_enable(dev->clk);
  470. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  471. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].dma_addr =
  472. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DXR_REG);
  473. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].dma_addr =
  474. (dma_addr_t)(io_v2p(dev->base) + DAVINCI_MCBSP_DRR_REG);
  475. /* first TX, then RX */
  476. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  477. if (!res) {
  478. dev_err(&pdev->dev, "no DMA resource\n");
  479. ret = -ENXIO;
  480. goto err_free_mem;
  481. }
  482. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK].channel = res->start;
  483. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  484. if (!res) {
  485. dev_err(&pdev->dev, "no DMA resource\n");
  486. ret = -ENXIO;
  487. goto err_free_mem;
  488. }
  489. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE].channel = res->start;
  490. davinci_i2s_dai.private_data = dev;
  491. ret = snd_soc_register_dai(&davinci_i2s_dai);
  492. if (ret != 0)
  493. goto err_free_mem;
  494. return 0;
  495. err_free_mem:
  496. kfree(dev);
  497. err_release_region:
  498. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  499. return ret;
  500. }
  501. static int davinci_i2s_remove(struct platform_device *pdev)
  502. {
  503. struct davinci_mcbsp_dev *dev = davinci_i2s_dai.private_data;
  504. struct resource *mem;
  505. snd_soc_unregister_dai(&davinci_i2s_dai);
  506. clk_disable(dev->clk);
  507. clk_put(dev->clk);
  508. dev->clk = NULL;
  509. kfree(dev);
  510. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  511. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  512. return 0;
  513. }
  514. static struct platform_driver davinci_mcbsp_driver = {
  515. .probe = davinci_i2s_probe,
  516. .remove = davinci_i2s_remove,
  517. .driver = {
  518. .name = "davinci-asp",
  519. .owner = THIS_MODULE,
  520. },
  521. };
  522. static int __init davinci_i2s_init(void)
  523. {
  524. return platform_driver_register(&davinci_mcbsp_driver);
  525. }
  526. module_init(davinci_i2s_init);
  527. static void __exit davinci_i2s_exit(void)
  528. {
  529. platform_driver_unregister(&davinci_mcbsp_driver);
  530. }
  531. module_exit(davinci_i2s_exit);
  532. MODULE_AUTHOR("Vladimir Barinov");
  533. MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
  534. MODULE_LICENSE("GPL");