twl4030.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. /*
  2. * ALSA SoC TWL4030 codec driver
  3. *
  4. * Author: Steve Sakoman <steve@sakoman.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #ifndef __TWL4030_AUDIO_H__
  22. #define __TWL4030_AUDIO_H__
  23. #define TWL4030_REG_CODEC_MODE 0x1
  24. #define TWL4030_REG_OPTION 0x2
  25. #define TWL4030_REG_UNKNOWN 0x3
  26. #define TWL4030_REG_MICBIAS_CTL 0x4
  27. #define TWL4030_REG_ANAMICL 0x5
  28. #define TWL4030_REG_ANAMICR 0x6
  29. #define TWL4030_REG_AVADC_CTL 0x7
  30. #define TWL4030_REG_ADCMICSEL 0x8
  31. #define TWL4030_REG_DIGMIXING 0x9
  32. #define TWL4030_REG_ATXL1PGA 0xA
  33. #define TWL4030_REG_ATXR1PGA 0xB
  34. #define TWL4030_REG_AVTXL2PGA 0xC
  35. #define TWL4030_REG_AVTXR2PGA 0xD
  36. #define TWL4030_REG_AUDIO_IF 0xE
  37. #define TWL4030_REG_VOICE_IF 0xF
  38. #define TWL4030_REG_ARXR1PGA 0x10
  39. #define TWL4030_REG_ARXL1PGA 0x11
  40. #define TWL4030_REG_ARXR2PGA 0x12
  41. #define TWL4030_REG_ARXL2PGA 0x13
  42. #define TWL4030_REG_VRXPGA 0x14
  43. #define TWL4030_REG_VSTPGA 0x15
  44. #define TWL4030_REG_VRX2ARXPGA 0x16
  45. #define TWL4030_REG_AVDAC_CTL 0x17
  46. #define TWL4030_REG_ARX2VTXPGA 0x18
  47. #define TWL4030_REG_ARXL1_APGA_CTL 0x19
  48. #define TWL4030_REG_ARXR1_APGA_CTL 0x1A
  49. #define TWL4030_REG_ARXL2_APGA_CTL 0x1B
  50. #define TWL4030_REG_ARXR2_APGA_CTL 0x1C
  51. #define TWL4030_REG_ATX2ARXPGA 0x1D
  52. #define TWL4030_REG_BT_IF 0x1E
  53. #define TWL4030_REG_BTPGA 0x1F
  54. #define TWL4030_REG_BTSTPGA 0x20
  55. #define TWL4030_REG_EAR_CTL 0x21
  56. #define TWL4030_REG_HS_SEL 0x22
  57. #define TWL4030_REG_HS_GAIN_SET 0x23
  58. #define TWL4030_REG_HS_POPN_SET 0x24
  59. #define TWL4030_REG_PREDL_CTL 0x25
  60. #define TWL4030_REG_PREDR_CTL 0x26
  61. #define TWL4030_REG_PRECKL_CTL 0x27
  62. #define TWL4030_REG_PRECKR_CTL 0x28
  63. #define TWL4030_REG_HFL_CTL 0x29
  64. #define TWL4030_REG_HFR_CTL 0x2A
  65. #define TWL4030_REG_ALC_CTL 0x2B
  66. #define TWL4030_REG_ALC_SET1 0x2C
  67. #define TWL4030_REG_ALC_SET2 0x2D
  68. #define TWL4030_REG_BOOST_CTL 0x2E
  69. #define TWL4030_REG_SOFTVOL_CTL 0x2F
  70. #define TWL4030_REG_DTMF_FREQSEL 0x30
  71. #define TWL4030_REG_DTMF_TONEXT1H 0x31
  72. #define TWL4030_REG_DTMF_TONEXT1L 0x32
  73. #define TWL4030_REG_DTMF_TONEXT2H 0x33
  74. #define TWL4030_REG_DTMF_TONEXT2L 0x34
  75. #define TWL4030_REG_DTMF_TONOFF 0x35
  76. #define TWL4030_REG_DTMF_WANONOFF 0x36
  77. #define TWL4030_REG_I2S_RX_SCRAMBLE_H 0x37
  78. #define TWL4030_REG_I2S_RX_SCRAMBLE_M 0x38
  79. #define TWL4030_REG_I2S_RX_SCRAMBLE_L 0x39
  80. #define TWL4030_REG_APLL_CTL 0x3A
  81. #define TWL4030_REG_DTMF_CTL 0x3B
  82. #define TWL4030_REG_DTMF_PGA_CTL2 0x3C
  83. #define TWL4030_REG_DTMF_PGA_CTL1 0x3D
  84. #define TWL4030_REG_MISC_SET_1 0x3E
  85. #define TWL4030_REG_PCMBTMUX 0x3F
  86. #define TWL4030_REG_RX_PATH_SEL 0x43
  87. #define TWL4030_REG_VDL_APGA_CTL 0x44
  88. #define TWL4030_REG_VIBRA_CTL 0x45
  89. #define TWL4030_REG_VIBRA_SET 0x46
  90. #define TWL4030_REG_VIBRA_PWM_SET 0x47
  91. #define TWL4030_REG_ANAMIC_GAIN 0x48
  92. #define TWL4030_REG_MISC_SET_2 0x49
  93. #define TWL4030_REG_SW_SHADOW 0x4A
  94. #define TWL4030_CACHEREGNUM (TWL4030_REG_SW_SHADOW + 1)
  95. /* Bitfield Definitions */
  96. /* TWL4030_CODEC_MODE (0x01) Fields */
  97. #define TWL4030_APLL_RATE 0xF0
  98. #define TWL4030_APLL_RATE_8000 0x00
  99. #define TWL4030_APLL_RATE_11025 0x10
  100. #define TWL4030_APLL_RATE_12000 0x20
  101. #define TWL4030_APLL_RATE_16000 0x40
  102. #define TWL4030_APLL_RATE_22050 0x50
  103. #define TWL4030_APLL_RATE_24000 0x60
  104. #define TWL4030_APLL_RATE_32000 0x80
  105. #define TWL4030_APLL_RATE_44100 0x90
  106. #define TWL4030_APLL_RATE_48000 0xA0
  107. #define TWL4030_APLL_RATE_96000 0xE0
  108. #define TWL4030_SEL_16K 0x08
  109. #define TWL4030_CODECPDZ 0x02
  110. #define TWL4030_OPT_MODE 0x01
  111. #define TWL4030_OPTION_1 (1 << 0)
  112. #define TWL4030_OPTION_2 (0 << 0)
  113. /* TWL4030_OPTION (0x02) Fields */
  114. #define TWL4030_ATXL1_EN (1 << 0)
  115. #define TWL4030_ATXR1_EN (1 << 1)
  116. #define TWL4030_ATXL2_VTXL_EN (1 << 2)
  117. #define TWL4030_ATXR2_VTXR_EN (1 << 3)
  118. #define TWL4030_ARXL1_VRX_EN (1 << 4)
  119. #define TWL4030_ARXR1_EN (1 << 5)
  120. #define TWL4030_ARXL2_EN (1 << 6)
  121. #define TWL4030_ARXR2_EN (1 << 7)
  122. /* TWL4030_REG_MICBIAS_CTL (0x04) Fields */
  123. #define TWL4030_MICBIAS2_CTL 0x40
  124. #define TWL4030_MICBIAS1_CTL 0x20
  125. #define TWL4030_HSMICBIAS_EN 0x04
  126. #define TWL4030_MICBIAS2_EN 0x02
  127. #define TWL4030_MICBIAS1_EN 0x01
  128. /* ANAMICL (0x05) Fields */
  129. #define TWL4030_CNCL_OFFSET_START 0x80
  130. #define TWL4030_OFFSET_CNCL_SEL 0x60
  131. #define TWL4030_OFFSET_CNCL_SEL_ARX1 0x00
  132. #define TWL4030_OFFSET_CNCL_SEL_ARX2 0x20
  133. #define TWL4030_OFFSET_CNCL_SEL_VRX 0x40
  134. #define TWL4030_OFFSET_CNCL_SEL_ALL 0x60
  135. #define TWL4030_MICAMPL_EN 0x10
  136. #define TWL4030_CKMIC_EN 0x08
  137. #define TWL4030_AUXL_EN 0x04
  138. #define TWL4030_HSMIC_EN 0x02
  139. #define TWL4030_MAINMIC_EN 0x01
  140. /* ANAMICR (0x06) Fields */
  141. #define TWL4030_MICAMPR_EN 0x10
  142. #define TWL4030_AUXR_EN 0x04
  143. #define TWL4030_SUBMIC_EN 0x01
  144. /* AVADC_CTL (0x07) Fields */
  145. #define TWL4030_ADCL_EN 0x08
  146. #define TWL4030_AVADC_CLK_PRIORITY 0x04
  147. #define TWL4030_ADCR_EN 0x02
  148. /* TWL4030_REG_ADCMICSEL (0x08) Fields */
  149. #define TWL4030_DIGMIC1_EN 0x08
  150. #define TWL4030_TX2IN_SEL 0x04
  151. #define TWL4030_DIGMIC0_EN 0x02
  152. #define TWL4030_TX1IN_SEL 0x01
  153. /* AUDIO_IF (0x0E) Fields */
  154. #define TWL4030_AIF_SLAVE_EN 0x80
  155. #define TWL4030_DATA_WIDTH 0x60
  156. #define TWL4030_DATA_WIDTH_16S_16W 0x00
  157. #define TWL4030_DATA_WIDTH_32S_16W 0x40
  158. #define TWL4030_DATA_WIDTH_32S_24W 0x60
  159. #define TWL4030_AIF_FORMAT 0x18
  160. #define TWL4030_AIF_FORMAT_CODEC 0x00
  161. #define TWL4030_AIF_FORMAT_LEFT 0x08
  162. #define TWL4030_AIF_FORMAT_RIGHT 0x10
  163. #define TWL4030_AIF_FORMAT_TDM 0x18
  164. #define TWL4030_AIF_TRI_EN 0x04
  165. #define TWL4030_CLK256FS_EN 0x02
  166. #define TWL4030_AIF_EN 0x01
  167. /* VOICE_IF (0x0F) Fields */
  168. #define TWL4030_VIF_SLAVE_EN 0x80
  169. #define TWL4030_VIF_DIN_EN 0x40
  170. #define TWL4030_VIF_DOUT_EN 0x20
  171. #define TWL4030_VIF_SWAP 0x10
  172. #define TWL4030_VIF_FORMAT 0x08
  173. #define TWL4030_VIF_TRI_EN 0x04
  174. #define TWL4030_VIF_SUB_EN 0x02
  175. #define TWL4030_VIF_EN 0x01
  176. /* EAR_CTL (0x21) */
  177. #define TWL4030_EAR_GAIN 0x30
  178. /* HS_GAIN_SET (0x23) Fields */
  179. #define TWL4030_HSR_GAIN 0x0C
  180. #define TWL4030_HSR_GAIN_PWR_DOWN 0x00
  181. #define TWL4030_HSR_GAIN_PLUS_6DB 0x04
  182. #define TWL4030_HSR_GAIN_0DB 0x08
  183. #define TWL4030_HSR_GAIN_MINUS_6DB 0x0C
  184. #define TWL4030_HSL_GAIN 0x03
  185. #define TWL4030_HSL_GAIN_PWR_DOWN 0x00
  186. #define TWL4030_HSL_GAIN_PLUS_6DB 0x01
  187. #define TWL4030_HSL_GAIN_0DB 0x02
  188. #define TWL4030_HSL_GAIN_MINUS_6DB 0x03
  189. /* HS_POPN_SET (0x24) Fields */
  190. #define TWL4030_VMID_EN 0x40
  191. #define TWL4030_EXTMUTE 0x20
  192. #define TWL4030_RAMP_DELAY 0x1C
  193. #define TWL4030_RAMP_DELAY_20MS 0x00
  194. #define TWL4030_RAMP_DELAY_40MS 0x04
  195. #define TWL4030_RAMP_DELAY_81MS 0x08
  196. #define TWL4030_RAMP_DELAY_161MS 0x0C
  197. #define TWL4030_RAMP_DELAY_323MS 0x10
  198. #define TWL4030_RAMP_DELAY_645MS 0x14
  199. #define TWL4030_RAMP_DELAY_1291MS 0x18
  200. #define TWL4030_RAMP_DELAY_2581MS 0x1C
  201. #define TWL4030_RAMP_EN 0x02
  202. /* PREDL_CTL (0x25) */
  203. #define TWL4030_PREDL_GAIN 0x30
  204. /* PREDR_CTL (0x26) */
  205. #define TWL4030_PREDR_GAIN 0x30
  206. /* PRECKL_CTL (0x27) */
  207. #define TWL4030_PRECKL_GAIN 0x30
  208. /* PRECKR_CTL (0x28) */
  209. #define TWL4030_PRECKR_GAIN 0x30
  210. /* HFL_CTL (0x29, 0x2A) Fields */
  211. #define TWL4030_HF_CTL_HB_EN 0x04
  212. #define TWL4030_HF_CTL_LOOP_EN 0x08
  213. #define TWL4030_HF_CTL_RAMP_EN 0x10
  214. #define TWL4030_HF_CTL_REF_EN 0x20
  215. /* APLL_CTL (0x3A) Fields */
  216. #define TWL4030_APLL_EN 0x10
  217. #define TWL4030_APLL_INFREQ 0x0F
  218. #define TWL4030_APLL_INFREQ_19200KHZ 0x05
  219. #define TWL4030_APLL_INFREQ_26000KHZ 0x06
  220. #define TWL4030_APLL_INFREQ_38400KHZ 0x0F
  221. /* REG_MISC_SET_1 (0x3E) Fields */
  222. #define TWL4030_CLK64_EN 0x80
  223. #define TWL4030_SCRAMBLE_EN 0x40
  224. #define TWL4030_FMLOOP_EN 0x20
  225. #define TWL4030_SMOOTH_ANAVOL_EN 0x02
  226. #define TWL4030_DIGMIC_LR_SWAP_EN 0x01
  227. /* TWL4030_REG_SW_SHADOW (0x4A) Fields */
  228. #define TWL4030_HFL_EN 0x01
  229. #define TWL4030_HFR_EN 0x02
  230. #define TWL4030_DAI_HIFI 0
  231. #define TWL4030_DAI_VOICE 1
  232. extern struct snd_soc_dai twl4030_dai[2];
  233. extern struct snd_soc_codec_device soc_codec_dev_twl4030;
  234. struct twl4030_setup_data {
  235. unsigned int ramp_delay_value;
  236. unsigned int sysclk;
  237. unsigned int hs_extmute:1;
  238. void (*set_hs_extmute)(int mute);
  239. };
  240. #endif /* End of __TWL4030_AUDIO_H__ */