rme96.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417
  1. /*
  2. * ALSA driver for RME Digi96, Digi96/8 and Digi96/8 PRO/PAD/PST audio
  3. * interfaces
  4. *
  5. * Copyright (c) 2000, 2001 Anders Torger <torger@ludd.luth.se>
  6. *
  7. * Thanks to Henk Hesselink <henk@anda.nl> for the analog volume control
  8. * code.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/pci.h>
  29. #include <linux/slab.h>
  30. #include <linux/moduleparam.h>
  31. #include <sound/core.h>
  32. #include <sound/info.h>
  33. #include <sound/control.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/asoundef.h>
  37. #include <sound/initval.h>
  38. #include <asm/io.h>
  39. /* note, two last pcis should be equal, it is not a bug */
  40. MODULE_AUTHOR("Anders Torger <torger@ludd.luth.se>");
  41. MODULE_DESCRIPTION("RME Digi96, Digi96/8, Digi96/8 PRO, Digi96/8 PST, "
  42. "Digi96/8 PAD");
  43. MODULE_LICENSE("GPL");
  44. MODULE_SUPPORTED_DEVICE("{{RME,Digi96},"
  45. "{RME,Digi96/8},"
  46. "{RME,Digi96/8 PRO},"
  47. "{RME,Digi96/8 PST},"
  48. "{RME,Digi96/8 PAD}}");
  49. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  50. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  51. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
  52. module_param_array(index, int, NULL, 0444);
  53. MODULE_PARM_DESC(index, "Index value for RME Digi96 soundcard.");
  54. module_param_array(id, charp, NULL, 0444);
  55. MODULE_PARM_DESC(id, "ID string for RME Digi96 soundcard.");
  56. module_param_array(enable, bool, NULL, 0444);
  57. MODULE_PARM_DESC(enable, "Enable RME Digi96 soundcard.");
  58. /*
  59. * Defines for RME Digi96 series, from internal RME reference documents
  60. * dated 12.01.00
  61. */
  62. #define RME96_SPDIF_NCHANNELS 2
  63. /* Playback and capture buffer size */
  64. #define RME96_BUFFER_SIZE 0x10000
  65. /* IO area size */
  66. #define RME96_IO_SIZE 0x60000
  67. /* IO area offsets */
  68. #define RME96_IO_PLAY_BUFFER 0x0
  69. #define RME96_IO_REC_BUFFER 0x10000
  70. #define RME96_IO_CONTROL_REGISTER 0x20000
  71. #define RME96_IO_ADDITIONAL_REG 0x20004
  72. #define RME96_IO_CONFIRM_PLAY_IRQ 0x20008
  73. #define RME96_IO_CONFIRM_REC_IRQ 0x2000C
  74. #define RME96_IO_SET_PLAY_POS 0x40000
  75. #define RME96_IO_RESET_PLAY_POS 0x4FFFC
  76. #define RME96_IO_SET_REC_POS 0x50000
  77. #define RME96_IO_RESET_REC_POS 0x5FFFC
  78. #define RME96_IO_GET_PLAY_POS 0x20000
  79. #define RME96_IO_GET_REC_POS 0x30000
  80. /* Write control register bits */
  81. #define RME96_WCR_START (1 << 0)
  82. #define RME96_WCR_START_2 (1 << 1)
  83. #define RME96_WCR_GAIN_0 (1 << 2)
  84. #define RME96_WCR_GAIN_1 (1 << 3)
  85. #define RME96_WCR_MODE24 (1 << 4)
  86. #define RME96_WCR_MODE24_2 (1 << 5)
  87. #define RME96_WCR_BM (1 << 6)
  88. #define RME96_WCR_BM_2 (1 << 7)
  89. #define RME96_WCR_ADAT (1 << 8)
  90. #define RME96_WCR_FREQ_0 (1 << 9)
  91. #define RME96_WCR_FREQ_1 (1 << 10)
  92. #define RME96_WCR_DS (1 << 11)
  93. #define RME96_WCR_PRO (1 << 12)
  94. #define RME96_WCR_EMP (1 << 13)
  95. #define RME96_WCR_SEL (1 << 14)
  96. #define RME96_WCR_MASTER (1 << 15)
  97. #define RME96_WCR_PD (1 << 16)
  98. #define RME96_WCR_INP_0 (1 << 17)
  99. #define RME96_WCR_INP_1 (1 << 18)
  100. #define RME96_WCR_THRU_0 (1 << 19)
  101. #define RME96_WCR_THRU_1 (1 << 20)
  102. #define RME96_WCR_THRU_2 (1 << 21)
  103. #define RME96_WCR_THRU_3 (1 << 22)
  104. #define RME96_WCR_THRU_4 (1 << 23)
  105. #define RME96_WCR_THRU_5 (1 << 24)
  106. #define RME96_WCR_THRU_6 (1 << 25)
  107. #define RME96_WCR_THRU_7 (1 << 26)
  108. #define RME96_WCR_DOLBY (1 << 27)
  109. #define RME96_WCR_MONITOR_0 (1 << 28)
  110. #define RME96_WCR_MONITOR_1 (1 << 29)
  111. #define RME96_WCR_ISEL (1 << 30)
  112. #define RME96_WCR_IDIS (1 << 31)
  113. #define RME96_WCR_BITPOS_GAIN_0 2
  114. #define RME96_WCR_BITPOS_GAIN_1 3
  115. #define RME96_WCR_BITPOS_FREQ_0 9
  116. #define RME96_WCR_BITPOS_FREQ_1 10
  117. #define RME96_WCR_BITPOS_INP_0 17
  118. #define RME96_WCR_BITPOS_INP_1 18
  119. #define RME96_WCR_BITPOS_MONITOR_0 28
  120. #define RME96_WCR_BITPOS_MONITOR_1 29
  121. /* Read control register bits */
  122. #define RME96_RCR_AUDIO_ADDR_MASK 0xFFFF
  123. #define RME96_RCR_IRQ_2 (1 << 16)
  124. #define RME96_RCR_T_OUT (1 << 17)
  125. #define RME96_RCR_DEV_ID_0 (1 << 21)
  126. #define RME96_RCR_DEV_ID_1 (1 << 22)
  127. #define RME96_RCR_LOCK (1 << 23)
  128. #define RME96_RCR_VERF (1 << 26)
  129. #define RME96_RCR_F0 (1 << 27)
  130. #define RME96_RCR_F1 (1 << 28)
  131. #define RME96_RCR_F2 (1 << 29)
  132. #define RME96_RCR_AUTOSYNC (1 << 30)
  133. #define RME96_RCR_IRQ (1 << 31)
  134. #define RME96_RCR_BITPOS_F0 27
  135. #define RME96_RCR_BITPOS_F1 28
  136. #define RME96_RCR_BITPOS_F2 29
  137. /* Additonal register bits */
  138. #define RME96_AR_WSEL (1 << 0)
  139. #define RME96_AR_ANALOG (1 << 1)
  140. #define RME96_AR_FREQPAD_0 (1 << 2)
  141. #define RME96_AR_FREQPAD_1 (1 << 3)
  142. #define RME96_AR_FREQPAD_2 (1 << 4)
  143. #define RME96_AR_PD2 (1 << 5)
  144. #define RME96_AR_DAC_EN (1 << 6)
  145. #define RME96_AR_CLATCH (1 << 7)
  146. #define RME96_AR_CCLK (1 << 8)
  147. #define RME96_AR_CDATA (1 << 9)
  148. #define RME96_AR_BITPOS_F0 2
  149. #define RME96_AR_BITPOS_F1 3
  150. #define RME96_AR_BITPOS_F2 4
  151. /* Monitor tracks */
  152. #define RME96_MONITOR_TRACKS_1_2 0
  153. #define RME96_MONITOR_TRACKS_3_4 1
  154. #define RME96_MONITOR_TRACKS_5_6 2
  155. #define RME96_MONITOR_TRACKS_7_8 3
  156. /* Attenuation */
  157. #define RME96_ATTENUATION_0 0
  158. #define RME96_ATTENUATION_6 1
  159. #define RME96_ATTENUATION_12 2
  160. #define RME96_ATTENUATION_18 3
  161. /* Input types */
  162. #define RME96_INPUT_OPTICAL 0
  163. #define RME96_INPUT_COAXIAL 1
  164. #define RME96_INPUT_INTERNAL 2
  165. #define RME96_INPUT_XLR 3
  166. #define RME96_INPUT_ANALOG 4
  167. /* Clock modes */
  168. #define RME96_CLOCKMODE_SLAVE 0
  169. #define RME96_CLOCKMODE_MASTER 1
  170. #define RME96_CLOCKMODE_WORDCLOCK 2
  171. /* Block sizes in bytes */
  172. #define RME96_SMALL_BLOCK_SIZE 2048
  173. #define RME96_LARGE_BLOCK_SIZE 8192
  174. /* Volume control */
  175. #define RME96_AD1852_VOL_BITS 14
  176. #define RME96_AD1855_VOL_BITS 10
  177. struct rme96 {
  178. spinlock_t lock;
  179. int irq;
  180. unsigned long port;
  181. void __iomem *iobase;
  182. u32 wcreg; /* cached write control register value */
  183. u32 wcreg_spdif; /* S/PDIF setup */
  184. u32 wcreg_spdif_stream; /* S/PDIF setup (temporary) */
  185. u32 rcreg; /* cached read control register value */
  186. u32 areg; /* cached additional register value */
  187. u16 vol[2]; /* cached volume of analog output */
  188. u8 rev; /* card revision number */
  189. struct snd_pcm_substream *playback_substream;
  190. struct snd_pcm_substream *capture_substream;
  191. int playback_frlog; /* log2 of framesize */
  192. int capture_frlog;
  193. size_t playback_periodsize; /* in bytes, zero if not used */
  194. size_t capture_periodsize; /* in bytes, zero if not used */
  195. struct snd_card *card;
  196. struct snd_pcm *spdif_pcm;
  197. struct snd_pcm *adat_pcm;
  198. struct pci_dev *pci;
  199. struct snd_kcontrol *spdif_ctl;
  200. };
  201. static struct pci_device_id snd_rme96_ids[] = {
  202. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96), 0, },
  203. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8), 0, },
  204. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PRO), 0, },
  205. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST), 0, },
  206. { 0, }
  207. };
  208. MODULE_DEVICE_TABLE(pci, snd_rme96_ids);
  209. #define RME96_ISPLAYING(rme96) ((rme96)->wcreg & RME96_WCR_START)
  210. #define RME96_ISRECORDING(rme96) ((rme96)->wcreg & RME96_WCR_START_2)
  211. #define RME96_HAS_ANALOG_IN(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  212. #define RME96_HAS_ANALOG_OUT(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO || \
  213. (rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  214. #define RME96_DAC_IS_1852(rme96) (RME96_HAS_ANALOG_OUT(rme96) && (rme96)->rev >= 4)
  215. #define RME96_DAC_IS_1855(rme96) (((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && (rme96)->rev < 4) || \
  216. ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO && (rme96)->rev == 2))
  217. #define RME96_185X_MAX_OUT(rme96) ((1 << (RME96_DAC_IS_1852(rme96) ? RME96_AD1852_VOL_BITS : RME96_AD1855_VOL_BITS)) - 1)
  218. static int
  219. snd_rme96_playback_prepare(struct snd_pcm_substream *substream);
  220. static int
  221. snd_rme96_capture_prepare(struct snd_pcm_substream *substream);
  222. static int
  223. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  224. int cmd);
  225. static int
  226. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  227. int cmd);
  228. static snd_pcm_uframes_t
  229. snd_rme96_playback_pointer(struct snd_pcm_substream *substream);
  230. static snd_pcm_uframes_t
  231. snd_rme96_capture_pointer(struct snd_pcm_substream *substream);
  232. static void __devinit
  233. snd_rme96_proc_init(struct rme96 *rme96);
  234. static int
  235. snd_rme96_create_switches(struct snd_card *card,
  236. struct rme96 *rme96);
  237. static int
  238. snd_rme96_getinputtype(struct rme96 *rme96);
  239. static inline unsigned int
  240. snd_rme96_playback_ptr(struct rme96 *rme96)
  241. {
  242. return (readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  243. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->playback_frlog;
  244. }
  245. static inline unsigned int
  246. snd_rme96_capture_ptr(struct rme96 *rme96)
  247. {
  248. return (readl(rme96->iobase + RME96_IO_GET_REC_POS)
  249. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->capture_frlog;
  250. }
  251. static int
  252. snd_rme96_playback_silence(struct snd_pcm_substream *substream,
  253. int channel, /* not used (interleaved data) */
  254. snd_pcm_uframes_t pos,
  255. snd_pcm_uframes_t count)
  256. {
  257. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  258. count <<= rme96->playback_frlog;
  259. pos <<= rme96->playback_frlog;
  260. memset_io(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  261. 0, count);
  262. return 0;
  263. }
  264. static int
  265. snd_rme96_playback_copy(struct snd_pcm_substream *substream,
  266. int channel, /* not used (interleaved data) */
  267. snd_pcm_uframes_t pos,
  268. void __user *src,
  269. snd_pcm_uframes_t count)
  270. {
  271. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  272. count <<= rme96->playback_frlog;
  273. pos <<= rme96->playback_frlog;
  274. copy_from_user_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos, src,
  275. count);
  276. return 0;
  277. }
  278. static int
  279. snd_rme96_capture_copy(struct snd_pcm_substream *substream,
  280. int channel, /* not used (interleaved data) */
  281. snd_pcm_uframes_t pos,
  282. void __user *dst,
  283. snd_pcm_uframes_t count)
  284. {
  285. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  286. count <<= rme96->capture_frlog;
  287. pos <<= rme96->capture_frlog;
  288. copy_to_user_fromio(dst, rme96->iobase + RME96_IO_REC_BUFFER + pos,
  289. count);
  290. return 0;
  291. }
  292. /*
  293. * Digital output capabilities (S/PDIF)
  294. */
  295. static struct snd_pcm_hardware snd_rme96_playback_spdif_info =
  296. {
  297. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  298. SNDRV_PCM_INFO_MMAP_VALID |
  299. SNDRV_PCM_INFO_INTERLEAVED |
  300. SNDRV_PCM_INFO_PAUSE),
  301. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  302. SNDRV_PCM_FMTBIT_S32_LE),
  303. .rates = (SNDRV_PCM_RATE_32000 |
  304. SNDRV_PCM_RATE_44100 |
  305. SNDRV_PCM_RATE_48000 |
  306. SNDRV_PCM_RATE_64000 |
  307. SNDRV_PCM_RATE_88200 |
  308. SNDRV_PCM_RATE_96000),
  309. .rate_min = 32000,
  310. .rate_max = 96000,
  311. .channels_min = 2,
  312. .channels_max = 2,
  313. .buffer_bytes_max = RME96_BUFFER_SIZE,
  314. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  315. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  316. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  317. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  318. .fifo_size = 0,
  319. };
  320. /*
  321. * Digital input capabilities (S/PDIF)
  322. */
  323. static struct snd_pcm_hardware snd_rme96_capture_spdif_info =
  324. {
  325. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  326. SNDRV_PCM_INFO_MMAP_VALID |
  327. SNDRV_PCM_INFO_INTERLEAVED |
  328. SNDRV_PCM_INFO_PAUSE),
  329. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  330. SNDRV_PCM_FMTBIT_S32_LE),
  331. .rates = (SNDRV_PCM_RATE_32000 |
  332. SNDRV_PCM_RATE_44100 |
  333. SNDRV_PCM_RATE_48000 |
  334. SNDRV_PCM_RATE_64000 |
  335. SNDRV_PCM_RATE_88200 |
  336. SNDRV_PCM_RATE_96000),
  337. .rate_min = 32000,
  338. .rate_max = 96000,
  339. .channels_min = 2,
  340. .channels_max = 2,
  341. .buffer_bytes_max = RME96_BUFFER_SIZE,
  342. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  343. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  344. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  345. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  346. .fifo_size = 0,
  347. };
  348. /*
  349. * Digital output capabilities (ADAT)
  350. */
  351. static struct snd_pcm_hardware snd_rme96_playback_adat_info =
  352. {
  353. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  354. SNDRV_PCM_INFO_MMAP_VALID |
  355. SNDRV_PCM_INFO_INTERLEAVED |
  356. SNDRV_PCM_INFO_PAUSE),
  357. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  358. SNDRV_PCM_FMTBIT_S32_LE),
  359. .rates = (SNDRV_PCM_RATE_44100 |
  360. SNDRV_PCM_RATE_48000),
  361. .rate_min = 44100,
  362. .rate_max = 48000,
  363. .channels_min = 8,
  364. .channels_max = 8,
  365. .buffer_bytes_max = RME96_BUFFER_SIZE,
  366. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  367. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  368. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  369. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  370. .fifo_size = 0,
  371. };
  372. /*
  373. * Digital input capabilities (ADAT)
  374. */
  375. static struct snd_pcm_hardware snd_rme96_capture_adat_info =
  376. {
  377. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  378. SNDRV_PCM_INFO_MMAP_VALID |
  379. SNDRV_PCM_INFO_INTERLEAVED |
  380. SNDRV_PCM_INFO_PAUSE),
  381. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  382. SNDRV_PCM_FMTBIT_S32_LE),
  383. .rates = (SNDRV_PCM_RATE_44100 |
  384. SNDRV_PCM_RATE_48000),
  385. .rate_min = 44100,
  386. .rate_max = 48000,
  387. .channels_min = 8,
  388. .channels_max = 8,
  389. .buffer_bytes_max = RME96_BUFFER_SIZE,
  390. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  391. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  392. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  393. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  394. .fifo_size = 0,
  395. };
  396. /*
  397. * The CDATA, CCLK and CLATCH bits can be used to write to the SPI interface
  398. * of the AD1852 or AD1852 D/A converter on the board. CDATA must be set up
  399. * on the falling edge of CCLK and be stable on the rising edge. The rising
  400. * edge of CLATCH after the last data bit clocks in the whole data word.
  401. * A fast processor could probably drive the SPI interface faster than the
  402. * DAC can handle (3MHz for the 1855, unknown for the 1852). The udelay(1)
  403. * limits the data rate to 500KHz and only causes a delay of 33 microsecs.
  404. *
  405. * NOTE: increased delay from 1 to 10, since there where problems setting
  406. * the volume.
  407. */
  408. static void
  409. snd_rme96_write_SPI(struct rme96 *rme96, u16 val)
  410. {
  411. int i;
  412. for (i = 0; i < 16; i++) {
  413. if (val & 0x8000) {
  414. rme96->areg |= RME96_AR_CDATA;
  415. } else {
  416. rme96->areg &= ~RME96_AR_CDATA;
  417. }
  418. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CLATCH);
  419. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  420. udelay(10);
  421. rme96->areg |= RME96_AR_CCLK;
  422. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  423. udelay(10);
  424. val <<= 1;
  425. }
  426. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CDATA);
  427. rme96->areg |= RME96_AR_CLATCH;
  428. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  429. udelay(10);
  430. rme96->areg &= ~RME96_AR_CLATCH;
  431. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  432. }
  433. static void
  434. snd_rme96_apply_dac_volume(struct rme96 *rme96)
  435. {
  436. if (RME96_DAC_IS_1852(rme96)) {
  437. snd_rme96_write_SPI(rme96, (rme96->vol[0] << 2) | 0x0);
  438. snd_rme96_write_SPI(rme96, (rme96->vol[1] << 2) | 0x2);
  439. } else if (RME96_DAC_IS_1855(rme96)) {
  440. snd_rme96_write_SPI(rme96, (rme96->vol[0] & 0x3FF) | 0x000);
  441. snd_rme96_write_SPI(rme96, (rme96->vol[1] & 0x3FF) | 0x400);
  442. }
  443. }
  444. static void
  445. snd_rme96_reset_dac(struct rme96 *rme96)
  446. {
  447. writel(rme96->wcreg | RME96_WCR_PD,
  448. rme96->iobase + RME96_IO_CONTROL_REGISTER);
  449. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  450. }
  451. static int
  452. snd_rme96_getmontracks(struct rme96 *rme96)
  453. {
  454. return ((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_0) & 1) +
  455. (((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_1) & 1) << 1);
  456. }
  457. static int
  458. snd_rme96_setmontracks(struct rme96 *rme96,
  459. int montracks)
  460. {
  461. if (montracks & 1) {
  462. rme96->wcreg |= RME96_WCR_MONITOR_0;
  463. } else {
  464. rme96->wcreg &= ~RME96_WCR_MONITOR_0;
  465. }
  466. if (montracks & 2) {
  467. rme96->wcreg |= RME96_WCR_MONITOR_1;
  468. } else {
  469. rme96->wcreg &= ~RME96_WCR_MONITOR_1;
  470. }
  471. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  472. return 0;
  473. }
  474. static int
  475. snd_rme96_getattenuation(struct rme96 *rme96)
  476. {
  477. return ((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_0) & 1) +
  478. (((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_1) & 1) << 1);
  479. }
  480. static int
  481. snd_rme96_setattenuation(struct rme96 *rme96,
  482. int attenuation)
  483. {
  484. switch (attenuation) {
  485. case 0:
  486. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) &
  487. ~RME96_WCR_GAIN_1;
  488. break;
  489. case 1:
  490. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) &
  491. ~RME96_WCR_GAIN_1;
  492. break;
  493. case 2:
  494. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) |
  495. RME96_WCR_GAIN_1;
  496. break;
  497. case 3:
  498. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) |
  499. RME96_WCR_GAIN_1;
  500. break;
  501. default:
  502. return -EINVAL;
  503. }
  504. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  505. return 0;
  506. }
  507. static int
  508. snd_rme96_capture_getrate(struct rme96 *rme96,
  509. int *is_adat)
  510. {
  511. int n, rate;
  512. *is_adat = 0;
  513. if (rme96->areg & RME96_AR_ANALOG) {
  514. /* Analog input, overrides S/PDIF setting */
  515. n = ((rme96->areg >> RME96_AR_BITPOS_F0) & 1) +
  516. (((rme96->areg >> RME96_AR_BITPOS_F1) & 1) << 1);
  517. switch (n) {
  518. case 1:
  519. rate = 32000;
  520. break;
  521. case 2:
  522. rate = 44100;
  523. break;
  524. case 3:
  525. rate = 48000;
  526. break;
  527. default:
  528. return -1;
  529. }
  530. return (rme96->areg & RME96_AR_BITPOS_F2) ? rate << 1 : rate;
  531. }
  532. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  533. if (rme96->rcreg & RME96_RCR_LOCK) {
  534. /* ADAT rate */
  535. *is_adat = 1;
  536. if (rme96->rcreg & RME96_RCR_T_OUT) {
  537. return 48000;
  538. }
  539. return 44100;
  540. }
  541. if (rme96->rcreg & RME96_RCR_VERF) {
  542. return -1;
  543. }
  544. /* S/PDIF rate */
  545. n = ((rme96->rcreg >> RME96_RCR_BITPOS_F0) & 1) +
  546. (((rme96->rcreg >> RME96_RCR_BITPOS_F1) & 1) << 1) +
  547. (((rme96->rcreg >> RME96_RCR_BITPOS_F2) & 1) << 2);
  548. switch (n) {
  549. case 0:
  550. if (rme96->rcreg & RME96_RCR_T_OUT) {
  551. return 64000;
  552. }
  553. return -1;
  554. case 3: return 96000;
  555. case 4: return 88200;
  556. case 5: return 48000;
  557. case 6: return 44100;
  558. case 7: return 32000;
  559. default:
  560. break;
  561. }
  562. return -1;
  563. }
  564. static int
  565. snd_rme96_playback_getrate(struct rme96 *rme96)
  566. {
  567. int rate, dummy;
  568. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  569. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  570. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  571. {
  572. /* slave clock */
  573. return rate;
  574. }
  575. rate = ((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_0) & 1) +
  576. (((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_1) & 1) << 1);
  577. switch (rate) {
  578. case 1:
  579. rate = 32000;
  580. break;
  581. case 2:
  582. rate = 44100;
  583. break;
  584. case 3:
  585. rate = 48000;
  586. break;
  587. default:
  588. return -1;
  589. }
  590. return (rme96->wcreg & RME96_WCR_DS) ? rate << 1 : rate;
  591. }
  592. static int
  593. snd_rme96_playback_setrate(struct rme96 *rme96,
  594. int rate)
  595. {
  596. int ds;
  597. ds = rme96->wcreg & RME96_WCR_DS;
  598. switch (rate) {
  599. case 32000:
  600. rme96->wcreg &= ~RME96_WCR_DS;
  601. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  602. ~RME96_WCR_FREQ_1;
  603. break;
  604. case 44100:
  605. rme96->wcreg &= ~RME96_WCR_DS;
  606. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  607. ~RME96_WCR_FREQ_0;
  608. break;
  609. case 48000:
  610. rme96->wcreg &= ~RME96_WCR_DS;
  611. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  612. RME96_WCR_FREQ_1;
  613. break;
  614. case 64000:
  615. rme96->wcreg |= RME96_WCR_DS;
  616. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  617. ~RME96_WCR_FREQ_1;
  618. break;
  619. case 88200:
  620. rme96->wcreg |= RME96_WCR_DS;
  621. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  622. ~RME96_WCR_FREQ_0;
  623. break;
  624. case 96000:
  625. rme96->wcreg |= RME96_WCR_DS;
  626. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  627. RME96_WCR_FREQ_1;
  628. break;
  629. default:
  630. return -EINVAL;
  631. }
  632. if ((!ds && rme96->wcreg & RME96_WCR_DS) ||
  633. (ds && !(rme96->wcreg & RME96_WCR_DS)))
  634. {
  635. /* change to/from double-speed: reset the DAC (if available) */
  636. snd_rme96_reset_dac(rme96);
  637. } else {
  638. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  639. }
  640. return 0;
  641. }
  642. static int
  643. snd_rme96_capture_analog_setrate(struct rme96 *rme96,
  644. int rate)
  645. {
  646. switch (rate) {
  647. case 32000:
  648. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  649. ~RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  650. break;
  651. case 44100:
  652. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  653. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  654. break;
  655. case 48000:
  656. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  657. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  658. break;
  659. case 64000:
  660. if (rme96->rev < 4) {
  661. return -EINVAL;
  662. }
  663. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  664. ~RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  665. break;
  666. case 88200:
  667. if (rme96->rev < 4) {
  668. return -EINVAL;
  669. }
  670. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  671. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  672. break;
  673. case 96000:
  674. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  675. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  676. break;
  677. default:
  678. return -EINVAL;
  679. }
  680. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  681. return 0;
  682. }
  683. static int
  684. snd_rme96_setclockmode(struct rme96 *rme96,
  685. int mode)
  686. {
  687. switch (mode) {
  688. case RME96_CLOCKMODE_SLAVE:
  689. /* AutoSync */
  690. rme96->wcreg &= ~RME96_WCR_MASTER;
  691. rme96->areg &= ~RME96_AR_WSEL;
  692. break;
  693. case RME96_CLOCKMODE_MASTER:
  694. /* Internal */
  695. rme96->wcreg |= RME96_WCR_MASTER;
  696. rme96->areg &= ~RME96_AR_WSEL;
  697. break;
  698. case RME96_CLOCKMODE_WORDCLOCK:
  699. /* Word clock is a master mode */
  700. rme96->wcreg |= RME96_WCR_MASTER;
  701. rme96->areg |= RME96_AR_WSEL;
  702. break;
  703. default:
  704. return -EINVAL;
  705. }
  706. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  707. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  708. return 0;
  709. }
  710. static int
  711. snd_rme96_getclockmode(struct rme96 *rme96)
  712. {
  713. if (rme96->areg & RME96_AR_WSEL) {
  714. return RME96_CLOCKMODE_WORDCLOCK;
  715. }
  716. return (rme96->wcreg & RME96_WCR_MASTER) ? RME96_CLOCKMODE_MASTER :
  717. RME96_CLOCKMODE_SLAVE;
  718. }
  719. static int
  720. snd_rme96_setinputtype(struct rme96 *rme96,
  721. int type)
  722. {
  723. int n;
  724. switch (type) {
  725. case RME96_INPUT_OPTICAL:
  726. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) &
  727. ~RME96_WCR_INP_1;
  728. break;
  729. case RME96_INPUT_COAXIAL:
  730. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) &
  731. ~RME96_WCR_INP_1;
  732. break;
  733. case RME96_INPUT_INTERNAL:
  734. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) |
  735. RME96_WCR_INP_1;
  736. break;
  737. case RME96_INPUT_XLR:
  738. if ((rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  739. rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PRO) ||
  740. (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  741. rme96->rev > 4))
  742. {
  743. /* Only Digi96/8 PRO and Digi96/8 PAD supports XLR */
  744. return -EINVAL;
  745. }
  746. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) |
  747. RME96_WCR_INP_1;
  748. break;
  749. case RME96_INPUT_ANALOG:
  750. if (!RME96_HAS_ANALOG_IN(rme96)) {
  751. return -EINVAL;
  752. }
  753. rme96->areg |= RME96_AR_ANALOG;
  754. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  755. if (rme96->rev < 4) {
  756. /*
  757. * Revision less than 004 does not support 64 and
  758. * 88.2 kHz
  759. */
  760. if (snd_rme96_capture_getrate(rme96, &n) == 88200) {
  761. snd_rme96_capture_analog_setrate(rme96, 44100);
  762. }
  763. if (snd_rme96_capture_getrate(rme96, &n) == 64000) {
  764. snd_rme96_capture_analog_setrate(rme96, 32000);
  765. }
  766. }
  767. return 0;
  768. default:
  769. return -EINVAL;
  770. }
  771. if (type != RME96_INPUT_ANALOG && RME96_HAS_ANALOG_IN(rme96)) {
  772. rme96->areg &= ~RME96_AR_ANALOG;
  773. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  774. }
  775. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  776. return 0;
  777. }
  778. static int
  779. snd_rme96_getinputtype(struct rme96 *rme96)
  780. {
  781. if (rme96->areg & RME96_AR_ANALOG) {
  782. return RME96_INPUT_ANALOG;
  783. }
  784. return ((rme96->wcreg >> RME96_WCR_BITPOS_INP_0) & 1) +
  785. (((rme96->wcreg >> RME96_WCR_BITPOS_INP_1) & 1) << 1);
  786. }
  787. static void
  788. snd_rme96_setframelog(struct rme96 *rme96,
  789. int n_channels,
  790. int is_playback)
  791. {
  792. int frlog;
  793. if (n_channels == 2) {
  794. frlog = 1;
  795. } else {
  796. /* assume 8 channels */
  797. frlog = 3;
  798. }
  799. if (is_playback) {
  800. frlog += (rme96->wcreg & RME96_WCR_MODE24) ? 2 : 1;
  801. rme96->playback_frlog = frlog;
  802. } else {
  803. frlog += (rme96->wcreg & RME96_WCR_MODE24_2) ? 2 : 1;
  804. rme96->capture_frlog = frlog;
  805. }
  806. }
  807. static int
  808. snd_rme96_playback_setformat(struct rme96 *rme96,
  809. int format)
  810. {
  811. switch (format) {
  812. case SNDRV_PCM_FORMAT_S16_LE:
  813. rme96->wcreg &= ~RME96_WCR_MODE24;
  814. break;
  815. case SNDRV_PCM_FORMAT_S32_LE:
  816. rme96->wcreg |= RME96_WCR_MODE24;
  817. break;
  818. default:
  819. return -EINVAL;
  820. }
  821. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  822. return 0;
  823. }
  824. static int
  825. snd_rme96_capture_setformat(struct rme96 *rme96,
  826. int format)
  827. {
  828. switch (format) {
  829. case SNDRV_PCM_FORMAT_S16_LE:
  830. rme96->wcreg &= ~RME96_WCR_MODE24_2;
  831. break;
  832. case SNDRV_PCM_FORMAT_S32_LE:
  833. rme96->wcreg |= RME96_WCR_MODE24_2;
  834. break;
  835. default:
  836. return -EINVAL;
  837. }
  838. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  839. return 0;
  840. }
  841. static void
  842. snd_rme96_set_period_properties(struct rme96 *rme96,
  843. size_t period_bytes)
  844. {
  845. switch (period_bytes) {
  846. case RME96_LARGE_BLOCK_SIZE:
  847. rme96->wcreg &= ~RME96_WCR_ISEL;
  848. break;
  849. case RME96_SMALL_BLOCK_SIZE:
  850. rme96->wcreg |= RME96_WCR_ISEL;
  851. break;
  852. default:
  853. snd_BUG();
  854. break;
  855. }
  856. rme96->wcreg &= ~RME96_WCR_IDIS;
  857. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  858. }
  859. static int
  860. snd_rme96_playback_hw_params(struct snd_pcm_substream *substream,
  861. struct snd_pcm_hw_params *params)
  862. {
  863. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  864. struct snd_pcm_runtime *runtime = substream->runtime;
  865. int err, rate, dummy;
  866. runtime->dma_area = (void __force *)(rme96->iobase +
  867. RME96_IO_PLAY_BUFFER);
  868. runtime->dma_addr = rme96->port + RME96_IO_PLAY_BUFFER;
  869. runtime->dma_bytes = RME96_BUFFER_SIZE;
  870. spin_lock_irq(&rme96->lock);
  871. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  872. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  873. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  874. {
  875. /* slave clock */
  876. if ((int)params_rate(params) != rate) {
  877. spin_unlock_irq(&rme96->lock);
  878. return -EIO;
  879. }
  880. } else if ((err = snd_rme96_playback_setrate(rme96, params_rate(params))) < 0) {
  881. spin_unlock_irq(&rme96->lock);
  882. return err;
  883. }
  884. if ((err = snd_rme96_playback_setformat(rme96, params_format(params))) < 0) {
  885. spin_unlock_irq(&rme96->lock);
  886. return err;
  887. }
  888. snd_rme96_setframelog(rme96, params_channels(params), 1);
  889. if (rme96->capture_periodsize != 0) {
  890. if (params_period_size(params) << rme96->playback_frlog !=
  891. rme96->capture_periodsize)
  892. {
  893. spin_unlock_irq(&rme96->lock);
  894. return -EBUSY;
  895. }
  896. }
  897. rme96->playback_periodsize =
  898. params_period_size(params) << rme96->playback_frlog;
  899. snd_rme96_set_period_properties(rme96, rme96->playback_periodsize);
  900. /* S/PDIF setup */
  901. if ((rme96->wcreg & RME96_WCR_ADAT) == 0) {
  902. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  903. writel(rme96->wcreg |= rme96->wcreg_spdif_stream, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  904. }
  905. spin_unlock_irq(&rme96->lock);
  906. return 0;
  907. }
  908. static int
  909. snd_rme96_capture_hw_params(struct snd_pcm_substream *substream,
  910. struct snd_pcm_hw_params *params)
  911. {
  912. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  913. struct snd_pcm_runtime *runtime = substream->runtime;
  914. int err, isadat, rate;
  915. runtime->dma_area = (void __force *)(rme96->iobase +
  916. RME96_IO_REC_BUFFER);
  917. runtime->dma_addr = rme96->port + RME96_IO_REC_BUFFER;
  918. runtime->dma_bytes = RME96_BUFFER_SIZE;
  919. spin_lock_irq(&rme96->lock);
  920. if ((err = snd_rme96_capture_setformat(rme96, params_format(params))) < 0) {
  921. spin_unlock_irq(&rme96->lock);
  922. return err;
  923. }
  924. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  925. if ((err = snd_rme96_capture_analog_setrate(rme96,
  926. params_rate(params))) < 0)
  927. {
  928. spin_unlock_irq(&rme96->lock);
  929. return err;
  930. }
  931. } else if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  932. if ((int)params_rate(params) != rate) {
  933. spin_unlock_irq(&rme96->lock);
  934. return -EIO;
  935. }
  936. if ((isadat && runtime->hw.channels_min == 2) ||
  937. (!isadat && runtime->hw.channels_min == 8))
  938. {
  939. spin_unlock_irq(&rme96->lock);
  940. return -EIO;
  941. }
  942. }
  943. snd_rme96_setframelog(rme96, params_channels(params), 0);
  944. if (rme96->playback_periodsize != 0) {
  945. if (params_period_size(params) << rme96->capture_frlog !=
  946. rme96->playback_periodsize)
  947. {
  948. spin_unlock_irq(&rme96->lock);
  949. return -EBUSY;
  950. }
  951. }
  952. rme96->capture_periodsize =
  953. params_period_size(params) << rme96->capture_frlog;
  954. snd_rme96_set_period_properties(rme96, rme96->capture_periodsize);
  955. spin_unlock_irq(&rme96->lock);
  956. return 0;
  957. }
  958. static void
  959. snd_rme96_playback_start(struct rme96 *rme96,
  960. int from_pause)
  961. {
  962. if (!from_pause) {
  963. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  964. }
  965. rme96->wcreg |= RME96_WCR_START;
  966. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  967. }
  968. static void
  969. snd_rme96_capture_start(struct rme96 *rme96,
  970. int from_pause)
  971. {
  972. if (!from_pause) {
  973. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  974. }
  975. rme96->wcreg |= RME96_WCR_START_2;
  976. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  977. }
  978. static void
  979. snd_rme96_playback_stop(struct rme96 *rme96)
  980. {
  981. /*
  982. * Check if there is an unconfirmed IRQ, if so confirm it, or else
  983. * the hardware will not stop generating interrupts
  984. */
  985. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  986. if (rme96->rcreg & RME96_RCR_IRQ) {
  987. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  988. }
  989. rme96->wcreg &= ~RME96_WCR_START;
  990. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  991. }
  992. static void
  993. snd_rme96_capture_stop(struct rme96 *rme96)
  994. {
  995. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  996. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  997. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  998. }
  999. rme96->wcreg &= ~RME96_WCR_START_2;
  1000. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1001. }
  1002. static irqreturn_t
  1003. snd_rme96_interrupt(int irq,
  1004. void *dev_id)
  1005. {
  1006. struct rme96 *rme96 = (struct rme96 *)dev_id;
  1007. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1008. /* fastpath out, to ease interrupt sharing */
  1009. if (!((rme96->rcreg & RME96_RCR_IRQ) ||
  1010. (rme96->rcreg & RME96_RCR_IRQ_2)))
  1011. {
  1012. return IRQ_NONE;
  1013. }
  1014. if (rme96->rcreg & RME96_RCR_IRQ) {
  1015. /* playback */
  1016. snd_pcm_period_elapsed(rme96->playback_substream);
  1017. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1018. }
  1019. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1020. /* capture */
  1021. snd_pcm_period_elapsed(rme96->capture_substream);
  1022. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1023. }
  1024. return IRQ_HANDLED;
  1025. }
  1026. static unsigned int period_bytes[] = { RME96_SMALL_BLOCK_SIZE, RME96_LARGE_BLOCK_SIZE };
  1027. static struct snd_pcm_hw_constraint_list hw_constraints_period_bytes = {
  1028. .count = ARRAY_SIZE(period_bytes),
  1029. .list = period_bytes,
  1030. .mask = 0
  1031. };
  1032. static void
  1033. rme96_set_buffer_size_constraint(struct rme96 *rme96,
  1034. struct snd_pcm_runtime *runtime)
  1035. {
  1036. unsigned int size;
  1037. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1038. RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1039. if ((size = rme96->playback_periodsize) != 0 ||
  1040. (size = rme96->capture_periodsize) != 0)
  1041. snd_pcm_hw_constraint_minmax(runtime,
  1042. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1043. size, size);
  1044. else
  1045. snd_pcm_hw_constraint_list(runtime, 0,
  1046. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1047. &hw_constraints_period_bytes);
  1048. }
  1049. static int
  1050. snd_rme96_playback_spdif_open(struct snd_pcm_substream *substream)
  1051. {
  1052. int rate, dummy;
  1053. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1054. struct snd_pcm_runtime *runtime = substream->runtime;
  1055. spin_lock_irq(&rme96->lock);
  1056. if (rme96->playback_substream != NULL) {
  1057. spin_unlock_irq(&rme96->lock);
  1058. return -EBUSY;
  1059. }
  1060. rme96->wcreg &= ~RME96_WCR_ADAT;
  1061. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1062. rme96->playback_substream = substream;
  1063. spin_unlock_irq(&rme96->lock);
  1064. runtime->hw = snd_rme96_playback_spdif_info;
  1065. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1066. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1067. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1068. {
  1069. /* slave clock */
  1070. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1071. runtime->hw.rate_min = rate;
  1072. runtime->hw.rate_max = rate;
  1073. }
  1074. rme96_set_buffer_size_constraint(rme96, runtime);
  1075. rme96->wcreg_spdif_stream = rme96->wcreg_spdif;
  1076. rme96->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1077. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1078. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1079. return 0;
  1080. }
  1081. static int
  1082. snd_rme96_capture_spdif_open(struct snd_pcm_substream *substream)
  1083. {
  1084. int isadat, rate;
  1085. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1086. struct snd_pcm_runtime *runtime = substream->runtime;
  1087. runtime->hw = snd_rme96_capture_spdif_info;
  1088. if (snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1089. (rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0)
  1090. {
  1091. if (isadat) {
  1092. return -EIO;
  1093. }
  1094. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1095. runtime->hw.rate_min = rate;
  1096. runtime->hw.rate_max = rate;
  1097. }
  1098. spin_lock_irq(&rme96->lock);
  1099. if (rme96->capture_substream != NULL) {
  1100. spin_unlock_irq(&rme96->lock);
  1101. return -EBUSY;
  1102. }
  1103. rme96->capture_substream = substream;
  1104. spin_unlock_irq(&rme96->lock);
  1105. rme96_set_buffer_size_constraint(rme96, runtime);
  1106. return 0;
  1107. }
  1108. static int
  1109. snd_rme96_playback_adat_open(struct snd_pcm_substream *substream)
  1110. {
  1111. int rate, dummy;
  1112. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1113. struct snd_pcm_runtime *runtime = substream->runtime;
  1114. spin_lock_irq(&rme96->lock);
  1115. if (rme96->playback_substream != NULL) {
  1116. spin_unlock_irq(&rme96->lock);
  1117. return -EBUSY;
  1118. }
  1119. rme96->wcreg |= RME96_WCR_ADAT;
  1120. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1121. rme96->playback_substream = substream;
  1122. spin_unlock_irq(&rme96->lock);
  1123. runtime->hw = snd_rme96_playback_adat_info;
  1124. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1125. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1126. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1127. {
  1128. /* slave clock */
  1129. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1130. runtime->hw.rate_min = rate;
  1131. runtime->hw.rate_max = rate;
  1132. }
  1133. rme96_set_buffer_size_constraint(rme96, runtime);
  1134. return 0;
  1135. }
  1136. static int
  1137. snd_rme96_capture_adat_open(struct snd_pcm_substream *substream)
  1138. {
  1139. int isadat, rate;
  1140. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1141. struct snd_pcm_runtime *runtime = substream->runtime;
  1142. runtime->hw = snd_rme96_capture_adat_info;
  1143. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1144. /* makes no sense to use analog input. Note that analog
  1145. expension cards AEB4/8-I are RME96_INPUT_INTERNAL */
  1146. return -EIO;
  1147. }
  1148. if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  1149. if (!isadat) {
  1150. return -EIO;
  1151. }
  1152. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1153. runtime->hw.rate_min = rate;
  1154. runtime->hw.rate_max = rate;
  1155. }
  1156. spin_lock_irq(&rme96->lock);
  1157. if (rme96->capture_substream != NULL) {
  1158. spin_unlock_irq(&rme96->lock);
  1159. return -EBUSY;
  1160. }
  1161. rme96->capture_substream = substream;
  1162. spin_unlock_irq(&rme96->lock);
  1163. rme96_set_buffer_size_constraint(rme96, runtime);
  1164. return 0;
  1165. }
  1166. static int
  1167. snd_rme96_playback_close(struct snd_pcm_substream *substream)
  1168. {
  1169. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1170. int spdif = 0;
  1171. spin_lock_irq(&rme96->lock);
  1172. if (RME96_ISPLAYING(rme96)) {
  1173. snd_rme96_playback_stop(rme96);
  1174. }
  1175. rme96->playback_substream = NULL;
  1176. rme96->playback_periodsize = 0;
  1177. spdif = (rme96->wcreg & RME96_WCR_ADAT) == 0;
  1178. spin_unlock_irq(&rme96->lock);
  1179. if (spdif) {
  1180. rme96->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1181. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1182. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1183. }
  1184. return 0;
  1185. }
  1186. static int
  1187. snd_rme96_capture_close(struct snd_pcm_substream *substream)
  1188. {
  1189. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1190. spin_lock_irq(&rme96->lock);
  1191. if (RME96_ISRECORDING(rme96)) {
  1192. snd_rme96_capture_stop(rme96);
  1193. }
  1194. rme96->capture_substream = NULL;
  1195. rme96->capture_periodsize = 0;
  1196. spin_unlock_irq(&rme96->lock);
  1197. return 0;
  1198. }
  1199. static int
  1200. snd_rme96_playback_prepare(struct snd_pcm_substream *substream)
  1201. {
  1202. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1203. spin_lock_irq(&rme96->lock);
  1204. if (RME96_ISPLAYING(rme96)) {
  1205. snd_rme96_playback_stop(rme96);
  1206. }
  1207. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1208. spin_unlock_irq(&rme96->lock);
  1209. return 0;
  1210. }
  1211. static int
  1212. snd_rme96_capture_prepare(struct snd_pcm_substream *substream)
  1213. {
  1214. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1215. spin_lock_irq(&rme96->lock);
  1216. if (RME96_ISRECORDING(rme96)) {
  1217. snd_rme96_capture_stop(rme96);
  1218. }
  1219. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1220. spin_unlock_irq(&rme96->lock);
  1221. return 0;
  1222. }
  1223. static int
  1224. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  1225. int cmd)
  1226. {
  1227. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1228. switch (cmd) {
  1229. case SNDRV_PCM_TRIGGER_START:
  1230. if (!RME96_ISPLAYING(rme96)) {
  1231. if (substream != rme96->playback_substream) {
  1232. return -EBUSY;
  1233. }
  1234. snd_rme96_playback_start(rme96, 0);
  1235. }
  1236. break;
  1237. case SNDRV_PCM_TRIGGER_STOP:
  1238. if (RME96_ISPLAYING(rme96)) {
  1239. if (substream != rme96->playback_substream) {
  1240. return -EBUSY;
  1241. }
  1242. snd_rme96_playback_stop(rme96);
  1243. }
  1244. break;
  1245. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1246. if (RME96_ISPLAYING(rme96)) {
  1247. snd_rme96_playback_stop(rme96);
  1248. }
  1249. break;
  1250. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1251. if (!RME96_ISPLAYING(rme96)) {
  1252. snd_rme96_playback_start(rme96, 1);
  1253. }
  1254. break;
  1255. default:
  1256. return -EINVAL;
  1257. }
  1258. return 0;
  1259. }
  1260. static int
  1261. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  1262. int cmd)
  1263. {
  1264. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1265. switch (cmd) {
  1266. case SNDRV_PCM_TRIGGER_START:
  1267. if (!RME96_ISRECORDING(rme96)) {
  1268. if (substream != rme96->capture_substream) {
  1269. return -EBUSY;
  1270. }
  1271. snd_rme96_capture_start(rme96, 0);
  1272. }
  1273. break;
  1274. case SNDRV_PCM_TRIGGER_STOP:
  1275. if (RME96_ISRECORDING(rme96)) {
  1276. if (substream != rme96->capture_substream) {
  1277. return -EBUSY;
  1278. }
  1279. snd_rme96_capture_stop(rme96);
  1280. }
  1281. break;
  1282. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1283. if (RME96_ISRECORDING(rme96)) {
  1284. snd_rme96_capture_stop(rme96);
  1285. }
  1286. break;
  1287. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1288. if (!RME96_ISRECORDING(rme96)) {
  1289. snd_rme96_capture_start(rme96, 1);
  1290. }
  1291. break;
  1292. default:
  1293. return -EINVAL;
  1294. }
  1295. return 0;
  1296. }
  1297. static snd_pcm_uframes_t
  1298. snd_rme96_playback_pointer(struct snd_pcm_substream *substream)
  1299. {
  1300. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1301. return snd_rme96_playback_ptr(rme96);
  1302. }
  1303. static snd_pcm_uframes_t
  1304. snd_rme96_capture_pointer(struct snd_pcm_substream *substream)
  1305. {
  1306. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1307. return snd_rme96_capture_ptr(rme96);
  1308. }
  1309. static struct snd_pcm_ops snd_rme96_playback_spdif_ops = {
  1310. .open = snd_rme96_playback_spdif_open,
  1311. .close = snd_rme96_playback_close,
  1312. .ioctl = snd_pcm_lib_ioctl,
  1313. .hw_params = snd_rme96_playback_hw_params,
  1314. .prepare = snd_rme96_playback_prepare,
  1315. .trigger = snd_rme96_playback_trigger,
  1316. .pointer = snd_rme96_playback_pointer,
  1317. .copy = snd_rme96_playback_copy,
  1318. .silence = snd_rme96_playback_silence,
  1319. .mmap = snd_pcm_lib_mmap_iomem,
  1320. };
  1321. static struct snd_pcm_ops snd_rme96_capture_spdif_ops = {
  1322. .open = snd_rme96_capture_spdif_open,
  1323. .close = snd_rme96_capture_close,
  1324. .ioctl = snd_pcm_lib_ioctl,
  1325. .hw_params = snd_rme96_capture_hw_params,
  1326. .prepare = snd_rme96_capture_prepare,
  1327. .trigger = snd_rme96_capture_trigger,
  1328. .pointer = snd_rme96_capture_pointer,
  1329. .copy = snd_rme96_capture_copy,
  1330. .mmap = snd_pcm_lib_mmap_iomem,
  1331. };
  1332. static struct snd_pcm_ops snd_rme96_playback_adat_ops = {
  1333. .open = snd_rme96_playback_adat_open,
  1334. .close = snd_rme96_playback_close,
  1335. .ioctl = snd_pcm_lib_ioctl,
  1336. .hw_params = snd_rme96_playback_hw_params,
  1337. .prepare = snd_rme96_playback_prepare,
  1338. .trigger = snd_rme96_playback_trigger,
  1339. .pointer = snd_rme96_playback_pointer,
  1340. .copy = snd_rme96_playback_copy,
  1341. .silence = snd_rme96_playback_silence,
  1342. .mmap = snd_pcm_lib_mmap_iomem,
  1343. };
  1344. static struct snd_pcm_ops snd_rme96_capture_adat_ops = {
  1345. .open = snd_rme96_capture_adat_open,
  1346. .close = snd_rme96_capture_close,
  1347. .ioctl = snd_pcm_lib_ioctl,
  1348. .hw_params = snd_rme96_capture_hw_params,
  1349. .prepare = snd_rme96_capture_prepare,
  1350. .trigger = snd_rme96_capture_trigger,
  1351. .pointer = snd_rme96_capture_pointer,
  1352. .copy = snd_rme96_capture_copy,
  1353. .mmap = snd_pcm_lib_mmap_iomem,
  1354. };
  1355. static void
  1356. snd_rme96_free(void *private_data)
  1357. {
  1358. struct rme96 *rme96 = (struct rme96 *)private_data;
  1359. if (rme96 == NULL) {
  1360. return;
  1361. }
  1362. if (rme96->irq >= 0) {
  1363. snd_rme96_playback_stop(rme96);
  1364. snd_rme96_capture_stop(rme96);
  1365. rme96->areg &= ~RME96_AR_DAC_EN;
  1366. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1367. free_irq(rme96->irq, (void *)rme96);
  1368. rme96->irq = -1;
  1369. }
  1370. if (rme96->iobase) {
  1371. iounmap(rme96->iobase);
  1372. rme96->iobase = NULL;
  1373. }
  1374. if (rme96->port) {
  1375. pci_release_regions(rme96->pci);
  1376. rme96->port = 0;
  1377. }
  1378. pci_disable_device(rme96->pci);
  1379. }
  1380. static void
  1381. snd_rme96_free_spdif_pcm(struct snd_pcm *pcm)
  1382. {
  1383. struct rme96 *rme96 = (struct rme96 *) pcm->private_data;
  1384. rme96->spdif_pcm = NULL;
  1385. }
  1386. static void
  1387. snd_rme96_free_adat_pcm(struct snd_pcm *pcm)
  1388. {
  1389. struct rme96 *rme96 = (struct rme96 *) pcm->private_data;
  1390. rme96->adat_pcm = NULL;
  1391. }
  1392. static int __devinit
  1393. snd_rme96_create(struct rme96 *rme96)
  1394. {
  1395. struct pci_dev *pci = rme96->pci;
  1396. int err;
  1397. rme96->irq = -1;
  1398. spin_lock_init(&rme96->lock);
  1399. if ((err = pci_enable_device(pci)) < 0)
  1400. return err;
  1401. if ((err = pci_request_regions(pci, "RME96")) < 0)
  1402. return err;
  1403. rme96->port = pci_resource_start(rme96->pci, 0);
  1404. rme96->iobase = ioremap_nocache(rme96->port, RME96_IO_SIZE);
  1405. if (!rme96->iobase) {
  1406. snd_printk(KERN_ERR "unable to remap memory region 0x%lx-0x%lx\n", rme96->port, rme96->port + RME96_IO_SIZE - 1);
  1407. return -ENOMEM;
  1408. }
  1409. if (request_irq(pci->irq, snd_rme96_interrupt, IRQF_SHARED,
  1410. "RME96", rme96)) {
  1411. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1412. return -EBUSY;
  1413. }
  1414. rme96->irq = pci->irq;
  1415. /* read the card's revision number */
  1416. pci_read_config_byte(pci, 8, &rme96->rev);
  1417. /* set up ALSA pcm device for S/PDIF */
  1418. if ((err = snd_pcm_new(rme96->card, "Digi96 IEC958", 0,
  1419. 1, 1, &rme96->spdif_pcm)) < 0)
  1420. {
  1421. return err;
  1422. }
  1423. rme96->spdif_pcm->private_data = rme96;
  1424. rme96->spdif_pcm->private_free = snd_rme96_free_spdif_pcm;
  1425. strcpy(rme96->spdif_pcm->name, "Digi96 IEC958");
  1426. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_spdif_ops);
  1427. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_spdif_ops);
  1428. rme96->spdif_pcm->info_flags = 0;
  1429. /* set up ALSA pcm device for ADAT */
  1430. if (pci->device == PCI_DEVICE_ID_RME_DIGI96) {
  1431. /* ADAT is not available on the base model */
  1432. rme96->adat_pcm = NULL;
  1433. } else {
  1434. if ((err = snd_pcm_new(rme96->card, "Digi96 ADAT", 1,
  1435. 1, 1, &rme96->adat_pcm)) < 0)
  1436. {
  1437. return err;
  1438. }
  1439. rme96->adat_pcm->private_data = rme96;
  1440. rme96->adat_pcm->private_free = snd_rme96_free_adat_pcm;
  1441. strcpy(rme96->adat_pcm->name, "Digi96 ADAT");
  1442. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_adat_ops);
  1443. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_adat_ops);
  1444. rme96->adat_pcm->info_flags = 0;
  1445. }
  1446. rme96->playback_periodsize = 0;
  1447. rme96->capture_periodsize = 0;
  1448. /* make sure playback/capture is stopped, if by some reason active */
  1449. snd_rme96_playback_stop(rme96);
  1450. snd_rme96_capture_stop(rme96);
  1451. /* set default values in registers */
  1452. rme96->wcreg =
  1453. RME96_WCR_FREQ_1 | /* set 44.1 kHz playback */
  1454. RME96_WCR_SEL | /* normal playback */
  1455. RME96_WCR_MASTER | /* set to master clock mode */
  1456. RME96_WCR_INP_0; /* set coaxial input */
  1457. rme96->areg = RME96_AR_FREQPAD_1; /* set 44.1 kHz analog capture */
  1458. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1459. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1460. /* reset the ADC */
  1461. writel(rme96->areg | RME96_AR_PD2,
  1462. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1463. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1464. /* reset and enable the DAC (order is important). */
  1465. snd_rme96_reset_dac(rme96);
  1466. rme96->areg |= RME96_AR_DAC_EN;
  1467. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1468. /* reset playback and record buffer pointers */
  1469. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1470. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1471. /* reset volume */
  1472. rme96->vol[0] = rme96->vol[1] = 0;
  1473. if (RME96_HAS_ANALOG_OUT(rme96)) {
  1474. snd_rme96_apply_dac_volume(rme96);
  1475. }
  1476. /* init switch interface */
  1477. if ((err = snd_rme96_create_switches(rme96->card, rme96)) < 0) {
  1478. return err;
  1479. }
  1480. /* init proc interface */
  1481. snd_rme96_proc_init(rme96);
  1482. return 0;
  1483. }
  1484. /*
  1485. * proc interface
  1486. */
  1487. static void
  1488. snd_rme96_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
  1489. {
  1490. int n;
  1491. struct rme96 *rme96 = (struct rme96 *)entry->private_data;
  1492. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1493. snd_iprintf(buffer, rme96->card->longname);
  1494. snd_iprintf(buffer, " (index #%d)\n", rme96->card->number + 1);
  1495. snd_iprintf(buffer, "\nGeneral settings\n");
  1496. if (rme96->wcreg & RME96_WCR_IDIS) {
  1497. snd_iprintf(buffer, " period size: N/A (interrupts "
  1498. "disabled)\n");
  1499. } else if (rme96->wcreg & RME96_WCR_ISEL) {
  1500. snd_iprintf(buffer, " period size: 2048 bytes\n");
  1501. } else {
  1502. snd_iprintf(buffer, " period size: 8192 bytes\n");
  1503. }
  1504. snd_iprintf(buffer, "\nInput settings\n");
  1505. switch (snd_rme96_getinputtype(rme96)) {
  1506. case RME96_INPUT_OPTICAL:
  1507. snd_iprintf(buffer, " input: optical");
  1508. break;
  1509. case RME96_INPUT_COAXIAL:
  1510. snd_iprintf(buffer, " input: coaxial");
  1511. break;
  1512. case RME96_INPUT_INTERNAL:
  1513. snd_iprintf(buffer, " input: internal");
  1514. break;
  1515. case RME96_INPUT_XLR:
  1516. snd_iprintf(buffer, " input: XLR");
  1517. break;
  1518. case RME96_INPUT_ANALOG:
  1519. snd_iprintf(buffer, " input: analog");
  1520. break;
  1521. }
  1522. if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1523. snd_iprintf(buffer, "\n sample rate: no valid signal\n");
  1524. } else {
  1525. if (n) {
  1526. snd_iprintf(buffer, " (8 channels)\n");
  1527. } else {
  1528. snd_iprintf(buffer, " (2 channels)\n");
  1529. }
  1530. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1531. snd_rme96_capture_getrate(rme96, &n));
  1532. }
  1533. if (rme96->wcreg & RME96_WCR_MODE24_2) {
  1534. snd_iprintf(buffer, " sample format: 24 bit\n");
  1535. } else {
  1536. snd_iprintf(buffer, " sample format: 16 bit\n");
  1537. }
  1538. snd_iprintf(buffer, "\nOutput settings\n");
  1539. if (rme96->wcreg & RME96_WCR_SEL) {
  1540. snd_iprintf(buffer, " output signal: normal playback\n");
  1541. } else {
  1542. snd_iprintf(buffer, " output signal: same as input\n");
  1543. }
  1544. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1545. snd_rme96_playback_getrate(rme96));
  1546. if (rme96->wcreg & RME96_WCR_MODE24) {
  1547. snd_iprintf(buffer, " sample format: 24 bit\n");
  1548. } else {
  1549. snd_iprintf(buffer, " sample format: 16 bit\n");
  1550. }
  1551. if (rme96->areg & RME96_AR_WSEL) {
  1552. snd_iprintf(buffer, " sample clock source: word clock\n");
  1553. } else if (rme96->wcreg & RME96_WCR_MASTER) {
  1554. snd_iprintf(buffer, " sample clock source: internal\n");
  1555. } else if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1556. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to analog input setting)\n");
  1557. } else if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1558. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to no valid signal)\n");
  1559. } else {
  1560. snd_iprintf(buffer, " sample clock source: autosync\n");
  1561. }
  1562. if (rme96->wcreg & RME96_WCR_PRO) {
  1563. snd_iprintf(buffer, " format: AES/EBU (professional)\n");
  1564. } else {
  1565. snd_iprintf(buffer, " format: IEC958 (consumer)\n");
  1566. }
  1567. if (rme96->wcreg & RME96_WCR_EMP) {
  1568. snd_iprintf(buffer, " emphasis: on\n");
  1569. } else {
  1570. snd_iprintf(buffer, " emphasis: off\n");
  1571. }
  1572. if (rme96->wcreg & RME96_WCR_DOLBY) {
  1573. snd_iprintf(buffer, " non-audio (dolby): on\n");
  1574. } else {
  1575. snd_iprintf(buffer, " non-audio (dolby): off\n");
  1576. }
  1577. if (RME96_HAS_ANALOG_IN(rme96)) {
  1578. snd_iprintf(buffer, "\nAnalog output settings\n");
  1579. switch (snd_rme96_getmontracks(rme96)) {
  1580. case RME96_MONITOR_TRACKS_1_2:
  1581. snd_iprintf(buffer, " monitored ADAT tracks: 1+2\n");
  1582. break;
  1583. case RME96_MONITOR_TRACKS_3_4:
  1584. snd_iprintf(buffer, " monitored ADAT tracks: 3+4\n");
  1585. break;
  1586. case RME96_MONITOR_TRACKS_5_6:
  1587. snd_iprintf(buffer, " monitored ADAT tracks: 5+6\n");
  1588. break;
  1589. case RME96_MONITOR_TRACKS_7_8:
  1590. snd_iprintf(buffer, " monitored ADAT tracks: 7+8\n");
  1591. break;
  1592. }
  1593. switch (snd_rme96_getattenuation(rme96)) {
  1594. case RME96_ATTENUATION_0:
  1595. snd_iprintf(buffer, " attenuation: 0 dB\n");
  1596. break;
  1597. case RME96_ATTENUATION_6:
  1598. snd_iprintf(buffer, " attenuation: -6 dB\n");
  1599. break;
  1600. case RME96_ATTENUATION_12:
  1601. snd_iprintf(buffer, " attenuation: -12 dB\n");
  1602. break;
  1603. case RME96_ATTENUATION_18:
  1604. snd_iprintf(buffer, " attenuation: -18 dB\n");
  1605. break;
  1606. }
  1607. snd_iprintf(buffer, " volume left: %u\n", rme96->vol[0]);
  1608. snd_iprintf(buffer, " volume right: %u\n", rme96->vol[1]);
  1609. }
  1610. }
  1611. static void __devinit
  1612. snd_rme96_proc_init(struct rme96 *rme96)
  1613. {
  1614. struct snd_info_entry *entry;
  1615. if (! snd_card_proc_new(rme96->card, "rme96", &entry))
  1616. snd_info_set_text_ops(entry, rme96, snd_rme96_proc_read);
  1617. }
  1618. /*
  1619. * control interface
  1620. */
  1621. #define snd_rme96_info_loopback_control snd_ctl_boolean_mono_info
  1622. static int
  1623. snd_rme96_get_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1624. {
  1625. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1626. spin_lock_irq(&rme96->lock);
  1627. ucontrol->value.integer.value[0] = rme96->wcreg & RME96_WCR_SEL ? 0 : 1;
  1628. spin_unlock_irq(&rme96->lock);
  1629. return 0;
  1630. }
  1631. static int
  1632. snd_rme96_put_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1633. {
  1634. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1635. unsigned int val;
  1636. int change;
  1637. val = ucontrol->value.integer.value[0] ? 0 : RME96_WCR_SEL;
  1638. spin_lock_irq(&rme96->lock);
  1639. val = (rme96->wcreg & ~RME96_WCR_SEL) | val;
  1640. change = val != rme96->wcreg;
  1641. rme96->wcreg = val;
  1642. writel(val, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1643. spin_unlock_irq(&rme96->lock);
  1644. return change;
  1645. }
  1646. static int
  1647. snd_rme96_info_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1648. {
  1649. static char *_texts[5] = { "Optical", "Coaxial", "Internal", "XLR", "Analog" };
  1650. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1651. char *texts[5] = { _texts[0], _texts[1], _texts[2], _texts[3], _texts[4] };
  1652. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1653. uinfo->count = 1;
  1654. switch (rme96->pci->device) {
  1655. case PCI_DEVICE_ID_RME_DIGI96:
  1656. case PCI_DEVICE_ID_RME_DIGI96_8:
  1657. uinfo->value.enumerated.items = 3;
  1658. break;
  1659. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1660. uinfo->value.enumerated.items = 4;
  1661. break;
  1662. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1663. if (rme96->rev > 4) {
  1664. /* PST */
  1665. uinfo->value.enumerated.items = 4;
  1666. texts[3] = _texts[4]; /* Analog instead of XLR */
  1667. } else {
  1668. /* PAD */
  1669. uinfo->value.enumerated.items = 5;
  1670. }
  1671. break;
  1672. default:
  1673. snd_BUG();
  1674. break;
  1675. }
  1676. if (uinfo->value.enumerated.item > uinfo->value.enumerated.items - 1) {
  1677. uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
  1678. }
  1679. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1680. return 0;
  1681. }
  1682. static int
  1683. snd_rme96_get_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1684. {
  1685. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1686. unsigned int items = 3;
  1687. spin_lock_irq(&rme96->lock);
  1688. ucontrol->value.enumerated.item[0] = snd_rme96_getinputtype(rme96);
  1689. switch (rme96->pci->device) {
  1690. case PCI_DEVICE_ID_RME_DIGI96:
  1691. case PCI_DEVICE_ID_RME_DIGI96_8:
  1692. items = 3;
  1693. break;
  1694. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1695. items = 4;
  1696. break;
  1697. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1698. if (rme96->rev > 4) {
  1699. /* for handling PST case, (INPUT_ANALOG is moved to INPUT_XLR */
  1700. if (ucontrol->value.enumerated.item[0] == RME96_INPUT_ANALOG) {
  1701. ucontrol->value.enumerated.item[0] = RME96_INPUT_XLR;
  1702. }
  1703. items = 4;
  1704. } else {
  1705. items = 5;
  1706. }
  1707. break;
  1708. default:
  1709. snd_BUG();
  1710. break;
  1711. }
  1712. if (ucontrol->value.enumerated.item[0] >= items) {
  1713. ucontrol->value.enumerated.item[0] = items - 1;
  1714. }
  1715. spin_unlock_irq(&rme96->lock);
  1716. return 0;
  1717. }
  1718. static int
  1719. snd_rme96_put_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1720. {
  1721. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1722. unsigned int val;
  1723. int change, items = 3;
  1724. switch (rme96->pci->device) {
  1725. case PCI_DEVICE_ID_RME_DIGI96:
  1726. case PCI_DEVICE_ID_RME_DIGI96_8:
  1727. items = 3;
  1728. break;
  1729. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1730. items = 4;
  1731. break;
  1732. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1733. if (rme96->rev > 4) {
  1734. items = 4;
  1735. } else {
  1736. items = 5;
  1737. }
  1738. break;
  1739. default:
  1740. snd_BUG();
  1741. break;
  1742. }
  1743. val = ucontrol->value.enumerated.item[0] % items;
  1744. /* special case for PST */
  1745. if (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && rme96->rev > 4) {
  1746. if (val == RME96_INPUT_XLR) {
  1747. val = RME96_INPUT_ANALOG;
  1748. }
  1749. }
  1750. spin_lock_irq(&rme96->lock);
  1751. change = (int)val != snd_rme96_getinputtype(rme96);
  1752. snd_rme96_setinputtype(rme96, val);
  1753. spin_unlock_irq(&rme96->lock);
  1754. return change;
  1755. }
  1756. static int
  1757. snd_rme96_info_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1758. {
  1759. static char *texts[3] = { "AutoSync", "Internal", "Word" };
  1760. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1761. uinfo->count = 1;
  1762. uinfo->value.enumerated.items = 3;
  1763. if (uinfo->value.enumerated.item > 2) {
  1764. uinfo->value.enumerated.item = 2;
  1765. }
  1766. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1767. return 0;
  1768. }
  1769. static int
  1770. snd_rme96_get_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1771. {
  1772. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1773. spin_lock_irq(&rme96->lock);
  1774. ucontrol->value.enumerated.item[0] = snd_rme96_getclockmode(rme96);
  1775. spin_unlock_irq(&rme96->lock);
  1776. return 0;
  1777. }
  1778. static int
  1779. snd_rme96_put_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1780. {
  1781. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1782. unsigned int val;
  1783. int change;
  1784. val = ucontrol->value.enumerated.item[0] % 3;
  1785. spin_lock_irq(&rme96->lock);
  1786. change = (int)val != snd_rme96_getclockmode(rme96);
  1787. snd_rme96_setclockmode(rme96, val);
  1788. spin_unlock_irq(&rme96->lock);
  1789. return change;
  1790. }
  1791. static int
  1792. snd_rme96_info_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1793. {
  1794. static char *texts[4] = { "0 dB", "-6 dB", "-12 dB", "-18 dB" };
  1795. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1796. uinfo->count = 1;
  1797. uinfo->value.enumerated.items = 4;
  1798. if (uinfo->value.enumerated.item > 3) {
  1799. uinfo->value.enumerated.item = 3;
  1800. }
  1801. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1802. return 0;
  1803. }
  1804. static int
  1805. snd_rme96_get_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1806. {
  1807. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1808. spin_lock_irq(&rme96->lock);
  1809. ucontrol->value.enumerated.item[0] = snd_rme96_getattenuation(rme96);
  1810. spin_unlock_irq(&rme96->lock);
  1811. return 0;
  1812. }
  1813. static int
  1814. snd_rme96_put_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1815. {
  1816. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1817. unsigned int val;
  1818. int change;
  1819. val = ucontrol->value.enumerated.item[0] % 4;
  1820. spin_lock_irq(&rme96->lock);
  1821. change = (int)val != snd_rme96_getattenuation(rme96);
  1822. snd_rme96_setattenuation(rme96, val);
  1823. spin_unlock_irq(&rme96->lock);
  1824. return change;
  1825. }
  1826. static int
  1827. snd_rme96_info_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1828. {
  1829. static char *texts[4] = { "1+2", "3+4", "5+6", "7+8" };
  1830. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1831. uinfo->count = 1;
  1832. uinfo->value.enumerated.items = 4;
  1833. if (uinfo->value.enumerated.item > 3) {
  1834. uinfo->value.enumerated.item = 3;
  1835. }
  1836. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1837. return 0;
  1838. }
  1839. static int
  1840. snd_rme96_get_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1841. {
  1842. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1843. spin_lock_irq(&rme96->lock);
  1844. ucontrol->value.enumerated.item[0] = snd_rme96_getmontracks(rme96);
  1845. spin_unlock_irq(&rme96->lock);
  1846. return 0;
  1847. }
  1848. static int
  1849. snd_rme96_put_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1850. {
  1851. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1852. unsigned int val;
  1853. int change;
  1854. val = ucontrol->value.enumerated.item[0] % 4;
  1855. spin_lock_irq(&rme96->lock);
  1856. change = (int)val != snd_rme96_getmontracks(rme96);
  1857. snd_rme96_setmontracks(rme96, val);
  1858. spin_unlock_irq(&rme96->lock);
  1859. return change;
  1860. }
  1861. static u32 snd_rme96_convert_from_aes(struct snd_aes_iec958 *aes)
  1862. {
  1863. u32 val = 0;
  1864. val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? RME96_WCR_PRO : 0;
  1865. val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? RME96_WCR_DOLBY : 0;
  1866. if (val & RME96_WCR_PRO)
  1867. val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1868. else
  1869. val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1870. return val;
  1871. }
  1872. static void snd_rme96_convert_to_aes(struct snd_aes_iec958 *aes, u32 val)
  1873. {
  1874. aes->status[0] = ((val & RME96_WCR_PRO) ? IEC958_AES0_PROFESSIONAL : 0) |
  1875. ((val & RME96_WCR_DOLBY) ? IEC958_AES0_NONAUDIO : 0);
  1876. if (val & RME96_WCR_PRO)
  1877. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
  1878. else
  1879. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
  1880. }
  1881. static int snd_rme96_control_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1882. {
  1883. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1884. uinfo->count = 1;
  1885. return 0;
  1886. }
  1887. static int snd_rme96_control_spdif_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1888. {
  1889. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1890. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif);
  1891. return 0;
  1892. }
  1893. static int snd_rme96_control_spdif_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1894. {
  1895. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1896. int change;
  1897. u32 val;
  1898. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1899. spin_lock_irq(&rme96->lock);
  1900. change = val != rme96->wcreg_spdif;
  1901. rme96->wcreg_spdif = val;
  1902. spin_unlock_irq(&rme96->lock);
  1903. return change;
  1904. }
  1905. static int snd_rme96_control_spdif_stream_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1906. {
  1907. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1908. uinfo->count = 1;
  1909. return 0;
  1910. }
  1911. static int snd_rme96_control_spdif_stream_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1912. {
  1913. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1914. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif_stream);
  1915. return 0;
  1916. }
  1917. static int snd_rme96_control_spdif_stream_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1918. {
  1919. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1920. int change;
  1921. u32 val;
  1922. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1923. spin_lock_irq(&rme96->lock);
  1924. change = val != rme96->wcreg_spdif_stream;
  1925. rme96->wcreg_spdif_stream = val;
  1926. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  1927. rme96->wcreg |= val;
  1928. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1929. spin_unlock_irq(&rme96->lock);
  1930. return change;
  1931. }
  1932. static int snd_rme96_control_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1933. {
  1934. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1935. uinfo->count = 1;
  1936. return 0;
  1937. }
  1938. static int snd_rme96_control_spdif_mask_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1939. {
  1940. ucontrol->value.iec958.status[0] = kcontrol->private_value;
  1941. return 0;
  1942. }
  1943. static int
  1944. snd_rme96_dac_volume_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1945. {
  1946. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1947. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1948. uinfo->count = 2;
  1949. uinfo->value.integer.min = 0;
  1950. uinfo->value.integer.max = RME96_185X_MAX_OUT(rme96);
  1951. return 0;
  1952. }
  1953. static int
  1954. snd_rme96_dac_volume_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1955. {
  1956. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1957. spin_lock_irq(&rme96->lock);
  1958. u->value.integer.value[0] = rme96->vol[0];
  1959. u->value.integer.value[1] = rme96->vol[1];
  1960. spin_unlock_irq(&rme96->lock);
  1961. return 0;
  1962. }
  1963. static int
  1964. snd_rme96_dac_volume_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  1965. {
  1966. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1967. int change = 0;
  1968. unsigned int vol, maxvol;
  1969. if (!RME96_HAS_ANALOG_OUT(rme96))
  1970. return -EINVAL;
  1971. maxvol = RME96_185X_MAX_OUT(rme96);
  1972. spin_lock_irq(&rme96->lock);
  1973. vol = u->value.integer.value[0];
  1974. if (vol != rme96->vol[0] && vol <= maxvol) {
  1975. rme96->vol[0] = vol;
  1976. change = 1;
  1977. }
  1978. vol = u->value.integer.value[1];
  1979. if (vol != rme96->vol[1] && vol <= maxvol) {
  1980. rme96->vol[1] = vol;
  1981. change = 1;
  1982. }
  1983. if (change)
  1984. snd_rme96_apply_dac_volume(rme96);
  1985. spin_unlock_irq(&rme96->lock);
  1986. return change;
  1987. }
  1988. static struct snd_kcontrol_new snd_rme96_controls[] = {
  1989. {
  1990. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1991. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
  1992. .info = snd_rme96_control_spdif_info,
  1993. .get = snd_rme96_control_spdif_get,
  1994. .put = snd_rme96_control_spdif_put
  1995. },
  1996. {
  1997. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
  1998. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1999. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
  2000. .info = snd_rme96_control_spdif_stream_info,
  2001. .get = snd_rme96_control_spdif_stream_get,
  2002. .put = snd_rme96_control_spdif_stream_put
  2003. },
  2004. {
  2005. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2006. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2007. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
  2008. .info = snd_rme96_control_spdif_mask_info,
  2009. .get = snd_rme96_control_spdif_mask_get,
  2010. .private_value = IEC958_AES0_NONAUDIO |
  2011. IEC958_AES0_PROFESSIONAL |
  2012. IEC958_AES0_CON_EMPHASIS
  2013. },
  2014. {
  2015. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2016. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2017. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
  2018. .info = snd_rme96_control_spdif_mask_info,
  2019. .get = snd_rme96_control_spdif_mask_get,
  2020. .private_value = IEC958_AES0_NONAUDIO |
  2021. IEC958_AES0_PROFESSIONAL |
  2022. IEC958_AES0_PRO_EMPHASIS
  2023. },
  2024. {
  2025. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2026. .name = "Input Connector",
  2027. .info = snd_rme96_info_inputtype_control,
  2028. .get = snd_rme96_get_inputtype_control,
  2029. .put = snd_rme96_put_inputtype_control
  2030. },
  2031. {
  2032. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2033. .name = "Loopback Input",
  2034. .info = snd_rme96_info_loopback_control,
  2035. .get = snd_rme96_get_loopback_control,
  2036. .put = snd_rme96_put_loopback_control
  2037. },
  2038. {
  2039. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2040. .name = "Sample Clock Source",
  2041. .info = snd_rme96_info_clockmode_control,
  2042. .get = snd_rme96_get_clockmode_control,
  2043. .put = snd_rme96_put_clockmode_control
  2044. },
  2045. {
  2046. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2047. .name = "Monitor Tracks",
  2048. .info = snd_rme96_info_montracks_control,
  2049. .get = snd_rme96_get_montracks_control,
  2050. .put = snd_rme96_put_montracks_control
  2051. },
  2052. {
  2053. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2054. .name = "Attenuation",
  2055. .info = snd_rme96_info_attenuation_control,
  2056. .get = snd_rme96_get_attenuation_control,
  2057. .put = snd_rme96_put_attenuation_control
  2058. },
  2059. {
  2060. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2061. .name = "DAC Playback Volume",
  2062. .info = snd_rme96_dac_volume_info,
  2063. .get = snd_rme96_dac_volume_get,
  2064. .put = snd_rme96_dac_volume_put
  2065. }
  2066. };
  2067. static int
  2068. snd_rme96_create_switches(struct snd_card *card,
  2069. struct rme96 *rme96)
  2070. {
  2071. int idx, err;
  2072. struct snd_kcontrol *kctl;
  2073. for (idx = 0; idx < 7; idx++) {
  2074. if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2075. return err;
  2076. if (idx == 1) /* IEC958 (S/PDIF) Stream */
  2077. rme96->spdif_ctl = kctl;
  2078. }
  2079. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2080. for (idx = 7; idx < 10; idx++)
  2081. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2082. return err;
  2083. }
  2084. return 0;
  2085. }
  2086. /*
  2087. * Card initialisation
  2088. */
  2089. static void snd_rme96_card_free(struct snd_card *card)
  2090. {
  2091. snd_rme96_free(card->private_data);
  2092. }
  2093. static int __devinit
  2094. snd_rme96_probe(struct pci_dev *pci,
  2095. const struct pci_device_id *pci_id)
  2096. {
  2097. static int dev;
  2098. struct rme96 *rme96;
  2099. struct snd_card *card;
  2100. int err;
  2101. u8 val;
  2102. if (dev >= SNDRV_CARDS) {
  2103. return -ENODEV;
  2104. }
  2105. if (!enable[dev]) {
  2106. dev++;
  2107. return -ENOENT;
  2108. }
  2109. err = snd_card_create(index[dev], id[dev], THIS_MODULE,
  2110. sizeof(struct rme96), &card);
  2111. if (err < 0)
  2112. return err;
  2113. card->private_free = snd_rme96_card_free;
  2114. rme96 = (struct rme96 *)card->private_data;
  2115. rme96->card = card;
  2116. rme96->pci = pci;
  2117. snd_card_set_dev(card, &pci->dev);
  2118. if ((err = snd_rme96_create(rme96)) < 0) {
  2119. snd_card_free(card);
  2120. return err;
  2121. }
  2122. strcpy(card->driver, "Digi96");
  2123. switch (rme96->pci->device) {
  2124. case PCI_DEVICE_ID_RME_DIGI96:
  2125. strcpy(card->shortname, "RME Digi96");
  2126. break;
  2127. case PCI_DEVICE_ID_RME_DIGI96_8:
  2128. strcpy(card->shortname, "RME Digi96/8");
  2129. break;
  2130. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  2131. strcpy(card->shortname, "RME Digi96/8 PRO");
  2132. break;
  2133. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  2134. pci_read_config_byte(rme96->pci, 8, &val);
  2135. if (val < 5) {
  2136. strcpy(card->shortname, "RME Digi96/8 PAD");
  2137. } else {
  2138. strcpy(card->shortname, "RME Digi96/8 PST");
  2139. }
  2140. break;
  2141. }
  2142. sprintf(card->longname, "%s at 0x%lx, irq %d", card->shortname,
  2143. rme96->port, rme96->irq);
  2144. if ((err = snd_card_register(card)) < 0) {
  2145. snd_card_free(card);
  2146. return err;
  2147. }
  2148. pci_set_drvdata(pci, card);
  2149. dev++;
  2150. return 0;
  2151. }
  2152. static void __devexit snd_rme96_remove(struct pci_dev *pci)
  2153. {
  2154. snd_card_free(pci_get_drvdata(pci));
  2155. pci_set_drvdata(pci, NULL);
  2156. }
  2157. static struct pci_driver driver = {
  2158. .name = "RME Digi96",
  2159. .id_table = snd_rme96_ids,
  2160. .probe = snd_rme96_probe,
  2161. .remove = __devexit_p(snd_rme96_remove),
  2162. };
  2163. static int __init alsa_card_rme96_init(void)
  2164. {
  2165. return pci_register_driver(&driver);
  2166. }
  2167. static void __exit alsa_card_rme96_exit(void)
  2168. {
  2169. pci_unregister_driver(&driver);
  2170. }
  2171. module_init(alsa_card_rme96_init)
  2172. module_exit(alsa_card_rme96_exit)