oxygen_lib.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752
  1. /*
  2. * C-Media CMI8788 driver - main driver module
  3. *
  4. * Copyright (c) Clemens Ladisch <clemens@ladisch.de>
  5. *
  6. *
  7. * This driver is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License, version 2.
  9. *
  10. * This driver is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this driver; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/mutex.h>
  22. #include <linux/pci.h>
  23. #include <sound/ac97_codec.h>
  24. #include <sound/asoundef.h>
  25. #include <sound/core.h>
  26. #include <sound/info.h>
  27. #include <sound/mpu401.h>
  28. #include <sound/pcm.h>
  29. #include "oxygen.h"
  30. #include "cm9780.h"
  31. MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>");
  32. MODULE_DESCRIPTION("C-Media CMI8788 helper library");
  33. MODULE_LICENSE("GPL v2");
  34. #define DRIVER "oxygen"
  35. static inline int oxygen_uart_input_ready(struct oxygen *chip)
  36. {
  37. return !(oxygen_read8(chip, OXYGEN_MPU401 + 1) & MPU401_RX_EMPTY);
  38. }
  39. static void oxygen_read_uart(struct oxygen *chip)
  40. {
  41. if (unlikely(!oxygen_uart_input_ready(chip))) {
  42. /* no data, but read it anyway to clear the interrupt */
  43. oxygen_read8(chip, OXYGEN_MPU401);
  44. return;
  45. }
  46. do {
  47. u8 data = oxygen_read8(chip, OXYGEN_MPU401);
  48. if (data == MPU401_ACK)
  49. continue;
  50. if (chip->uart_input_count >= ARRAY_SIZE(chip->uart_input))
  51. chip->uart_input_count = 0;
  52. chip->uart_input[chip->uart_input_count++] = data;
  53. } while (oxygen_uart_input_ready(chip));
  54. if (chip->model.uart_input)
  55. chip->model.uart_input(chip);
  56. }
  57. static irqreturn_t oxygen_interrupt(int dummy, void *dev_id)
  58. {
  59. struct oxygen *chip = dev_id;
  60. unsigned int status, clear, elapsed_streams, i;
  61. status = oxygen_read16(chip, OXYGEN_INTERRUPT_STATUS);
  62. if (!status)
  63. return IRQ_NONE;
  64. spin_lock(&chip->reg_lock);
  65. clear = status & (OXYGEN_CHANNEL_A |
  66. OXYGEN_CHANNEL_B |
  67. OXYGEN_CHANNEL_C |
  68. OXYGEN_CHANNEL_SPDIF |
  69. OXYGEN_CHANNEL_MULTICH |
  70. OXYGEN_CHANNEL_AC97 |
  71. OXYGEN_INT_SPDIF_IN_DETECT |
  72. OXYGEN_INT_GPIO |
  73. OXYGEN_INT_AC97);
  74. if (clear) {
  75. if (clear & OXYGEN_INT_SPDIF_IN_DETECT)
  76. chip->interrupt_mask &= ~OXYGEN_INT_SPDIF_IN_DETECT;
  77. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  78. chip->interrupt_mask & ~clear);
  79. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  80. chip->interrupt_mask);
  81. }
  82. elapsed_streams = status & chip->pcm_running;
  83. spin_unlock(&chip->reg_lock);
  84. for (i = 0; i < PCM_COUNT; ++i)
  85. if ((elapsed_streams & (1 << i)) && chip->streams[i])
  86. snd_pcm_period_elapsed(chip->streams[i]);
  87. if (status & OXYGEN_INT_SPDIF_IN_DETECT) {
  88. spin_lock(&chip->reg_lock);
  89. i = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  90. if (i & (OXYGEN_SPDIF_SENSE_INT | OXYGEN_SPDIF_LOCK_INT |
  91. OXYGEN_SPDIF_RATE_INT)) {
  92. /* write the interrupt bit(s) to clear */
  93. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, i);
  94. schedule_work(&chip->spdif_input_bits_work);
  95. }
  96. spin_unlock(&chip->reg_lock);
  97. }
  98. if (status & OXYGEN_INT_GPIO)
  99. schedule_work(&chip->gpio_work);
  100. if (status & OXYGEN_INT_MIDI) {
  101. if (chip->midi)
  102. snd_mpu401_uart_interrupt(0, chip->midi->private_data);
  103. else
  104. oxygen_read_uart(chip);
  105. }
  106. if (status & OXYGEN_INT_AC97)
  107. wake_up(&chip->ac97_waitqueue);
  108. return IRQ_HANDLED;
  109. }
  110. static void oxygen_spdif_input_bits_changed(struct work_struct *work)
  111. {
  112. struct oxygen *chip = container_of(work, struct oxygen,
  113. spdif_input_bits_work);
  114. u32 reg;
  115. /*
  116. * This function gets called when there is new activity on the SPDIF
  117. * input, or when we lose lock on the input signal, or when the rate
  118. * changes.
  119. */
  120. msleep(1);
  121. spin_lock_irq(&chip->reg_lock);
  122. reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  123. if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
  124. OXYGEN_SPDIF_LOCK_STATUS))
  125. == OXYGEN_SPDIF_SENSE_STATUS) {
  126. /*
  127. * If we detect activity on the SPDIF input but cannot lock to
  128. * a signal, the clock bit is likely to be wrong.
  129. */
  130. reg ^= OXYGEN_SPDIF_IN_CLOCK_MASK;
  131. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
  132. spin_unlock_irq(&chip->reg_lock);
  133. msleep(1);
  134. spin_lock_irq(&chip->reg_lock);
  135. reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL);
  136. if ((reg & (OXYGEN_SPDIF_SENSE_STATUS |
  137. OXYGEN_SPDIF_LOCK_STATUS))
  138. == OXYGEN_SPDIF_SENSE_STATUS) {
  139. /* nothing detected with either clock; give up */
  140. if ((reg & OXYGEN_SPDIF_IN_CLOCK_MASK)
  141. == OXYGEN_SPDIF_IN_CLOCK_192) {
  142. /*
  143. * Reset clock to <= 96 kHz because this is
  144. * more likely to be received next time.
  145. */
  146. reg &= ~OXYGEN_SPDIF_IN_CLOCK_MASK;
  147. reg |= OXYGEN_SPDIF_IN_CLOCK_96;
  148. oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg);
  149. }
  150. }
  151. }
  152. spin_unlock_irq(&chip->reg_lock);
  153. if (chip->controls[CONTROL_SPDIF_INPUT_BITS]) {
  154. spin_lock_irq(&chip->reg_lock);
  155. chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
  156. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK,
  157. chip->interrupt_mask);
  158. spin_unlock_irq(&chip->reg_lock);
  159. /*
  160. * We don't actually know that any channel status bits have
  161. * changed, but let's send a notification just to be sure.
  162. */
  163. snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE,
  164. &chip->controls[CONTROL_SPDIF_INPUT_BITS]->id);
  165. }
  166. }
  167. static void oxygen_gpio_changed(struct work_struct *work)
  168. {
  169. struct oxygen *chip = container_of(work, struct oxygen, gpio_work);
  170. if (chip->model.gpio_changed)
  171. chip->model.gpio_changed(chip);
  172. }
  173. #ifdef CONFIG_PROC_FS
  174. static void oxygen_proc_read(struct snd_info_entry *entry,
  175. struct snd_info_buffer *buffer)
  176. {
  177. struct oxygen *chip = entry->private_data;
  178. int i, j;
  179. snd_iprintf(buffer, "CMI8788\n\n");
  180. for (i = 0; i < OXYGEN_IO_SIZE; i += 0x10) {
  181. snd_iprintf(buffer, "%02x:", i);
  182. for (j = 0; j < 0x10; ++j)
  183. snd_iprintf(buffer, " %02x", oxygen_read8(chip, i + j));
  184. snd_iprintf(buffer, "\n");
  185. }
  186. if (mutex_lock_interruptible(&chip->mutex) < 0)
  187. return;
  188. if (chip->has_ac97_0) {
  189. snd_iprintf(buffer, "\nAC97\n");
  190. for (i = 0; i < 0x80; i += 0x10) {
  191. snd_iprintf(buffer, "%02x:", i);
  192. for (j = 0; j < 0x10; j += 2)
  193. snd_iprintf(buffer, " %04x",
  194. oxygen_read_ac97(chip, 0, i + j));
  195. snd_iprintf(buffer, "\n");
  196. }
  197. }
  198. if (chip->has_ac97_1) {
  199. snd_iprintf(buffer, "\nAC97 2\n");
  200. for (i = 0; i < 0x80; i += 0x10) {
  201. snd_iprintf(buffer, "%02x:", i);
  202. for (j = 0; j < 0x10; j += 2)
  203. snd_iprintf(buffer, " %04x",
  204. oxygen_read_ac97(chip, 1, i + j));
  205. snd_iprintf(buffer, "\n");
  206. }
  207. }
  208. mutex_unlock(&chip->mutex);
  209. }
  210. static void oxygen_proc_init(struct oxygen *chip)
  211. {
  212. struct snd_info_entry *entry;
  213. if (!snd_card_proc_new(chip->card, "cmi8788", &entry))
  214. snd_info_set_text_ops(entry, chip, oxygen_proc_read);
  215. }
  216. #else
  217. #define oxygen_proc_init(chip)
  218. #endif
  219. static const struct pci_device_id *
  220. oxygen_search_pci_id(struct oxygen *chip, const struct pci_device_id ids[])
  221. {
  222. u16 subdevice;
  223. /*
  224. * Make sure the EEPROM pins are available, i.e., not used for SPI.
  225. * (This function is called before we initialize or use SPI.)
  226. */
  227. oxygen_clear_bits8(chip, OXYGEN_FUNCTION,
  228. OXYGEN_FUNCTION_ENABLE_SPI_4_5);
  229. /*
  230. * Read the subsystem device ID directly from the EEPROM, because the
  231. * chip didn't if the first EEPROM word was overwritten.
  232. */
  233. subdevice = oxygen_read_eeprom(chip, 2);
  234. /* use default ID if EEPROM is missing */
  235. if (subdevice == 0xffff)
  236. subdevice = 0x8788;
  237. /*
  238. * We use only the subsystem device ID for searching because it is
  239. * unique even without the subsystem vendor ID, which may have been
  240. * overwritten in the EEPROM.
  241. */
  242. for (; ids->vendor; ++ids)
  243. if (ids->subdevice == subdevice &&
  244. ids->driver_data != BROKEN_EEPROM_DRIVER_DATA)
  245. return ids;
  246. return NULL;
  247. }
  248. static void oxygen_restore_eeprom(struct oxygen *chip,
  249. const struct pci_device_id *id)
  250. {
  251. if (oxygen_read_eeprom(chip, 0) != OXYGEN_EEPROM_ID) {
  252. /*
  253. * This function gets called only when a known card model has
  254. * been detected, i.e., we know there is a valid subsystem
  255. * product ID at index 2 in the EEPROM. Therefore, we have
  256. * been able to deduce the correct subsystem vendor ID, and
  257. * this is enough information to restore the original EEPROM
  258. * contents.
  259. */
  260. oxygen_write_eeprom(chip, 1, id->subvendor);
  261. oxygen_write_eeprom(chip, 0, OXYGEN_EEPROM_ID);
  262. oxygen_set_bits8(chip, OXYGEN_MISC,
  263. OXYGEN_MISC_WRITE_PCI_SUBID);
  264. pci_write_config_word(chip->pci, PCI_SUBSYSTEM_VENDOR_ID,
  265. id->subvendor);
  266. pci_write_config_word(chip->pci, PCI_SUBSYSTEM_ID,
  267. id->subdevice);
  268. oxygen_clear_bits8(chip, OXYGEN_MISC,
  269. OXYGEN_MISC_WRITE_PCI_SUBID);
  270. snd_printk(KERN_INFO "EEPROM ID restored\n");
  271. }
  272. }
  273. static void oxygen_init(struct oxygen *chip)
  274. {
  275. unsigned int i;
  276. chip->dac_routing = 1;
  277. for (i = 0; i < 8; ++i)
  278. chip->dac_volume[i] = chip->model.dac_volume_min;
  279. chip->dac_mute = 1;
  280. chip->spdif_playback_enable = 1;
  281. chip->spdif_bits = OXYGEN_SPDIF_C | OXYGEN_SPDIF_ORIGINAL |
  282. (IEC958_AES1_CON_PCM_CODER << OXYGEN_SPDIF_CATEGORY_SHIFT);
  283. chip->spdif_pcm_bits = chip->spdif_bits;
  284. if (oxygen_read8(chip, OXYGEN_REVISION) & OXYGEN_REVISION_2)
  285. chip->revision = 2;
  286. else
  287. chip->revision = 1;
  288. if (chip->revision == 1)
  289. oxygen_set_bits8(chip, OXYGEN_MISC,
  290. OXYGEN_MISC_PCI_MEM_W_1_CLOCK);
  291. i = oxygen_read16(chip, OXYGEN_AC97_CONTROL);
  292. chip->has_ac97_0 = (i & OXYGEN_AC97_CODEC_0) != 0;
  293. chip->has_ac97_1 = (i & OXYGEN_AC97_CODEC_1) != 0;
  294. oxygen_write8_masked(chip, OXYGEN_FUNCTION,
  295. OXYGEN_FUNCTION_RESET_CODEC |
  296. chip->model.function_flags,
  297. OXYGEN_FUNCTION_RESET_CODEC |
  298. OXYGEN_FUNCTION_2WIRE_SPI_MASK |
  299. OXYGEN_FUNCTION_ENABLE_SPI_4_5);
  300. oxygen_write8(chip, OXYGEN_DMA_STATUS, 0);
  301. oxygen_write8(chip, OXYGEN_DMA_PAUSE, 0);
  302. oxygen_write8(chip, OXYGEN_PLAY_CHANNELS,
  303. OXYGEN_PLAY_CHANNELS_2 |
  304. OXYGEN_DMA_A_BURST_8 |
  305. OXYGEN_DMA_MULTICH_BURST_8);
  306. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  307. oxygen_write8_masked(chip, OXYGEN_MISC,
  308. chip->model.misc_flags,
  309. OXYGEN_MISC_WRITE_PCI_SUBID |
  310. OXYGEN_MISC_REC_C_FROM_SPDIF |
  311. OXYGEN_MISC_REC_B_FROM_AC97 |
  312. OXYGEN_MISC_REC_A_FROM_MULTICH |
  313. OXYGEN_MISC_MIDI);
  314. oxygen_write8(chip, OXYGEN_REC_FORMAT,
  315. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_A_SHIFT) |
  316. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_B_SHIFT) |
  317. (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_C_SHIFT));
  318. oxygen_write8(chip, OXYGEN_PLAY_FORMAT,
  319. (OXYGEN_FORMAT_16 << OXYGEN_SPDIF_FORMAT_SHIFT) |
  320. (OXYGEN_FORMAT_16 << OXYGEN_MULTICH_FORMAT_SHIFT));
  321. oxygen_write8(chip, OXYGEN_REC_CHANNELS, OXYGEN_REC_CHANNELS_2_2_2);
  322. oxygen_write16(chip, OXYGEN_I2S_MULTICH_FORMAT,
  323. OXYGEN_RATE_48000 | chip->model.dac_i2s_format |
  324. OXYGEN_I2S_MCLK_256 | OXYGEN_I2S_BITS_16 |
  325. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  326. if (chip->model.device_config & CAPTURE_0_FROM_I2S_1)
  327. oxygen_write16(chip, OXYGEN_I2S_A_FORMAT,
  328. OXYGEN_RATE_48000 | chip->model.adc_i2s_format |
  329. OXYGEN_I2S_MCLK_256 | OXYGEN_I2S_BITS_16 |
  330. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  331. else
  332. oxygen_write16(chip, OXYGEN_I2S_A_FORMAT,
  333. OXYGEN_I2S_MASTER | OXYGEN_I2S_MUTE_MCLK);
  334. if (chip->model.device_config & (CAPTURE_0_FROM_I2S_2 |
  335. CAPTURE_2_FROM_I2S_2))
  336. oxygen_write16(chip, OXYGEN_I2S_B_FORMAT,
  337. OXYGEN_RATE_48000 | chip->model.adc_i2s_format |
  338. OXYGEN_I2S_MCLK_256 | OXYGEN_I2S_BITS_16 |
  339. OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64);
  340. else
  341. oxygen_write16(chip, OXYGEN_I2S_B_FORMAT,
  342. OXYGEN_I2S_MASTER | OXYGEN_I2S_MUTE_MCLK);
  343. oxygen_write16(chip, OXYGEN_I2S_C_FORMAT,
  344. OXYGEN_I2S_MASTER | OXYGEN_I2S_MUTE_MCLK);
  345. oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
  346. OXYGEN_SPDIF_OUT_ENABLE |
  347. OXYGEN_SPDIF_LOOPBACK);
  348. if (chip->model.device_config & CAPTURE_1_FROM_SPDIF)
  349. oxygen_write32_masked(chip, OXYGEN_SPDIF_CONTROL,
  350. OXYGEN_SPDIF_SENSE_MASK |
  351. OXYGEN_SPDIF_LOCK_MASK |
  352. OXYGEN_SPDIF_RATE_MASK |
  353. OXYGEN_SPDIF_LOCK_PAR |
  354. OXYGEN_SPDIF_IN_CLOCK_96,
  355. OXYGEN_SPDIF_SENSE_MASK |
  356. OXYGEN_SPDIF_LOCK_MASK |
  357. OXYGEN_SPDIF_RATE_MASK |
  358. OXYGEN_SPDIF_SENSE_PAR |
  359. OXYGEN_SPDIF_LOCK_PAR |
  360. OXYGEN_SPDIF_IN_CLOCK_MASK);
  361. else
  362. oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL,
  363. OXYGEN_SPDIF_SENSE_MASK |
  364. OXYGEN_SPDIF_LOCK_MASK |
  365. OXYGEN_SPDIF_RATE_MASK);
  366. oxygen_write32(chip, OXYGEN_SPDIF_OUTPUT_BITS, chip->spdif_bits);
  367. oxygen_write16(chip, OXYGEN_2WIRE_BUS_STATUS,
  368. OXYGEN_2WIRE_LENGTH_8 |
  369. OXYGEN_2WIRE_INTERRUPT_MASK |
  370. OXYGEN_2WIRE_SPEED_STANDARD);
  371. oxygen_clear_bits8(chip, OXYGEN_MPU401_CONTROL, OXYGEN_MPU401_LOOPBACK);
  372. oxygen_write8(chip, OXYGEN_GPI_INTERRUPT_MASK, 0);
  373. oxygen_write16(chip, OXYGEN_GPIO_INTERRUPT_MASK, 0);
  374. oxygen_write16(chip, OXYGEN_PLAY_ROUTING,
  375. OXYGEN_PLAY_MULTICH_I2S_DAC |
  376. OXYGEN_PLAY_SPDIF_SPDIF |
  377. (0 << OXYGEN_PLAY_DAC0_SOURCE_SHIFT) |
  378. (1 << OXYGEN_PLAY_DAC1_SOURCE_SHIFT) |
  379. (2 << OXYGEN_PLAY_DAC2_SOURCE_SHIFT) |
  380. (3 << OXYGEN_PLAY_DAC3_SOURCE_SHIFT));
  381. oxygen_write8(chip, OXYGEN_REC_ROUTING,
  382. OXYGEN_REC_A_ROUTE_I2S_ADC_1 |
  383. OXYGEN_REC_B_ROUTE_I2S_ADC_2 |
  384. OXYGEN_REC_C_ROUTE_SPDIF);
  385. oxygen_write8(chip, OXYGEN_ADC_MONITOR, 0);
  386. oxygen_write8(chip, OXYGEN_A_MONITOR_ROUTING,
  387. (0 << OXYGEN_A_MONITOR_ROUTE_0_SHIFT) |
  388. (1 << OXYGEN_A_MONITOR_ROUTE_1_SHIFT) |
  389. (2 << OXYGEN_A_MONITOR_ROUTE_2_SHIFT) |
  390. (3 << OXYGEN_A_MONITOR_ROUTE_3_SHIFT));
  391. if (chip->has_ac97_0 | chip->has_ac97_1)
  392. oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK,
  393. OXYGEN_AC97_INT_READ_DONE |
  394. OXYGEN_AC97_INT_WRITE_DONE);
  395. else
  396. oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK, 0);
  397. oxygen_write32(chip, OXYGEN_AC97_OUT_CONFIG, 0);
  398. oxygen_write32(chip, OXYGEN_AC97_IN_CONFIG, 0);
  399. if (!(chip->has_ac97_0 | chip->has_ac97_1))
  400. oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL,
  401. OXYGEN_AC97_CLOCK_DISABLE);
  402. if (!chip->has_ac97_0) {
  403. oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL,
  404. OXYGEN_AC97_NO_CODEC_0);
  405. } else {
  406. oxygen_write_ac97(chip, 0, AC97_RESET, 0);
  407. msleep(1);
  408. oxygen_ac97_set_bits(chip, 0, CM9780_GPIO_SETUP,
  409. CM9780_GPIO0IO | CM9780_GPIO1IO);
  410. oxygen_ac97_set_bits(chip, 0, CM9780_MIXER,
  411. CM9780_BSTSEL | CM9780_STRO_MIC |
  412. CM9780_MIX2FR | CM9780_PCBSW);
  413. oxygen_ac97_set_bits(chip, 0, CM9780_JACK,
  414. CM9780_RSOE | CM9780_CBOE |
  415. CM9780_SSOE | CM9780_FROE |
  416. CM9780_MIC2MIC | CM9780_LI2LI);
  417. oxygen_write_ac97(chip, 0, AC97_MASTER, 0x0000);
  418. oxygen_write_ac97(chip, 0, AC97_PC_BEEP, 0x8000);
  419. oxygen_write_ac97(chip, 0, AC97_MIC, 0x8808);
  420. oxygen_write_ac97(chip, 0, AC97_LINE, 0x0808);
  421. oxygen_write_ac97(chip, 0, AC97_CD, 0x8808);
  422. oxygen_write_ac97(chip, 0, AC97_VIDEO, 0x8808);
  423. oxygen_write_ac97(chip, 0, AC97_AUX, 0x8808);
  424. oxygen_write_ac97(chip, 0, AC97_REC_GAIN, 0x8000);
  425. oxygen_write_ac97(chip, 0, AC97_CENTER_LFE_MASTER, 0x8080);
  426. oxygen_write_ac97(chip, 0, AC97_SURROUND_MASTER, 0x8080);
  427. oxygen_ac97_clear_bits(chip, 0, CM9780_GPIO_STATUS,
  428. CM9780_GPO0);
  429. /* power down unused ADCs and DACs */
  430. oxygen_ac97_set_bits(chip, 0, AC97_POWERDOWN,
  431. AC97_PD_PR0 | AC97_PD_PR1);
  432. oxygen_ac97_set_bits(chip, 0, AC97_EXTENDED_STATUS,
  433. AC97_EA_PRI | AC97_EA_PRJ | AC97_EA_PRK);
  434. }
  435. if (chip->has_ac97_1) {
  436. oxygen_set_bits32(chip, OXYGEN_AC97_OUT_CONFIG,
  437. OXYGEN_AC97_CODEC1_SLOT3 |
  438. OXYGEN_AC97_CODEC1_SLOT4);
  439. oxygen_write_ac97(chip, 1, AC97_RESET, 0);
  440. msleep(1);
  441. oxygen_write_ac97(chip, 1, AC97_MASTER, 0x0000);
  442. oxygen_write_ac97(chip, 1, AC97_HEADPHONE, 0x8000);
  443. oxygen_write_ac97(chip, 1, AC97_PC_BEEP, 0x8000);
  444. oxygen_write_ac97(chip, 1, AC97_MIC, 0x8808);
  445. oxygen_write_ac97(chip, 1, AC97_LINE, 0x8808);
  446. oxygen_write_ac97(chip, 1, AC97_CD, 0x8808);
  447. oxygen_write_ac97(chip, 1, AC97_VIDEO, 0x8808);
  448. oxygen_write_ac97(chip, 1, AC97_AUX, 0x8808);
  449. oxygen_write_ac97(chip, 1, AC97_PCM, 0x0808);
  450. oxygen_write_ac97(chip, 1, AC97_REC_SEL, 0x0000);
  451. oxygen_write_ac97(chip, 1, AC97_REC_GAIN, 0x0000);
  452. oxygen_ac97_set_bits(chip, 1, 0x6a, 0x0040);
  453. }
  454. }
  455. static void oxygen_card_free(struct snd_card *card)
  456. {
  457. struct oxygen *chip = card->private_data;
  458. spin_lock_irq(&chip->reg_lock);
  459. chip->interrupt_mask = 0;
  460. chip->pcm_running = 0;
  461. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  462. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  463. spin_unlock_irq(&chip->reg_lock);
  464. if (chip->irq >= 0)
  465. free_irq(chip->irq, chip);
  466. flush_scheduled_work();
  467. chip->model.cleanup(chip);
  468. kfree(chip->model_data);
  469. mutex_destroy(&chip->mutex);
  470. pci_release_regions(chip->pci);
  471. pci_disable_device(chip->pci);
  472. }
  473. int oxygen_pci_probe(struct pci_dev *pci, int index, char *id,
  474. struct module *owner,
  475. const struct pci_device_id *ids,
  476. int (*get_model)(struct oxygen *chip,
  477. const struct pci_device_id *id
  478. )
  479. )
  480. {
  481. struct snd_card *card;
  482. struct oxygen *chip;
  483. const struct pci_device_id *pci_id;
  484. int err;
  485. err = snd_card_create(index, id, owner, sizeof(*chip), &card);
  486. if (err < 0)
  487. return err;
  488. chip = card->private_data;
  489. chip->card = card;
  490. chip->pci = pci;
  491. chip->irq = -1;
  492. spin_lock_init(&chip->reg_lock);
  493. mutex_init(&chip->mutex);
  494. INIT_WORK(&chip->spdif_input_bits_work,
  495. oxygen_spdif_input_bits_changed);
  496. INIT_WORK(&chip->gpio_work, oxygen_gpio_changed);
  497. init_waitqueue_head(&chip->ac97_waitqueue);
  498. err = pci_enable_device(pci);
  499. if (err < 0)
  500. goto err_card;
  501. err = pci_request_regions(pci, DRIVER);
  502. if (err < 0) {
  503. snd_printk(KERN_ERR "cannot reserve PCI resources\n");
  504. goto err_pci_enable;
  505. }
  506. if (!(pci_resource_flags(pci, 0) & IORESOURCE_IO) ||
  507. pci_resource_len(pci, 0) < OXYGEN_IO_SIZE) {
  508. snd_printk(KERN_ERR "invalid PCI I/O range\n");
  509. err = -ENXIO;
  510. goto err_pci_regions;
  511. }
  512. chip->addr = pci_resource_start(pci, 0);
  513. pci_id = oxygen_search_pci_id(chip, ids);
  514. if (!pci_id) {
  515. err = -ENODEV;
  516. goto err_pci_regions;
  517. }
  518. oxygen_restore_eeprom(chip, pci_id);
  519. err = get_model(chip, pci_id);
  520. if (err < 0)
  521. goto err_pci_regions;
  522. if (chip->model.model_data_size) {
  523. chip->model_data = kzalloc(chip->model.model_data_size,
  524. GFP_KERNEL);
  525. if (!chip->model_data) {
  526. err = -ENOMEM;
  527. goto err_pci_regions;
  528. }
  529. }
  530. pci_set_master(pci);
  531. snd_card_set_dev(card, &pci->dev);
  532. card->private_free = oxygen_card_free;
  533. oxygen_init(chip);
  534. chip->model.init(chip);
  535. err = request_irq(pci->irq, oxygen_interrupt, IRQF_SHARED,
  536. DRIVER, chip);
  537. if (err < 0) {
  538. snd_printk(KERN_ERR "cannot grab interrupt %d\n", pci->irq);
  539. goto err_card;
  540. }
  541. chip->irq = pci->irq;
  542. strcpy(card->driver, chip->model.chip);
  543. strcpy(card->shortname, chip->model.shortname);
  544. sprintf(card->longname, "%s (rev %u) at %#lx, irq %i",
  545. chip->model.longname, chip->revision, chip->addr, chip->irq);
  546. strcpy(card->mixername, chip->model.chip);
  547. snd_component_add(card, chip->model.chip);
  548. err = oxygen_pcm_init(chip);
  549. if (err < 0)
  550. goto err_card;
  551. err = oxygen_mixer_init(chip);
  552. if (err < 0)
  553. goto err_card;
  554. if (chip->model.device_config & (MIDI_OUTPUT | MIDI_INPUT)) {
  555. unsigned int info_flags = MPU401_INFO_INTEGRATED;
  556. if (chip->model.device_config & MIDI_OUTPUT)
  557. info_flags |= MPU401_INFO_OUTPUT;
  558. if (chip->model.device_config & MIDI_INPUT)
  559. info_flags |= MPU401_INFO_INPUT;
  560. err = snd_mpu401_uart_new(card, 0, MPU401_HW_CMIPCI,
  561. chip->addr + OXYGEN_MPU401,
  562. info_flags, 0, 0,
  563. &chip->midi);
  564. if (err < 0)
  565. goto err_card;
  566. }
  567. oxygen_proc_init(chip);
  568. spin_lock_irq(&chip->reg_lock);
  569. if (chip->model.device_config & CAPTURE_1_FROM_SPDIF)
  570. chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT;
  571. if (chip->has_ac97_0 | chip->has_ac97_1)
  572. chip->interrupt_mask |= OXYGEN_INT_AC97;
  573. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
  574. spin_unlock_irq(&chip->reg_lock);
  575. err = snd_card_register(card);
  576. if (err < 0)
  577. goto err_card;
  578. pci_set_drvdata(pci, card);
  579. return 0;
  580. err_pci_regions:
  581. pci_release_regions(pci);
  582. err_pci_enable:
  583. pci_disable_device(pci);
  584. err_card:
  585. snd_card_free(card);
  586. return err;
  587. }
  588. EXPORT_SYMBOL(oxygen_pci_probe);
  589. void oxygen_pci_remove(struct pci_dev *pci)
  590. {
  591. snd_card_free(pci_get_drvdata(pci));
  592. pci_set_drvdata(pci, NULL);
  593. }
  594. EXPORT_SYMBOL(oxygen_pci_remove);
  595. #ifdef CONFIG_PM
  596. int oxygen_pci_suspend(struct pci_dev *pci, pm_message_t state)
  597. {
  598. struct snd_card *card = pci_get_drvdata(pci);
  599. struct oxygen *chip = card->private_data;
  600. unsigned int i, saved_interrupt_mask;
  601. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  602. for (i = 0; i < PCM_COUNT; ++i)
  603. if (chip->streams[i])
  604. snd_pcm_suspend(chip->streams[i]);
  605. if (chip->model.suspend)
  606. chip->model.suspend(chip);
  607. spin_lock_irq(&chip->reg_lock);
  608. saved_interrupt_mask = chip->interrupt_mask;
  609. chip->interrupt_mask = 0;
  610. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  611. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  612. spin_unlock_irq(&chip->reg_lock);
  613. synchronize_irq(chip->irq);
  614. flush_scheduled_work();
  615. chip->interrupt_mask = saved_interrupt_mask;
  616. pci_disable_device(pci);
  617. pci_save_state(pci);
  618. pci_set_power_state(pci, pci_choose_state(pci, state));
  619. return 0;
  620. }
  621. EXPORT_SYMBOL(oxygen_pci_suspend);
  622. static const u32 registers_to_restore[OXYGEN_IO_SIZE / 32] = {
  623. 0xffffffff, 0x00ff077f, 0x00011d08, 0x007f00ff,
  624. 0x00300000, 0x00000fe4, 0x0ff7001f, 0x00000000
  625. };
  626. static const u32 ac97_registers_to_restore[2][0x40 / 32] = {
  627. { 0x18284fa2, 0x03060000 },
  628. { 0x00007fa6, 0x00200000 }
  629. };
  630. static inline int is_bit_set(const u32 *bitmap, unsigned int bit)
  631. {
  632. return bitmap[bit / 32] & (1 << (bit & 31));
  633. }
  634. static void oxygen_restore_ac97(struct oxygen *chip, unsigned int codec)
  635. {
  636. unsigned int i;
  637. oxygen_write_ac97(chip, codec, AC97_RESET, 0);
  638. msleep(1);
  639. for (i = 1; i < 0x40; ++i)
  640. if (is_bit_set(ac97_registers_to_restore[codec], i))
  641. oxygen_write_ac97(chip, codec, i * 2,
  642. chip->saved_ac97_registers[codec][i]);
  643. }
  644. int oxygen_pci_resume(struct pci_dev *pci)
  645. {
  646. struct snd_card *card = pci_get_drvdata(pci);
  647. struct oxygen *chip = card->private_data;
  648. unsigned int i;
  649. pci_set_power_state(pci, PCI_D0);
  650. pci_restore_state(pci);
  651. if (pci_enable_device(pci) < 0) {
  652. snd_printk(KERN_ERR "cannot reenable device");
  653. snd_card_disconnect(card);
  654. return -EIO;
  655. }
  656. pci_set_master(pci);
  657. oxygen_write16(chip, OXYGEN_DMA_STATUS, 0);
  658. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0);
  659. for (i = 0; i < OXYGEN_IO_SIZE; ++i)
  660. if (is_bit_set(registers_to_restore, i))
  661. oxygen_write8(chip, i, chip->saved_registers._8[i]);
  662. if (chip->has_ac97_0)
  663. oxygen_restore_ac97(chip, 0);
  664. if (chip->has_ac97_1)
  665. oxygen_restore_ac97(chip, 1);
  666. if (chip->model.resume)
  667. chip->model.resume(chip);
  668. oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask);
  669. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  670. return 0;
  671. }
  672. EXPORT_SYMBOL(oxygen_pci_resume);
  673. #endif /* CONFIG_PM */