au1550_ac97.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131
  1. /*
  2. * au1550_ac97.c -- Sound driver for Alchemy Au1550 MIPS Internet Edge
  3. * Processor.
  4. *
  5. * Copyright 2004 Embedded Edge, LLC
  6. * dan@embeddededge.com
  7. *
  8. * Mostly copied from the au1000.c driver and some from the
  9. * PowerMac dbdma driver.
  10. * We assume the processor can do memory coherent DMA.
  11. *
  12. * Ported to 2.6 by Matt Porter <mporter@kernel.crashing.org>
  13. *
  14. * This program is free software; you can redistribute it and/or modify it
  15. * under the terms of the GNU General Public License as published by the
  16. * Free Software Foundation; either version 2 of the License, or (at your
  17. * option) any later version.
  18. *
  19. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  20. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  21. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  22. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  23. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  24. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  25. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  26. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  28. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. */
  35. #undef DEBUG
  36. #include <linux/module.h>
  37. #include <linux/string.h>
  38. #include <linux/ioport.h>
  39. #include <linux/sched.h>
  40. #include <linux/delay.h>
  41. #include <linux/sound.h>
  42. #include <linux/slab.h>
  43. #include <linux/soundcard.h>
  44. #include <linux/init.h>
  45. #include <linux/interrupt.h>
  46. #include <linux/kernel.h>
  47. #include <linux/poll.h>
  48. #include <linux/bitops.h>
  49. #include <linux/spinlock.h>
  50. #include <linux/smp_lock.h>
  51. #include <linux/ac97_codec.h>
  52. #include <linux/mutex.h>
  53. #include <asm/io.h>
  54. #include <asm/uaccess.h>
  55. #include <asm/hardirq.h>
  56. #include <asm/mach-au1x00/au1xxx_psc.h>
  57. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  58. #include <asm/mach-au1x00/au1xxx.h>
  59. #undef OSS_DOCUMENTED_MIXER_SEMANTICS
  60. /* misc stuff */
  61. #define POLL_COUNT 0x50000
  62. #define AC97_EXT_DACS (AC97_EXTID_SDAC | AC97_EXTID_CDAC | AC97_EXTID_LDAC)
  63. /* The number of DBDMA ring descriptors to allocate. No sense making
  64. * this too large....if you can't keep up with a few you aren't likely
  65. * to be able to with lots of them, either.
  66. */
  67. #define NUM_DBDMA_DESCRIPTORS 4
  68. #define err(format, arg...) printk(KERN_ERR format "\n" , ## arg)
  69. /* Boot options
  70. * 0 = no VRA, 1 = use VRA if codec supports it
  71. */
  72. static int vra = 1;
  73. module_param(vra, bool, 0);
  74. MODULE_PARM_DESC(vra, "if 1 use VRA if codec supports it");
  75. static struct au1550_state {
  76. /* soundcore stuff */
  77. int dev_audio;
  78. struct ac97_codec *codec;
  79. unsigned codec_base_caps; /* AC'97 reg 00h, "Reset Register" */
  80. unsigned codec_ext_caps; /* AC'97 reg 28h, "Extended Audio ID" */
  81. int no_vra; /* do not use VRA */
  82. spinlock_t lock;
  83. struct mutex open_mutex;
  84. struct mutex sem;
  85. fmode_t open_mode;
  86. wait_queue_head_t open_wait;
  87. struct dmabuf {
  88. u32 dmanr;
  89. unsigned sample_rate;
  90. unsigned src_factor;
  91. unsigned sample_size;
  92. int num_channels;
  93. int dma_bytes_per_sample;
  94. int user_bytes_per_sample;
  95. int cnt_factor;
  96. void *rawbuf;
  97. unsigned buforder;
  98. unsigned numfrag;
  99. unsigned fragshift;
  100. void *nextIn;
  101. void *nextOut;
  102. int count;
  103. unsigned total_bytes;
  104. unsigned error;
  105. wait_queue_head_t wait;
  106. /* redundant, but makes calculations easier */
  107. unsigned fragsize;
  108. unsigned dma_fragsize;
  109. unsigned dmasize;
  110. unsigned dma_qcount;
  111. /* OSS stuff */
  112. unsigned mapped:1;
  113. unsigned ready:1;
  114. unsigned stopped:1;
  115. unsigned ossfragshift;
  116. int ossmaxfrags;
  117. unsigned subdivision;
  118. } dma_dac, dma_adc;
  119. } au1550_state;
  120. static unsigned
  121. ld2(unsigned int x)
  122. {
  123. unsigned r = 0;
  124. if (x >= 0x10000) {
  125. x >>= 16;
  126. r += 16;
  127. }
  128. if (x >= 0x100) {
  129. x >>= 8;
  130. r += 8;
  131. }
  132. if (x >= 0x10) {
  133. x >>= 4;
  134. r += 4;
  135. }
  136. if (x >= 4) {
  137. x >>= 2;
  138. r += 2;
  139. }
  140. if (x >= 2)
  141. r++;
  142. return r;
  143. }
  144. static void
  145. au1550_delay(int msec)
  146. {
  147. unsigned long tmo;
  148. signed long tmo2;
  149. if (in_interrupt())
  150. return;
  151. tmo = jiffies + (msec * HZ) / 1000;
  152. for (;;) {
  153. tmo2 = tmo - jiffies;
  154. if (tmo2 <= 0)
  155. break;
  156. schedule_timeout(tmo2);
  157. }
  158. }
  159. static u16
  160. rdcodec(struct ac97_codec *codec, u8 addr)
  161. {
  162. struct au1550_state *s = (struct au1550_state *)codec->private_data;
  163. unsigned long flags;
  164. u32 cmd, val;
  165. u16 data;
  166. int i;
  167. spin_lock_irqsave(&s->lock, flags);
  168. for (i = 0; i < POLL_COUNT; i++) {
  169. val = au_readl(PSC_AC97STAT);
  170. au_sync();
  171. if (!(val & PSC_AC97STAT_CP))
  172. break;
  173. }
  174. if (i == POLL_COUNT)
  175. err("rdcodec: codec cmd pending expired!");
  176. cmd = (u32)PSC_AC97CDC_INDX(addr);
  177. cmd |= PSC_AC97CDC_RD; /* read command */
  178. au_writel(cmd, PSC_AC97CDC);
  179. au_sync();
  180. /* now wait for the data
  181. */
  182. for (i = 0; i < POLL_COUNT; i++) {
  183. val = au_readl(PSC_AC97STAT);
  184. au_sync();
  185. if (!(val & PSC_AC97STAT_CP))
  186. break;
  187. }
  188. if (i == POLL_COUNT) {
  189. err("rdcodec: read poll expired!");
  190. data = 0;
  191. goto out;
  192. }
  193. /* wait for command done?
  194. */
  195. for (i = 0; i < POLL_COUNT; i++) {
  196. val = au_readl(PSC_AC97EVNT);
  197. au_sync();
  198. if (val & PSC_AC97EVNT_CD)
  199. break;
  200. }
  201. if (i == POLL_COUNT) {
  202. err("rdcodec: read cmdwait expired!");
  203. data = 0;
  204. goto out;
  205. }
  206. data = au_readl(PSC_AC97CDC) & 0xffff;
  207. au_sync();
  208. /* Clear command done event.
  209. */
  210. au_writel(PSC_AC97EVNT_CD, PSC_AC97EVNT);
  211. au_sync();
  212. out:
  213. spin_unlock_irqrestore(&s->lock, flags);
  214. return data;
  215. }
  216. static void
  217. wrcodec(struct ac97_codec *codec, u8 addr, u16 data)
  218. {
  219. struct au1550_state *s = (struct au1550_state *)codec->private_data;
  220. unsigned long flags;
  221. u32 cmd, val;
  222. int i;
  223. spin_lock_irqsave(&s->lock, flags);
  224. for (i = 0; i < POLL_COUNT; i++) {
  225. val = au_readl(PSC_AC97STAT);
  226. au_sync();
  227. if (!(val & PSC_AC97STAT_CP))
  228. break;
  229. }
  230. if (i == POLL_COUNT)
  231. err("wrcodec: codec cmd pending expired!");
  232. cmd = (u32)PSC_AC97CDC_INDX(addr);
  233. cmd |= (u32)data;
  234. au_writel(cmd, PSC_AC97CDC);
  235. au_sync();
  236. for (i = 0; i < POLL_COUNT; i++) {
  237. val = au_readl(PSC_AC97STAT);
  238. au_sync();
  239. if (!(val & PSC_AC97STAT_CP))
  240. break;
  241. }
  242. if (i == POLL_COUNT)
  243. err("wrcodec: codec cmd pending expired!");
  244. for (i = 0; i < POLL_COUNT; i++) {
  245. val = au_readl(PSC_AC97EVNT);
  246. au_sync();
  247. if (val & PSC_AC97EVNT_CD)
  248. break;
  249. }
  250. if (i == POLL_COUNT)
  251. err("wrcodec: read cmdwait expired!");
  252. /* Clear command done event.
  253. */
  254. au_writel(PSC_AC97EVNT_CD, PSC_AC97EVNT);
  255. au_sync();
  256. spin_unlock_irqrestore(&s->lock, flags);
  257. }
  258. static void
  259. waitcodec(struct ac97_codec *codec)
  260. {
  261. u16 temp;
  262. u32 val;
  263. int i;
  264. /* codec_wait is used to wait for a ready state after
  265. * an AC97C_RESET.
  266. */
  267. au1550_delay(10);
  268. /* first poll the CODEC_READY tag bit
  269. */
  270. for (i = 0; i < POLL_COUNT; i++) {
  271. val = au_readl(PSC_AC97STAT);
  272. au_sync();
  273. if (val & PSC_AC97STAT_CR)
  274. break;
  275. }
  276. if (i == POLL_COUNT) {
  277. err("waitcodec: CODEC_READY poll expired!");
  278. return;
  279. }
  280. /* get AC'97 powerdown control/status register
  281. */
  282. temp = rdcodec(codec, AC97_POWER_CONTROL);
  283. /* If anything is powered down, power'em up
  284. */
  285. if (temp & 0x7f00) {
  286. /* Power on
  287. */
  288. wrcodec(codec, AC97_POWER_CONTROL, 0);
  289. au1550_delay(100);
  290. /* Reread
  291. */
  292. temp = rdcodec(codec, AC97_POWER_CONTROL);
  293. }
  294. /* Check if Codec REF,ANL,DAC,ADC ready
  295. */
  296. if ((temp & 0x7f0f) != 0x000f)
  297. err("codec reg 26 status (0x%x) not ready!!", temp);
  298. }
  299. /* stop the ADC before calling */
  300. static void
  301. set_adc_rate(struct au1550_state *s, unsigned rate)
  302. {
  303. struct dmabuf *adc = &s->dma_adc;
  304. struct dmabuf *dac = &s->dma_dac;
  305. unsigned adc_rate, dac_rate;
  306. u16 ac97_extstat;
  307. if (s->no_vra) {
  308. /* calc SRC factor
  309. */
  310. adc->src_factor = ((96000 / rate) + 1) >> 1;
  311. adc->sample_rate = 48000 / adc->src_factor;
  312. return;
  313. }
  314. adc->src_factor = 1;
  315. ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  316. rate = rate > 48000 ? 48000 : rate;
  317. /* enable VRA
  318. */
  319. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  320. ac97_extstat | AC97_EXTSTAT_VRA);
  321. /* now write the sample rate
  322. */
  323. wrcodec(s->codec, AC97_PCM_LR_ADC_RATE, (u16) rate);
  324. /* read it back for actual supported rate
  325. */
  326. adc_rate = rdcodec(s->codec, AC97_PCM_LR_ADC_RATE);
  327. pr_debug("set_adc_rate: set to %d Hz\n", adc_rate);
  328. /* some codec's don't allow unequal DAC and ADC rates, in which case
  329. * writing one rate reg actually changes both.
  330. */
  331. dac_rate = rdcodec(s->codec, AC97_PCM_FRONT_DAC_RATE);
  332. if (dac->num_channels > 2)
  333. wrcodec(s->codec, AC97_PCM_SURR_DAC_RATE, dac_rate);
  334. if (dac->num_channels > 4)
  335. wrcodec(s->codec, AC97_PCM_LFE_DAC_RATE, dac_rate);
  336. adc->sample_rate = adc_rate;
  337. dac->sample_rate = dac_rate;
  338. }
  339. /* stop the DAC before calling */
  340. static void
  341. set_dac_rate(struct au1550_state *s, unsigned rate)
  342. {
  343. struct dmabuf *dac = &s->dma_dac;
  344. struct dmabuf *adc = &s->dma_adc;
  345. unsigned adc_rate, dac_rate;
  346. u16 ac97_extstat;
  347. if (s->no_vra) {
  348. /* calc SRC factor
  349. */
  350. dac->src_factor = ((96000 / rate) + 1) >> 1;
  351. dac->sample_rate = 48000 / dac->src_factor;
  352. return;
  353. }
  354. dac->src_factor = 1;
  355. ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  356. rate = rate > 48000 ? 48000 : rate;
  357. /* enable VRA
  358. */
  359. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  360. ac97_extstat | AC97_EXTSTAT_VRA);
  361. /* now write the sample rate
  362. */
  363. wrcodec(s->codec, AC97_PCM_FRONT_DAC_RATE, (u16) rate);
  364. /* I don't support different sample rates for multichannel,
  365. * so make these channels the same.
  366. */
  367. if (dac->num_channels > 2)
  368. wrcodec(s->codec, AC97_PCM_SURR_DAC_RATE, (u16) rate);
  369. if (dac->num_channels > 4)
  370. wrcodec(s->codec, AC97_PCM_LFE_DAC_RATE, (u16) rate);
  371. /* read it back for actual supported rate
  372. */
  373. dac_rate = rdcodec(s->codec, AC97_PCM_FRONT_DAC_RATE);
  374. pr_debug("set_dac_rate: set to %d Hz\n", dac_rate);
  375. /* some codec's don't allow unequal DAC and ADC rates, in which case
  376. * writing one rate reg actually changes both.
  377. */
  378. adc_rate = rdcodec(s->codec, AC97_PCM_LR_ADC_RATE);
  379. dac->sample_rate = dac_rate;
  380. adc->sample_rate = adc_rate;
  381. }
  382. static void
  383. stop_dac(struct au1550_state *s)
  384. {
  385. struct dmabuf *db = &s->dma_dac;
  386. u32 stat;
  387. unsigned long flags;
  388. if (db->stopped)
  389. return;
  390. spin_lock_irqsave(&s->lock, flags);
  391. au_writel(PSC_AC97PCR_TP, PSC_AC97PCR);
  392. au_sync();
  393. /* Wait for Transmit Busy to show disabled.
  394. */
  395. do {
  396. stat = au_readl(PSC_AC97STAT);
  397. au_sync();
  398. } while ((stat & PSC_AC97STAT_TB) != 0);
  399. au1xxx_dbdma_reset(db->dmanr);
  400. db->stopped = 1;
  401. spin_unlock_irqrestore(&s->lock, flags);
  402. }
  403. static void
  404. stop_adc(struct au1550_state *s)
  405. {
  406. struct dmabuf *db = &s->dma_adc;
  407. unsigned long flags;
  408. u32 stat;
  409. if (db->stopped)
  410. return;
  411. spin_lock_irqsave(&s->lock, flags);
  412. au_writel(PSC_AC97PCR_RP, PSC_AC97PCR);
  413. au_sync();
  414. /* Wait for Receive Busy to show disabled.
  415. */
  416. do {
  417. stat = au_readl(PSC_AC97STAT);
  418. au_sync();
  419. } while ((stat & PSC_AC97STAT_RB) != 0);
  420. au1xxx_dbdma_reset(db->dmanr);
  421. db->stopped = 1;
  422. spin_unlock_irqrestore(&s->lock, flags);
  423. }
  424. static void
  425. set_xmit_slots(int num_channels)
  426. {
  427. u32 ac97_config, stat;
  428. ac97_config = au_readl(PSC_AC97CFG);
  429. au_sync();
  430. ac97_config &= ~(PSC_AC97CFG_TXSLOT_MASK | PSC_AC97CFG_DE_ENABLE);
  431. au_writel(ac97_config, PSC_AC97CFG);
  432. au_sync();
  433. switch (num_channels) {
  434. case 6: /* stereo with surround and center/LFE,
  435. * slots 3,4,6,7,8,9
  436. */
  437. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(6);
  438. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(9);
  439. case 4: /* stereo with surround, slots 3,4,7,8 */
  440. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(7);
  441. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(8);
  442. case 2: /* stereo, slots 3,4 */
  443. case 1: /* mono */
  444. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(3);
  445. ac97_config |= PSC_AC97CFG_TXSLOT_ENA(4);
  446. }
  447. au_writel(ac97_config, PSC_AC97CFG);
  448. au_sync();
  449. ac97_config |= PSC_AC97CFG_DE_ENABLE;
  450. au_writel(ac97_config, PSC_AC97CFG);
  451. au_sync();
  452. /* Wait for Device ready.
  453. */
  454. do {
  455. stat = au_readl(PSC_AC97STAT);
  456. au_sync();
  457. } while ((stat & PSC_AC97STAT_DR) == 0);
  458. }
  459. static void
  460. set_recv_slots(int num_channels)
  461. {
  462. u32 ac97_config, stat;
  463. ac97_config = au_readl(PSC_AC97CFG);
  464. au_sync();
  465. ac97_config &= ~(PSC_AC97CFG_RXSLOT_MASK | PSC_AC97CFG_DE_ENABLE);
  466. au_writel(ac97_config, PSC_AC97CFG);
  467. au_sync();
  468. /* Always enable slots 3 and 4 (stereo). Slot 6 is
  469. * optional Mic ADC, which we don't support yet.
  470. */
  471. ac97_config |= PSC_AC97CFG_RXSLOT_ENA(3);
  472. ac97_config |= PSC_AC97CFG_RXSLOT_ENA(4);
  473. au_writel(ac97_config, PSC_AC97CFG);
  474. au_sync();
  475. ac97_config |= PSC_AC97CFG_DE_ENABLE;
  476. au_writel(ac97_config, PSC_AC97CFG);
  477. au_sync();
  478. /* Wait for Device ready.
  479. */
  480. do {
  481. stat = au_readl(PSC_AC97STAT);
  482. au_sync();
  483. } while ((stat & PSC_AC97STAT_DR) == 0);
  484. }
  485. /* Hold spinlock for both start_dac() and start_adc() calls */
  486. static void
  487. start_dac(struct au1550_state *s)
  488. {
  489. struct dmabuf *db = &s->dma_dac;
  490. if (!db->stopped)
  491. return;
  492. set_xmit_slots(db->num_channels);
  493. au_writel(PSC_AC97PCR_TC, PSC_AC97PCR);
  494. au_sync();
  495. au_writel(PSC_AC97PCR_TS, PSC_AC97PCR);
  496. au_sync();
  497. au1xxx_dbdma_start(db->dmanr);
  498. db->stopped = 0;
  499. }
  500. static void
  501. start_adc(struct au1550_state *s)
  502. {
  503. struct dmabuf *db = &s->dma_adc;
  504. int i;
  505. if (!db->stopped)
  506. return;
  507. /* Put two buffers on the ring to get things started.
  508. */
  509. for (i=0; i<2; i++) {
  510. au1xxx_dbdma_put_dest(db->dmanr, db->nextIn, db->dma_fragsize);
  511. db->nextIn += db->dma_fragsize;
  512. if (db->nextIn >= db->rawbuf + db->dmasize)
  513. db->nextIn -= db->dmasize;
  514. }
  515. set_recv_slots(db->num_channels);
  516. au1xxx_dbdma_start(db->dmanr);
  517. au_writel(PSC_AC97PCR_RC, PSC_AC97PCR);
  518. au_sync();
  519. au_writel(PSC_AC97PCR_RS, PSC_AC97PCR);
  520. au_sync();
  521. db->stopped = 0;
  522. }
  523. static int
  524. prog_dmabuf(struct au1550_state *s, struct dmabuf *db)
  525. {
  526. unsigned user_bytes_per_sec;
  527. unsigned bufs;
  528. unsigned rate = db->sample_rate;
  529. if (!db->rawbuf) {
  530. db->ready = db->mapped = 0;
  531. db->buforder = 5; /* 32 * PAGE_SIZE */
  532. db->rawbuf = kmalloc((PAGE_SIZE << db->buforder), GFP_KERNEL);
  533. if (!db->rawbuf)
  534. return -ENOMEM;
  535. }
  536. db->cnt_factor = 1;
  537. if (db->sample_size == 8)
  538. db->cnt_factor *= 2;
  539. if (db->num_channels == 1)
  540. db->cnt_factor *= 2;
  541. db->cnt_factor *= db->src_factor;
  542. db->count = 0;
  543. db->dma_qcount = 0;
  544. db->nextIn = db->nextOut = db->rawbuf;
  545. db->user_bytes_per_sample = (db->sample_size>>3) * db->num_channels;
  546. db->dma_bytes_per_sample = 2 * ((db->num_channels == 1) ?
  547. 2 : db->num_channels);
  548. user_bytes_per_sec = rate * db->user_bytes_per_sample;
  549. bufs = PAGE_SIZE << db->buforder;
  550. if (db->ossfragshift) {
  551. if ((1000 << db->ossfragshift) < user_bytes_per_sec)
  552. db->fragshift = ld2(user_bytes_per_sec/1000);
  553. else
  554. db->fragshift = db->ossfragshift;
  555. } else {
  556. db->fragshift = ld2(user_bytes_per_sec / 100 /
  557. (db->subdivision ? db->subdivision : 1));
  558. if (db->fragshift < 3)
  559. db->fragshift = 3;
  560. }
  561. db->fragsize = 1 << db->fragshift;
  562. db->dma_fragsize = db->fragsize * db->cnt_factor;
  563. db->numfrag = bufs / db->dma_fragsize;
  564. while (db->numfrag < 4 && db->fragshift > 3) {
  565. db->fragshift--;
  566. db->fragsize = 1 << db->fragshift;
  567. db->dma_fragsize = db->fragsize * db->cnt_factor;
  568. db->numfrag = bufs / db->dma_fragsize;
  569. }
  570. if (db->ossmaxfrags >= 4 && db->ossmaxfrags < db->numfrag)
  571. db->numfrag = db->ossmaxfrags;
  572. db->dmasize = db->dma_fragsize * db->numfrag;
  573. memset(db->rawbuf, 0, bufs);
  574. pr_debug("prog_dmabuf: rate=%d, samplesize=%d, channels=%d\n",
  575. rate, db->sample_size, db->num_channels);
  576. pr_debug("prog_dmabuf: fragsize=%d, cnt_factor=%d, dma_fragsize=%d\n",
  577. db->fragsize, db->cnt_factor, db->dma_fragsize);
  578. pr_debug("prog_dmabuf: numfrag=%d, dmasize=%d\n", db->numfrag, db->dmasize);
  579. db->ready = 1;
  580. return 0;
  581. }
  582. static int
  583. prog_dmabuf_adc(struct au1550_state *s)
  584. {
  585. stop_adc(s);
  586. return prog_dmabuf(s, &s->dma_adc);
  587. }
  588. static int
  589. prog_dmabuf_dac(struct au1550_state *s)
  590. {
  591. stop_dac(s);
  592. return prog_dmabuf(s, &s->dma_dac);
  593. }
  594. static void dac_dma_interrupt(int irq, void *dev_id)
  595. {
  596. struct au1550_state *s = (struct au1550_state *) dev_id;
  597. struct dmabuf *db = &s->dma_dac;
  598. u32 ac97c_stat;
  599. spin_lock(&s->lock);
  600. ac97c_stat = au_readl(PSC_AC97STAT);
  601. if (ac97c_stat & (AC97C_XU | AC97C_XO | AC97C_TE))
  602. pr_debug("AC97C status = 0x%08x\n", ac97c_stat);
  603. db->dma_qcount--;
  604. if (db->count >= db->fragsize) {
  605. if (au1xxx_dbdma_put_source(db->dmanr, db->nextOut,
  606. db->fragsize) == 0) {
  607. err("qcount < 2 and no ring room!");
  608. }
  609. db->nextOut += db->fragsize;
  610. if (db->nextOut >= db->rawbuf + db->dmasize)
  611. db->nextOut -= db->dmasize;
  612. db->count -= db->fragsize;
  613. db->total_bytes += db->dma_fragsize;
  614. db->dma_qcount++;
  615. }
  616. /* wake up anybody listening */
  617. if (waitqueue_active(&db->wait))
  618. wake_up(&db->wait);
  619. spin_unlock(&s->lock);
  620. }
  621. static void adc_dma_interrupt(int irq, void *dev_id)
  622. {
  623. struct au1550_state *s = (struct au1550_state *)dev_id;
  624. struct dmabuf *dp = &s->dma_adc;
  625. u32 obytes;
  626. char *obuf;
  627. spin_lock(&s->lock);
  628. /* Pull the buffer from the dma queue.
  629. */
  630. au1xxx_dbdma_get_dest(dp->dmanr, (void *)(&obuf), &obytes);
  631. if ((dp->count + obytes) > dp->dmasize) {
  632. /* Overrun. Stop ADC and log the error
  633. */
  634. spin_unlock(&s->lock);
  635. stop_adc(s);
  636. dp->error++;
  637. err("adc overrun");
  638. return;
  639. }
  640. /* Put a new empty buffer on the destination DMA.
  641. */
  642. au1xxx_dbdma_put_dest(dp->dmanr, dp->nextIn, dp->dma_fragsize);
  643. dp->nextIn += dp->dma_fragsize;
  644. if (dp->nextIn >= dp->rawbuf + dp->dmasize)
  645. dp->nextIn -= dp->dmasize;
  646. dp->count += obytes;
  647. dp->total_bytes += obytes;
  648. /* wake up anybody listening
  649. */
  650. if (waitqueue_active(&dp->wait))
  651. wake_up(&dp->wait);
  652. spin_unlock(&s->lock);
  653. }
  654. static loff_t
  655. au1550_llseek(struct file *file, loff_t offset, int origin)
  656. {
  657. return -ESPIPE;
  658. }
  659. static int
  660. au1550_open_mixdev(struct inode *inode, struct file *file)
  661. {
  662. file->private_data = &au1550_state;
  663. return 0;
  664. }
  665. static int
  666. au1550_release_mixdev(struct inode *inode, struct file *file)
  667. {
  668. return 0;
  669. }
  670. static int
  671. mixdev_ioctl(struct ac97_codec *codec, unsigned int cmd,
  672. unsigned long arg)
  673. {
  674. return codec->mixer_ioctl(codec, cmd, arg);
  675. }
  676. static int
  677. au1550_ioctl_mixdev(struct inode *inode, struct file *file,
  678. unsigned int cmd, unsigned long arg)
  679. {
  680. struct au1550_state *s = (struct au1550_state *)file->private_data;
  681. struct ac97_codec *codec = s->codec;
  682. return mixdev_ioctl(codec, cmd, arg);
  683. }
  684. static /*const */ struct file_operations au1550_mixer_fops = {
  685. owner:THIS_MODULE,
  686. llseek:au1550_llseek,
  687. ioctl:au1550_ioctl_mixdev,
  688. open:au1550_open_mixdev,
  689. release:au1550_release_mixdev,
  690. };
  691. static int
  692. drain_dac(struct au1550_state *s, int nonblock)
  693. {
  694. unsigned long flags;
  695. int count, tmo;
  696. if (s->dma_dac.mapped || !s->dma_dac.ready || s->dma_dac.stopped)
  697. return 0;
  698. for (;;) {
  699. spin_lock_irqsave(&s->lock, flags);
  700. count = s->dma_dac.count;
  701. spin_unlock_irqrestore(&s->lock, flags);
  702. if (count <= s->dma_dac.fragsize)
  703. break;
  704. if (signal_pending(current))
  705. break;
  706. if (nonblock)
  707. return -EBUSY;
  708. tmo = 1000 * count / (s->no_vra ?
  709. 48000 : s->dma_dac.sample_rate);
  710. tmo /= s->dma_dac.dma_bytes_per_sample;
  711. au1550_delay(tmo);
  712. }
  713. if (signal_pending(current))
  714. return -ERESTARTSYS;
  715. return 0;
  716. }
  717. static inline u8 S16_TO_U8(s16 ch)
  718. {
  719. return (u8) (ch >> 8) + 0x80;
  720. }
  721. static inline s16 U8_TO_S16(u8 ch)
  722. {
  723. return (s16) (ch - 0x80) << 8;
  724. }
  725. /*
  726. * Translates user samples to dma buffer suitable for AC'97 DAC data:
  727. * If mono, copy left channel to right channel in dma buffer.
  728. * If 8 bit samples, cvt to 16-bit before writing to dma buffer.
  729. * If interpolating (no VRA), duplicate every audio frame src_factor times.
  730. */
  731. static int
  732. translate_from_user(struct dmabuf *db, char* dmabuf, char* userbuf,
  733. int dmacount)
  734. {
  735. int sample, i;
  736. int interp_bytes_per_sample;
  737. int num_samples;
  738. int mono = (db->num_channels == 1);
  739. char usersample[12];
  740. s16 ch, dmasample[6];
  741. if (db->sample_size == 16 && !mono && db->src_factor == 1) {
  742. /* no translation necessary, just copy
  743. */
  744. if (copy_from_user(dmabuf, userbuf, dmacount))
  745. return -EFAULT;
  746. return dmacount;
  747. }
  748. interp_bytes_per_sample = db->dma_bytes_per_sample * db->src_factor;
  749. num_samples = dmacount / interp_bytes_per_sample;
  750. for (sample = 0; sample < num_samples; sample++) {
  751. if (copy_from_user(usersample, userbuf,
  752. db->user_bytes_per_sample)) {
  753. return -EFAULT;
  754. }
  755. for (i = 0; i < db->num_channels; i++) {
  756. if (db->sample_size == 8)
  757. ch = U8_TO_S16(usersample[i]);
  758. else
  759. ch = *((s16 *) (&usersample[i * 2]));
  760. dmasample[i] = ch;
  761. if (mono)
  762. dmasample[i + 1] = ch; /* right channel */
  763. }
  764. /* duplicate every audio frame src_factor times
  765. */
  766. for (i = 0; i < db->src_factor; i++)
  767. memcpy(dmabuf, dmasample, db->dma_bytes_per_sample);
  768. userbuf += db->user_bytes_per_sample;
  769. dmabuf += interp_bytes_per_sample;
  770. }
  771. return num_samples * interp_bytes_per_sample;
  772. }
  773. /*
  774. * Translates AC'97 ADC samples to user buffer:
  775. * If mono, send only left channel to user buffer.
  776. * If 8 bit samples, cvt from 16 to 8 bit before writing to user buffer.
  777. * If decimating (no VRA), skip over src_factor audio frames.
  778. */
  779. static int
  780. translate_to_user(struct dmabuf *db, char* userbuf, char* dmabuf,
  781. int dmacount)
  782. {
  783. int sample, i;
  784. int interp_bytes_per_sample;
  785. int num_samples;
  786. int mono = (db->num_channels == 1);
  787. char usersample[12];
  788. if (db->sample_size == 16 && !mono && db->src_factor == 1) {
  789. /* no translation necessary, just copy
  790. */
  791. if (copy_to_user(userbuf, dmabuf, dmacount))
  792. return -EFAULT;
  793. return dmacount;
  794. }
  795. interp_bytes_per_sample = db->dma_bytes_per_sample * db->src_factor;
  796. num_samples = dmacount / interp_bytes_per_sample;
  797. for (sample = 0; sample < num_samples; sample++) {
  798. for (i = 0; i < db->num_channels; i++) {
  799. if (db->sample_size == 8)
  800. usersample[i] =
  801. S16_TO_U8(*((s16 *) (&dmabuf[i * 2])));
  802. else
  803. *((s16 *) (&usersample[i * 2])) =
  804. *((s16 *) (&dmabuf[i * 2]));
  805. }
  806. if (copy_to_user(userbuf, usersample,
  807. db->user_bytes_per_sample)) {
  808. return -EFAULT;
  809. }
  810. userbuf += db->user_bytes_per_sample;
  811. dmabuf += interp_bytes_per_sample;
  812. }
  813. return num_samples * interp_bytes_per_sample;
  814. }
  815. /*
  816. * Copy audio data to/from user buffer from/to dma buffer, taking care
  817. * that we wrap when reading/writing the dma buffer. Returns actual byte
  818. * count written to or read from the dma buffer.
  819. */
  820. static int
  821. copy_dmabuf_user(struct dmabuf *db, char* userbuf, int count, int to_user)
  822. {
  823. char *bufptr = to_user ? db->nextOut : db->nextIn;
  824. char *bufend = db->rawbuf + db->dmasize;
  825. int cnt, ret;
  826. if (bufptr + count > bufend) {
  827. int partial = (int) (bufend - bufptr);
  828. if (to_user) {
  829. if ((cnt = translate_to_user(db, userbuf,
  830. bufptr, partial)) < 0)
  831. return cnt;
  832. ret = cnt;
  833. if ((cnt = translate_to_user(db, userbuf + partial,
  834. db->rawbuf,
  835. count - partial)) < 0)
  836. return cnt;
  837. ret += cnt;
  838. } else {
  839. if ((cnt = translate_from_user(db, bufptr, userbuf,
  840. partial)) < 0)
  841. return cnt;
  842. ret = cnt;
  843. if ((cnt = translate_from_user(db, db->rawbuf,
  844. userbuf + partial,
  845. count - partial)) < 0)
  846. return cnt;
  847. ret += cnt;
  848. }
  849. } else {
  850. if (to_user)
  851. ret = translate_to_user(db, userbuf, bufptr, count);
  852. else
  853. ret = translate_from_user(db, bufptr, userbuf, count);
  854. }
  855. return ret;
  856. }
  857. static ssize_t
  858. au1550_read(struct file *file, char *buffer, size_t count, loff_t *ppos)
  859. {
  860. struct au1550_state *s = (struct au1550_state *)file->private_data;
  861. struct dmabuf *db = &s->dma_adc;
  862. DECLARE_WAITQUEUE(wait, current);
  863. ssize_t ret;
  864. unsigned long flags;
  865. int cnt, usercnt, avail;
  866. if (db->mapped)
  867. return -ENXIO;
  868. if (!access_ok(VERIFY_WRITE, buffer, count))
  869. return -EFAULT;
  870. ret = 0;
  871. count *= db->cnt_factor;
  872. mutex_lock(&s->sem);
  873. add_wait_queue(&db->wait, &wait);
  874. while (count > 0) {
  875. /* wait for samples in ADC dma buffer
  876. */
  877. do {
  878. spin_lock_irqsave(&s->lock, flags);
  879. if (db->stopped)
  880. start_adc(s);
  881. avail = db->count;
  882. if (avail <= 0)
  883. __set_current_state(TASK_INTERRUPTIBLE);
  884. spin_unlock_irqrestore(&s->lock, flags);
  885. if (avail <= 0) {
  886. if (file->f_flags & O_NONBLOCK) {
  887. if (!ret)
  888. ret = -EAGAIN;
  889. goto out;
  890. }
  891. mutex_unlock(&s->sem);
  892. schedule();
  893. if (signal_pending(current)) {
  894. if (!ret)
  895. ret = -ERESTARTSYS;
  896. goto out2;
  897. }
  898. mutex_lock(&s->sem);
  899. }
  900. } while (avail <= 0);
  901. /* copy from nextOut to user
  902. */
  903. if ((cnt = copy_dmabuf_user(db, buffer,
  904. count > avail ?
  905. avail : count, 1)) < 0) {
  906. if (!ret)
  907. ret = -EFAULT;
  908. goto out;
  909. }
  910. spin_lock_irqsave(&s->lock, flags);
  911. db->count -= cnt;
  912. db->nextOut += cnt;
  913. if (db->nextOut >= db->rawbuf + db->dmasize)
  914. db->nextOut -= db->dmasize;
  915. spin_unlock_irqrestore(&s->lock, flags);
  916. count -= cnt;
  917. usercnt = cnt / db->cnt_factor;
  918. buffer += usercnt;
  919. ret += usercnt;
  920. } /* while (count > 0) */
  921. out:
  922. mutex_unlock(&s->sem);
  923. out2:
  924. remove_wait_queue(&db->wait, &wait);
  925. set_current_state(TASK_RUNNING);
  926. return ret;
  927. }
  928. static ssize_t
  929. au1550_write(struct file *file, const char *buffer, size_t count, loff_t * ppos)
  930. {
  931. struct au1550_state *s = (struct au1550_state *)file->private_data;
  932. struct dmabuf *db = &s->dma_dac;
  933. DECLARE_WAITQUEUE(wait, current);
  934. ssize_t ret = 0;
  935. unsigned long flags;
  936. int cnt, usercnt, avail;
  937. pr_debug("write: count=%d\n", count);
  938. if (db->mapped)
  939. return -ENXIO;
  940. if (!access_ok(VERIFY_READ, buffer, count))
  941. return -EFAULT;
  942. count *= db->cnt_factor;
  943. mutex_lock(&s->sem);
  944. add_wait_queue(&db->wait, &wait);
  945. while (count > 0) {
  946. /* wait for space in playback buffer
  947. */
  948. do {
  949. spin_lock_irqsave(&s->lock, flags);
  950. avail = (int) db->dmasize - db->count;
  951. if (avail <= 0)
  952. __set_current_state(TASK_INTERRUPTIBLE);
  953. spin_unlock_irqrestore(&s->lock, flags);
  954. if (avail <= 0) {
  955. if (file->f_flags & O_NONBLOCK) {
  956. if (!ret)
  957. ret = -EAGAIN;
  958. goto out;
  959. }
  960. mutex_unlock(&s->sem);
  961. schedule();
  962. if (signal_pending(current)) {
  963. if (!ret)
  964. ret = -ERESTARTSYS;
  965. goto out2;
  966. }
  967. mutex_lock(&s->sem);
  968. }
  969. } while (avail <= 0);
  970. /* copy from user to nextIn
  971. */
  972. if ((cnt = copy_dmabuf_user(db, (char *) buffer,
  973. count > avail ?
  974. avail : count, 0)) < 0) {
  975. if (!ret)
  976. ret = -EFAULT;
  977. goto out;
  978. }
  979. spin_lock_irqsave(&s->lock, flags);
  980. db->count += cnt;
  981. db->nextIn += cnt;
  982. if (db->nextIn >= db->rawbuf + db->dmasize)
  983. db->nextIn -= db->dmasize;
  984. /* If the data is available, we want to keep two buffers
  985. * on the dma queue. If the queue count reaches zero,
  986. * we know the dma has stopped.
  987. */
  988. while ((db->dma_qcount < 2) && (db->count >= db->fragsize)) {
  989. if (au1xxx_dbdma_put_source(db->dmanr, db->nextOut,
  990. db->fragsize) == 0) {
  991. err("qcount < 2 and no ring room!");
  992. }
  993. db->nextOut += db->fragsize;
  994. if (db->nextOut >= db->rawbuf + db->dmasize)
  995. db->nextOut -= db->dmasize;
  996. db->total_bytes += db->dma_fragsize;
  997. if (db->dma_qcount == 0)
  998. start_dac(s);
  999. db->dma_qcount++;
  1000. }
  1001. spin_unlock_irqrestore(&s->lock, flags);
  1002. count -= cnt;
  1003. usercnt = cnt / db->cnt_factor;
  1004. buffer += usercnt;
  1005. ret += usercnt;
  1006. } /* while (count > 0) */
  1007. out:
  1008. mutex_unlock(&s->sem);
  1009. out2:
  1010. remove_wait_queue(&db->wait, &wait);
  1011. set_current_state(TASK_RUNNING);
  1012. return ret;
  1013. }
  1014. /* No kernel lock - we have our own spinlock */
  1015. static unsigned int
  1016. au1550_poll(struct file *file, struct poll_table_struct *wait)
  1017. {
  1018. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1019. unsigned long flags;
  1020. unsigned int mask = 0;
  1021. if (file->f_mode & FMODE_WRITE) {
  1022. if (!s->dma_dac.ready)
  1023. return 0;
  1024. poll_wait(file, &s->dma_dac.wait, wait);
  1025. }
  1026. if (file->f_mode & FMODE_READ) {
  1027. if (!s->dma_adc.ready)
  1028. return 0;
  1029. poll_wait(file, &s->dma_adc.wait, wait);
  1030. }
  1031. spin_lock_irqsave(&s->lock, flags);
  1032. if (file->f_mode & FMODE_READ) {
  1033. if (s->dma_adc.count >= (signed)s->dma_adc.dma_fragsize)
  1034. mask |= POLLIN | POLLRDNORM;
  1035. }
  1036. if (file->f_mode & FMODE_WRITE) {
  1037. if (s->dma_dac.mapped) {
  1038. if (s->dma_dac.count >=
  1039. (signed)s->dma_dac.dma_fragsize)
  1040. mask |= POLLOUT | POLLWRNORM;
  1041. } else {
  1042. if ((signed) s->dma_dac.dmasize >=
  1043. s->dma_dac.count + (signed)s->dma_dac.dma_fragsize)
  1044. mask |= POLLOUT | POLLWRNORM;
  1045. }
  1046. }
  1047. spin_unlock_irqrestore(&s->lock, flags);
  1048. return mask;
  1049. }
  1050. static int
  1051. au1550_mmap(struct file *file, struct vm_area_struct *vma)
  1052. {
  1053. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1054. struct dmabuf *db;
  1055. unsigned long size;
  1056. int ret = 0;
  1057. lock_kernel();
  1058. mutex_lock(&s->sem);
  1059. if (vma->vm_flags & VM_WRITE)
  1060. db = &s->dma_dac;
  1061. else if (vma->vm_flags & VM_READ)
  1062. db = &s->dma_adc;
  1063. else {
  1064. ret = -EINVAL;
  1065. goto out;
  1066. }
  1067. if (vma->vm_pgoff != 0) {
  1068. ret = -EINVAL;
  1069. goto out;
  1070. }
  1071. size = vma->vm_end - vma->vm_start;
  1072. if (size > (PAGE_SIZE << db->buforder)) {
  1073. ret = -EINVAL;
  1074. goto out;
  1075. }
  1076. if (remap_pfn_range(vma, vma->vm_start, page_to_pfn(virt_to_page(db->rawbuf)),
  1077. size, vma->vm_page_prot)) {
  1078. ret = -EAGAIN;
  1079. goto out;
  1080. }
  1081. vma->vm_flags &= ~VM_IO;
  1082. db->mapped = 1;
  1083. out:
  1084. mutex_unlock(&s->sem);
  1085. unlock_kernel();
  1086. return ret;
  1087. }
  1088. #ifdef DEBUG
  1089. static struct ioctl_str_t {
  1090. unsigned int cmd;
  1091. const char *str;
  1092. } ioctl_str[] = {
  1093. {SNDCTL_DSP_RESET, "SNDCTL_DSP_RESET"},
  1094. {SNDCTL_DSP_SYNC, "SNDCTL_DSP_SYNC"},
  1095. {SNDCTL_DSP_SPEED, "SNDCTL_DSP_SPEED"},
  1096. {SNDCTL_DSP_STEREO, "SNDCTL_DSP_STEREO"},
  1097. {SNDCTL_DSP_GETBLKSIZE, "SNDCTL_DSP_GETBLKSIZE"},
  1098. {SNDCTL_DSP_SAMPLESIZE, "SNDCTL_DSP_SAMPLESIZE"},
  1099. {SNDCTL_DSP_CHANNELS, "SNDCTL_DSP_CHANNELS"},
  1100. {SOUND_PCM_WRITE_CHANNELS, "SOUND_PCM_WRITE_CHANNELS"},
  1101. {SOUND_PCM_WRITE_FILTER, "SOUND_PCM_WRITE_FILTER"},
  1102. {SNDCTL_DSP_POST, "SNDCTL_DSP_POST"},
  1103. {SNDCTL_DSP_SUBDIVIDE, "SNDCTL_DSP_SUBDIVIDE"},
  1104. {SNDCTL_DSP_SETFRAGMENT, "SNDCTL_DSP_SETFRAGMENT"},
  1105. {SNDCTL_DSP_GETFMTS, "SNDCTL_DSP_GETFMTS"},
  1106. {SNDCTL_DSP_SETFMT, "SNDCTL_DSP_SETFMT"},
  1107. {SNDCTL_DSP_GETOSPACE, "SNDCTL_DSP_GETOSPACE"},
  1108. {SNDCTL_DSP_GETISPACE, "SNDCTL_DSP_GETISPACE"},
  1109. {SNDCTL_DSP_NONBLOCK, "SNDCTL_DSP_NONBLOCK"},
  1110. {SNDCTL_DSP_GETCAPS, "SNDCTL_DSP_GETCAPS"},
  1111. {SNDCTL_DSP_GETTRIGGER, "SNDCTL_DSP_GETTRIGGER"},
  1112. {SNDCTL_DSP_SETTRIGGER, "SNDCTL_DSP_SETTRIGGER"},
  1113. {SNDCTL_DSP_GETIPTR, "SNDCTL_DSP_GETIPTR"},
  1114. {SNDCTL_DSP_GETOPTR, "SNDCTL_DSP_GETOPTR"},
  1115. {SNDCTL_DSP_MAPINBUF, "SNDCTL_DSP_MAPINBUF"},
  1116. {SNDCTL_DSP_MAPOUTBUF, "SNDCTL_DSP_MAPOUTBUF"},
  1117. {SNDCTL_DSP_SETSYNCRO, "SNDCTL_DSP_SETSYNCRO"},
  1118. {SNDCTL_DSP_SETDUPLEX, "SNDCTL_DSP_SETDUPLEX"},
  1119. {SNDCTL_DSP_GETODELAY, "SNDCTL_DSP_GETODELAY"},
  1120. {SNDCTL_DSP_GETCHANNELMASK, "SNDCTL_DSP_GETCHANNELMASK"},
  1121. {SNDCTL_DSP_BIND_CHANNEL, "SNDCTL_DSP_BIND_CHANNEL"},
  1122. {OSS_GETVERSION, "OSS_GETVERSION"},
  1123. {SOUND_PCM_READ_RATE, "SOUND_PCM_READ_RATE"},
  1124. {SOUND_PCM_READ_CHANNELS, "SOUND_PCM_READ_CHANNELS"},
  1125. {SOUND_PCM_READ_BITS, "SOUND_PCM_READ_BITS"},
  1126. {SOUND_PCM_READ_FILTER, "SOUND_PCM_READ_FILTER"}
  1127. };
  1128. #endif
  1129. static int
  1130. dma_count_done(struct dmabuf *db)
  1131. {
  1132. if (db->stopped)
  1133. return 0;
  1134. return db->dma_fragsize - au1xxx_get_dma_residue(db->dmanr);
  1135. }
  1136. static int
  1137. au1550_ioctl(struct inode *inode, struct file *file, unsigned int cmd,
  1138. unsigned long arg)
  1139. {
  1140. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1141. unsigned long flags;
  1142. audio_buf_info abinfo;
  1143. count_info cinfo;
  1144. int count;
  1145. int val, mapped, ret, diff;
  1146. mapped = ((file->f_mode & FMODE_WRITE) && s->dma_dac.mapped) ||
  1147. ((file->f_mode & FMODE_READ) && s->dma_adc.mapped);
  1148. #ifdef DEBUG
  1149. for (count = 0; count < ARRAY_SIZE(ioctl_str); count++) {
  1150. if (ioctl_str[count].cmd == cmd)
  1151. break;
  1152. }
  1153. if (count < ARRAY_SIZE(ioctl_str))
  1154. pr_debug("ioctl %s, arg=0x%lxn", ioctl_str[count].str, arg);
  1155. else
  1156. pr_debug("ioctl 0x%x unknown, arg=0x%lx\n", cmd, arg);
  1157. #endif
  1158. switch (cmd) {
  1159. case OSS_GETVERSION:
  1160. return put_user(SOUND_VERSION, (int *) arg);
  1161. case SNDCTL_DSP_SYNC:
  1162. if (file->f_mode & FMODE_WRITE)
  1163. return drain_dac(s, file->f_flags & O_NONBLOCK);
  1164. return 0;
  1165. case SNDCTL_DSP_SETDUPLEX:
  1166. return 0;
  1167. case SNDCTL_DSP_GETCAPS:
  1168. return put_user(DSP_CAP_DUPLEX | DSP_CAP_REALTIME |
  1169. DSP_CAP_TRIGGER | DSP_CAP_MMAP, (int *)arg);
  1170. case SNDCTL_DSP_RESET:
  1171. if (file->f_mode & FMODE_WRITE) {
  1172. stop_dac(s);
  1173. synchronize_irq();
  1174. s->dma_dac.count = s->dma_dac.total_bytes = 0;
  1175. s->dma_dac.nextIn = s->dma_dac.nextOut =
  1176. s->dma_dac.rawbuf;
  1177. }
  1178. if (file->f_mode & FMODE_READ) {
  1179. stop_adc(s);
  1180. synchronize_irq();
  1181. s->dma_adc.count = s->dma_adc.total_bytes = 0;
  1182. s->dma_adc.nextIn = s->dma_adc.nextOut =
  1183. s->dma_adc.rawbuf;
  1184. }
  1185. return 0;
  1186. case SNDCTL_DSP_SPEED:
  1187. if (get_user(val, (int *) arg))
  1188. return -EFAULT;
  1189. if (val >= 0) {
  1190. if (file->f_mode & FMODE_READ) {
  1191. stop_adc(s);
  1192. set_adc_rate(s, val);
  1193. }
  1194. if (file->f_mode & FMODE_WRITE) {
  1195. stop_dac(s);
  1196. set_dac_rate(s, val);
  1197. }
  1198. if (s->open_mode & FMODE_READ)
  1199. if ((ret = prog_dmabuf_adc(s)))
  1200. return ret;
  1201. if (s->open_mode & FMODE_WRITE)
  1202. if ((ret = prog_dmabuf_dac(s)))
  1203. return ret;
  1204. }
  1205. return put_user((file->f_mode & FMODE_READ) ?
  1206. s->dma_adc.sample_rate :
  1207. s->dma_dac.sample_rate,
  1208. (int *)arg);
  1209. case SNDCTL_DSP_STEREO:
  1210. if (get_user(val, (int *) arg))
  1211. return -EFAULT;
  1212. if (file->f_mode & FMODE_READ) {
  1213. stop_adc(s);
  1214. s->dma_adc.num_channels = val ? 2 : 1;
  1215. if ((ret = prog_dmabuf_adc(s)))
  1216. return ret;
  1217. }
  1218. if (file->f_mode & FMODE_WRITE) {
  1219. stop_dac(s);
  1220. s->dma_dac.num_channels = val ? 2 : 1;
  1221. if (s->codec_ext_caps & AC97_EXT_DACS) {
  1222. /* disable surround and center/lfe in AC'97
  1223. */
  1224. u16 ext_stat = rdcodec(s->codec,
  1225. AC97_EXTENDED_STATUS);
  1226. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  1227. ext_stat | (AC97_EXTSTAT_PRI |
  1228. AC97_EXTSTAT_PRJ |
  1229. AC97_EXTSTAT_PRK));
  1230. }
  1231. if ((ret = prog_dmabuf_dac(s)))
  1232. return ret;
  1233. }
  1234. return 0;
  1235. case SNDCTL_DSP_CHANNELS:
  1236. if (get_user(val, (int *) arg))
  1237. return -EFAULT;
  1238. if (val != 0) {
  1239. if (file->f_mode & FMODE_READ) {
  1240. if (val < 0 || val > 2)
  1241. return -EINVAL;
  1242. stop_adc(s);
  1243. s->dma_adc.num_channels = val;
  1244. if ((ret = prog_dmabuf_adc(s)))
  1245. return ret;
  1246. }
  1247. if (file->f_mode & FMODE_WRITE) {
  1248. switch (val) {
  1249. case 1:
  1250. case 2:
  1251. break;
  1252. case 3:
  1253. case 5:
  1254. return -EINVAL;
  1255. case 4:
  1256. if (!(s->codec_ext_caps &
  1257. AC97_EXTID_SDAC))
  1258. return -EINVAL;
  1259. break;
  1260. case 6:
  1261. if ((s->codec_ext_caps &
  1262. AC97_EXT_DACS) != AC97_EXT_DACS)
  1263. return -EINVAL;
  1264. break;
  1265. default:
  1266. return -EINVAL;
  1267. }
  1268. stop_dac(s);
  1269. if (val <= 2 &&
  1270. (s->codec_ext_caps & AC97_EXT_DACS)) {
  1271. /* disable surround and center/lfe
  1272. * channels in AC'97
  1273. */
  1274. u16 ext_stat =
  1275. rdcodec(s->codec,
  1276. AC97_EXTENDED_STATUS);
  1277. wrcodec(s->codec,
  1278. AC97_EXTENDED_STATUS,
  1279. ext_stat | (AC97_EXTSTAT_PRI |
  1280. AC97_EXTSTAT_PRJ |
  1281. AC97_EXTSTAT_PRK));
  1282. } else if (val >= 4) {
  1283. /* enable surround, center/lfe
  1284. * channels in AC'97
  1285. */
  1286. u16 ext_stat =
  1287. rdcodec(s->codec,
  1288. AC97_EXTENDED_STATUS);
  1289. ext_stat &= ~AC97_EXTSTAT_PRJ;
  1290. if (val == 6)
  1291. ext_stat &=
  1292. ~(AC97_EXTSTAT_PRI |
  1293. AC97_EXTSTAT_PRK);
  1294. wrcodec(s->codec,
  1295. AC97_EXTENDED_STATUS,
  1296. ext_stat);
  1297. }
  1298. s->dma_dac.num_channels = val;
  1299. if ((ret = prog_dmabuf_dac(s)))
  1300. return ret;
  1301. }
  1302. }
  1303. return put_user(val, (int *) arg);
  1304. case SNDCTL_DSP_GETFMTS: /* Returns a mask */
  1305. return put_user(AFMT_S16_LE | AFMT_U8, (int *) arg);
  1306. case SNDCTL_DSP_SETFMT: /* Selects ONE fmt */
  1307. if (get_user(val, (int *) arg))
  1308. return -EFAULT;
  1309. if (val != AFMT_QUERY) {
  1310. if (file->f_mode & FMODE_READ) {
  1311. stop_adc(s);
  1312. if (val == AFMT_S16_LE)
  1313. s->dma_adc.sample_size = 16;
  1314. else {
  1315. val = AFMT_U8;
  1316. s->dma_adc.sample_size = 8;
  1317. }
  1318. if ((ret = prog_dmabuf_adc(s)))
  1319. return ret;
  1320. }
  1321. if (file->f_mode & FMODE_WRITE) {
  1322. stop_dac(s);
  1323. if (val == AFMT_S16_LE)
  1324. s->dma_dac.sample_size = 16;
  1325. else {
  1326. val = AFMT_U8;
  1327. s->dma_dac.sample_size = 8;
  1328. }
  1329. if ((ret = prog_dmabuf_dac(s)))
  1330. return ret;
  1331. }
  1332. } else {
  1333. if (file->f_mode & FMODE_READ)
  1334. val = (s->dma_adc.sample_size == 16) ?
  1335. AFMT_S16_LE : AFMT_U8;
  1336. else
  1337. val = (s->dma_dac.sample_size == 16) ?
  1338. AFMT_S16_LE : AFMT_U8;
  1339. }
  1340. return put_user(val, (int *) arg);
  1341. case SNDCTL_DSP_POST:
  1342. return 0;
  1343. case SNDCTL_DSP_GETTRIGGER:
  1344. val = 0;
  1345. spin_lock_irqsave(&s->lock, flags);
  1346. if (file->f_mode & FMODE_READ && !s->dma_adc.stopped)
  1347. val |= PCM_ENABLE_INPUT;
  1348. if (file->f_mode & FMODE_WRITE && !s->dma_dac.stopped)
  1349. val |= PCM_ENABLE_OUTPUT;
  1350. spin_unlock_irqrestore(&s->lock, flags);
  1351. return put_user(val, (int *) arg);
  1352. case SNDCTL_DSP_SETTRIGGER:
  1353. if (get_user(val, (int *) arg))
  1354. return -EFAULT;
  1355. if (file->f_mode & FMODE_READ) {
  1356. if (val & PCM_ENABLE_INPUT) {
  1357. spin_lock_irqsave(&s->lock, flags);
  1358. start_adc(s);
  1359. spin_unlock_irqrestore(&s->lock, flags);
  1360. } else
  1361. stop_adc(s);
  1362. }
  1363. if (file->f_mode & FMODE_WRITE) {
  1364. if (val & PCM_ENABLE_OUTPUT) {
  1365. spin_lock_irqsave(&s->lock, flags);
  1366. start_dac(s);
  1367. spin_unlock_irqrestore(&s->lock, flags);
  1368. } else
  1369. stop_dac(s);
  1370. }
  1371. return 0;
  1372. case SNDCTL_DSP_GETOSPACE:
  1373. if (!(file->f_mode & FMODE_WRITE))
  1374. return -EINVAL;
  1375. abinfo.fragsize = s->dma_dac.fragsize;
  1376. spin_lock_irqsave(&s->lock, flags);
  1377. count = s->dma_dac.count;
  1378. count -= dma_count_done(&s->dma_dac);
  1379. spin_unlock_irqrestore(&s->lock, flags);
  1380. if (count < 0)
  1381. count = 0;
  1382. abinfo.bytes = (s->dma_dac.dmasize - count) /
  1383. s->dma_dac.cnt_factor;
  1384. abinfo.fragstotal = s->dma_dac.numfrag;
  1385. abinfo.fragments = abinfo.bytes >> s->dma_dac.fragshift;
  1386. pr_debug("ioctl SNDCTL_DSP_GETOSPACE: bytes=%d, fragments=%d\n", abinfo.bytes, abinfo.fragments);
  1387. return copy_to_user((void *) arg, &abinfo,
  1388. sizeof(abinfo)) ? -EFAULT : 0;
  1389. case SNDCTL_DSP_GETISPACE:
  1390. if (!(file->f_mode & FMODE_READ))
  1391. return -EINVAL;
  1392. abinfo.fragsize = s->dma_adc.fragsize;
  1393. spin_lock_irqsave(&s->lock, flags);
  1394. count = s->dma_adc.count;
  1395. count += dma_count_done(&s->dma_adc);
  1396. spin_unlock_irqrestore(&s->lock, flags);
  1397. if (count < 0)
  1398. count = 0;
  1399. abinfo.bytes = count / s->dma_adc.cnt_factor;
  1400. abinfo.fragstotal = s->dma_adc.numfrag;
  1401. abinfo.fragments = abinfo.bytes >> s->dma_adc.fragshift;
  1402. return copy_to_user((void *) arg, &abinfo,
  1403. sizeof(abinfo)) ? -EFAULT : 0;
  1404. case SNDCTL_DSP_NONBLOCK:
  1405. spin_lock(&file->f_lock);
  1406. file->f_flags |= O_NONBLOCK;
  1407. spin_unlock(&file->f_lock);
  1408. return 0;
  1409. case SNDCTL_DSP_GETODELAY:
  1410. if (!(file->f_mode & FMODE_WRITE))
  1411. return -EINVAL;
  1412. spin_lock_irqsave(&s->lock, flags);
  1413. count = s->dma_dac.count;
  1414. count -= dma_count_done(&s->dma_dac);
  1415. spin_unlock_irqrestore(&s->lock, flags);
  1416. if (count < 0)
  1417. count = 0;
  1418. count /= s->dma_dac.cnt_factor;
  1419. return put_user(count, (int *) arg);
  1420. case SNDCTL_DSP_GETIPTR:
  1421. if (!(file->f_mode & FMODE_READ))
  1422. return -EINVAL;
  1423. spin_lock_irqsave(&s->lock, flags);
  1424. cinfo.bytes = s->dma_adc.total_bytes;
  1425. count = s->dma_adc.count;
  1426. if (!s->dma_adc.stopped) {
  1427. diff = dma_count_done(&s->dma_adc);
  1428. count += diff;
  1429. cinfo.bytes += diff;
  1430. cinfo.ptr = virt_to_phys(s->dma_adc.nextIn) + diff -
  1431. virt_to_phys(s->dma_adc.rawbuf);
  1432. } else
  1433. cinfo.ptr = virt_to_phys(s->dma_adc.nextIn) -
  1434. virt_to_phys(s->dma_adc.rawbuf);
  1435. if (s->dma_adc.mapped)
  1436. s->dma_adc.count &= (s->dma_adc.dma_fragsize-1);
  1437. spin_unlock_irqrestore(&s->lock, flags);
  1438. if (count < 0)
  1439. count = 0;
  1440. cinfo.blocks = count >> s->dma_adc.fragshift;
  1441. return copy_to_user((void *) arg, &cinfo, sizeof(cinfo));
  1442. case SNDCTL_DSP_GETOPTR:
  1443. if (!(file->f_mode & FMODE_READ))
  1444. return -EINVAL;
  1445. spin_lock_irqsave(&s->lock, flags);
  1446. cinfo.bytes = s->dma_dac.total_bytes;
  1447. count = s->dma_dac.count;
  1448. if (!s->dma_dac.stopped) {
  1449. diff = dma_count_done(&s->dma_dac);
  1450. count -= diff;
  1451. cinfo.bytes += diff;
  1452. cinfo.ptr = virt_to_phys(s->dma_dac.nextOut) + diff -
  1453. virt_to_phys(s->dma_dac.rawbuf);
  1454. } else
  1455. cinfo.ptr = virt_to_phys(s->dma_dac.nextOut) -
  1456. virt_to_phys(s->dma_dac.rawbuf);
  1457. if (s->dma_dac.mapped)
  1458. s->dma_dac.count &= (s->dma_dac.dma_fragsize-1);
  1459. spin_unlock_irqrestore(&s->lock, flags);
  1460. if (count < 0)
  1461. count = 0;
  1462. cinfo.blocks = count >> s->dma_dac.fragshift;
  1463. return copy_to_user((void *) arg, &cinfo, sizeof(cinfo));
  1464. case SNDCTL_DSP_GETBLKSIZE:
  1465. if (file->f_mode & FMODE_WRITE)
  1466. return put_user(s->dma_dac.fragsize, (int *) arg);
  1467. else
  1468. return put_user(s->dma_adc.fragsize, (int *) arg);
  1469. case SNDCTL_DSP_SETFRAGMENT:
  1470. if (get_user(val, (int *) arg))
  1471. return -EFAULT;
  1472. if (file->f_mode & FMODE_READ) {
  1473. stop_adc(s);
  1474. s->dma_adc.ossfragshift = val & 0xffff;
  1475. s->dma_adc.ossmaxfrags = (val >> 16) & 0xffff;
  1476. if (s->dma_adc.ossfragshift < 4)
  1477. s->dma_adc.ossfragshift = 4;
  1478. if (s->dma_adc.ossfragshift > 15)
  1479. s->dma_adc.ossfragshift = 15;
  1480. if (s->dma_adc.ossmaxfrags < 4)
  1481. s->dma_adc.ossmaxfrags = 4;
  1482. if ((ret = prog_dmabuf_adc(s)))
  1483. return ret;
  1484. }
  1485. if (file->f_mode & FMODE_WRITE) {
  1486. stop_dac(s);
  1487. s->dma_dac.ossfragshift = val & 0xffff;
  1488. s->dma_dac.ossmaxfrags = (val >> 16) & 0xffff;
  1489. if (s->dma_dac.ossfragshift < 4)
  1490. s->dma_dac.ossfragshift = 4;
  1491. if (s->dma_dac.ossfragshift > 15)
  1492. s->dma_dac.ossfragshift = 15;
  1493. if (s->dma_dac.ossmaxfrags < 4)
  1494. s->dma_dac.ossmaxfrags = 4;
  1495. if ((ret = prog_dmabuf_dac(s)))
  1496. return ret;
  1497. }
  1498. return 0;
  1499. case SNDCTL_DSP_SUBDIVIDE:
  1500. if ((file->f_mode & FMODE_READ && s->dma_adc.subdivision) ||
  1501. (file->f_mode & FMODE_WRITE && s->dma_dac.subdivision))
  1502. return -EINVAL;
  1503. if (get_user(val, (int *) arg))
  1504. return -EFAULT;
  1505. if (val != 1 && val != 2 && val != 4)
  1506. return -EINVAL;
  1507. if (file->f_mode & FMODE_READ) {
  1508. stop_adc(s);
  1509. s->dma_adc.subdivision = val;
  1510. if ((ret = prog_dmabuf_adc(s)))
  1511. return ret;
  1512. }
  1513. if (file->f_mode & FMODE_WRITE) {
  1514. stop_dac(s);
  1515. s->dma_dac.subdivision = val;
  1516. if ((ret = prog_dmabuf_dac(s)))
  1517. return ret;
  1518. }
  1519. return 0;
  1520. case SOUND_PCM_READ_RATE:
  1521. return put_user((file->f_mode & FMODE_READ) ?
  1522. s->dma_adc.sample_rate :
  1523. s->dma_dac.sample_rate,
  1524. (int *)arg);
  1525. case SOUND_PCM_READ_CHANNELS:
  1526. if (file->f_mode & FMODE_READ)
  1527. return put_user(s->dma_adc.num_channels, (int *)arg);
  1528. else
  1529. return put_user(s->dma_dac.num_channels, (int *)arg);
  1530. case SOUND_PCM_READ_BITS:
  1531. if (file->f_mode & FMODE_READ)
  1532. return put_user(s->dma_adc.sample_size, (int *)arg);
  1533. else
  1534. return put_user(s->dma_dac.sample_size, (int *)arg);
  1535. case SOUND_PCM_WRITE_FILTER:
  1536. case SNDCTL_DSP_SETSYNCRO:
  1537. case SOUND_PCM_READ_FILTER:
  1538. return -EINVAL;
  1539. }
  1540. return mixdev_ioctl(s->codec, cmd, arg);
  1541. }
  1542. static int
  1543. au1550_open(struct inode *inode, struct file *file)
  1544. {
  1545. int minor = MINOR(inode->i_rdev);
  1546. DECLARE_WAITQUEUE(wait, current);
  1547. struct au1550_state *s = &au1550_state;
  1548. int ret;
  1549. #ifdef DEBUG
  1550. if (file->f_flags & O_NONBLOCK)
  1551. pr_debug("open: non-blocking\n");
  1552. else
  1553. pr_debug("open: blocking\n");
  1554. #endif
  1555. file->private_data = s;
  1556. /* wait for device to become free */
  1557. mutex_lock(&s->open_mutex);
  1558. while (s->open_mode & file->f_mode) {
  1559. if (file->f_flags & O_NONBLOCK) {
  1560. mutex_unlock(&s->open_mutex);
  1561. return -EBUSY;
  1562. }
  1563. add_wait_queue(&s->open_wait, &wait);
  1564. __set_current_state(TASK_INTERRUPTIBLE);
  1565. mutex_unlock(&s->open_mutex);
  1566. schedule();
  1567. remove_wait_queue(&s->open_wait, &wait);
  1568. set_current_state(TASK_RUNNING);
  1569. if (signal_pending(current))
  1570. return -ERESTARTSYS;
  1571. mutex_lock(&s->open_mutex);
  1572. }
  1573. stop_dac(s);
  1574. stop_adc(s);
  1575. if (file->f_mode & FMODE_READ) {
  1576. s->dma_adc.ossfragshift = s->dma_adc.ossmaxfrags =
  1577. s->dma_adc.subdivision = s->dma_adc.total_bytes = 0;
  1578. s->dma_adc.num_channels = 1;
  1579. s->dma_adc.sample_size = 8;
  1580. set_adc_rate(s, 8000);
  1581. if ((minor & 0xf) == SND_DEV_DSP16)
  1582. s->dma_adc.sample_size = 16;
  1583. }
  1584. if (file->f_mode & FMODE_WRITE) {
  1585. s->dma_dac.ossfragshift = s->dma_dac.ossmaxfrags =
  1586. s->dma_dac.subdivision = s->dma_dac.total_bytes = 0;
  1587. s->dma_dac.num_channels = 1;
  1588. s->dma_dac.sample_size = 8;
  1589. set_dac_rate(s, 8000);
  1590. if ((minor & 0xf) == SND_DEV_DSP16)
  1591. s->dma_dac.sample_size = 16;
  1592. }
  1593. if (file->f_mode & FMODE_READ) {
  1594. if ((ret = prog_dmabuf_adc(s)))
  1595. return ret;
  1596. }
  1597. if (file->f_mode & FMODE_WRITE) {
  1598. if ((ret = prog_dmabuf_dac(s)))
  1599. return ret;
  1600. }
  1601. s->open_mode |= file->f_mode & (FMODE_READ | FMODE_WRITE);
  1602. mutex_unlock(&s->open_mutex);
  1603. mutex_init(&s->sem);
  1604. return 0;
  1605. }
  1606. static int
  1607. au1550_release(struct inode *inode, struct file *file)
  1608. {
  1609. struct au1550_state *s = (struct au1550_state *)file->private_data;
  1610. lock_kernel();
  1611. if (file->f_mode & FMODE_WRITE) {
  1612. unlock_kernel();
  1613. drain_dac(s, file->f_flags & O_NONBLOCK);
  1614. lock_kernel();
  1615. }
  1616. mutex_lock(&s->open_mutex);
  1617. if (file->f_mode & FMODE_WRITE) {
  1618. stop_dac(s);
  1619. kfree(s->dma_dac.rawbuf);
  1620. s->dma_dac.rawbuf = NULL;
  1621. }
  1622. if (file->f_mode & FMODE_READ) {
  1623. stop_adc(s);
  1624. kfree(s->dma_adc.rawbuf);
  1625. s->dma_adc.rawbuf = NULL;
  1626. }
  1627. s->open_mode &= ((~file->f_mode) & (FMODE_READ|FMODE_WRITE));
  1628. mutex_unlock(&s->open_mutex);
  1629. wake_up(&s->open_wait);
  1630. unlock_kernel();
  1631. return 0;
  1632. }
  1633. static /*const */ struct file_operations au1550_audio_fops = {
  1634. owner: THIS_MODULE,
  1635. llseek: au1550_llseek,
  1636. read: au1550_read,
  1637. write: au1550_write,
  1638. poll: au1550_poll,
  1639. ioctl: au1550_ioctl,
  1640. mmap: au1550_mmap,
  1641. open: au1550_open,
  1642. release: au1550_release,
  1643. };
  1644. MODULE_AUTHOR("Advanced Micro Devices (AMD), dan@embeddededge.com");
  1645. MODULE_DESCRIPTION("Au1550 AC97 Audio Driver");
  1646. MODULE_LICENSE("GPL");
  1647. static int __devinit
  1648. au1550_probe(void)
  1649. {
  1650. struct au1550_state *s = &au1550_state;
  1651. int val;
  1652. memset(s, 0, sizeof(struct au1550_state));
  1653. init_waitqueue_head(&s->dma_adc.wait);
  1654. init_waitqueue_head(&s->dma_dac.wait);
  1655. init_waitqueue_head(&s->open_wait);
  1656. mutex_init(&s->open_mutex);
  1657. spin_lock_init(&s->lock);
  1658. s->codec = ac97_alloc_codec();
  1659. if(s->codec == NULL) {
  1660. err("Out of memory");
  1661. return -1;
  1662. }
  1663. s->codec->private_data = s;
  1664. s->codec->id = 0;
  1665. s->codec->codec_read = rdcodec;
  1666. s->codec->codec_write = wrcodec;
  1667. s->codec->codec_wait = waitcodec;
  1668. if (!request_mem_region(CPHYSADDR(AC97_PSC_SEL),
  1669. 0x30, "Au1550 AC97")) {
  1670. err("AC'97 ports in use");
  1671. }
  1672. /* Allocate the DMA Channels
  1673. */
  1674. if ((s->dma_dac.dmanr = au1xxx_dbdma_chan_alloc(DBDMA_MEM_CHAN,
  1675. DBDMA_AC97_TX_CHAN, dac_dma_interrupt, (void *)s)) == 0) {
  1676. err("Can't get DAC DMA");
  1677. goto err_dma1;
  1678. }
  1679. au1xxx_dbdma_set_devwidth(s->dma_dac.dmanr, 16);
  1680. if (au1xxx_dbdma_ring_alloc(s->dma_dac.dmanr,
  1681. NUM_DBDMA_DESCRIPTORS) == 0) {
  1682. err("Can't get DAC DMA descriptors");
  1683. goto err_dma1;
  1684. }
  1685. if ((s->dma_adc.dmanr = au1xxx_dbdma_chan_alloc(DBDMA_AC97_RX_CHAN,
  1686. DBDMA_MEM_CHAN, adc_dma_interrupt, (void *)s)) == 0) {
  1687. err("Can't get ADC DMA");
  1688. goto err_dma2;
  1689. }
  1690. au1xxx_dbdma_set_devwidth(s->dma_adc.dmanr, 16);
  1691. if (au1xxx_dbdma_ring_alloc(s->dma_adc.dmanr,
  1692. NUM_DBDMA_DESCRIPTORS) == 0) {
  1693. err("Can't get ADC DMA descriptors");
  1694. goto err_dma2;
  1695. }
  1696. pr_info("DAC: DMA%d, ADC: DMA%d", DBDMA_AC97_TX_CHAN, DBDMA_AC97_RX_CHAN);
  1697. /* register devices */
  1698. if ((s->dev_audio = register_sound_dsp(&au1550_audio_fops, -1)) < 0)
  1699. goto err_dev1;
  1700. if ((s->codec->dev_mixer =
  1701. register_sound_mixer(&au1550_mixer_fops, -1)) < 0)
  1702. goto err_dev2;
  1703. /* The GPIO for the appropriate PSC was configured by the
  1704. * board specific start up.
  1705. *
  1706. * configure PSC for AC'97
  1707. */
  1708. au_writel(0, AC97_PSC_CTRL); /* Disable PSC */
  1709. au_sync();
  1710. au_writel((PSC_SEL_CLK_SERCLK | PSC_SEL_PS_AC97MODE), AC97_PSC_SEL);
  1711. au_sync();
  1712. /* cold reset the AC'97
  1713. */
  1714. au_writel(PSC_AC97RST_RST, PSC_AC97RST);
  1715. au_sync();
  1716. au1550_delay(10);
  1717. au_writel(0, PSC_AC97RST);
  1718. au_sync();
  1719. /* need to delay around 500msec(bleech) to give
  1720. some CODECs enough time to wakeup */
  1721. au1550_delay(500);
  1722. /* warm reset the AC'97 to start the bitclk
  1723. */
  1724. au_writel(PSC_AC97RST_SNC, PSC_AC97RST);
  1725. au_sync();
  1726. udelay(100);
  1727. au_writel(0, PSC_AC97RST);
  1728. au_sync();
  1729. /* Enable PSC
  1730. */
  1731. au_writel(PSC_CTRL_ENABLE, AC97_PSC_CTRL);
  1732. au_sync();
  1733. /* Wait for PSC ready.
  1734. */
  1735. do {
  1736. val = au_readl(PSC_AC97STAT);
  1737. au_sync();
  1738. } while ((val & PSC_AC97STAT_SR) == 0);
  1739. /* Configure AC97 controller.
  1740. * Deep FIFO, 16-bit sample, DMA, make sure DMA matches fifo size.
  1741. */
  1742. val = PSC_AC97CFG_SET_LEN(16);
  1743. val |= PSC_AC97CFG_RT_FIFO8 | PSC_AC97CFG_TT_FIFO8;
  1744. /* Enable device so we can at least
  1745. * talk over the AC-link.
  1746. */
  1747. au_writel(val, PSC_AC97CFG);
  1748. au_writel(PSC_AC97MSK_ALLMASK, PSC_AC97MSK);
  1749. au_sync();
  1750. val |= PSC_AC97CFG_DE_ENABLE;
  1751. au_writel(val, PSC_AC97CFG);
  1752. au_sync();
  1753. /* Wait for Device ready.
  1754. */
  1755. do {
  1756. val = au_readl(PSC_AC97STAT);
  1757. au_sync();
  1758. } while ((val & PSC_AC97STAT_DR) == 0);
  1759. /* codec init */
  1760. if (!ac97_probe_codec(s->codec))
  1761. goto err_dev3;
  1762. s->codec_base_caps = rdcodec(s->codec, AC97_RESET);
  1763. s->codec_ext_caps = rdcodec(s->codec, AC97_EXTENDED_ID);
  1764. pr_info("AC'97 Base/Extended ID = %04x/%04x",
  1765. s->codec_base_caps, s->codec_ext_caps);
  1766. if (!(s->codec_ext_caps & AC97_EXTID_VRA)) {
  1767. /* codec does not support VRA
  1768. */
  1769. s->no_vra = 1;
  1770. } else if (!vra) {
  1771. /* Boot option says disable VRA
  1772. */
  1773. u16 ac97_extstat = rdcodec(s->codec, AC97_EXTENDED_STATUS);
  1774. wrcodec(s->codec, AC97_EXTENDED_STATUS,
  1775. ac97_extstat & ~AC97_EXTSTAT_VRA);
  1776. s->no_vra = 1;
  1777. }
  1778. if (s->no_vra)
  1779. pr_info("no VRA, interpolating and decimating");
  1780. /* set mic to be the recording source */
  1781. val = SOUND_MASK_MIC;
  1782. mixdev_ioctl(s->codec, SOUND_MIXER_WRITE_RECSRC,
  1783. (unsigned long) &val);
  1784. return 0;
  1785. err_dev3:
  1786. unregister_sound_mixer(s->codec->dev_mixer);
  1787. err_dev2:
  1788. unregister_sound_dsp(s->dev_audio);
  1789. err_dev1:
  1790. au1xxx_dbdma_chan_free(s->dma_adc.dmanr);
  1791. err_dma2:
  1792. au1xxx_dbdma_chan_free(s->dma_dac.dmanr);
  1793. err_dma1:
  1794. release_mem_region(CPHYSADDR(AC97_PSC_SEL), 0x30);
  1795. ac97_release_codec(s->codec);
  1796. return -1;
  1797. }
  1798. static void __devinit
  1799. au1550_remove(void)
  1800. {
  1801. struct au1550_state *s = &au1550_state;
  1802. if (!s)
  1803. return;
  1804. synchronize_irq();
  1805. au1xxx_dbdma_chan_free(s->dma_adc.dmanr);
  1806. au1xxx_dbdma_chan_free(s->dma_dac.dmanr);
  1807. release_mem_region(CPHYSADDR(AC97_PSC_SEL), 0x30);
  1808. unregister_sound_dsp(s->dev_audio);
  1809. unregister_sound_mixer(s->codec->dev_mixer);
  1810. ac97_release_codec(s->codec);
  1811. }
  1812. static int __init
  1813. init_au1550(void)
  1814. {
  1815. return au1550_probe();
  1816. }
  1817. static void __exit
  1818. cleanup_au1550(void)
  1819. {
  1820. au1550_remove();
  1821. }
  1822. module_init(init_au1550);
  1823. module_exit(cleanup_au1550);
  1824. #ifndef MODULE
  1825. static int __init
  1826. au1550_setup(char *options)
  1827. {
  1828. char *this_opt;
  1829. if (!options || !*options)
  1830. return 0;
  1831. while ((this_opt = strsep(&options, ","))) {
  1832. if (!*this_opt)
  1833. continue;
  1834. if (!strncmp(this_opt, "vra", 3)) {
  1835. vra = 1;
  1836. }
  1837. }
  1838. return 1;
  1839. }
  1840. __setup("au1550_audio=", au1550_setup);
  1841. #endif /* MODULE */