i915_drm.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689
  1. /*
  2. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  18. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  20. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  22. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  23. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #ifndef _I915_DRM_H_
  27. #define _I915_DRM_H_
  28. /* Please note that modifications to all structs defined here are
  29. * subject to backwards-compatibility constraints.
  30. */
  31. #include <linux/types.h>
  32. #include "drm.h"
  33. /* Each region is a minimum of 16k, and there are at most 255 of them.
  34. */
  35. #define I915_NR_TEX_REGIONS 255 /* table size 2k - maximum due to use
  36. * of chars for next/prev indices */
  37. #define I915_LOG_MIN_TEX_REGION_SIZE 14
  38. typedef struct _drm_i915_init {
  39. enum {
  40. I915_INIT_DMA = 0x01,
  41. I915_CLEANUP_DMA = 0x02,
  42. I915_RESUME_DMA = 0x03
  43. } func;
  44. unsigned int mmio_offset;
  45. int sarea_priv_offset;
  46. unsigned int ring_start;
  47. unsigned int ring_end;
  48. unsigned int ring_size;
  49. unsigned int front_offset;
  50. unsigned int back_offset;
  51. unsigned int depth_offset;
  52. unsigned int w;
  53. unsigned int h;
  54. unsigned int pitch;
  55. unsigned int pitch_bits;
  56. unsigned int back_pitch;
  57. unsigned int depth_pitch;
  58. unsigned int cpp;
  59. unsigned int chipset;
  60. } drm_i915_init_t;
  61. typedef struct _drm_i915_sarea {
  62. struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
  63. int last_upload; /* last time texture was uploaded */
  64. int last_enqueue; /* last time a buffer was enqueued */
  65. int last_dispatch; /* age of the most recently dispatched buffer */
  66. int ctxOwner; /* last context to upload state */
  67. int texAge;
  68. int pf_enabled; /* is pageflipping allowed? */
  69. int pf_active;
  70. int pf_current_page; /* which buffer is being displayed? */
  71. int perf_boxes; /* performance boxes to be displayed */
  72. int width, height; /* screen size in pixels */
  73. drm_handle_t front_handle;
  74. int front_offset;
  75. int front_size;
  76. drm_handle_t back_handle;
  77. int back_offset;
  78. int back_size;
  79. drm_handle_t depth_handle;
  80. int depth_offset;
  81. int depth_size;
  82. drm_handle_t tex_handle;
  83. int tex_offset;
  84. int tex_size;
  85. int log_tex_granularity;
  86. int pitch;
  87. int rotation; /* 0, 90, 180 or 270 */
  88. int rotated_offset;
  89. int rotated_size;
  90. int rotated_pitch;
  91. int virtualX, virtualY;
  92. unsigned int front_tiled;
  93. unsigned int back_tiled;
  94. unsigned int depth_tiled;
  95. unsigned int rotated_tiled;
  96. unsigned int rotated2_tiled;
  97. int pipeA_x;
  98. int pipeA_y;
  99. int pipeA_w;
  100. int pipeA_h;
  101. int pipeB_x;
  102. int pipeB_y;
  103. int pipeB_w;
  104. int pipeB_h;
  105. /* fill out some space for old userspace triple buffer */
  106. drm_handle_t unused_handle;
  107. __u32 unused1, unused2, unused3;
  108. /* buffer object handles for static buffers. May change
  109. * over the lifetime of the client.
  110. */
  111. __u32 front_bo_handle;
  112. __u32 back_bo_handle;
  113. __u32 unused_bo_handle;
  114. __u32 depth_bo_handle;
  115. } drm_i915_sarea_t;
  116. /* due to userspace building against these headers we need some compat here */
  117. #define planeA_x pipeA_x
  118. #define planeA_y pipeA_y
  119. #define planeA_w pipeA_w
  120. #define planeA_h pipeA_h
  121. #define planeB_x pipeB_x
  122. #define planeB_y pipeB_y
  123. #define planeB_w pipeB_w
  124. #define planeB_h pipeB_h
  125. /* Flags for perf_boxes
  126. */
  127. #define I915_BOX_RING_EMPTY 0x1
  128. #define I915_BOX_FLIP 0x2
  129. #define I915_BOX_WAIT 0x4
  130. #define I915_BOX_TEXTURE_LOAD 0x8
  131. #define I915_BOX_LOST_CONTEXT 0x10
  132. /* I915 specific ioctls
  133. * The device specific ioctl range is 0x40 to 0x79.
  134. */
  135. #define DRM_I915_INIT 0x00
  136. #define DRM_I915_FLUSH 0x01
  137. #define DRM_I915_FLIP 0x02
  138. #define DRM_I915_BATCHBUFFER 0x03
  139. #define DRM_I915_IRQ_EMIT 0x04
  140. #define DRM_I915_IRQ_WAIT 0x05
  141. #define DRM_I915_GETPARAM 0x06
  142. #define DRM_I915_SETPARAM 0x07
  143. #define DRM_I915_ALLOC 0x08
  144. #define DRM_I915_FREE 0x09
  145. #define DRM_I915_INIT_HEAP 0x0a
  146. #define DRM_I915_CMDBUFFER 0x0b
  147. #define DRM_I915_DESTROY_HEAP 0x0c
  148. #define DRM_I915_SET_VBLANK_PIPE 0x0d
  149. #define DRM_I915_GET_VBLANK_PIPE 0x0e
  150. #define DRM_I915_VBLANK_SWAP 0x0f
  151. #define DRM_I915_HWS_ADDR 0x11
  152. #define DRM_I915_GEM_INIT 0x13
  153. #define DRM_I915_GEM_EXECBUFFER 0x14
  154. #define DRM_I915_GEM_PIN 0x15
  155. #define DRM_I915_GEM_UNPIN 0x16
  156. #define DRM_I915_GEM_BUSY 0x17
  157. #define DRM_I915_GEM_THROTTLE 0x18
  158. #define DRM_I915_GEM_ENTERVT 0x19
  159. #define DRM_I915_GEM_LEAVEVT 0x1a
  160. #define DRM_I915_GEM_CREATE 0x1b
  161. #define DRM_I915_GEM_PREAD 0x1c
  162. #define DRM_I915_GEM_PWRITE 0x1d
  163. #define DRM_I915_GEM_MMAP 0x1e
  164. #define DRM_I915_GEM_SET_DOMAIN 0x1f
  165. #define DRM_I915_GEM_SW_FINISH 0x20
  166. #define DRM_I915_GEM_SET_TILING 0x21
  167. #define DRM_I915_GEM_GET_TILING 0x22
  168. #define DRM_I915_GEM_GET_APERTURE 0x23
  169. #define DRM_I915_GEM_MMAP_GTT 0x24
  170. #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
  171. #define DRM_I915_GEM_MADVISE 0x26
  172. #define DRM_IOCTL_I915_INIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
  173. #define DRM_IOCTL_I915_FLUSH DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
  174. #define DRM_IOCTL_I915_FLIP DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
  175. #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
  176. #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
  177. #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
  178. #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
  179. #define DRM_IOCTL_I915_SETPARAM DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
  180. #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
  181. #define DRM_IOCTL_I915_FREE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
  182. #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
  183. #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
  184. #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
  185. #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  186. #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
  187. #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
  188. #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
  189. #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
  190. #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
  191. #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
  192. #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
  193. #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
  194. #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
  195. #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
  196. #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
  197. #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
  198. #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
  199. #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
  200. #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
  201. #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
  202. #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
  203. #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
  204. #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
  205. #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
  206. #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_intel_get_pipe_from_crtc_id)
  207. #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
  208. /* Allow drivers to submit batchbuffers directly to hardware, relying
  209. * on the security mechanisms provided by hardware.
  210. */
  211. typedef struct drm_i915_batchbuffer {
  212. int start; /* agp offset */
  213. int used; /* nr bytes in use */
  214. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  215. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  216. int num_cliprects; /* mulitpass with multiple cliprects? */
  217. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  218. } drm_i915_batchbuffer_t;
  219. /* As above, but pass a pointer to userspace buffer which can be
  220. * validated by the kernel prior to sending to hardware.
  221. */
  222. typedef struct _drm_i915_cmdbuffer {
  223. char __user *buf; /* pointer to userspace command buffer */
  224. int sz; /* nr bytes in buf */
  225. int DR1; /* hw flags for GFX_OP_DRAWRECT_INFO */
  226. int DR4; /* window origin for GFX_OP_DRAWRECT_INFO */
  227. int num_cliprects; /* mulitpass with multiple cliprects? */
  228. struct drm_clip_rect __user *cliprects; /* pointer to userspace cliprects */
  229. } drm_i915_cmdbuffer_t;
  230. /* Userspace can request & wait on irq's:
  231. */
  232. typedef struct drm_i915_irq_emit {
  233. int __user *irq_seq;
  234. } drm_i915_irq_emit_t;
  235. typedef struct drm_i915_irq_wait {
  236. int irq_seq;
  237. } drm_i915_irq_wait_t;
  238. /* Ioctl to query kernel params:
  239. */
  240. #define I915_PARAM_IRQ_ACTIVE 1
  241. #define I915_PARAM_ALLOW_BATCHBUFFER 2
  242. #define I915_PARAM_LAST_DISPATCH 3
  243. #define I915_PARAM_CHIPSET_ID 4
  244. #define I915_PARAM_HAS_GEM 5
  245. #define I915_PARAM_NUM_FENCES_AVAIL 6
  246. typedef struct drm_i915_getparam {
  247. int param;
  248. int __user *value;
  249. } drm_i915_getparam_t;
  250. /* Ioctl to set kernel params:
  251. */
  252. #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
  253. #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
  254. #define I915_SETPARAM_ALLOW_BATCHBUFFER 3
  255. #define I915_SETPARAM_NUM_USED_FENCES 4
  256. typedef struct drm_i915_setparam {
  257. int param;
  258. int value;
  259. } drm_i915_setparam_t;
  260. /* A memory manager for regions of shared memory:
  261. */
  262. #define I915_MEM_REGION_AGP 1
  263. typedef struct drm_i915_mem_alloc {
  264. int region;
  265. int alignment;
  266. int size;
  267. int __user *region_offset; /* offset from start of fb or agp */
  268. } drm_i915_mem_alloc_t;
  269. typedef struct drm_i915_mem_free {
  270. int region;
  271. int region_offset;
  272. } drm_i915_mem_free_t;
  273. typedef struct drm_i915_mem_init_heap {
  274. int region;
  275. int size;
  276. int start;
  277. } drm_i915_mem_init_heap_t;
  278. /* Allow memory manager to be torn down and re-initialized (eg on
  279. * rotate):
  280. */
  281. typedef struct drm_i915_mem_destroy_heap {
  282. int region;
  283. } drm_i915_mem_destroy_heap_t;
  284. /* Allow X server to configure which pipes to monitor for vblank signals
  285. */
  286. #define DRM_I915_VBLANK_PIPE_A 1
  287. #define DRM_I915_VBLANK_PIPE_B 2
  288. typedef struct drm_i915_vblank_pipe {
  289. int pipe;
  290. } drm_i915_vblank_pipe_t;
  291. /* Schedule buffer swap at given vertical blank:
  292. */
  293. typedef struct drm_i915_vblank_swap {
  294. drm_drawable_t drawable;
  295. enum drm_vblank_seq_type seqtype;
  296. unsigned int sequence;
  297. } drm_i915_vblank_swap_t;
  298. typedef struct drm_i915_hws_addr {
  299. __u64 addr;
  300. } drm_i915_hws_addr_t;
  301. struct drm_i915_gem_init {
  302. /**
  303. * Beginning offset in the GTT to be managed by the DRM memory
  304. * manager.
  305. */
  306. __u64 gtt_start;
  307. /**
  308. * Ending offset in the GTT to be managed by the DRM memory
  309. * manager.
  310. */
  311. __u64 gtt_end;
  312. };
  313. struct drm_i915_gem_create {
  314. /**
  315. * Requested size for the object.
  316. *
  317. * The (page-aligned) allocated size for the object will be returned.
  318. */
  319. __u64 size;
  320. /**
  321. * Returned handle for the object.
  322. *
  323. * Object handles are nonzero.
  324. */
  325. __u32 handle;
  326. __u32 pad;
  327. };
  328. struct drm_i915_gem_pread {
  329. /** Handle for the object being read. */
  330. __u32 handle;
  331. __u32 pad;
  332. /** Offset into the object to read from */
  333. __u64 offset;
  334. /** Length of data to read */
  335. __u64 size;
  336. /**
  337. * Pointer to write the data into.
  338. *
  339. * This is a fixed-size type for 32/64 compatibility.
  340. */
  341. __u64 data_ptr;
  342. };
  343. struct drm_i915_gem_pwrite {
  344. /** Handle for the object being written to. */
  345. __u32 handle;
  346. __u32 pad;
  347. /** Offset into the object to write to */
  348. __u64 offset;
  349. /** Length of data to write */
  350. __u64 size;
  351. /**
  352. * Pointer to read the data from.
  353. *
  354. * This is a fixed-size type for 32/64 compatibility.
  355. */
  356. __u64 data_ptr;
  357. };
  358. struct drm_i915_gem_mmap {
  359. /** Handle for the object being mapped. */
  360. __u32 handle;
  361. __u32 pad;
  362. /** Offset in the object to map. */
  363. __u64 offset;
  364. /**
  365. * Length of data to map.
  366. *
  367. * The value will be page-aligned.
  368. */
  369. __u64 size;
  370. /**
  371. * Returned pointer the data was mapped at.
  372. *
  373. * This is a fixed-size type for 32/64 compatibility.
  374. */
  375. __u64 addr_ptr;
  376. };
  377. struct drm_i915_gem_mmap_gtt {
  378. /** Handle for the object being mapped. */
  379. __u32 handle;
  380. __u32 pad;
  381. /**
  382. * Fake offset to use for subsequent mmap call
  383. *
  384. * This is a fixed-size type for 32/64 compatibility.
  385. */
  386. __u64 offset;
  387. };
  388. struct drm_i915_gem_set_domain {
  389. /** Handle for the object */
  390. __u32 handle;
  391. /** New read domains */
  392. __u32 read_domains;
  393. /** New write domain */
  394. __u32 write_domain;
  395. };
  396. struct drm_i915_gem_sw_finish {
  397. /** Handle for the object */
  398. __u32 handle;
  399. };
  400. struct drm_i915_gem_relocation_entry {
  401. /**
  402. * Handle of the buffer being pointed to by this relocation entry.
  403. *
  404. * It's appealing to make this be an index into the mm_validate_entry
  405. * list to refer to the buffer, but this allows the driver to create
  406. * a relocation list for state buffers and not re-write it per
  407. * exec using the buffer.
  408. */
  409. __u32 target_handle;
  410. /**
  411. * Value to be added to the offset of the target buffer to make up
  412. * the relocation entry.
  413. */
  414. __u32 delta;
  415. /** Offset in the buffer the relocation entry will be written into */
  416. __u64 offset;
  417. /**
  418. * Offset value of the target buffer that the relocation entry was last
  419. * written as.
  420. *
  421. * If the buffer has the same offset as last time, we can skip syncing
  422. * and writing the relocation. This value is written back out by
  423. * the execbuffer ioctl when the relocation is written.
  424. */
  425. __u64 presumed_offset;
  426. /**
  427. * Target memory domains read by this operation.
  428. */
  429. __u32 read_domains;
  430. /**
  431. * Target memory domains written by this operation.
  432. *
  433. * Note that only one domain may be written by the whole
  434. * execbuffer operation, so that where there are conflicts,
  435. * the application will get -EINVAL back.
  436. */
  437. __u32 write_domain;
  438. };
  439. /** @{
  440. * Intel memory domains
  441. *
  442. * Most of these just align with the various caches in
  443. * the system and are used to flush and invalidate as
  444. * objects end up cached in different domains.
  445. */
  446. /** CPU cache */
  447. #define I915_GEM_DOMAIN_CPU 0x00000001
  448. /** Render cache, used by 2D and 3D drawing */
  449. #define I915_GEM_DOMAIN_RENDER 0x00000002
  450. /** Sampler cache, used by texture engine */
  451. #define I915_GEM_DOMAIN_SAMPLER 0x00000004
  452. /** Command queue, used to load batch buffers */
  453. #define I915_GEM_DOMAIN_COMMAND 0x00000008
  454. /** Instruction cache, used by shader programs */
  455. #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
  456. /** Vertex address cache */
  457. #define I915_GEM_DOMAIN_VERTEX 0x00000020
  458. /** GTT domain - aperture and scanout */
  459. #define I915_GEM_DOMAIN_GTT 0x00000040
  460. /** @} */
  461. struct drm_i915_gem_exec_object {
  462. /**
  463. * User's handle for a buffer to be bound into the GTT for this
  464. * operation.
  465. */
  466. __u32 handle;
  467. /** Number of relocations to be performed on this buffer */
  468. __u32 relocation_count;
  469. /**
  470. * Pointer to array of struct drm_i915_gem_relocation_entry containing
  471. * the relocations to be performed in this buffer.
  472. */
  473. __u64 relocs_ptr;
  474. /** Required alignment in graphics aperture */
  475. __u64 alignment;
  476. /**
  477. * Returned value of the updated offset of the object, for future
  478. * presumed_offset writes.
  479. */
  480. __u64 offset;
  481. };
  482. struct drm_i915_gem_execbuffer {
  483. /**
  484. * List of buffers to be validated with their relocations to be
  485. * performend on them.
  486. *
  487. * This is a pointer to an array of struct drm_i915_gem_validate_entry.
  488. *
  489. * These buffers must be listed in an order such that all relocations
  490. * a buffer is performing refer to buffers that have already appeared
  491. * in the validate list.
  492. */
  493. __u64 buffers_ptr;
  494. __u32 buffer_count;
  495. /** Offset in the batchbuffer to start execution from. */
  496. __u32 batch_start_offset;
  497. /** Bytes used in batchbuffer from batch_start_offset */
  498. __u32 batch_len;
  499. __u32 DR1;
  500. __u32 DR4;
  501. __u32 num_cliprects;
  502. /** This is a struct drm_clip_rect *cliprects */
  503. __u64 cliprects_ptr;
  504. };
  505. struct drm_i915_gem_pin {
  506. /** Handle of the buffer to be pinned. */
  507. __u32 handle;
  508. __u32 pad;
  509. /** alignment required within the aperture */
  510. __u64 alignment;
  511. /** Returned GTT offset of the buffer. */
  512. __u64 offset;
  513. };
  514. struct drm_i915_gem_unpin {
  515. /** Handle of the buffer to be unpinned. */
  516. __u32 handle;
  517. __u32 pad;
  518. };
  519. struct drm_i915_gem_busy {
  520. /** Handle of the buffer to check for busy */
  521. __u32 handle;
  522. /** Return busy status (1 if busy, 0 if idle) */
  523. __u32 busy;
  524. };
  525. #define I915_TILING_NONE 0
  526. #define I915_TILING_X 1
  527. #define I915_TILING_Y 2
  528. #define I915_BIT_6_SWIZZLE_NONE 0
  529. #define I915_BIT_6_SWIZZLE_9 1
  530. #define I915_BIT_6_SWIZZLE_9_10 2
  531. #define I915_BIT_6_SWIZZLE_9_11 3
  532. #define I915_BIT_6_SWIZZLE_9_10_11 4
  533. /* Not seen by userland */
  534. #define I915_BIT_6_SWIZZLE_UNKNOWN 5
  535. /* Seen by userland. */
  536. #define I915_BIT_6_SWIZZLE_9_17 6
  537. #define I915_BIT_6_SWIZZLE_9_10_17 7
  538. struct drm_i915_gem_set_tiling {
  539. /** Handle of the buffer to have its tiling state updated */
  540. __u32 handle;
  541. /**
  542. * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  543. * I915_TILING_Y).
  544. *
  545. * This value is to be set on request, and will be updated by the
  546. * kernel on successful return with the actual chosen tiling layout.
  547. *
  548. * The tiling mode may be demoted to I915_TILING_NONE when the system
  549. * has bit 6 swizzling that can't be managed correctly by GEM.
  550. *
  551. * Buffer contents become undefined when changing tiling_mode.
  552. */
  553. __u32 tiling_mode;
  554. /**
  555. * Stride in bytes for the object when in I915_TILING_X or
  556. * I915_TILING_Y.
  557. */
  558. __u32 stride;
  559. /**
  560. * Returned address bit 6 swizzling required for CPU access through
  561. * mmap mapping.
  562. */
  563. __u32 swizzle_mode;
  564. };
  565. struct drm_i915_gem_get_tiling {
  566. /** Handle of the buffer to get tiling state for. */
  567. __u32 handle;
  568. /**
  569. * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
  570. * I915_TILING_Y).
  571. */
  572. __u32 tiling_mode;
  573. /**
  574. * Returned address bit 6 swizzling required for CPU access through
  575. * mmap mapping.
  576. */
  577. __u32 swizzle_mode;
  578. };
  579. struct drm_i915_gem_get_aperture {
  580. /** Total size of the aperture used by i915_gem_execbuffer, in bytes */
  581. __u64 aper_size;
  582. /**
  583. * Available space in the aperture used by i915_gem_execbuffer, in
  584. * bytes
  585. */
  586. __u64 aper_available_size;
  587. };
  588. struct drm_i915_get_pipe_from_crtc_id {
  589. /** ID of CRTC being requested **/
  590. __u32 crtc_id;
  591. /** pipe of requested CRTC **/
  592. __u32 pipe;
  593. };
  594. #define I915_MADV_WILLNEED 0
  595. #define I915_MADV_DONTNEED 1
  596. #define __I915_MADV_PURGED 2 /* internal state */
  597. struct drm_i915_gem_madvise {
  598. /** Handle of the buffer to change the backing store advice */
  599. __u32 handle;
  600. /* Advice: either the buffer will be needed again in the near future,
  601. * or wont be and could be discarded under memory pressure.
  602. */
  603. __u32 madv;
  604. /** Whether the backing store still exists. */
  605. __u32 retained;
  606. };
  607. #endif /* _I915_DRM_H_ */