viamode.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "global.h"
  19. struct res_map_refresh res_map_refresh_tbl[] = {
  20. /*hres, vres, vclock, vmode_refresh*/
  21. {480, 640, RES_480X640_60HZ_PIXCLOCK, 60},
  22. {640, 480, RES_640X480_60HZ_PIXCLOCK, 60},
  23. {640, 480, RES_640X480_75HZ_PIXCLOCK, 75},
  24. {640, 480, RES_640X480_85HZ_PIXCLOCK, 85},
  25. {640, 480, RES_640X480_100HZ_PIXCLOCK, 100},
  26. {640, 480, RES_640X480_120HZ_PIXCLOCK, 120},
  27. {720, 480, RES_720X480_60HZ_PIXCLOCK, 60},
  28. {720, 576, RES_720X576_60HZ_PIXCLOCK, 60},
  29. {800, 480, RES_800X480_60HZ_PIXCLOCK, 60},
  30. {800, 600, RES_800X600_60HZ_PIXCLOCK, 60},
  31. {800, 600, RES_800X600_75HZ_PIXCLOCK, 75},
  32. {800, 600, RES_800X600_85HZ_PIXCLOCK, 85},
  33. {800, 600, RES_800X600_100HZ_PIXCLOCK, 100},
  34. {800, 600, RES_800X600_120HZ_PIXCLOCK, 120},
  35. {848, 480, RES_848X480_60HZ_PIXCLOCK, 60},
  36. {856, 480, RES_856X480_60HZ_PIXCLOCK, 60},
  37. {1024, 512, RES_1024X512_60HZ_PIXCLOCK, 60},
  38. {1024, 600, RES_1024X600_60HZ_PIXCLOCK, 60},
  39. {1024, 768, RES_1024X768_60HZ_PIXCLOCK, 60},
  40. {1024, 768, RES_1024X768_75HZ_PIXCLOCK, 75},
  41. {1024, 768, RES_1024X768_85HZ_PIXCLOCK, 85},
  42. {1024, 768, RES_1024X768_100HZ_PIXCLOCK, 100},
  43. /* {1152,864, RES_1152X864_70HZ_PIXCLOCK, 70},*/
  44. {1152, 864, RES_1152X864_75HZ_PIXCLOCK, 75},
  45. {1280, 768, RES_1280X768_60HZ_PIXCLOCK, 60},
  46. {1280, 800, RES_1280X800_60HZ_PIXCLOCK, 60},
  47. {1280, 960, RES_1280X960_60HZ_PIXCLOCK, 60},
  48. {1280, 1024, RES_1280X1024_60HZ_PIXCLOCK, 60},
  49. {1280, 1024, RES_1280X1024_75HZ_PIXCLOCK, 75},
  50. {1280, 1024, RES_1280X768_85HZ_PIXCLOCK, 85},
  51. {1440, 1050, RES_1440X1050_60HZ_PIXCLOCK, 60},
  52. {1600, 1200, RES_1600X1200_60HZ_PIXCLOCK, 60},
  53. {1600, 1200, RES_1600X1200_75HZ_PIXCLOCK, 75},
  54. {1280, 720, RES_1280X720_60HZ_PIXCLOCK, 60},
  55. {1920, 1080, RES_1920X1080_60HZ_PIXCLOCK, 60},
  56. {1400, 1050, RES_1400X1050_60HZ_PIXCLOCK, 60},
  57. {1400, 1050, RES_1400X1050_75HZ_PIXCLOCK, 75},
  58. {1368, 768, RES_1368X768_60HZ_PIXCLOCK, 60},
  59. {960, 600, RES_960X600_60HZ_PIXCLOCK, 60},
  60. {1000, 600, RES_1000X600_60HZ_PIXCLOCK, 60},
  61. {1024, 576, RES_1024X576_60HZ_PIXCLOCK, 60},
  62. {1088, 612, RES_1088X612_60HZ_PIXCLOCK, 60},
  63. {1152, 720, RES_1152X720_60HZ_PIXCLOCK, 60},
  64. {1200, 720, RES_1200X720_60HZ_PIXCLOCK, 60},
  65. {1280, 600, RES_1280X600_60HZ_PIXCLOCK, 60},
  66. {1280, 720, RES_1280X720_50HZ_PIXCLOCK, 50},
  67. {1280, 768, RES_1280X768_50HZ_PIXCLOCK, 50},
  68. {1360, 768, RES_1360X768_60HZ_PIXCLOCK, 60},
  69. {1366, 768, RES_1366X768_50HZ_PIXCLOCK, 50},
  70. {1366, 768, RES_1366X768_60HZ_PIXCLOCK, 60},
  71. {1440, 900, RES_1440X900_60HZ_PIXCLOCK, 60},
  72. {1440, 900, RES_1440X900_75HZ_PIXCLOCK, 75},
  73. {1600, 900, RES_1600X900_60HZ_PIXCLOCK, 60},
  74. {1600, 1024, RES_1600X1024_60HZ_PIXCLOCK, 60},
  75. {1680, 1050, RES_1680X1050_60HZ_PIXCLOCK, 60},
  76. {1680, 1050, RES_1680X1050_75HZ_PIXCLOCK, 75},
  77. {1792, 1344, RES_1792X1344_60HZ_PIXCLOCK, 60},
  78. {1856, 1392, RES_1856X1392_60HZ_PIXCLOCK, 60},
  79. {1920, 1200, RES_1920X1200_60HZ_PIXCLOCK, 60},
  80. {1920, 1440, RES_1920X1440_60HZ_PIXCLOCK, 60},
  81. {1920, 1440, RES_1920X1440_75HZ_PIXCLOCK, 75},
  82. {2048, 1536, RES_2048X1536_60HZ_PIXCLOCK, 60}
  83. };
  84. struct io_reg CN400_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  85. {VIASR, SR15, 0x02, 0x02},
  86. {VIASR, SR16, 0xBF, 0x08},
  87. {VIASR, SR17, 0xFF, 0x1F},
  88. {VIASR, SR18, 0xFF, 0x4E},
  89. {VIASR, SR1A, 0xFB, 0x08},
  90. {VIASR, SR1E, 0x0F, 0x01},
  91. {VIASR, SR2A, 0xFF, 0x00},
  92. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  93. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  94. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  95. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  96. {VIACR, CR32, 0xFF, 0x00},
  97. {VIACR, CR33, 0xFF, 0x00},
  98. {VIACR, CR35, 0xFF, 0x00},
  99. {VIACR, CR36, 0x08, 0x00},
  100. {VIACR, CR69, 0xFF, 0x00},
  101. {VIACR, CR6A, 0xFF, 0x40},
  102. {VIACR, CR6B, 0xFF, 0x00},
  103. {VIACR, CR6C, 0xFF, 0x00},
  104. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  105. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  106. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  107. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  108. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  109. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  110. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  111. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  112. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  113. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  114. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  115. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  116. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  117. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  118. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  119. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  120. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  121. {VIACR, CR8B, 0xFF, 0x69}, /* LCD Power Sequence Control 0 */
  122. {VIACR, CR8C, 0xFF, 0x57}, /* LCD Power Sequence Control 1 */
  123. {VIACR, CR8D, 0xFF, 0x00}, /* LCD Power Sequence Control 2 */
  124. {VIACR, CR8E, 0xFF, 0x7B}, /* LCD Power Sequence Control 3 */
  125. {VIACR, CR8F, 0xFF, 0x03}, /* LCD Power Sequence Control 4 */
  126. {VIACR, CR90, 0xFF, 0x30}, /* LCD Power Sequence Control 5 */
  127. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  128. {VIACR, CR96, 0xFF, 0x00},
  129. {VIACR, CR97, 0xFF, 0x00},
  130. {VIACR, CR99, 0xFF, 0x00},
  131. {VIACR, CR9B, 0xFF, 0x00}
  132. };
  133. /* Video Mode Table for VT3314 chipset*/
  134. /* Common Setting for Video Mode */
  135. struct io_reg CN700_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  136. {VIASR, SR15, 0x02, 0x02},
  137. {VIASR, SR16, 0xBF, 0x08},
  138. {VIASR, SR17, 0xFF, 0x1F},
  139. {VIASR, SR18, 0xFF, 0x4E},
  140. {VIASR, SR1A, 0xFB, 0x82},
  141. {VIASR, SR1B, 0xFF, 0xF0},
  142. {VIASR, SR1F, 0xFF, 0x00},
  143. {VIASR, SR1E, 0xFF, 0x01},
  144. {VIASR, SR22, 0xFF, 0x1F},
  145. {VIASR, SR2A, 0x0F, 0x00},
  146. {VIASR, SR2E, 0xFF, 0xFF},
  147. {VIASR, SR3F, 0xFF, 0xFF},
  148. {VIASR, SR40, 0xF7, 0x00},
  149. {VIASR, CR30, 0xFF, 0x04},
  150. {VIACR, CR32, 0xFF, 0x00},
  151. {VIACR, CR33, 0x7F, 0x00},
  152. {VIACR, CR35, 0xFF, 0x00},
  153. {VIACR, CR36, 0xFF, 0x31},
  154. {VIACR, CR41, 0xFF, 0x80},
  155. {VIACR, CR42, 0xFF, 0x00},
  156. {VIACR, CR55, 0x80, 0x00},
  157. {VIACR, CR5D, 0x80, 0x00}, /*Horizontal Retrace Start bit[11] should be 0*/
  158. {VIACR, CR68, 0xFF, 0x67}, /* Default FIFO For IGA2 */
  159. {VIACR, CR69, 0xFF, 0x00},
  160. {VIACR, CR6A, 0xFD, 0x40},
  161. {VIACR, CR6B, 0xFF, 0x00},
  162. {VIACR, CR6C, 0xFF, 0x00},
  163. {VIACR, CR77, 0xFF, 0x00}, /* LCD scaling Factor */
  164. {VIACR, CR78, 0xFF, 0x00}, /* LCD scaling Factor */
  165. {VIACR, CR79, 0xFF, 0x00}, /* LCD scaling Factor */
  166. {VIACR, CR9F, 0x03, 0x00}, /* LCD scaling Factor */
  167. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  168. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  169. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  170. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  171. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  172. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  173. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  174. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  175. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  176. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  177. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  178. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  179. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  180. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  181. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  182. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  183. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  184. {VIACR, CR8B, 0xFF, 0x5D}, /* LCD Power Sequence Control 0 */
  185. {VIACR, CR8C, 0xFF, 0x2B}, /* LCD Power Sequence Control 1 */
  186. {VIACR, CR8D, 0xFF, 0x6F}, /* LCD Power Sequence Control 2 */
  187. {VIACR, CR8E, 0xFF, 0x2B}, /* LCD Power Sequence Control 3 */
  188. {VIACR, CR8F, 0xFF, 0x01}, /* LCD Power Sequence Control 4 */
  189. {VIACR, CR90, 0xFF, 0x01}, /* LCD Power Sequence Control 5 */
  190. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  191. {VIACR, CR96, 0xFF, 0x00},
  192. {VIACR, CR97, 0xFF, 0x00},
  193. {VIACR, CR99, 0xFF, 0x00},
  194. {VIACR, CR9B, 0xFF, 0x00},
  195. {VIACR, CR9D, 0xFF, 0x80},
  196. {VIACR, CR9E, 0xFF, 0x80}
  197. };
  198. struct io_reg KM400_ModeXregs[] = {
  199. {VIASR, SR10, 0xFF, 0x01}, /* Unlock Register */
  200. {VIASR, SR16, 0xFF, 0x08}, /* Display FIFO threshold Control */
  201. {VIASR, SR17, 0xFF, 0x1F}, /* Display FIFO Control */
  202. {VIASR, SR18, 0xFF, 0x4E}, /* GFX PREQ threshold */
  203. {VIASR, SR1A, 0xFF, 0x0a}, /* GFX PREQ threshold */
  204. {VIASR, SR1F, 0xFF, 0x00}, /* Memory Control 0 */
  205. {VIASR, SR1B, 0xFF, 0xF0}, /* Power Management Control 0 */
  206. {VIASR, SR1E, 0xFF, 0x01}, /* Power Management Control */
  207. {VIASR, SR20, 0xFF, 0x00}, /* Sequencer Arbiter Control 0 */
  208. {VIASR, SR21, 0xFF, 0x00}, /* Sequencer Arbiter Control 1 */
  209. {VIASR, SR22, 0xFF, 0x1F}, /* Display Arbiter Control 1 */
  210. {VIASR, SR2A, 0xFF, 0x00}, /* Power Management Control 5 */
  211. {VIASR, SR2D, 0xFF, 0xFF}, /* Power Management Control 1 */
  212. {VIASR, SR2E, 0xFF, 0xFF}, /* Power Management Control 2 */
  213. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  214. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  215. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  216. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  217. {VIACR, CR33, 0xFF, 0x00},
  218. {VIACR, CR55, 0x80, 0x00},
  219. {VIACR, CR5D, 0x80, 0x00},
  220. {VIACR, CR36, 0xFF, 0x01}, /* Power Mangement 3 */
  221. {VIACR, CR68, 0xFF, 0x67}, /* Default FIFO For IGA2 */
  222. {VIACR, CR6A, 0x20, 0x20}, /* Extended FIFO On */
  223. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  224. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  225. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  226. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  227. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  228. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  229. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  230. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  231. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  232. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  233. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  234. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  235. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  236. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  237. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  238. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  239. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  240. {VIACR, CR8B, 0xFF, 0x2D}, /* LCD Power Sequence Control 0 */
  241. {VIACR, CR8C, 0xFF, 0x2D}, /* LCD Power Sequence Control 1 */
  242. {VIACR, CR8D, 0xFF, 0xC8}, /* LCD Power Sequence Control 2 */
  243. {VIACR, CR8E, 0xFF, 0x36}, /* LCD Power Sequence Control 3 */
  244. {VIACR, CR8F, 0xFF, 0x00}, /* LCD Power Sequence Control 4 */
  245. {VIACR, CR90, 0xFF, 0x10}, /* LCD Power Sequence Control 5 */
  246. {VIACR, CR91, 0xFF, 0xA0}, /* 24/12 bit LVDS Data off */
  247. {VIACR, CR96, 0xFF, 0x03}, /* DVP0 ; DVP0 Clock Skew */
  248. {VIACR, CR97, 0xFF, 0x03}, /* DFP high ; DFPH Clock Skew */
  249. {VIACR, CR99, 0xFF, 0x03}, /* DFP low ; DFPL Clock Skew*/
  250. {VIACR, CR9B, 0xFF, 0x07} /* DVI on DVP1 ; DVP1 Clock Skew*/
  251. };
  252. /* For VT3324: Common Setting for Video Mode */
  253. struct io_reg CX700_ModeXregs[] = { {VIASR, SR10, 0xFF, 0x01},
  254. {VIASR, SR15, 0x02, 0x02},
  255. {VIASR, SR16, 0xBF, 0x08},
  256. {VIASR, SR17, 0xFF, 0x1F},
  257. {VIASR, SR18, 0xFF, 0x4E},
  258. {VIASR, SR1A, 0xFB, 0x08},
  259. {VIASR, SR1B, 0xFF, 0xF0},
  260. {VIASR, SR1E, 0xFF, 0x01},
  261. {VIASR, SR2A, 0xFF, 0x00},
  262. {VIASR, SR2D, 0xFF, 0xFF}, /* VCK and LCK PLL power on. */
  263. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  264. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  265. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  266. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  267. {VIACR, CR32, 0xFF, 0x00},
  268. {VIACR, CR33, 0xFF, 0x00},
  269. {VIACR, CR35, 0xFF, 0x00},
  270. {VIACR, CR36, 0x08, 0x00},
  271. {VIACR, CR47, 0xC8, 0x00}, /* Clear VCK Plus. */
  272. {VIACR, CR69, 0xFF, 0x00},
  273. {VIACR, CR6A, 0xFF, 0x40},
  274. {VIACR, CR6B, 0xFF, 0x00},
  275. {VIACR, CR6C, 0xFF, 0x00},
  276. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  277. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  278. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  279. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  280. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  281. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  282. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  283. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  284. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  285. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  286. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  287. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  288. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  289. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  290. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  291. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  292. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  293. {VIACR, CRD4, 0xFF, 0x81}, /* Second power sequence control */
  294. {VIACR, CR8B, 0xFF, 0x5D}, /* LCD Power Sequence Control 0 */
  295. {VIACR, CR8C, 0xFF, 0x2B}, /* LCD Power Sequence Control 1 */
  296. {VIACR, CR8D, 0xFF, 0x6F}, /* LCD Power Sequence Control 2 */
  297. {VIACR, CR8E, 0xFF, 0x2B}, /* LCD Power Sequence Control 3 */
  298. {VIACR, CR8F, 0xFF, 0x01}, /* LCD Power Sequence Control 4 */
  299. {VIACR, CR90, 0xFF, 0x01}, /* LCD Power Sequence Control 5 */
  300. {VIACR, CR91, 0xFF, 0x80}, /* 24/12 bit LVDS Data off */
  301. {VIACR, CR96, 0xFF, 0x00},
  302. {VIACR, CR97, 0xFF, 0x00},
  303. {VIACR, CR99, 0xFF, 0x00},
  304. {VIACR, CR9B, 0xFF, 0x00}
  305. };
  306. struct io_reg VX855_ModeXregs[] = {
  307. {VIASR, SR10, 0xFF, 0x01},
  308. {VIASR, SR15, 0x02, 0x02},
  309. {VIASR, SR16, 0xBF, 0x08},
  310. {VIASR, SR17, 0xFF, 0x1F},
  311. {VIASR, SR18, 0xFF, 0x4E},
  312. {VIASR, SR1A, 0xFB, 0x08},
  313. {VIASR, SR1B, 0xFF, 0xF0},
  314. {VIASR, SR1E, 0x07, 0x01},
  315. {VIASR, SR2A, 0xF0, 0x00},
  316. {VIASR, SR58, 0xFF, 0x00},
  317. {VIASR, SR59, 0xFF, 0x00},
  318. {VIASR, SR2D, 0xFF, 0xFF}, /* VCK and LCK PLL power on. */
  319. {VIACR, CR09, 0xFF, 0x00}, /* Initial CR09=0*/
  320. {VIACR, CR11, 0x8F, 0x00}, /* IGA1 initial Vertical end */
  321. {VIACR, CR17, 0x7F, 0x00}, /* IGA1 CRT Mode control init */
  322. {VIACR, CR0A, 0xFF, 0x1E}, /* Cursor Start */
  323. {VIACR, CR0B, 0xFF, 0x00}, /* Cursor End */
  324. {VIACR, CR0E, 0xFF, 0x00}, /* Cursor Location High */
  325. {VIACR, CR0F, 0xFF, 0x00}, /* Cursor Localtion Low */
  326. {VIACR, CR32, 0xFF, 0x00},
  327. {VIACR, CR33, 0x7F, 0x00},
  328. {VIACR, CR35, 0xFF, 0x00},
  329. {VIACR, CR36, 0x08, 0x00},
  330. {VIACR, CR69, 0xFF, 0x00},
  331. {VIACR, CR6A, 0xFD, 0x60},
  332. {VIACR, CR6B, 0xFF, 0x00},
  333. {VIACR, CR6C, 0xFF, 0x00},
  334. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
  335. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
  336. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
  337. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
  338. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
  339. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
  340. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
  341. {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
  342. {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
  343. {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
  344. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
  345. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
  346. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
  347. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
  348. {VIACR, CR88, 0xFF, 0x40}, /* LCD Panel Type */
  349. {VIACR, CR89, 0xFF, 0x00}, /* LCD Timing Control 0 */
  350. {VIACR, CR8A, 0xFF, 0x88}, /* LCD Timing Control 1 */
  351. {VIACR, CRD4, 0xFF, 0x81}, /* Second power sequence control */
  352. {VIACR, CR91, 0xFF, 0x80}, /* 24/12 bit LVDS Data off */
  353. {VIACR, CR96, 0xFF, 0x00},
  354. {VIACR, CR97, 0xFF, 0x00},
  355. {VIACR, CR99, 0xFF, 0x00},
  356. {VIACR, CR9B, 0xFF, 0x00},
  357. {VIACR, CRD2, 0xFF, 0xFF} /* TMDS/LVDS control register. */
  358. };
  359. /* Video Mode Table */
  360. /* Common Setting for Video Mode */
  361. struct io_reg CLE266_ModeXregs[] = { {VIASR, SR1E, 0xF0, 0x00},
  362. {VIASR, SR2A, 0x0F, 0x00},
  363. {VIASR, SR15, 0x02, 0x02},
  364. {VIASR, SR16, 0xBF, 0x08},
  365. {VIASR, SR17, 0xFF, 0x1F},
  366. {VIASR, SR18, 0xFF, 0x4E},
  367. {VIASR, SR1A, 0xFB, 0x08},
  368. {VIACR, CR32, 0xFF, 0x00},
  369. {VIACR, CR35, 0xFF, 0x00},
  370. {VIACR, CR36, 0x08, 0x00},
  371. {VIACR, CR6A, 0xFF, 0x80},
  372. {VIACR, CR6A, 0xFF, 0xC0},
  373. {VIACR, CR55, 0x80, 0x00},
  374. {VIACR, CR5D, 0x80, 0x00},
  375. {VIAGR, GR20, 0xFF, 0x00},
  376. {VIAGR, GR21, 0xFF, 0x00},
  377. {VIAGR, GR22, 0xFF, 0x00},
  378. /* LCD Parameters */
  379. {VIACR, CR7A, 0xFF, 0x01}, /* LCD Parameter 1 */
  380. {VIACR, CR7B, 0xFF, 0x02}, /* LCD Parameter 2 */
  381. {VIACR, CR7C, 0xFF, 0x03}, /* LCD Parameter 3 */
  382. {VIACR, CR7D, 0xFF, 0x04}, /* LCD Parameter 4 */
  383. {VIACR, CR7E, 0xFF, 0x07}, /* LCD Parameter 5 */
  384. {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Parameter 6 */
  385. {VIACR, CR80, 0xFF, 0x0D}, /* LCD Parameter 7 */
  386. {VIACR, CR81, 0xFF, 0x13}, /* LCD Parameter 8 */
  387. {VIACR, CR82, 0xFF, 0x16}, /* LCD Parameter 9 */
  388. {VIACR, CR83, 0xFF, 0x19}, /* LCD Parameter 10 */
  389. {VIACR, CR84, 0xFF, 0x1C}, /* LCD Parameter 11 */
  390. {VIACR, CR85, 0xFF, 0x1D}, /* LCD Parameter 12 */
  391. {VIACR, CR86, 0xFF, 0x1E}, /* LCD Parameter 13 */
  392. {VIACR, CR87, 0xFF, 0x1F}, /* LCD Parameter 14 */
  393. };
  394. /* Mode:1024X768 */
  395. struct io_reg PM1024x768[] = { {VIASR, 0x16, 0xBF, 0x0C},
  396. {VIASR, 0x18, 0xFF, 0x4C}
  397. };
  398. struct patch_table res_patch_table[] = {
  399. {VIA_RES_1024X768, ARRAY_SIZE(PM1024x768), PM1024x768}
  400. };
  401. /* struct VPITTable {
  402. unsigned char Misc;
  403. unsigned char SR[StdSR];
  404. unsigned char CR[StdCR];
  405. unsigned char GR[StdGR];
  406. unsigned char AR[StdAR];
  407. };*/
  408. struct VPITTable VPIT = {
  409. /* Msic */
  410. 0xC7,
  411. /* Sequencer */
  412. {0x01, 0x0F, 0x00, 0x0E},
  413. /* Graphic Controller */
  414. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x05, 0x0F, 0xFF},
  415. /* Attribute Controller */
  416. {0x00, 0x01, 0x02, 0x03, 0x04, 0x05, 0x06, 0x07,
  417. 0x08, 0x09, 0x0A, 0x0B, 0x0C, 0x0D, 0x0E, 0x0F,
  418. 0x01, 0x00, 0x0F, 0x00}
  419. };
  420. /********************/
  421. /* Mode Table */
  422. /********************/
  423. /* 480x640 */
  424. struct crt_mode_table CRTM480x640[] = {
  425. /* r_rate, vclk, hsp, vsp */
  426. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  427. {REFRESH_60, CLK_25_175M, M480X640_R60_HSP, M480X640_R60_VSP,
  428. {624, 480, 480, 144, 504, 48, 663, 640, 640, 23, 641, 3} } /* GTF*/
  429. };
  430. /* 640x480*/
  431. struct crt_mode_table CRTM640x480[] = {
  432. /*r_rate,vclk,hsp,vsp */
  433. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  434. {REFRESH_60, CLK_25_175M, M640X480_R60_HSP, M640X480_R60_VSP,
  435. {800, 640, 648, 144, 656, 96, 525, 480, 480, 45, 490, 2} },
  436. {REFRESH_75, CLK_31_500M, M640X480_R75_HSP, M640X480_R75_VSP,
  437. {840, 640, 640, 200, 656, 64, 500, 480, 480, 20, 481, 3} },
  438. {REFRESH_85, CLK_36_000M, M640X480_R85_HSP, M640X480_R85_VSP,
  439. {832, 640, 640, 192, 696, 56, 509, 480, 480, 29, 481, 3} },
  440. {REFRESH_100, CLK_43_163M, M640X480_R100_HSP, M640X480_R100_VSP,
  441. {848, 640, 640, 208, 680, 64, 509, 480, 480, 29, 481, 3} }, /*GTF*/
  442. {REFRESH_120, CLK_52_406M, M640X480_R120_HSP,
  443. M640X480_R120_VSP,
  444. {848, 640, 640, 208, 680, 64, 515, 480, 480, 35, 481,
  445. 3} } /*GTF*/
  446. };
  447. /*720x480 (GTF)*/
  448. struct crt_mode_table CRTM720x480[] = {
  449. /*r_rate,vclk,hsp,vsp */
  450. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  451. {REFRESH_60, CLK_26_880M, M720X480_R60_HSP, M720X480_R60_VSP,
  452. {896, 720, 720, 176, 736, 72, 497, 480, 480, 17, 481, 3} }
  453. };
  454. /*720x576 (GTF)*/
  455. struct crt_mode_table CRTM720x576[] = {
  456. /*r_rate,vclk,hsp,vsp */
  457. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  458. {REFRESH_60, CLK_32_668M, M720X576_R60_HSP, M720X576_R60_VSP,
  459. {912, 720, 720, 192, 744, 72, 597, 576, 576, 21, 577, 3} }
  460. };
  461. /* 800x480 (CVT) */
  462. struct crt_mode_table CRTM800x480[] = {
  463. /* r_rate, vclk, hsp, vsp */
  464. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  465. {REFRESH_60, CLK_29_581M, M800X480_R60_HSP, M800X480_R60_VSP,
  466. {992, 800, 800, 192, 824, 72, 500, 480, 480, 20, 483, 7} }
  467. };
  468. /* 800x600*/
  469. struct crt_mode_table CRTM800x600[] = {
  470. /*r_rate,vclk,hsp,vsp */
  471. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  472. {REFRESH_60, CLK_40_000M, M800X600_R60_HSP, M800X600_R60_VSP,
  473. {1056, 800, 800, 256, 840, 128, 628, 600, 600, 28, 601, 4} },
  474. {REFRESH_75, CLK_49_500M, M800X600_R75_HSP, M800X600_R75_VSP,
  475. {1056, 800, 800, 256, 816, 80, 625, 600, 600, 25, 601, 3} },
  476. {REFRESH_85, CLK_56_250M, M800X600_R85_HSP, M800X600_R85_VSP,
  477. {1048, 800, 800, 248, 832, 64, 631, 600, 600, 31, 601, 3} },
  478. {REFRESH_100, CLK_68_179M, M800X600_R100_HSP, M800X600_R100_VSP,
  479. {1072, 800, 800, 272, 848, 88, 636, 600, 600, 36, 601, 3} },
  480. {REFRESH_120, CLK_83_950M, M800X600_R120_HSP,
  481. M800X600_R120_VSP,
  482. {1088, 800, 800, 288, 856, 88, 643, 600, 600, 43, 601,
  483. 3} }
  484. };
  485. /* 848x480 (CVT) */
  486. struct crt_mode_table CRTM848x480[] = {
  487. /* r_rate, vclk, hsp, vsp */
  488. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  489. {REFRESH_60, CLK_31_500M, M848X480_R60_HSP, M848X480_R60_VSP,
  490. {1056, 848, 848, 208, 872, 80, 500, 480, 480, 20, 483, 5} }
  491. };
  492. /*856x480 (GTF) convert to 852x480*/
  493. struct crt_mode_table CRTM852x480[] = {
  494. /*r_rate,vclk,hsp,vsp */
  495. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  496. {REFRESH_60, CLK_31_728M, M852X480_R60_HSP, M852X480_R60_VSP,
  497. {1064, 856, 856, 208, 872, 88, 497, 480, 480, 17, 481, 3} }
  498. };
  499. /*1024x512 (GTF)*/
  500. struct crt_mode_table CRTM1024x512[] = {
  501. /*r_rate,vclk,hsp,vsp */
  502. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  503. {REFRESH_60, CLK_41_291M, M1024X512_R60_HSP, M1024X512_R60_VSP,
  504. {1296, 1024, 1024, 272, 1056, 104, 531, 512, 512, 19, 513, 3} }
  505. };
  506. /* 1024x600*/
  507. struct crt_mode_table CRTM1024x600[] = {
  508. /*r_rate,vclk,hsp,vsp */
  509. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  510. {REFRESH_60, CLK_48_875M, M1024X600_R60_HSP, M1024X600_R60_VSP,
  511. {1312, 1024, 1024, 288, 1064, 104, 622, 600, 600, 22, 601, 3} },
  512. };
  513. /* 1024x768*/
  514. struct crt_mode_table CRTM1024x768[] = {
  515. /*r_rate,vclk,hsp,vsp */
  516. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  517. {REFRESH_60, CLK_65_000M, M1024X768_R60_HSP, M1024X768_R60_VSP,
  518. {1344, 1024, 1024, 320, 1048, 136, 806, 768, 768, 38, 771, 6} },
  519. {REFRESH_75, CLK_78_750M, M1024X768_R75_HSP, M1024X768_R75_VSP,
  520. {1312, 1024, 1024, 288, 1040, 96, 800, 768, 768, 32, 769, 3} },
  521. {REFRESH_85, CLK_94_500M, M1024X768_R85_HSP, M1024X768_R85_VSP,
  522. {1376, 1024, 1024, 352, 1072, 96, 808, 768, 768, 40, 769, 3} },
  523. {REFRESH_100, CLK_113_309M, M1024X768_R100_HSP, M1024X768_R100_VSP,
  524. {1392, 1024, 1024, 368, 1096, 112, 814, 768, 768, 46, 769, 3} }
  525. };
  526. /* 1152x864*/
  527. struct crt_mode_table CRTM1152x864[] = {
  528. /*r_rate,vclk,hsp,vsp */
  529. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  530. {REFRESH_75, CLK_108_000M, M1152X864_R75_HSP, M1152X864_R75_VSP,
  531. {1600, 1152, 1152, 448, 1216, 128, 900, 864, 864, 36, 865, 3} }
  532. };
  533. /* 1280x720 (HDMI 720P)*/
  534. struct crt_mode_table CRTM1280x720[] = {
  535. /*r_rate,vclk,hsp,vsp */
  536. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  537. {REFRESH_60, CLK_74_481M, M1280X720_R60_HSP, M1280X720_R60_VSP,
  538. {1648, 1280, 1280, 368, 1392, 40, 750, 720, 720, 30, 725, 5} },
  539. {REFRESH_50, CLK_60_466M, M1280X720_R50_HSP, M1280X720_R50_VSP,
  540. {1632, 1280, 1280, 352, 1328, 128, 741, 720, 720, 21, 721, 3} }
  541. };
  542. /*1280x768 (GTF)*/
  543. struct crt_mode_table CRTM1280x768[] = {
  544. /*r_rate,vclk,hsp,vsp */
  545. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  546. {REFRESH_60, CLK_80_136M, M1280X768_R60_HSP, M1280X768_R60_VSP,
  547. {1680, 1280, 1280, 400, 1344, 136, 795, 768, 768, 27, 769, 3} },
  548. {REFRESH_50, CLK_65_178M, M1280X768_R50_HSP, M1280X768_R50_VSP,
  549. {1648, 1280, 1280, 368, 1336, 128, 791, 768, 768, 23, 769, 3} }
  550. };
  551. /* 1280x800 (CVT) */
  552. struct crt_mode_table CRTM1280x800[] = {
  553. /* r_rate, vclk, hsp, vsp */
  554. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  555. {REFRESH_60, CLK_83_375M, M1280X800_R60_HSP, M1280X800_R60_VSP,
  556. {1680, 1280, 1280, 400, 1352, 128, 831, 800, 800, 31, 803, 6} }
  557. };
  558. /*1280x960*/
  559. struct crt_mode_table CRTM1280x960[] = {
  560. /*r_rate,vclk,hsp,vsp */
  561. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  562. {REFRESH_60, CLK_108_000M, M1280X960_R60_HSP, M1280X960_R60_VSP,
  563. {1800, 1280, 1280, 520, 1376, 112, 1000, 960, 960, 40, 961, 3} }
  564. };
  565. /* 1280x1024*/
  566. struct crt_mode_table CRTM1280x1024[] = {
  567. /*r_rate,vclk,,hsp,vsp */
  568. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  569. {REFRESH_60, CLK_108_000M, M1280X1024_R60_HSP, M1280X1024_R60_VSP,
  570. {1688, 1280, 1280, 408, 1328, 112, 1066, 1024, 1024, 42, 1025,
  571. 3} },
  572. {REFRESH_75, CLK_135_000M, M1280X1024_R75_HSP, M1280X1024_R75_VSP,
  573. {1688, 1280, 1280, 408, 1296, 144, 1066, 1024, 1024, 42, 1025,
  574. 3} },
  575. {REFRESH_85, CLK_157_500M, M1280X1024_R85_HSP, M1280X1024_R85_VSP,
  576. {1728, 1280, 1280, 448, 1344, 160, 1072, 1024, 1024, 48, 1025, 3} }
  577. };
  578. /* 1368x768 (GTF) */
  579. struct crt_mode_table CRTM1368x768[] = {
  580. /* r_rate, vclk, hsp, vsp */
  581. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  582. {REFRESH_60, CLK_85_860M, M1368X768_R60_HSP, M1368X768_R60_VSP,
  583. {1800, 1368, 1368, 432, 1440, 144, 795, 768, 768, 27, 769, 3} }
  584. };
  585. /*1440x1050 (GTF)*/
  586. struct crt_mode_table CRTM1440x1050[] = {
  587. /*r_rate,vclk,hsp,vsp */
  588. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  589. {REFRESH_60, CLK_125_104M, M1440X1050_R60_HSP, M1440X1050_R60_VSP,
  590. {1936, 1440, 1440, 496, 1536, 152, 1077, 1040, 1040, 37, 1041, 3} }
  591. };
  592. /* 1600x1200*/
  593. struct crt_mode_table CRTM1600x1200[] = {
  594. /*r_rate,vclk,hsp,vsp */
  595. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  596. {REFRESH_60, CLK_162_000M, M1600X1200_R60_HSP, M1600X1200_R60_VSP,
  597. {2160, 1600, 1600, 560, 1664, 192, 1250, 1200, 1200, 50, 1201,
  598. 3} },
  599. {REFRESH_75, CLK_202_500M, M1600X1200_R75_HSP, M1600X1200_R75_VSP,
  600. {2160, 1600, 1600, 560, 1664, 192, 1250, 1200, 1200, 50, 1201, 3} }
  601. };
  602. /* 1680x1050 (CVT) */
  603. struct crt_mode_table CRTM1680x1050[] = {
  604. /* r_rate, vclk, hsp, vsp */
  605. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  606. {REFRESH_60, CLK_146_760M, M1680x1050_R60_HSP, M1680x1050_R60_VSP,
  607. {2240, 1680, 1680, 560, 1784, 176, 1089, 1050, 1050, 39, 1053,
  608. 6} },
  609. {REFRESH_75, CLK_187_000M, M1680x1050_R75_HSP, M1680x1050_R75_VSP,
  610. {2272, 1680, 1680, 592, 1800, 176, 1099, 1050, 1050, 49, 1053, 6} }
  611. };
  612. /* 1680x1050 (CVT Reduce Blanking) */
  613. struct crt_mode_table CRTM1680x1050_RB[] = {
  614. /* r_rate, vclk, hsp, vsp */
  615. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  616. {REFRESH_60, CLK_119_000M, M1680x1050_RB_R60_HSP,
  617. M1680x1050_RB_R60_VSP,
  618. {1840, 1680, 1680, 160, 1728, 32, 1080, 1050, 1050, 30, 1053, 6} }
  619. };
  620. /* 1920x1080 (CVT)*/
  621. struct crt_mode_table CRTM1920x1080[] = {
  622. /*r_rate,vclk,hsp,vsp */
  623. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  624. {REFRESH_60, CLK_172_798M, M1920X1080_R60_HSP, M1920X1080_R60_VSP,
  625. {2576, 1920, 1920, 656, 2048, 200, 1120, 1080, 1080, 40, 1083, 5} }
  626. };
  627. /* 1920x1080 (CVT with Reduce Blanking) */
  628. struct crt_mode_table CRTM1920x1080_RB[] = {
  629. /* r_rate, vclk, hsp, vsp */
  630. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  631. {REFRESH_60, CLK_138_400M, M1920X1080_RB_R60_HSP,
  632. M1920X1080_RB_R60_VSP,
  633. {2080, 1920, 1920, 160, 1968, 32, 1111, 1080, 1080, 31, 1083, 5} }
  634. };
  635. /* 1920x1440*/
  636. struct crt_mode_table CRTM1920x1440[] = {
  637. /*r_rate,vclk,hsp,vsp */
  638. /*HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  639. {REFRESH_60, CLK_234_000M, M1920X1440_R60_HSP, M1920X1440_R60_VSP,
  640. {2600, 1920, 1920, 680, 2048, 208, 1500, 1440, 1440, 60, 1441,
  641. 3} },
  642. {REFRESH_75, CLK_297_500M, M1920X1440_R75_HSP, M1920X1440_R75_VSP,
  643. {2640, 1920, 1920, 720, 2064, 224, 1500, 1440, 1440, 60, 1441, 3} }
  644. };
  645. /* 1400x1050 (CVT) */
  646. struct crt_mode_table CRTM1400x1050[] = {
  647. /* r_rate, vclk, hsp, vsp */
  648. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  649. {REFRESH_60, CLK_121_750M, M1400X1050_R60_HSP, M1400X1050_R60_VSP,
  650. {1864, 1400, 1400, 464, 1488, 144, 1089, 1050, 1050, 39, 1053,
  651. 4} },
  652. {REFRESH_75, CLK_156_000M, M1400X1050_R75_HSP, M1400X1050_R75_VSP,
  653. {1896, 1400, 1400, 496, 1504, 144, 1099, 1050, 1050, 49, 1053, 4} }
  654. };
  655. /* 1400x1050 (CVT Reduce Blanking) */
  656. struct crt_mode_table CRTM1400x1050_RB[] = {
  657. /* r_rate, vclk, hsp, vsp */
  658. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  659. {REFRESH_60, CLK_101_000M, M1400X1050_RB_R60_HSP,
  660. M1400X1050_RB_R60_VSP,
  661. {1560, 1400, 1400, 160, 1448, 32, 1080, 1050, 1050, 30, 1053, 4} }
  662. };
  663. /* 960x600 (CVT) */
  664. struct crt_mode_table CRTM960x600[] = {
  665. /* r_rate, vclk, hsp, vsp */
  666. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  667. {REFRESH_60, CLK_45_250M, M960X600_R60_HSP, M960X600_R60_VSP,
  668. {1216, 960, 960, 256, 992, 96, 624, 600, 600, 24, 603, 6} }
  669. };
  670. /* 1000x600 (GTF) */
  671. struct crt_mode_table CRTM1000x600[] = {
  672. /* r_rate, vclk, hsp, vsp */
  673. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  674. {REFRESH_60, CLK_48_000M, M1000X600_R60_HSP, M1000X600_R60_VSP,
  675. {1288, 1000, 1000, 288, 1040, 104, 622, 600, 600, 22, 601, 3} }
  676. };
  677. /* 1024x576 (GTF) */
  678. struct crt_mode_table CRTM1024x576[] = {
  679. /* r_rate, vclk, hsp, vsp */
  680. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  681. {REFRESH_60, CLK_46_996M, M1024X576_R60_HSP, M1024X576_R60_VSP,
  682. {1312, 1024, 1024, 288, 1064, 104, 597, 576, 576, 21, 577, 3} }
  683. };
  684. /* 1088x612 (CVT) */
  685. struct crt_mode_table CRTM1088x612[] = {
  686. /* r_rate, vclk, hsp, vsp */
  687. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  688. {REFRESH_60, CLK_52_977M, M1088X612_R60_HSP, M1088X612_R60_VSP,
  689. {1392, 1088, 1088, 304, 1136, 104, 636, 612, 612, 24, 615, 5} }
  690. };
  691. /* 1152x720 (CVT) */
  692. struct crt_mode_table CRTM1152x720[] = {
  693. /* r_rate, vclk, hsp, vsp */
  694. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  695. {REFRESH_60, CLK_66_750M, M1152X720_R60_HSP, M1152X720_R60_VSP,
  696. {1488, 1152, 1152, 336, 1208, 112, 748, 720, 720, 28, 723, 6} }
  697. };
  698. /* 1200x720 (GTF) */
  699. struct crt_mode_table CRTM1200x720[] = {
  700. /* r_rate, vclk, hsp, vsp */
  701. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  702. {REFRESH_60, CLK_70_159M, M1200X720_R60_HSP, M1200X720_R60_VSP,
  703. {1568, 1200, 1200, 368, 1256, 128, 746, 720, 720, 26, 721, 3} }
  704. };
  705. /* 1280x600 (GTF) */
  706. struct crt_mode_table CRTM1280x600[] = {
  707. /* r_rate, vclk, hsp, vsp */
  708. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  709. {REFRESH_60, CLK_61_500M, M1280x600_R60_HSP, M1280x600_R60_VSP,
  710. {1648, 1280, 1280, 368, 1336, 128, 622, 600, 600, 22, 601, 3} }
  711. };
  712. /* 1360x768 (CVT) */
  713. struct crt_mode_table CRTM1360x768[] = {
  714. /* r_rate, vclk, hsp, vsp */
  715. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  716. {REFRESH_60, CLK_84_750M, M1360X768_R60_HSP, M1360X768_R60_VSP,
  717. {1776, 1360, 1360, 416, 1432, 136, 798, 768, 768, 30, 771, 5} }
  718. };
  719. /* 1360x768 (CVT Reduce Blanking) */
  720. struct crt_mode_table CRTM1360x768_RB[] = {
  721. /* r_rate, vclk, hsp, vsp */
  722. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  723. {REFRESH_60, CLK_72_000M, M1360X768_RB_R60_HSP,
  724. M1360X768_RB_R60_VSP,
  725. {1520, 1360, 1360, 160, 1408, 32, 790, 768, 768, 22, 771, 5} }
  726. };
  727. /* 1366x768 (GTF) */
  728. struct crt_mode_table CRTM1366x768[] = {
  729. /* r_rate, vclk, hsp, vsp */
  730. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  731. {REFRESH_60, CLK_85_860M, M1368X768_R60_HSP, M1368X768_R60_VSP,
  732. {1800, 1368, 1368, 432, 1440, 144, 795, 768, 768, 27, 769, 3} },
  733. {REFRESH_50, CLK_69_924M, M1368X768_R50_HSP, M1368X768_R50_VSP,
  734. {1768, 1368, 1368, 400, 1424, 144, 791, 768, 768, 23, 769, 3} }
  735. };
  736. /* 1440x900 (CVT) */
  737. struct crt_mode_table CRTM1440x900[] = {
  738. /* r_rate, vclk, hsp, vsp */
  739. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  740. {REFRESH_60, CLK_106_500M, M1440X900_R60_HSP, M1440X900_R60_VSP,
  741. {1904, 1440, 1440, 464, 1520, 152, 934, 900, 900, 34, 903, 6} },
  742. {REFRESH_75, CLK_136_700M, M1440X900_R75_HSP, M1440X900_R75_VSP,
  743. {1936, 1440, 1440, 496, 1536, 152, 942, 900, 900, 42, 903, 6} }
  744. };
  745. /* 1440x900 (CVT Reduce Blanking) */
  746. struct crt_mode_table CRTM1440x900_RB[] = {
  747. /* r_rate, vclk, hsp, vsp */
  748. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  749. {REFRESH_60, CLK_88_750M, M1440X900_RB_R60_HSP,
  750. M1440X900_RB_R60_VSP,
  751. {1600, 1440, 1440, 160, 1488, 32, 926, 900, 900, 26, 903, 6} }
  752. };
  753. /* 1600x900 (CVT) */
  754. struct crt_mode_table CRTM1600x900[] = {
  755. /* r_rate, vclk, hsp, vsp */
  756. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  757. {REFRESH_60, CLK_118_840M, M1600X900_R60_HSP, M1600X900_R60_VSP,
  758. {2112, 1600, 1600, 512, 1688, 168, 934, 900, 900, 34, 903, 5} }
  759. };
  760. /* 1600x900 (CVT Reduce Blanking) */
  761. struct crt_mode_table CRTM1600x900_RB[] = {
  762. /* r_rate, vclk, hsp, vsp */
  763. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  764. {REFRESH_60, CLK_97_750M, M1600X900_RB_R60_HSP,
  765. M1600X900_RB_R60_VSP,
  766. {1760, 1600, 1600, 160, 1648, 32, 926, 900, 900, 26, 903, 5} }
  767. };
  768. /* 1600x1024 (GTF) */
  769. struct crt_mode_table CRTM1600x1024[] = {
  770. /* r_rate, vclk, hsp, vsp */
  771. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  772. {REFRESH_60, CLK_136_700M, M1600X1024_R60_HSP, M1600X1024_R60_VSP,
  773. {2144, 1600, 1600, 544, 1704, 168, 1060, 1024, 1024, 36, 1025, 3} }
  774. };
  775. /* 1792x1344 (DMT) */
  776. struct crt_mode_table CRTM1792x1344[] = {
  777. /* r_rate, vclk, hsp, vsp */
  778. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  779. {REFRESH_60, CLK_204_000M, M1792x1344_R60_HSP, M1792x1344_R60_VSP,
  780. {2448, 1792, 1792, 656, 1920, 200, 1394, 1344, 1344, 50, 1345, 3} }
  781. };
  782. /* 1856x1392 (DMT) */
  783. struct crt_mode_table CRTM1856x1392[] = {
  784. /* r_rate, vclk, hsp, vsp */
  785. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  786. {REFRESH_60, CLK_218_500M, M1856x1392_R60_HSP, M1856x1392_R60_VSP,
  787. {2528, 1856, 1856, 672, 1952, 224, 1439, 1392, 1392, 47, 1393, 3} }
  788. };
  789. /* 1920x1200 (CVT) */
  790. struct crt_mode_table CRTM1920x1200[] = {
  791. /* r_rate, vclk, hsp, vsp */
  792. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  793. {REFRESH_60, CLK_193_295M, M1920X1200_R60_HSP, M1920X1200_R60_VSP,
  794. {2592, 1920, 1920, 672, 2056, 200, 1245, 1200, 1200, 45, 1203, 6} }
  795. };
  796. /* 1920x1200 (CVT with Reduce Blanking) */
  797. struct crt_mode_table CRTM1920x1200_RB[] = {
  798. /* r_rate, vclk, hsp, vsp */
  799. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  800. {REFRESH_60, CLK_153_920M, M1920X1200_RB_R60_HSP,
  801. M1920X1200_RB_R60_VSP,
  802. {2080, 1920, 1920, 160, 1968, 32, 1235, 1200, 1200, 35, 1203, 6} }
  803. };
  804. /* 2048x1536 (CVT) */
  805. struct crt_mode_table CRTM2048x1536[] = {
  806. /* r_rate, vclk, hsp, vsp */
  807. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  808. {REFRESH_60, CLK_267_250M, M2048x1536_R60_HSP, M2048x1536_R60_VSP,
  809. {2800, 2048, 2048, 752, 2200, 224, 1592, 1536, 1536, 56, 1539, 4} }
  810. };
  811. /* Video Mode Table */
  812. /* struct VideoModeTable {*/
  813. /* int ModeIndex;*/
  814. /* struct crt_mode_table *crtc;*/
  815. /* int mode_array;*/
  816. /* };*/
  817. struct VideoModeTable CLE266Modes[] = {
  818. /* Display : 480x640 (GTF) */
  819. {VIA_RES_480X640, CRTM480x640, ARRAY_SIZE(CRTM480x640)},
  820. /* Display : 640x480 */
  821. {VIA_RES_640X480, CRTM640x480, ARRAY_SIZE(CRTM640x480)},
  822. /* Display : 720x480 (GTF) */
  823. {VIA_RES_720X480, CRTM720x480, ARRAY_SIZE(CRTM720x480)},
  824. /* Display : 720x576 (GTF) */
  825. {VIA_RES_720X576, CRTM720x576, ARRAY_SIZE(CRTM720x576)},
  826. /* Display : 800x600 */
  827. {VIA_RES_800X600, CRTM800x600, ARRAY_SIZE(CRTM800x600)},
  828. /* Display : 800x480 (CVT) */
  829. {VIA_RES_800X480, CRTM800x480, ARRAY_SIZE(CRTM800x480)},
  830. /* Display : 848x480 (CVT) */
  831. {VIA_RES_848X480, CRTM848x480, ARRAY_SIZE(CRTM848x480)},
  832. /* Display : 852x480 (GTF) */
  833. {VIA_RES_856X480, CRTM852x480, ARRAY_SIZE(CRTM852x480)},
  834. /* Display : 1024x512 (GTF) */
  835. {VIA_RES_1024X512, CRTM1024x512, ARRAY_SIZE(CRTM1024x512)},
  836. /* Display : 1024x600 */
  837. {VIA_RES_1024X600, CRTM1024x600, ARRAY_SIZE(CRTM1024x600)},
  838. /* Display : 1024x576 (GTF) */
  839. /*{ VIA_RES_1024X576, CRTM1024x576, ARRAY_SIZE(CRTM1024x576)}, */
  840. /* Display : 1024x768 */
  841. {VIA_RES_1024X768, CRTM1024x768, ARRAY_SIZE(CRTM1024x768)},
  842. /* Display : 1152x864 */
  843. {VIA_RES_1152X864, CRTM1152x864, ARRAY_SIZE(CRTM1152x864)},
  844. /* Display : 1280x768 (GTF) */
  845. {VIA_RES_1280X768, CRTM1280x768, ARRAY_SIZE(CRTM1280x768)},
  846. /* Display : 960x600 (CVT) */
  847. {VIA_RES_960X600, CRTM960x600, ARRAY_SIZE(CRTM960x600)},
  848. /* Display : 1000x600 (GTF) */
  849. {VIA_RES_1000X600, CRTM1000x600, ARRAY_SIZE(CRTM1000x600)},
  850. /* Display : 1024x576 (GTF) */
  851. {VIA_RES_1024X576, CRTM1024x576, ARRAY_SIZE(CRTM1024x576)},
  852. /* Display : 1088x612 (GTF) */
  853. {VIA_RES_1088X612, CRTM1088x612, ARRAY_SIZE(CRTM1088x612)},
  854. /* Display : 1152x720 (CVT) */
  855. {VIA_RES_1152X720, CRTM1152x720, ARRAY_SIZE(CRTM1152x720)},
  856. /* Display : 1200x720 (GTF) */
  857. {VIA_RES_1200X720, CRTM1200x720, ARRAY_SIZE(CRTM1200x720)},
  858. /* Display : 1280x600 (GTF) */
  859. {VIA_RES_1280X600, CRTM1280x600, ARRAY_SIZE(CRTM1280x600)},
  860. /* Display : 1280x800 (CVT) */
  861. {VIA_RES_1280X800, CRTM1280x800, ARRAY_SIZE(CRTM1280x800)},
  862. /* Display : 1280x800 (GTF) */
  863. /*{ M1280x800, CRTM1280x800, ARRAY_SIZE(CRTM1280x800)}, */
  864. /* Display : 1280x960 */
  865. {VIA_RES_1280X960, CRTM1280x960, ARRAY_SIZE(CRTM1280x960)},
  866. /* Display : 1280x1024 */
  867. {VIA_RES_1280X1024, CRTM1280x1024, ARRAY_SIZE(CRTM1280x1024)},
  868. /* Display : 1360x768 (CVT) */
  869. {VIA_RES_1360X768, CRTM1360x768, ARRAY_SIZE(CRTM1360x768)},
  870. /* Display : 1360x768 (CVT Reduce Blanking) */
  871. {VIA_RES_1360X768_RB, CRTM1360x768_RB,
  872. ARRAY_SIZE(CRTM1360x768_RB)},
  873. /* Display : 1366x768 */
  874. {VIA_RES_1366X768, CRTM1366x768, ARRAY_SIZE(CRTM1366x768)},
  875. /* Display : 1368x768 (GTF) */
  876. /*{ M1368x768,CRTM1368x768,ARRAY_SIZE(CRTM1368x768)}, */
  877. /* Display : 1368x768 (GTF) */
  878. {VIA_RES_1368X768, CRTM1368x768, ARRAY_SIZE(CRTM1368x768)},
  879. /* Display : 1440x900 (CVT) */
  880. {VIA_RES_1440X900, CRTM1440x900, ARRAY_SIZE(CRTM1440x900)},
  881. /* Display : 1440x900 (CVT Reduce Blanking) */
  882. {VIA_RES_1440X900_RB, CRTM1440x900_RB,
  883. ARRAY_SIZE(CRTM1440x900_RB)},
  884. /* Display : 1440x1050 (GTF) */
  885. {VIA_RES_1440X1050, CRTM1440x1050, ARRAY_SIZE(CRTM1440x1050)},
  886. /* Display : 1400x1050 (CVT Reduce Blanking) */
  887. {VIA_RES_1400X1050_RB, CRTM1400x1050_RB,
  888. ARRAY_SIZE(CRTM1400x1050_RB)},
  889. /* Display : 1600x900 (CVT) */
  890. {VIA_RES_1600X900, CRTM1600x900, ARRAY_SIZE(CRTM1600x900)},
  891. /* Display : 1600x900 (CVT Reduce Blanking) */
  892. {VIA_RES_1600X900_RB, CRTM1600x900_RB,
  893. ARRAY_SIZE(CRTM1600x900_RB)},
  894. /* Display : 1600x1024 (GTF) */
  895. {VIA_RES_1600X1024, CRTM1600x1024, ARRAY_SIZE(CRTM1600x1024)},
  896. /* Display : 1600x1200 */
  897. {VIA_RES_1600X1200, CRTM1600x1200, ARRAY_SIZE(CRTM1600x1200)},
  898. /* Display : 1680x1050 (CVT) */
  899. {VIA_RES_1680X1050, CRTM1680x1050, ARRAY_SIZE(CRTM1680x1050)},
  900. /* Display : 1680x1050 (CVT Reduce Blanking) */
  901. {VIA_RES_1680X1050_RB, CRTM1680x1050_RB,
  902. ARRAY_SIZE(CRTM1680x1050_RB)},
  903. /* Display : 1792x1344 (DMT) */
  904. {VIA_RES_1792X1344, CRTM1792x1344, ARRAY_SIZE(CRTM1792x1344)},
  905. /* Display : 1856x1392 (DMT) */
  906. {VIA_RES_1856X1392, CRTM1856x1392, ARRAY_SIZE(CRTM1856x1392)},
  907. /* Display : 1920x1440 */
  908. {VIA_RES_1920X1440, CRTM1920x1440, ARRAY_SIZE(CRTM1920x1440)},
  909. /* Display : 2048x1536 */
  910. {VIA_RES_2048X1536, CRTM2048x1536, ARRAY_SIZE(CRTM2048x1536)},
  911. /* Display : 1280x720 */
  912. {VIA_RES_1280X720, CRTM1280x720, ARRAY_SIZE(CRTM1280x720)},
  913. /* Display : 1920x1080 (CVT) */
  914. {VIA_RES_1920X1080, CRTM1920x1080, ARRAY_SIZE(CRTM1920x1080)},
  915. /* Display : 1920x1080 (CVT Reduce Blanking) */
  916. {VIA_RES_1920X1080_RB, CRTM1920x1080_RB,
  917. ARRAY_SIZE(CRTM1920x1080_RB)},
  918. /* Display : 1920x1200 (CVT) */
  919. {VIA_RES_1920X1200, CRTM1920x1200, ARRAY_SIZE(CRTM1920x1200)},
  920. /* Display : 1920x1200 (CVT Reduce Blanking) */
  921. {VIA_RES_1920X1200_RB, CRTM1920x1200_RB,
  922. ARRAY_SIZE(CRTM1920x1200_RB)},
  923. /* Display : 1400x1050 (CVT) */
  924. {VIA_RES_1400X1050, CRTM1400x1050, ARRAY_SIZE(CRTM1400x1050)}
  925. };
  926. struct crt_mode_table CEAM1280x720[] = {
  927. {REFRESH_60, CLK_74_270M, M1280X720_CEA_R60_HSP,
  928. M1280X720_CEA_R60_VSP,
  929. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  930. {1650, 1280, 1280, 370, 1390, 40, 750, 720, 720, 30, 725, 5} }
  931. };
  932. struct crt_mode_table CEAM1920x1080[] = {
  933. {REFRESH_60, CLK_148_500M, M1920X1080_CEA_R60_HSP,
  934. M1920X1080_CEA_R60_VSP,
  935. /* HT, HA, HBS, HBE, HSS, HSE, VT, VA, VBS, VBE, VSS, VSE */
  936. {2200, 1920, 1920, 300, 2008, 44, 1125, 1080, 1080, 45, 1084, 5} }
  937. };
  938. struct VideoModeTable CEA_HDMI_Modes[] = {
  939. /* Display : 1280x720 */
  940. {VIA_RES_1280X720, CEAM1280x720, ARRAY_SIZE(CEAM1280x720)},
  941. {VIA_RES_1920X1080, CEAM1920x1080, ARRAY_SIZE(CEAM1920x1080)}
  942. };
  943. int NUM_TOTAL_RES_MAP_REFRESH = ARRAY_SIZE(res_map_refresh_tbl);
  944. int NUM_TOTAL_CEA_MODES = ARRAY_SIZE(CEA_HDMI_Modes);
  945. int NUM_TOTAL_CN400_ModeXregs = ARRAY_SIZE(CN400_ModeXregs);
  946. int NUM_TOTAL_CN700_ModeXregs = ARRAY_SIZE(CN700_ModeXregs);
  947. int NUM_TOTAL_KM400_ModeXregs = ARRAY_SIZE(KM400_ModeXregs);
  948. int NUM_TOTAL_CX700_ModeXregs = ARRAY_SIZE(CX700_ModeXregs);
  949. int NUM_TOTAL_VX855_ModeXregs = ARRAY_SIZE(VX855_ModeXregs);
  950. int NUM_TOTAL_CLE266_ModeXregs = ARRAY_SIZE(CLE266_ModeXregs);
  951. int NUM_TOTAL_PATCH_MODE = ARRAY_SIZE(res_patch_table);
  952. int NUM_TOTAL_MODETABLE = ARRAY_SIZE(CLE266Modes);