sis.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625
  1. /*
  2. * SiS 300/540/630[S]/730[S],
  3. * SiS 315[E|PRO]/550/[M]65x/[M]661[F|M]X/740/[M]741[GX]/330/[M]76x[GX],
  4. * XGI V3XT/V5/V8, Z7
  5. * frame buffer driver for Linux kernels >=2.4.14 and >=2.6.3
  6. *
  7. * Copyright (C) 2001-2005 Thomas Winischhofer, Vienna, Austria.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the named License,
  12. * or any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA
  22. */
  23. #ifndef _SIS_H_
  24. #define _SIS_H_
  25. #include "osdef.h"
  26. #include <video/sisfb.h>
  27. #include "vgatypes.h"
  28. #include "vstruct.h"
  29. #define VER_MAJOR 1
  30. #define VER_MINOR 8
  31. #define VER_LEVEL 9
  32. #include <linux/spinlock.h>
  33. #ifdef CONFIG_COMPAT
  34. #define SIS_NEW_CONFIG_COMPAT
  35. #endif /* CONFIG_COMPAT */
  36. #undef SISFBDEBUG
  37. #ifdef SISFBDEBUG
  38. #define DPRINTK(fmt, args...) printk(KERN_DEBUG "%s: " fmt, __func__ , ## args)
  39. #define TWDEBUG(x) printk(KERN_INFO x "\n");
  40. #else
  41. #define DPRINTK(fmt, args...)
  42. #define TWDEBUG(x)
  43. #endif
  44. #define SISFAIL(x) do { printk(x "\n"); return -EINVAL; } while(0)
  45. /* To be included in pci_ids.h */
  46. #ifndef PCI_DEVICE_ID_SI_650_VGA
  47. #define PCI_DEVICE_ID_SI_650_VGA 0x6325
  48. #endif
  49. #ifndef PCI_DEVICE_ID_SI_650
  50. #define PCI_DEVICE_ID_SI_650 0x0650
  51. #endif
  52. #ifndef PCI_DEVICE_ID_SI_651
  53. #define PCI_DEVICE_ID_SI_651 0x0651
  54. #endif
  55. #ifndef PCI_DEVICE_ID_SI_740
  56. #define PCI_DEVICE_ID_SI_740 0x0740
  57. #endif
  58. #ifndef PCI_DEVICE_ID_SI_330
  59. #define PCI_DEVICE_ID_SI_330 0x0330
  60. #endif
  61. #ifndef PCI_DEVICE_ID_SI_660_VGA
  62. #define PCI_DEVICE_ID_SI_660_VGA 0x6330
  63. #endif
  64. #ifndef PCI_DEVICE_ID_SI_661
  65. #define PCI_DEVICE_ID_SI_661 0x0661
  66. #endif
  67. #ifndef PCI_DEVICE_ID_SI_741
  68. #define PCI_DEVICE_ID_SI_741 0x0741
  69. #endif
  70. #ifndef PCI_DEVICE_ID_SI_660
  71. #define PCI_DEVICE_ID_SI_660 0x0660
  72. #endif
  73. #ifndef PCI_DEVICE_ID_SI_760
  74. #define PCI_DEVICE_ID_SI_760 0x0760
  75. #endif
  76. #ifndef PCI_DEVICE_ID_SI_761
  77. #define PCI_DEVICE_ID_SI_761 0x0761
  78. #endif
  79. #ifndef PCI_VENDOR_ID_XGI
  80. #define PCI_VENDOR_ID_XGI 0x18ca
  81. #endif
  82. #ifndef PCI_DEVICE_ID_XGI_20
  83. #define PCI_DEVICE_ID_XGI_20 0x0020
  84. #endif
  85. #ifndef PCI_DEVICE_ID_XGI_40
  86. #define PCI_DEVICE_ID_XGI_40 0x0040
  87. #endif
  88. /* To be included in fb.h */
  89. #ifndef FB_ACCEL_SIS_GLAMOUR_2
  90. #define FB_ACCEL_SIS_GLAMOUR_2 40 /* SiS 315, 65x, 740, 661, 741 */
  91. #endif
  92. #ifndef FB_ACCEL_SIS_XABRE
  93. #define FB_ACCEL_SIS_XABRE 41 /* SiS 330 ("Xabre"), 76x */
  94. #endif
  95. #ifndef FB_ACCEL_XGI_VOLARI_V
  96. #define FB_ACCEL_XGI_VOLARI_V 47 /* XGI Volari Vx (V3XT, V5, V8) */
  97. #endif
  98. #ifndef FB_ACCEL_XGI_VOLARI_Z
  99. #define FB_ACCEL_XGI_VOLARI_Z 48 /* XGI Volari Z7 */
  100. #endif
  101. /* ivideo->caps */
  102. #define HW_CURSOR_CAP 0x80
  103. #define TURBO_QUEUE_CAP 0x40
  104. #define AGP_CMD_QUEUE_CAP 0x20
  105. #define VM_CMD_QUEUE_CAP 0x10
  106. #define MMIO_CMD_QUEUE_CAP 0x08
  107. /* For 300 series */
  108. #define TURBO_QUEUE_AREA_SIZE (512 * 1024) /* 512K */
  109. #define HW_CURSOR_AREA_SIZE_300 4096 /* 4K */
  110. /* For 315/Xabre series */
  111. #define COMMAND_QUEUE_AREA_SIZE (512 * 1024) /* 512K */
  112. #define COMMAND_QUEUE_AREA_SIZE_Z7 (128 * 1024) /* 128k for XGI Z7 */
  113. #define HW_CURSOR_AREA_SIZE_315 16384 /* 16K */
  114. #define COMMAND_QUEUE_THRESHOLD 0x1F
  115. #define SIS_OH_ALLOC_SIZE 4000
  116. #define SENTINEL 0x7fffffff
  117. #define SEQ_ADR 0x14
  118. #define SEQ_DATA 0x15
  119. #define DAC_ADR 0x18
  120. #define DAC_DATA 0x19
  121. #define CRTC_ADR 0x24
  122. #define CRTC_DATA 0x25
  123. #define DAC2_ADR (0x16-0x30)
  124. #define DAC2_DATA (0x17-0x30)
  125. #define VB_PART1_ADR (0x04-0x30)
  126. #define VB_PART1_DATA (0x05-0x30)
  127. #define VB_PART2_ADR (0x10-0x30)
  128. #define VB_PART2_DATA (0x11-0x30)
  129. #define VB_PART3_ADR (0x12-0x30)
  130. #define VB_PART3_DATA (0x13-0x30)
  131. #define VB_PART4_ADR (0x14-0x30)
  132. #define VB_PART4_DATA (0x15-0x30)
  133. #define SISSR ivideo->SiS_Pr.SiS_P3c4
  134. #define SISCR ivideo->SiS_Pr.SiS_P3d4
  135. #define SISDACA ivideo->SiS_Pr.SiS_P3c8
  136. #define SISDACD ivideo->SiS_Pr.SiS_P3c9
  137. #define SISPART1 ivideo->SiS_Pr.SiS_Part1Port
  138. #define SISPART2 ivideo->SiS_Pr.SiS_Part2Port
  139. #define SISPART3 ivideo->SiS_Pr.SiS_Part3Port
  140. #define SISPART4 ivideo->SiS_Pr.SiS_Part4Port
  141. #define SISPART5 ivideo->SiS_Pr.SiS_Part5Port
  142. #define SISDAC2A SISPART5
  143. #define SISDAC2D (SISPART5 + 1)
  144. #define SISMISCR (ivideo->SiS_Pr.RelIO + 0x1c)
  145. #define SISMISCW ivideo->SiS_Pr.SiS_P3c2
  146. #define SISINPSTAT (ivideo->SiS_Pr.RelIO + 0x2a)
  147. #define SISPEL ivideo->SiS_Pr.SiS_P3c6
  148. #define SISVGAENABLE (ivideo->SiS_Pr.RelIO + 0x13)
  149. #define SISVID (ivideo->SiS_Pr.RelIO + 0x02 - 0x30)
  150. #define SISCAP (ivideo->SiS_Pr.RelIO + 0x00 - 0x30)
  151. #define IND_SIS_PASSWORD 0x05 /* SRs */
  152. #define IND_SIS_COLOR_MODE 0x06
  153. #define IND_SIS_RAMDAC_CONTROL 0x07
  154. #define IND_SIS_DRAM_SIZE 0x14
  155. #define IND_SIS_MODULE_ENABLE 0x1E
  156. #define IND_SIS_PCI_ADDRESS_SET 0x20
  157. #define IND_SIS_TURBOQUEUE_ADR 0x26
  158. #define IND_SIS_TURBOQUEUE_SET 0x27
  159. #define IND_SIS_POWER_ON_TRAP 0x38
  160. #define IND_SIS_POWER_ON_TRAP2 0x39
  161. #define IND_SIS_CMDQUEUE_SET 0x26
  162. #define IND_SIS_CMDQUEUE_THRESHOLD 0x27
  163. #define IND_SIS_AGP_IO_PAD 0x48
  164. #define SIS_CRT2_WENABLE_300 0x24 /* Part1 */
  165. #define SIS_CRT2_WENABLE_315 0x2F
  166. #define SIS_PASSWORD 0x86 /* SR05 */
  167. #define SIS_INTERLACED_MODE 0x20 /* SR06 */
  168. #define SIS_8BPP_COLOR_MODE 0x0
  169. #define SIS_15BPP_COLOR_MODE 0x1
  170. #define SIS_16BPP_COLOR_MODE 0x2
  171. #define SIS_32BPP_COLOR_MODE 0x4
  172. #define SIS_ENABLE_2D 0x40 /* SR1E */
  173. #define SIS_MEM_MAP_IO_ENABLE 0x01 /* SR20 */
  174. #define SIS_PCI_ADDR_ENABLE 0x80
  175. #define SIS_AGP_CMDQUEUE_ENABLE 0x80 /* 315/330/340 series SR26 */
  176. #define SIS_VRAM_CMDQUEUE_ENABLE 0x40
  177. #define SIS_MMIO_CMD_ENABLE 0x20
  178. #define SIS_CMD_QUEUE_SIZE_512k 0x00
  179. #define SIS_CMD_QUEUE_SIZE_1M 0x04
  180. #define SIS_CMD_QUEUE_SIZE_2M 0x08
  181. #define SIS_CMD_QUEUE_SIZE_4M 0x0C
  182. #define SIS_CMD_QUEUE_RESET 0x01
  183. #define SIS_CMD_AUTO_CORR 0x02
  184. #define SIS_CMD_QUEUE_SIZE_Z7_64k 0x00 /* XGI Z7 */
  185. #define SIS_CMD_QUEUE_SIZE_Z7_128k 0x04
  186. #define SIS_SIMULTANEOUS_VIEW_ENABLE 0x01 /* CR30 */
  187. #define SIS_MODE_SELECT_CRT2 0x02
  188. #define SIS_VB_OUTPUT_COMPOSITE 0x04
  189. #define SIS_VB_OUTPUT_SVIDEO 0x08
  190. #define SIS_VB_OUTPUT_SCART 0x10
  191. #define SIS_VB_OUTPUT_LCD 0x20
  192. #define SIS_VB_OUTPUT_CRT2 0x40
  193. #define SIS_VB_OUTPUT_HIVISION 0x80
  194. #define SIS_VB_OUTPUT_DISABLE 0x20 /* CR31 */
  195. #define SIS_DRIVER_MODE 0x40
  196. #define SIS_VB_COMPOSITE 0x01 /* CR32 */
  197. #define SIS_VB_SVIDEO 0x02
  198. #define SIS_VB_SCART 0x04
  199. #define SIS_VB_LCD 0x08
  200. #define SIS_VB_CRT2 0x10
  201. #define SIS_CRT1 0x20
  202. #define SIS_VB_HIVISION 0x40
  203. #define SIS_VB_YPBPR 0x80
  204. #define SIS_VB_TV (SIS_VB_COMPOSITE | SIS_VB_SVIDEO | \
  205. SIS_VB_SCART | SIS_VB_HIVISION | SIS_VB_YPBPR)
  206. #define SIS_EXTERNAL_CHIP_MASK 0x0E /* CR37 (< SiS 660) */
  207. #define SIS_EXTERNAL_CHIP_SIS301 0x01 /* in CR37 << 1 ! */
  208. #define SIS_EXTERNAL_CHIP_LVDS 0x02
  209. #define SIS_EXTERNAL_CHIP_TRUMPION 0x03
  210. #define SIS_EXTERNAL_CHIP_LVDS_CHRONTEL 0x04
  211. #define SIS_EXTERNAL_CHIP_CHRONTEL 0x05
  212. #define SIS310_EXTERNAL_CHIP_LVDS 0x02
  213. #define SIS310_EXTERNAL_CHIP_LVDS_CHRONTEL 0x03
  214. #define SIS_AGP_2X 0x20 /* CR48 */
  215. /* vbflags, private entries (others in sisfb.h) */
  216. #define VB_CONEXANT 0x00000800 /* 661 series only */
  217. #define VB_TRUMPION VB_CONEXANT /* 300 series only */
  218. #define VB_302ELV 0x00004000
  219. #define VB_301 0x00100000 /* Video bridge type */
  220. #define VB_301B 0x00200000
  221. #define VB_302B 0x00400000
  222. #define VB_30xBDH 0x00800000 /* 30xB DH version (w/o LCD support) */
  223. #define VB_LVDS 0x01000000
  224. #define VB_CHRONTEL 0x02000000
  225. #define VB_301LV 0x04000000
  226. #define VB_302LV 0x08000000
  227. #define VB_301C 0x10000000
  228. #define VB_SISBRIDGE (VB_301|VB_301B|VB_301C|VB_302B|VB_301LV|VB_302LV|VB_302ELV)
  229. #define VB_VIDEOBRIDGE (VB_SISBRIDGE | VB_LVDS | VB_CHRONTEL | VB_CONEXANT)
  230. /* vbflags2 (static stuff only!) */
  231. #define VB2_SISUMC 0x00000001
  232. #define VB2_301 0x00000002 /* Video bridge type */
  233. #define VB2_301B 0x00000004
  234. #define VB2_301C 0x00000008
  235. #define VB2_307T 0x00000010
  236. #define VB2_302B 0x00000800
  237. #define VB2_301LV 0x00001000
  238. #define VB2_302LV 0x00002000
  239. #define VB2_302ELV 0x00004000
  240. #define VB2_307LV 0x00008000
  241. #define VB2_30xBDH 0x08000000 /* 30xB DH version (w/o LCD support) */
  242. #define VB2_CONEXANT 0x10000000
  243. #define VB2_TRUMPION 0x20000000
  244. #define VB2_LVDS 0x40000000
  245. #define VB2_CHRONTEL 0x80000000
  246. #define VB2_SISLVDSBRIDGE (VB2_301LV | VB2_302LV | VB2_302ELV | VB2_307LV)
  247. #define VB2_SISTMDSBRIDGE (VB2_301 | VB2_301B | VB2_301C | VB2_302B | VB2_307T)
  248. #define VB2_SISBRIDGE (VB2_SISLVDSBRIDGE | VB2_SISTMDSBRIDGE)
  249. #define VB2_SISTMDSLCDABRIDGE (VB2_301C | VB2_307T)
  250. #define VB2_SISLCDABRIDGE (VB2_SISTMDSLCDABRIDGE | VB2_301LV | VB2_302LV | VB2_302ELV | VB2_307LV)
  251. #define VB2_SISHIVISIONBRIDGE (VB2_301 | VB2_301B | VB2_302B)
  252. #define VB2_SISYPBPRBRIDGE (VB2_301C | VB2_307T | VB2_SISLVDSBRIDGE)
  253. #define VB2_SISYPBPRARBRIDGE (VB2_301C | VB2_307T | VB2_307LV)
  254. #define VB2_SISTAP4SCALER (VB2_301C | VB2_307T | VB2_302ELV | VB2_307LV)
  255. #define VB2_SISTVBRIDGE (VB2_SISHIVISIONBRIDGE | VB2_SISYPBPRBRIDGE)
  256. #define VB2_SISVGA2BRIDGE (VB2_301 | VB2_301B | VB2_301C | VB2_302B | VB2_307T)
  257. #define VB2_VIDEOBRIDGE (VB2_SISBRIDGE | VB2_LVDS | VB2_CHRONTEL | VB2_CONEXANT)
  258. #define VB2_30xB (VB2_301B | VB2_301C | VB2_302B | VB2_307T)
  259. #define VB2_30xBLV (VB2_30xB | VB2_SISLVDSBRIDGE)
  260. #define VB2_30xC (VB2_301C | VB2_307T)
  261. #define VB2_30xCLV (VB2_301C | VB2_307T | VB2_302ELV| VB2_307LV)
  262. #define VB2_SISEMIBRIDGE (VB2_302LV | VB2_302ELV | VB2_307LV)
  263. #define VB2_LCD162MHZBRIDGE (VB2_301C | VB2_307T)
  264. #define VB2_LCDOVER1280BRIDGE (VB2_301C | VB2_307T | VB2_302LV | VB2_302ELV | VB2_307LV)
  265. #define VB2_LCDOVER1600BRIDGE (VB2_307T | VB2_307LV)
  266. #define VB2_RAMDAC202MHZBRIDGE (VB2_301C | VB2_307T)
  267. /* I/O port access macros */
  268. #define inSISREG(base) inb(base)
  269. #define outSISREG(base,val) outb(val,base)
  270. #define orSISREG(base,val) \
  271. do { \
  272. u8 __Temp = inSISREG(base); \
  273. outSISREG(base, __Temp | (val));\
  274. } while (0)
  275. #define andSISREG(base,val) \
  276. do { \
  277. u8 __Temp = inSISREG(base); \
  278. outSISREG(base, __Temp & (val));\
  279. } while (0)
  280. #define inSISIDXREG(base,idx,var) \
  281. do { \
  282. outSISREG(base, idx); \
  283. var = inSISREG((base)+1); \
  284. } while (0)
  285. #define outSISIDXREG(base,idx,val) \
  286. do { \
  287. outSISREG(base, idx); \
  288. outSISREG((base)+1, val); \
  289. } while (0)
  290. #define orSISIDXREG(base,idx,val) \
  291. do { \
  292. u8 __Temp; \
  293. outSISREG(base, idx); \
  294. __Temp = inSISREG((base)+1) | (val); \
  295. outSISREG((base)+1, __Temp); \
  296. } while (0)
  297. #define andSISIDXREG(base,idx,and) \
  298. do { \
  299. u8 __Temp; \
  300. outSISREG(base, idx); \
  301. __Temp = inSISREG((base)+1) & (and); \
  302. outSISREG((base)+1, __Temp); \
  303. } while (0)
  304. #define setSISIDXREG(base,idx,and,or) \
  305. do { \
  306. u8 __Temp; \
  307. outSISREG(base, idx); \
  308. __Temp = (inSISREG((base)+1) & (and)) | (or); \
  309. outSISREG((base)+1, __Temp); \
  310. } while (0)
  311. /* MMIO access macros */
  312. #define MMIO_IN8(base, offset) readb((base+offset))
  313. #define MMIO_IN16(base, offset) readw((base+offset))
  314. #define MMIO_IN32(base, offset) readl((base+offset))
  315. #define MMIO_OUT8(base, offset, val) writeb(((u8)(val)), (base+offset))
  316. #define MMIO_OUT16(base, offset, val) writew(((u16)(val)), (base+offset))
  317. #define MMIO_OUT32(base, offset, val) writel(((u32)(val)), (base+offset))
  318. /* Queue control MMIO registers */
  319. #define Q_BASE_ADDR 0x85C0 /* Base address of software queue */
  320. #define Q_WRITE_PTR 0x85C4 /* Current write pointer */
  321. #define Q_READ_PTR 0x85C8 /* Current read pointer */
  322. #define Q_STATUS 0x85CC /* queue status */
  323. #define MMIO_QUEUE_PHYBASE Q_BASE_ADDR
  324. #define MMIO_QUEUE_WRITEPORT Q_WRITE_PTR
  325. #define MMIO_QUEUE_READPORT Q_READ_PTR
  326. #ifndef FB_BLANK_UNBLANK
  327. #define FB_BLANK_UNBLANK 0
  328. #endif
  329. #ifndef FB_BLANK_NORMAL
  330. #define FB_BLANK_NORMAL 1
  331. #endif
  332. #ifndef FB_BLANK_VSYNC_SUSPEND
  333. #define FB_BLANK_VSYNC_SUSPEND 2
  334. #endif
  335. #ifndef FB_BLANK_HSYNC_SUSPEND
  336. #define FB_BLANK_HSYNC_SUSPEND 3
  337. #endif
  338. #ifndef FB_BLANK_POWERDOWN
  339. #define FB_BLANK_POWERDOWN 4
  340. #endif
  341. enum _SIS_LCD_TYPE {
  342. LCD_INVALID = 0,
  343. LCD_800x600,
  344. LCD_1024x768,
  345. LCD_1280x1024,
  346. LCD_1280x960,
  347. LCD_640x480,
  348. LCD_1600x1200,
  349. LCD_1920x1440,
  350. LCD_2048x1536,
  351. LCD_320x240, /* FSTN */
  352. LCD_1400x1050,
  353. LCD_1152x864,
  354. LCD_1152x768,
  355. LCD_1280x768,
  356. LCD_1024x600,
  357. LCD_320x240_2, /* DSTN */
  358. LCD_320x240_3, /* DSTN */
  359. LCD_848x480,
  360. LCD_1280x800,
  361. LCD_1680x1050,
  362. LCD_1280x720,
  363. LCD_1280x854,
  364. LCD_CUSTOM,
  365. LCD_UNKNOWN
  366. };
  367. enum _SIS_CMDTYPE {
  368. MMIO_CMD = 0,
  369. AGP_CMD_QUEUE,
  370. VM_CMD_QUEUE,
  371. };
  372. struct SIS_OH {
  373. struct SIS_OH *poh_next;
  374. struct SIS_OH *poh_prev;
  375. u32 offset;
  376. u32 size;
  377. };
  378. struct SIS_OHALLOC {
  379. struct SIS_OHALLOC *poha_next;
  380. struct SIS_OH aoh[1];
  381. };
  382. struct SIS_HEAP {
  383. struct SIS_OH oh_free;
  384. struct SIS_OH oh_used;
  385. struct SIS_OH *poh_freelist;
  386. struct SIS_OHALLOC *poha_chain;
  387. u32 max_freesize;
  388. struct sis_video_info *vinfo;
  389. };
  390. /* Our "par" */
  391. struct sis_video_info {
  392. int cardnumber;
  393. struct fb_info *memyselfandi;
  394. struct SiS_Private SiS_Pr;
  395. struct sisfb_info sisfbinfo; /* For ioctl SISFB_GET_INFO */
  396. struct fb_var_screeninfo default_var;
  397. struct fb_fix_screeninfo sisfb_fix;
  398. u32 pseudo_palette[16];
  399. struct sisfb_monitor {
  400. u16 hmin;
  401. u16 hmax;
  402. u16 vmin;
  403. u16 vmax;
  404. u32 dclockmax;
  405. u8 feature;
  406. bool datavalid;
  407. } sisfb_thismonitor;
  408. unsigned short chip_id; /* PCI ID of chip */
  409. unsigned short chip_vendor; /* PCI ID of vendor */
  410. char myid[40];
  411. struct pci_dev *nbridge;
  412. struct pci_dev *lpcdev;
  413. int mni; /* Mode number index */
  414. unsigned long video_size;
  415. unsigned long video_base;
  416. unsigned long mmio_size;
  417. unsigned long mmio_base;
  418. unsigned long vga_base;
  419. unsigned long video_offset;
  420. unsigned long UMAsize, LFBsize;
  421. void __iomem *video_vbase;
  422. void __iomem *mmio_vbase;
  423. unsigned char *bios_abase;
  424. int mtrr;
  425. u32 sisfb_mem;
  426. u32 sisfb_parm_mem;
  427. int sisfb_accel;
  428. int sisfb_ypan;
  429. int sisfb_max;
  430. int sisfb_userom;
  431. int sisfb_useoem;
  432. int sisfb_mode_idx;
  433. int sisfb_parm_rate;
  434. int sisfb_crt1off;
  435. int sisfb_forcecrt1;
  436. int sisfb_crt2type;
  437. int sisfb_crt2flags;
  438. int sisfb_dstn;
  439. int sisfb_fstn;
  440. int sisfb_tvplug;
  441. int sisfb_tvstd;
  442. int sisfb_nocrt2rate;
  443. u32 heapstart; /* offset */
  444. void __iomem *sisfb_heap_start; /* address */
  445. void __iomem *sisfb_heap_end; /* address */
  446. u32 sisfb_heap_size;
  447. int havenoheap;
  448. struct SIS_HEAP sisfb_heap; /* This card's vram heap */
  449. int video_bpp;
  450. int video_cmap_len;
  451. int video_width;
  452. int video_height;
  453. unsigned int refresh_rate;
  454. unsigned int chip;
  455. u8 revision_id;
  456. int sisvga_enabled; /* PCI device was enabled */
  457. int video_linelength; /* real pitch */
  458. int scrnpitchCRT1; /* pitch regarding interlace */
  459. u16 DstColor; /* For 2d acceleration */
  460. u32 SiS310_AccelDepth;
  461. u32 CommandReg;
  462. int cmdqueuelength; /* Current (for accel) */
  463. u32 cmdQueueSize; /* Total size in KB */
  464. spinlock_t lockaccel; /* Do not use outside of kernel! */
  465. unsigned int pcibus;
  466. unsigned int pcislot;
  467. unsigned int pcifunc;
  468. int accel;
  469. int engineok;
  470. u16 subsysvendor;
  471. u16 subsysdevice;
  472. u32 vbflags; /* Replacing deprecated stuff from above */
  473. u32 currentvbflags;
  474. u32 vbflags2;
  475. int lcdxres, lcdyres;
  476. int lcddefmodeidx, tvdefmodeidx, defmodeidx;
  477. u32 CRT2LCDType; /* defined in "SIS_LCD_TYPE" */
  478. u32 curFSTN, curDSTN;
  479. int current_bpp;
  480. int current_width;
  481. int current_height;
  482. int current_htotal;
  483. int current_vtotal;
  484. int current_linelength;
  485. __u32 current_pixclock;
  486. int current_refresh_rate;
  487. unsigned int current_base;
  488. u8 mode_no;
  489. u8 rate_idx;
  490. int modechanged;
  491. unsigned char modeprechange;
  492. u8 sisfb_lastrates[128];
  493. int newrom;
  494. int haveXGIROM;
  495. int registered;
  496. int warncount;
  497. int sisvga_engine;
  498. int hwcursor_size;
  499. int CRT2_write_enable;
  500. u8 caps;
  501. u8 detectedpdc;
  502. u8 detectedpdca;
  503. u8 detectedlcda;
  504. void __iomem *hwcursor_vbase;
  505. int chronteltype;
  506. int tvxpos, tvypos;
  507. u8 p2_1f,p2_20,p2_2b,p2_42,p2_43,p2_01,p2_02;
  508. int tvx, tvy;
  509. u8 sisfblocked;
  510. struct sisfb_info sisfb_infoblock;
  511. struct sisfb_cmd sisfb_command;
  512. u32 sisfb_id;
  513. u8 sisfb_can_post;
  514. u8 sisfb_card_posted;
  515. u8 sisfb_was_boot_device;
  516. struct sis_video_info *next;
  517. };
  518. #endif