mb862xxfb.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061
  1. /*
  2. * drivers/mb862xx/mb862xxfb.c
  3. *
  4. * Fujitsu Carmine/Coral-P(A)/Lime framebuffer driver
  5. *
  6. * (C) 2008 Anatolij Gustschin <agust@denx.de>
  7. * DENX Software Engineering
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #undef DEBUG
  15. #include <linux/fb.h>
  16. #include <linux/delay.h>
  17. #include <linux/init.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/pci.h>
  20. #if defined(CONFIG_OF)
  21. #include <linux/of_platform.h>
  22. #endif
  23. #include "mb862xxfb.h"
  24. #include "mb862xx_reg.h"
  25. #define NR_PALETTE 256
  26. #define MB862XX_MEM_SIZE 0x1000000
  27. #define CORALP_MEM_SIZE 0x4000000
  28. #define CARMINE_MEM_SIZE 0x8000000
  29. #define DRV_NAME "mb862xxfb"
  30. #if defined(CONFIG_LWMON5)
  31. static struct mb862xx_gc_mode lwmon5_gc_mode = {
  32. /* Mode for Sharp LQ104V1DG61 TFT LCD Panel */
  33. { "640x480", 60, 640, 480, 40000, 48, 16, 32, 11, 96, 2, 0, 0, 0 },
  34. /* 16 bits/pixel, 32MB, 100MHz, SDRAM memory mode value */
  35. 16, 0x2000000, GC_CCF_COT_100, 0x414fb7f2
  36. };
  37. #endif
  38. #if defined(CONFIG_SOCRATES)
  39. static struct mb862xx_gc_mode socrates_gc_mode = {
  40. /* Mode for Prime View PM070WL4 TFT LCD Panel */
  41. { "800x480", 45, 800, 480, 40000, 86, 42, 33, 10, 128, 2, 0, 0, 0 },
  42. /* 16 bits/pixel, 16MB, 133MHz, SDRAM memory mode value */
  43. 16, 0x1000000, GC_CCF_COT_133, 0x4157ba63
  44. };
  45. #endif
  46. /* Helpers */
  47. static inline int h_total(struct fb_var_screeninfo *var)
  48. {
  49. return var->xres + var->left_margin +
  50. var->right_margin + var->hsync_len;
  51. }
  52. static inline int v_total(struct fb_var_screeninfo *var)
  53. {
  54. return var->yres + var->upper_margin +
  55. var->lower_margin + var->vsync_len;
  56. }
  57. static inline int hsp(struct fb_var_screeninfo *var)
  58. {
  59. return var->xres + var->right_margin - 1;
  60. }
  61. static inline int vsp(struct fb_var_screeninfo *var)
  62. {
  63. return var->yres + var->lower_margin - 1;
  64. }
  65. static inline int d_pitch(struct fb_var_screeninfo *var)
  66. {
  67. return var->xres * var->bits_per_pixel / 8;
  68. }
  69. static inline unsigned int chan_to_field(unsigned int chan,
  70. struct fb_bitfield *bf)
  71. {
  72. chan &= 0xffff;
  73. chan >>= 16 - bf->length;
  74. return chan << bf->offset;
  75. }
  76. static int mb862xxfb_setcolreg(unsigned regno,
  77. unsigned red, unsigned green, unsigned blue,
  78. unsigned transp, struct fb_info *info)
  79. {
  80. struct mb862xxfb_par *par = info->par;
  81. unsigned int val;
  82. switch (info->fix.visual) {
  83. case FB_VISUAL_TRUECOLOR:
  84. if (regno < 16) {
  85. val = chan_to_field(red, &info->var.red);
  86. val |= chan_to_field(green, &info->var.green);
  87. val |= chan_to_field(blue, &info->var.blue);
  88. par->pseudo_palette[regno] = val;
  89. }
  90. break;
  91. case FB_VISUAL_PSEUDOCOLOR:
  92. if (regno < 256) {
  93. val = (red >> 8) << 16;
  94. val |= (green >> 8) << 8;
  95. val |= blue >> 8;
  96. outreg(disp, GC_L0PAL0 + (regno * 4), val);
  97. }
  98. break;
  99. default:
  100. return 1; /* unsupported type */
  101. }
  102. return 0;
  103. }
  104. static int mb862xxfb_check_var(struct fb_var_screeninfo *var,
  105. struct fb_info *fbi)
  106. {
  107. unsigned long tmp;
  108. if (fbi->dev)
  109. dev_dbg(fbi->dev, "%s\n", __func__);
  110. /* check if these values fit into the registers */
  111. if (var->hsync_len > 255 || var->vsync_len > 255)
  112. return -EINVAL;
  113. if ((var->xres + var->right_margin) >= 4096)
  114. return -EINVAL;
  115. if ((var->yres + var->lower_margin) > 4096)
  116. return -EINVAL;
  117. if (h_total(var) > 4096 || v_total(var) > 4096)
  118. return -EINVAL;
  119. if (var->xres_virtual > 4096 || var->yres_virtual > 4096)
  120. return -EINVAL;
  121. if (var->bits_per_pixel <= 8)
  122. var->bits_per_pixel = 8;
  123. else if (var->bits_per_pixel <= 16)
  124. var->bits_per_pixel = 16;
  125. else if (var->bits_per_pixel <= 32)
  126. var->bits_per_pixel = 32;
  127. /*
  128. * can cope with 8,16 or 24/32bpp if resulting
  129. * pitch is divisible by 64 without remainder
  130. */
  131. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT) {
  132. int r;
  133. var->bits_per_pixel = 0;
  134. do {
  135. var->bits_per_pixel += 8;
  136. r = d_pitch(&fbi->var) % GC_L0M_L0W_UNIT;
  137. } while (r && var->bits_per_pixel <= 32);
  138. if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT)
  139. return -EINVAL;
  140. }
  141. /* line length is going to be 128 bit aligned */
  142. tmp = (var->xres * var->bits_per_pixel) / 8;
  143. if ((tmp & 15) != 0)
  144. return -EINVAL;
  145. /* set r/g/b positions and validate bpp */
  146. switch (var->bits_per_pixel) {
  147. case 8:
  148. var->red.length = var->bits_per_pixel;
  149. var->green.length = var->bits_per_pixel;
  150. var->blue.length = var->bits_per_pixel;
  151. var->red.offset = 0;
  152. var->green.offset = 0;
  153. var->blue.offset = 0;
  154. var->transp.length = 0;
  155. break;
  156. case 16:
  157. var->red.length = 5;
  158. var->green.length = 5;
  159. var->blue.length = 5;
  160. var->red.offset = 10;
  161. var->green.offset = 5;
  162. var->blue.offset = 0;
  163. var->transp.length = 0;
  164. break;
  165. case 24:
  166. case 32:
  167. var->transp.length = 8;
  168. var->red.length = 8;
  169. var->green.length = 8;
  170. var->blue.length = 8;
  171. var->transp.offset = 24;
  172. var->red.offset = 16;
  173. var->green.offset = 8;
  174. var->blue.offset = 0;
  175. break;
  176. default:
  177. return -EINVAL;
  178. }
  179. return 0;
  180. }
  181. /*
  182. * set display parameters
  183. */
  184. static int mb862xxfb_set_par(struct fb_info *fbi)
  185. {
  186. struct mb862xxfb_par *par = fbi->par;
  187. unsigned long reg, sc;
  188. dev_dbg(par->dev, "%s\n", __func__);
  189. if (par->pre_init)
  190. return 0;
  191. /* disp off */
  192. reg = inreg(disp, GC_DCM1);
  193. reg &= ~GC_DCM01_DEN;
  194. outreg(disp, GC_DCM1, reg);
  195. /* set display reference clock div. */
  196. sc = par->refclk / (1000000 / fbi->var.pixclock) - 1;
  197. reg = inreg(disp, GC_DCM1);
  198. reg &= ~(GC_DCM01_CKS | GC_DCM01_RESV | GC_DCM01_SC);
  199. reg |= sc << 8;
  200. outreg(disp, GC_DCM1, reg);
  201. dev_dbg(par->dev, "SC 0x%lx\n", sc);
  202. /* disp dimension, format */
  203. reg = pack(d_pitch(&fbi->var) / GC_L0M_L0W_UNIT,
  204. (fbi->var.yres - 1));
  205. if (fbi->var.bits_per_pixel == 16)
  206. reg |= GC_L0M_L0C_16;
  207. outreg(disp, GC_L0M, reg);
  208. if (fbi->var.bits_per_pixel == 32) {
  209. reg = inreg(disp, GC_L0EM);
  210. outreg(disp, GC_L0EM, reg | GC_L0EM_L0EC_24);
  211. }
  212. outreg(disp, GC_WY_WX, 0);
  213. reg = pack(fbi->var.yres - 1, fbi->var.xres);
  214. outreg(disp, GC_WH_WW, reg);
  215. outreg(disp, GC_L0OA0, 0);
  216. outreg(disp, GC_L0DA0, 0);
  217. outreg(disp, GC_L0DY_L0DX, 0);
  218. outreg(disp, GC_L0WY_L0WX, 0);
  219. outreg(disp, GC_L0WH_L0WW, reg);
  220. /* both HW-cursors off */
  221. reg = inreg(disp, GC_CPM_CUTC);
  222. reg &= ~(GC_CPM_CEN0 | GC_CPM_CEN1);
  223. outreg(disp, GC_CPM_CUTC, reg);
  224. /* timings */
  225. reg = pack(fbi->var.xres - 1, fbi->var.xres - 1);
  226. outreg(disp, GC_HDB_HDP, reg);
  227. reg = pack((fbi->var.yres - 1), vsp(&fbi->var));
  228. outreg(disp, GC_VDP_VSP, reg);
  229. reg = ((fbi->var.vsync_len - 1) << 24) |
  230. pack((fbi->var.hsync_len - 1), hsp(&fbi->var));
  231. outreg(disp, GC_VSW_HSW_HSP, reg);
  232. outreg(disp, GC_HTP, pack(h_total(&fbi->var) - 1, 0));
  233. outreg(disp, GC_VTR, pack(v_total(&fbi->var) - 1, 0));
  234. /* display on */
  235. reg = inreg(disp, GC_DCM1);
  236. reg |= GC_DCM01_DEN | GC_DCM01_L0E;
  237. reg &= ~GC_DCM01_ESY;
  238. outreg(disp, GC_DCM1, reg);
  239. return 0;
  240. }
  241. static int mb862xxfb_pan(struct fb_var_screeninfo *var,
  242. struct fb_info *info)
  243. {
  244. struct mb862xxfb_par *par = info->par;
  245. unsigned long reg;
  246. reg = pack(var->yoffset, var->xoffset);
  247. outreg(disp, GC_L0WY_L0WX, reg);
  248. reg = pack(var->yres_virtual, var->xres_virtual);
  249. outreg(disp, GC_L0WH_L0WW, reg);
  250. return 0;
  251. }
  252. static int mb862xxfb_blank(int mode, struct fb_info *fbi)
  253. {
  254. struct mb862xxfb_par *par = fbi->par;
  255. unsigned long reg;
  256. dev_dbg(fbi->dev, "blank mode=%d\n", mode);
  257. switch (mode) {
  258. case FB_BLANK_POWERDOWN:
  259. reg = inreg(disp, GC_DCM1);
  260. reg &= ~GC_DCM01_DEN;
  261. outreg(disp, GC_DCM1, reg);
  262. break;
  263. case FB_BLANK_UNBLANK:
  264. reg = inreg(disp, GC_DCM1);
  265. reg |= GC_DCM01_DEN;
  266. outreg(disp, GC_DCM1, reg);
  267. break;
  268. case FB_BLANK_NORMAL:
  269. case FB_BLANK_VSYNC_SUSPEND:
  270. case FB_BLANK_HSYNC_SUSPEND:
  271. default:
  272. return 1;
  273. }
  274. return 0;
  275. }
  276. /* framebuffer ops */
  277. static struct fb_ops mb862xxfb_ops = {
  278. .owner = THIS_MODULE,
  279. .fb_check_var = mb862xxfb_check_var,
  280. .fb_set_par = mb862xxfb_set_par,
  281. .fb_setcolreg = mb862xxfb_setcolreg,
  282. .fb_blank = mb862xxfb_blank,
  283. .fb_pan_display = mb862xxfb_pan,
  284. .fb_fillrect = cfb_fillrect,
  285. .fb_copyarea = cfb_copyarea,
  286. .fb_imageblit = cfb_imageblit,
  287. };
  288. /* initialize fb_info data */
  289. static int mb862xxfb_init_fbinfo(struct fb_info *fbi)
  290. {
  291. struct mb862xxfb_par *par = fbi->par;
  292. struct mb862xx_gc_mode *mode = par->gc_mode;
  293. unsigned long reg;
  294. fbi->fbops = &mb862xxfb_ops;
  295. fbi->pseudo_palette = par->pseudo_palette;
  296. fbi->screen_base = par->fb_base;
  297. fbi->screen_size = par->mapped_vram;
  298. strcpy(fbi->fix.id, DRV_NAME);
  299. fbi->fix.smem_start = (unsigned long)par->fb_base_phys;
  300. fbi->fix.smem_len = par->mapped_vram;
  301. fbi->fix.mmio_start = (unsigned long)par->mmio_base_phys;
  302. fbi->fix.mmio_len = par->mmio_len;
  303. fbi->fix.accel = FB_ACCEL_NONE;
  304. fbi->fix.type = FB_TYPE_PACKED_PIXELS;
  305. fbi->fix.type_aux = 0;
  306. fbi->fix.xpanstep = 1;
  307. fbi->fix.ypanstep = 1;
  308. fbi->fix.ywrapstep = 0;
  309. reg = inreg(disp, GC_DCM1);
  310. if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E) {
  311. /* get the disp mode from active display cfg */
  312. unsigned long sc = ((reg & GC_DCM01_SC) >> 8) + 1;
  313. unsigned long hsp, vsp, ht, vt;
  314. dev_dbg(par->dev, "using bootloader's disp. mode\n");
  315. fbi->var.pixclock = (sc * 1000000) / par->refclk;
  316. fbi->var.xres = (inreg(disp, GC_HDB_HDP) & 0x0fff) + 1;
  317. reg = inreg(disp, GC_VDP_VSP);
  318. fbi->var.yres = ((reg >> 16) & 0x0fff) + 1;
  319. vsp = (reg & 0x0fff) + 1;
  320. fbi->var.xres_virtual = fbi->var.xres;
  321. fbi->var.yres_virtual = fbi->var.yres;
  322. reg = inreg(disp, GC_L0EM);
  323. if (reg & GC_L0EM_L0EC_24) {
  324. fbi->var.bits_per_pixel = 32;
  325. } else {
  326. reg = inreg(disp, GC_L0M);
  327. if (reg & GC_L0M_L0C_16)
  328. fbi->var.bits_per_pixel = 16;
  329. else
  330. fbi->var.bits_per_pixel = 8;
  331. }
  332. reg = inreg(disp, GC_VSW_HSW_HSP);
  333. fbi->var.hsync_len = ((reg & 0xff0000) >> 16) + 1;
  334. fbi->var.vsync_len = ((reg & 0x3f000000) >> 24) + 1;
  335. hsp = (reg & 0xffff) + 1;
  336. ht = ((inreg(disp, GC_HTP) & 0xfff0000) >> 16) + 1;
  337. fbi->var.right_margin = hsp - fbi->var.xres;
  338. fbi->var.left_margin = ht - hsp - fbi->var.hsync_len;
  339. vt = ((inreg(disp, GC_VTR) & 0xfff0000) >> 16) + 1;
  340. fbi->var.lower_margin = vsp - fbi->var.yres;
  341. fbi->var.upper_margin = vt - vsp - fbi->var.vsync_len;
  342. } else if (mode) {
  343. dev_dbg(par->dev, "using supplied mode\n");
  344. fb_videomode_to_var(&fbi->var, (struct fb_videomode *)mode);
  345. fbi->var.bits_per_pixel = mode->def_bpp ? mode->def_bpp : 8;
  346. } else {
  347. int ret;
  348. ret = fb_find_mode(&fbi->var, fbi, "640x480-16@60",
  349. NULL, 0, NULL, 16);
  350. if (ret == 0 || ret == 4) {
  351. dev_err(par->dev,
  352. "failed to get initial mode\n");
  353. return -EINVAL;
  354. }
  355. }
  356. fbi->var.xoffset = 0;
  357. fbi->var.yoffset = 0;
  358. fbi->var.grayscale = 0;
  359. fbi->var.nonstd = 0;
  360. fbi->var.height = -1;
  361. fbi->var.width = -1;
  362. fbi->var.accel_flags = 0;
  363. fbi->var.vmode = FB_VMODE_NONINTERLACED;
  364. fbi->var.activate = FB_ACTIVATE_NOW;
  365. fbi->flags = FBINFO_DEFAULT |
  366. #ifdef __BIG_ENDIAN
  367. FBINFO_FOREIGN_ENDIAN |
  368. #endif
  369. FBINFO_HWACCEL_XPAN |
  370. FBINFO_HWACCEL_YPAN;
  371. /* check and possibly fix bpp */
  372. if ((fbi->fbops->fb_check_var)(&fbi->var, fbi))
  373. dev_err(par->dev, "check_var() failed on initial setup?\n");
  374. fbi->fix.visual = fbi->var.bits_per_pixel == 8 ?
  375. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  376. fbi->fix.line_length = (fbi->var.xres_virtual *
  377. fbi->var.bits_per_pixel) / 8;
  378. return 0;
  379. }
  380. /*
  381. * show some display controller and cursor registers
  382. */
  383. static ssize_t mb862xxfb_show_dispregs(struct device *dev,
  384. struct device_attribute *attr, char *buf)
  385. {
  386. struct fb_info *fbi = dev_get_drvdata(dev);
  387. struct mb862xxfb_par *par = fbi->par;
  388. char *ptr = buf;
  389. unsigned int reg;
  390. for (reg = GC_DCM0; reg <= GC_L0DY_L0DX; reg += 4)
  391. ptr += sprintf(ptr, "%08x = %08x\n",
  392. reg, inreg(disp, reg));
  393. for (reg = GC_CPM_CUTC; reg <= GC_CUY1_CUX1; reg += 4)
  394. ptr += sprintf(ptr, "%08x = %08x\n",
  395. reg, inreg(disp, reg));
  396. for (reg = GC_DCM1; reg <= GC_L0WH_L0WW; reg += 4)
  397. ptr += sprintf(ptr, "%08x = %08x\n",
  398. reg, inreg(disp, reg));
  399. return ptr - buf;
  400. }
  401. static DEVICE_ATTR(dispregs, 0444, mb862xxfb_show_dispregs, NULL);
  402. irqreturn_t mb862xx_intr(int irq, void *dev_id)
  403. {
  404. struct mb862xxfb_par *par = (struct mb862xxfb_par *) dev_id;
  405. unsigned long reg_ist, mask;
  406. if (!par)
  407. return IRQ_NONE;
  408. if (par->type == BT_CARMINE) {
  409. /* Get Interrupt Status */
  410. reg_ist = inreg(ctrl, GC_CTRL_STATUS);
  411. mask = inreg(ctrl, GC_CTRL_INT_MASK);
  412. if (reg_ist == 0)
  413. return IRQ_HANDLED;
  414. reg_ist &= mask;
  415. if (reg_ist == 0)
  416. return IRQ_HANDLED;
  417. /* Clear interrupt status */
  418. outreg(ctrl, 0x0, reg_ist);
  419. } else {
  420. /* Get status */
  421. reg_ist = inreg(host, GC_IST);
  422. mask = inreg(host, GC_IMASK);
  423. reg_ist &= mask;
  424. if (reg_ist == 0)
  425. return IRQ_HANDLED;
  426. /* Clear status */
  427. outreg(host, GC_IST, ~reg_ist);
  428. }
  429. return IRQ_HANDLED;
  430. }
  431. #if defined(CONFIG_FB_MB862XX_LIME)
  432. /*
  433. * GDC (Lime, Coral(B/Q), Mint, ...) on host bus
  434. */
  435. static int mb862xx_gdc_init(struct mb862xxfb_par *par)
  436. {
  437. unsigned long ccf, mmr;
  438. unsigned long ver, rev;
  439. if (!par)
  440. return -ENODEV;
  441. #if defined(CONFIG_FB_PRE_INIT_FB)
  442. par->pre_init = 1;
  443. #endif
  444. par->host = par->mmio_base;
  445. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  446. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  447. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  448. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  449. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  450. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  451. par->refclk = GC_DISP_REFCLK_400;
  452. ver = inreg(host, GC_CID);
  453. rev = inreg(pio, GC_REVISION);
  454. if ((ver == 0x303) && (rev & 0xffffff00) == 0x20050100) {
  455. dev_info(par->dev, "Fujitsu Lime v1.%d found\n",
  456. (int)rev & 0xff);
  457. par->type = BT_LIME;
  458. ccf = par->gc_mode ? par->gc_mode->ccf : GC_CCF_COT_100;
  459. mmr = par->gc_mode ? par->gc_mode->mmr : 0x414fb7f2;
  460. } else {
  461. dev_info(par->dev, "? GDC, CID/Rev.: 0x%lx/0x%lx \n", ver, rev);
  462. return -ENODEV;
  463. }
  464. if (!par->pre_init) {
  465. outreg(host, GC_CCF, ccf);
  466. udelay(200);
  467. outreg(host, GC_MMR, mmr);
  468. udelay(10);
  469. }
  470. /* interrupt status */
  471. outreg(host, GC_IST, 0);
  472. outreg(host, GC_IMASK, GC_INT_EN);
  473. return 0;
  474. }
  475. static int __devinit of_platform_mb862xx_probe(struct of_device *ofdev,
  476. const struct of_device_id *id)
  477. {
  478. struct device_node *np = ofdev->node;
  479. struct device *dev = &ofdev->dev;
  480. struct mb862xxfb_par *par;
  481. struct fb_info *info;
  482. struct resource res;
  483. resource_size_t res_size;
  484. unsigned long ret = -ENODEV;
  485. if (of_address_to_resource(np, 0, &res)) {
  486. dev_err(dev, "Invalid address\n");
  487. return -ENXIO;
  488. }
  489. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  490. if (info == NULL) {
  491. dev_err(dev, "cannot allocate framebuffer\n");
  492. return -ENOMEM;
  493. }
  494. par = info->par;
  495. par->info = info;
  496. par->dev = dev;
  497. par->irq = irq_of_parse_and_map(np, 0);
  498. if (par->irq == NO_IRQ) {
  499. dev_err(dev, "failed to map irq\n");
  500. ret = -ENODEV;
  501. goto fbrel;
  502. }
  503. res_size = 1 + res.end - res.start;
  504. par->res = request_mem_region(res.start, res_size, DRV_NAME);
  505. if (par->res == NULL) {
  506. dev_err(dev, "Cannot claim framebuffer/mmio\n");
  507. ret = -ENXIO;
  508. goto irqdisp;
  509. }
  510. #if defined(CONFIG_LWMON5)
  511. par->gc_mode = &lwmon5_gc_mode;
  512. #endif
  513. #if defined(CONFIG_SOCRATES)
  514. par->gc_mode = &socrates_gc_mode;
  515. #endif
  516. par->fb_base_phys = res.start;
  517. par->mmio_base_phys = res.start + MB862XX_MMIO_BASE;
  518. par->mmio_len = MB862XX_MMIO_SIZE;
  519. if (par->gc_mode)
  520. par->mapped_vram = par->gc_mode->max_vram;
  521. else
  522. par->mapped_vram = MB862XX_MEM_SIZE;
  523. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  524. if (par->fb_base == NULL) {
  525. dev_err(dev, "Cannot map framebuffer\n");
  526. goto rel_reg;
  527. }
  528. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  529. if (par->mmio_base == NULL) {
  530. dev_err(dev, "Cannot map registers\n");
  531. goto fb_unmap;
  532. }
  533. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  534. (u64)par->fb_base_phys, (ulong)par->mapped_vram);
  535. dev_dbg(dev, "mmio phys 0x%llx 0x%lx, (irq = %d)\n",
  536. (u64)par->mmio_base_phys, (ulong)par->mmio_len, par->irq);
  537. if (mb862xx_gdc_init(par))
  538. goto io_unmap;
  539. if (request_irq(par->irq, mb862xx_intr, IRQF_DISABLED,
  540. DRV_NAME, (void *)par)) {
  541. dev_err(dev, "Cannot request irq\n");
  542. goto io_unmap;
  543. }
  544. mb862xxfb_init_fbinfo(info);
  545. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  546. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  547. goto free_irq;
  548. }
  549. if ((info->fbops->fb_set_par)(info))
  550. dev_err(dev, "set_var() failed on initial setup?\n");
  551. if (register_framebuffer(info)) {
  552. dev_err(dev, "failed to register framebuffer\n");
  553. goto rel_cmap;
  554. }
  555. dev_set_drvdata(dev, info);
  556. if (device_create_file(dev, &dev_attr_dispregs))
  557. dev_err(dev, "Can't create sysfs regdump file\n");
  558. return 0;
  559. rel_cmap:
  560. fb_dealloc_cmap(&info->cmap);
  561. free_irq:
  562. outreg(host, GC_IMASK, 0);
  563. free_irq(par->irq, (void *)par);
  564. io_unmap:
  565. iounmap(par->mmio_base);
  566. fb_unmap:
  567. iounmap(par->fb_base);
  568. rel_reg:
  569. release_mem_region(res.start, res_size);
  570. irqdisp:
  571. irq_dispose_mapping(par->irq);
  572. fbrel:
  573. dev_set_drvdata(dev, NULL);
  574. framebuffer_release(info);
  575. return ret;
  576. }
  577. static int __devexit of_platform_mb862xx_remove(struct of_device *ofdev)
  578. {
  579. struct fb_info *fbi = dev_get_drvdata(&ofdev->dev);
  580. struct mb862xxfb_par *par = fbi->par;
  581. resource_size_t res_size = 1 + par->res->end - par->res->start;
  582. unsigned long reg;
  583. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  584. /* display off */
  585. reg = inreg(disp, GC_DCM1);
  586. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  587. outreg(disp, GC_DCM1, reg);
  588. /* disable interrupts */
  589. outreg(host, GC_IMASK, 0);
  590. free_irq(par->irq, (void *)par);
  591. irq_dispose_mapping(par->irq);
  592. device_remove_file(&ofdev->dev, &dev_attr_dispregs);
  593. unregister_framebuffer(fbi);
  594. fb_dealloc_cmap(&fbi->cmap);
  595. iounmap(par->mmio_base);
  596. iounmap(par->fb_base);
  597. dev_set_drvdata(&ofdev->dev, NULL);
  598. release_mem_region(par->res->start, res_size);
  599. framebuffer_release(fbi);
  600. return 0;
  601. }
  602. /*
  603. * common types
  604. */
  605. static struct of_device_id __devinitdata of_platform_mb862xx_tbl[] = {
  606. { .compatible = "fujitsu,MB86276", },
  607. { .compatible = "fujitsu,lime", },
  608. { .compatible = "fujitsu,MB86277", },
  609. { .compatible = "fujitsu,mint", },
  610. { .compatible = "fujitsu,MB86293", },
  611. { .compatible = "fujitsu,MB86294", },
  612. { .compatible = "fujitsu,coral", },
  613. { /* end */ }
  614. };
  615. static struct of_platform_driver of_platform_mb862xxfb_driver = {
  616. .owner = THIS_MODULE,
  617. .name = DRV_NAME,
  618. .match_table = of_platform_mb862xx_tbl,
  619. .probe = of_platform_mb862xx_probe,
  620. .remove = __devexit_p(of_platform_mb862xx_remove),
  621. };
  622. #endif
  623. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  624. static int coralp_init(struct mb862xxfb_par *par)
  625. {
  626. int cn, ver;
  627. par->host = par->mmio_base;
  628. par->i2c = par->mmio_base + MB862XX_I2C_BASE;
  629. par->disp = par->mmio_base + MB862XX_DISP_BASE;
  630. par->cap = par->mmio_base + MB862XX_CAP_BASE;
  631. par->draw = par->mmio_base + MB862XX_DRAW_BASE;
  632. par->geo = par->mmio_base + MB862XX_GEO_BASE;
  633. par->pio = par->mmio_base + MB862XX_PIO_BASE;
  634. par->refclk = GC_DISP_REFCLK_400;
  635. ver = inreg(host, GC_CID);
  636. cn = (ver & GC_CID_CNAME_MSK) >> 8;
  637. ver = ver & GC_CID_VERSION_MSK;
  638. if (cn == 3) {
  639. dev_info(par->dev, "Fujitsu Coral-%s GDC Rev.%d found\n",\
  640. (ver == 6) ? "P" : (ver == 8) ? "PA" : "?",
  641. par->pdev->revision);
  642. outreg(host, GC_CCF, GC_CCF_CGE_166 | GC_CCF_COT_133);
  643. udelay(200);
  644. outreg(host, GC_MMR, GC_MMR_CORALP_EVB_VAL);
  645. udelay(10);
  646. /* Clear interrupt status */
  647. outreg(host, GC_IST, 0);
  648. } else {
  649. return -ENODEV;
  650. }
  651. return 0;
  652. }
  653. static int init_dram_ctrl(struct mb862xxfb_par *par)
  654. {
  655. unsigned long i = 0;
  656. /*
  657. * Set io mode first! Spec. says IC may be destroyed
  658. * if not set to SSTL2/LVCMOS before init.
  659. */
  660. outreg(dram_ctrl, GC_DCTL_IOCONT1_IOCONT0, GC_EVB_DCTL_IOCONT1_IOCONT0);
  661. /* DRAM init */
  662. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD);
  663. outreg(dram_ctrl, GC_DCTL_SETTIME1_EMODE, GC_EVB_DCTL_SETTIME1_EMODE);
  664. outreg(dram_ctrl, GC_DCTL_REFRESH_SETTIME2,
  665. GC_EVB_DCTL_REFRESH_SETTIME2);
  666. outreg(dram_ctrl, GC_DCTL_RSV2_RSV1, GC_EVB_DCTL_RSV2_RSV1);
  667. outreg(dram_ctrl, GC_DCTL_DDRIF2_DDRIF1, GC_EVB_DCTL_DDRIF2_DDRIF1);
  668. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES);
  669. /* DLL reset done? */
  670. while ((inreg(dram_ctrl, GC_DCTL_RSV0_STATES) & GC_DCTL_STATES_MSK)) {
  671. udelay(GC_DCTL_INIT_WAIT_INTERVAL);
  672. if (i++ > GC_DCTL_INIT_WAIT_CNT) {
  673. dev_err(par->dev, "VRAM init failed.\n");
  674. return -EINVAL;
  675. }
  676. }
  677. outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD_AFT_RST);
  678. outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES_AFT_RST);
  679. return 0;
  680. }
  681. static int carmine_init(struct mb862xxfb_par *par)
  682. {
  683. unsigned long reg;
  684. par->ctrl = par->mmio_base + MB86297_CTRL_BASE;
  685. par->i2c = par->mmio_base + MB86297_I2C_BASE;
  686. par->disp = par->mmio_base + MB86297_DISP0_BASE;
  687. par->disp1 = par->mmio_base + MB86297_DISP1_BASE;
  688. par->cap = par->mmio_base + MB86297_CAP0_BASE;
  689. par->cap1 = par->mmio_base + MB86297_CAP1_BASE;
  690. par->draw = par->mmio_base + MB86297_DRAW_BASE;
  691. par->dram_ctrl = par->mmio_base + MB86297_DRAMCTRL_BASE;
  692. par->wrback = par->mmio_base + MB86297_WRBACK_BASE;
  693. par->refclk = GC_DISP_REFCLK_533;
  694. /* warm up */
  695. reg = GC_CTRL_CLK_EN_DRAM | GC_CTRL_CLK_EN_2D3D | GC_CTRL_CLK_EN_DISP0;
  696. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  697. /* check for engine module revision */
  698. if (inreg(draw, GC_2D3D_REV) == GC_RE_REVISION)
  699. dev_info(par->dev, "Fujitsu Carmine GDC Rev.%d found\n",
  700. par->pdev->revision);
  701. else
  702. goto err_init;
  703. reg &= ~GC_CTRL_CLK_EN_2D3D;
  704. outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
  705. /* set up vram */
  706. if (init_dram_ctrl(par) < 0)
  707. goto err_init;
  708. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  709. return 0;
  710. err_init:
  711. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  712. return -EINVAL;
  713. }
  714. static inline int mb862xx_pci_gdc_init(struct mb862xxfb_par *par)
  715. {
  716. switch (par->type) {
  717. case BT_CORALP:
  718. return coralp_init(par);
  719. case BT_CARMINE:
  720. return carmine_init(par);
  721. default:
  722. return -ENODEV;
  723. }
  724. }
  725. #define CHIP_ID(id) \
  726. { PCI_DEVICE(PCI_VENDOR_ID_FUJITSU_LIMITED, id) }
  727. static struct pci_device_id mb862xx_pci_tbl[] __devinitdata = {
  728. /* MB86295/MB86296 */
  729. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALP),
  730. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALPA),
  731. /* MB86297 */
  732. CHIP_ID(PCI_DEVICE_ID_FUJITSU_CARMINE),
  733. { 0, }
  734. };
  735. MODULE_DEVICE_TABLE(pci, mb862xx_pci_tbl);
  736. static int __devinit mb862xx_pci_probe(struct pci_dev *pdev,
  737. const struct pci_device_id *ent)
  738. {
  739. struct mb862xxfb_par *par;
  740. struct fb_info *info;
  741. struct device *dev = &pdev->dev;
  742. int ret;
  743. ret = pci_enable_device(pdev);
  744. if (ret < 0) {
  745. dev_err(dev, "Cannot enable PCI device\n");
  746. goto out;
  747. }
  748. info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
  749. if (!info) {
  750. dev_err(dev, "framebuffer alloc failed\n");
  751. ret = -ENOMEM;
  752. goto dis_dev;
  753. }
  754. par = info->par;
  755. par->info = info;
  756. par->dev = dev;
  757. par->pdev = pdev;
  758. par->irq = pdev->irq;
  759. ret = pci_request_regions(pdev, DRV_NAME);
  760. if (ret < 0) {
  761. dev_err(dev, "Cannot reserve region(s) for PCI device\n");
  762. goto rel_fb;
  763. }
  764. switch (pdev->device) {
  765. case PCI_DEVICE_ID_FUJITSU_CORALP:
  766. case PCI_DEVICE_ID_FUJITSU_CORALPA:
  767. par->fb_base_phys = pci_resource_start(par->pdev, 0);
  768. par->mapped_vram = CORALP_MEM_SIZE;
  769. par->mmio_base_phys = par->fb_base_phys + MB862XX_MMIO_BASE;
  770. par->mmio_len = MB862XX_MMIO_SIZE;
  771. par->type = BT_CORALP;
  772. break;
  773. case PCI_DEVICE_ID_FUJITSU_CARMINE:
  774. par->fb_base_phys = pci_resource_start(par->pdev, 2);
  775. par->mmio_base_phys = pci_resource_start(par->pdev, 3);
  776. par->mmio_len = pci_resource_len(par->pdev, 3);
  777. par->mapped_vram = CARMINE_MEM_SIZE;
  778. par->type = BT_CARMINE;
  779. break;
  780. default:
  781. /* should never occur */
  782. goto rel_reg;
  783. }
  784. par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
  785. if (par->fb_base == NULL) {
  786. dev_err(dev, "Cannot map framebuffer\n");
  787. goto rel_reg;
  788. }
  789. par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
  790. if (par->mmio_base == NULL) {
  791. dev_err(dev, "Cannot map registers\n");
  792. ret = -EIO;
  793. goto fb_unmap;
  794. }
  795. dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
  796. (unsigned long long)par->fb_base_phys, (ulong)par->mapped_vram);
  797. dev_dbg(dev, "mmio phys 0x%llx 0x%lx\n",
  798. (unsigned long long)par->mmio_base_phys, (ulong)par->mmio_len);
  799. if (mb862xx_pci_gdc_init(par))
  800. goto io_unmap;
  801. if (request_irq(par->irq, mb862xx_intr, IRQF_DISABLED | IRQF_SHARED,
  802. DRV_NAME, (void *)par)) {
  803. dev_err(dev, "Cannot request irq\n");
  804. goto io_unmap;
  805. }
  806. mb862xxfb_init_fbinfo(info);
  807. if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
  808. dev_err(dev, "Could not allocate cmap for fb_info.\n");
  809. ret = -ENOMEM;
  810. goto free_irq;
  811. }
  812. if ((info->fbops->fb_set_par)(info))
  813. dev_err(dev, "set_var() failed on initial setup?\n");
  814. ret = register_framebuffer(info);
  815. if (ret < 0) {
  816. dev_err(dev, "failed to register framebuffer\n");
  817. goto rel_cmap;
  818. }
  819. pci_set_drvdata(pdev, info);
  820. if (device_create_file(dev, &dev_attr_dispregs))
  821. dev_err(dev, "Can't create sysfs regdump file\n");
  822. if (par->type == BT_CARMINE)
  823. outreg(ctrl, GC_CTRL_INT_MASK, GC_CARMINE_INT_EN);
  824. else
  825. outreg(host, GC_IMASK, GC_INT_EN);
  826. return 0;
  827. rel_cmap:
  828. fb_dealloc_cmap(&info->cmap);
  829. free_irq:
  830. free_irq(par->irq, (void *)par);
  831. io_unmap:
  832. iounmap(par->mmio_base);
  833. fb_unmap:
  834. iounmap(par->fb_base);
  835. rel_reg:
  836. pci_release_regions(pdev);
  837. rel_fb:
  838. framebuffer_release(info);
  839. dis_dev:
  840. pci_disable_device(pdev);
  841. out:
  842. return ret;
  843. }
  844. static void __devexit mb862xx_pci_remove(struct pci_dev *pdev)
  845. {
  846. struct fb_info *fbi = pci_get_drvdata(pdev);
  847. struct mb862xxfb_par *par = fbi->par;
  848. unsigned long reg;
  849. dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
  850. /* display off */
  851. reg = inreg(disp, GC_DCM1);
  852. reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
  853. outreg(disp, GC_DCM1, reg);
  854. if (par->type == BT_CARMINE) {
  855. outreg(ctrl, GC_CTRL_INT_MASK, 0);
  856. outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
  857. } else {
  858. outreg(host, GC_IMASK, 0);
  859. }
  860. device_remove_file(&pdev->dev, &dev_attr_dispregs);
  861. pci_set_drvdata(pdev, NULL);
  862. unregister_framebuffer(fbi);
  863. fb_dealloc_cmap(&fbi->cmap);
  864. free_irq(par->irq, (void *)par);
  865. iounmap(par->mmio_base);
  866. iounmap(par->fb_base);
  867. pci_release_regions(pdev);
  868. framebuffer_release(fbi);
  869. pci_disable_device(pdev);
  870. }
  871. static struct pci_driver mb862xxfb_pci_driver = {
  872. .name = DRV_NAME,
  873. .id_table = mb862xx_pci_tbl,
  874. .probe = mb862xx_pci_probe,
  875. .remove = __devexit_p(mb862xx_pci_remove),
  876. };
  877. #endif
  878. static int __devinit mb862xxfb_init(void)
  879. {
  880. int ret = -ENODEV;
  881. #if defined(CONFIG_FB_MB862XX_LIME)
  882. ret = of_register_platform_driver(&of_platform_mb862xxfb_driver);
  883. #endif
  884. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  885. ret = pci_register_driver(&mb862xxfb_pci_driver);
  886. #endif
  887. return ret;
  888. }
  889. static void __exit mb862xxfb_exit(void)
  890. {
  891. #if defined(CONFIG_FB_MB862XX_LIME)
  892. of_unregister_platform_driver(&of_platform_mb862xxfb_driver);
  893. #endif
  894. #if defined(CONFIG_FB_MB862XX_PCI_GDC)
  895. pci_unregister_driver(&mb862xxfb_pci_driver);
  896. #endif
  897. }
  898. module_init(mb862xxfb_init);
  899. module_exit(mb862xxfb_exit);
  900. MODULE_DESCRIPTION("Fujitsu MB862xx Framebuffer driver");
  901. MODULE_AUTHOR("Anatolij Gustschin <agust@denx.de>");
  902. MODULE_LICENSE("GPL v2");