mb862xx_reg.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /*
  2. * Fujitsu MB862xx Graphics Controller Registers/Bits
  3. */
  4. #ifndef _MB862XX_REG_H
  5. #define _MB862XX_REG_H
  6. #ifdef MB862XX_MMIO_BOTTOM
  7. #define MB862XX_MMIO_BASE 0x03fc0000
  8. #else
  9. #define MB862XX_MMIO_BASE 0x01fc0000
  10. #endif
  11. #define MB862XX_I2C_BASE 0x0000c000
  12. #define MB862XX_DISP_BASE 0x00010000
  13. #define MB862XX_CAP_BASE 0x00018000
  14. #define MB862XX_DRAW_BASE 0x00030000
  15. #define MB862XX_GEO_BASE 0x00038000
  16. #define MB862XX_PIO_BASE 0x00038000
  17. #define MB862XX_MMIO_SIZE 0x40000
  18. /* Host interface/pio registers */
  19. #define GC_IST 0x00000020
  20. #define GC_IMASK 0x00000024
  21. #define GC_SRST 0x0000002c
  22. #define GC_CCF 0x00000038
  23. #define GC_CID 0x000000f0
  24. #define GC_REVISION 0x00000084
  25. #define GC_CCF_CGE_100 0x00000000
  26. #define GC_CCF_CGE_133 0x00040000
  27. #define GC_CCF_CGE_166 0x00080000
  28. #define GC_CCF_COT_100 0x00000000
  29. #define GC_CCF_COT_133 0x00010000
  30. #define GC_CID_CNAME_MSK 0x0000ff00
  31. #define GC_CID_VERSION_MSK 0x000000ff
  32. /* define enabled interrupts hereby */
  33. #define GC_INT_EN 0x00000000
  34. /* Memory interface mode register */
  35. #define GC_MMR 0x0000fffc
  36. /* Display Controller registers */
  37. #define GC_DCM0 0x00000000
  38. #define GC_HTP 0x00000004
  39. #define GC_HDB_HDP 0x00000008
  40. #define GC_VSW_HSW_HSP 0x0000000c
  41. #define GC_VTR 0x00000010
  42. #define GC_VDP_VSP 0x00000014
  43. #define GC_WY_WX 0x00000018
  44. #define GC_WH_WW 0x0000001c
  45. #define GC_L0M 0x00000020
  46. #define GC_L0OA0 0x00000024
  47. #define GC_L0DA0 0x00000028
  48. #define GC_L0DY_L0DX 0x0000002c
  49. #define GC_DCM1 0x00000100
  50. #define GC_L0EM 0x00000110
  51. #define GC_L0WY_L0WX 0x00000114
  52. #define GC_L0WH_L0WW 0x00000118
  53. #define GC_DCM2 0x00000104
  54. #define GC_DCM3 0x00000108
  55. #define GC_CPM_CUTC 0x000000a0
  56. #define GC_CUOA0 0x000000a4
  57. #define GC_CUY0_CUX0 0x000000a8
  58. #define GC_CUOA1 0x000000ac
  59. #define GC_CUY1_CUX1 0x000000b0
  60. #define GC_L0PAL0 0x00000400
  61. #define GC_CPM_CEN0 0x00100000
  62. #define GC_CPM_CEN1 0x00200000
  63. #define GC_DCM01_ESY 0x00000004
  64. #define GC_DCM01_SC 0x00003f00
  65. #define GC_DCM01_RESV 0x00004000
  66. #define GC_DCM01_CKS 0x00008000
  67. #define GC_DCM01_L0E 0x00010000
  68. #define GC_DCM01_DEN 0x80000000
  69. #define GC_L0M_L0C_8 0x00000000
  70. #define GC_L0M_L0C_16 0x80000000
  71. #define GC_L0EM_L0EC_24 0x40000000
  72. #define GC_L0M_L0W_UNIT 64
  73. #define GC_DISP_REFCLK_400 400
  74. /* Carmine specific */
  75. #define MB86297_DRAW_BASE 0x00020000
  76. #define MB86297_DISP0_BASE 0x00100000
  77. #define MB86297_DISP1_BASE 0x00140000
  78. #define MB86297_WRBACK_BASE 0x00180000
  79. #define MB86297_CAP0_BASE 0x00200000
  80. #define MB86297_CAP1_BASE 0x00280000
  81. #define MB86297_DRAMCTRL_BASE 0x00300000
  82. #define MB86297_CTRL_BASE 0x00400000
  83. #define MB86297_I2C_BASE 0x00500000
  84. #define GC_CTRL_STATUS 0x00000000
  85. #define GC_CTRL_INT_MASK 0x00000004
  86. #define GC_CTRL_CLK_ENABLE 0x0000000c
  87. #define GC_CTRL_SOFT_RST 0x00000010
  88. #define GC_CTRL_CLK_EN_DRAM 0x00000001
  89. #define GC_CTRL_CLK_EN_2D3D 0x00000002
  90. #define GC_CTRL_CLK_EN_DISP0 0x00000020
  91. #define GC_CTRL_CLK_EN_DISP1 0x00000040
  92. #define GC_2D3D_REV 0x000004b4
  93. #define GC_RE_REVISION 0x24240200
  94. /* define enabled interrupts hereby */
  95. #define GC_CARMINE_INT_EN 0x00000004
  96. /* DRAM controller */
  97. #define GC_DCTL_MODE_ADD 0x00000000
  98. #define GC_DCTL_SETTIME1_EMODE 0x00000004
  99. #define GC_DCTL_REFRESH_SETTIME2 0x00000008
  100. #define GC_DCTL_RSV0_STATES 0x0000000C
  101. #define GC_DCTL_RSV2_RSV1 0x00000010
  102. #define GC_DCTL_DDRIF2_DDRIF1 0x00000014
  103. #define GC_DCTL_IOCONT1_IOCONT0 0x00000024
  104. #define GC_DCTL_STATES_MSK 0x0000000f
  105. #define GC_DCTL_INIT_WAIT_CNT 3000
  106. #define GC_DCTL_INIT_WAIT_INTERVAL 1
  107. /* DRAM ctrl values for Carmine PCI Eval. board */
  108. #define GC_EVB_DCTL_MODE_ADD 0x012105c3
  109. #define GC_EVB_DCTL_MODE_ADD_AFT_RST 0x002105c3
  110. #define GC_EVB_DCTL_SETTIME1_EMODE 0x47498000
  111. #define GC_EVB_DCTL_REFRESH_SETTIME2 0x00422a22
  112. #define GC_EVB_DCTL_RSV0_STATES 0x00200003
  113. #define GC_EVB_DCTL_RSV0_STATES_AFT_RST 0x00200002
  114. #define GC_EVB_DCTL_RSV2_RSV1 0x0000000f
  115. #define GC_EVB_DCTL_DDRIF2_DDRIF1 0x00556646
  116. #define GC_EVB_DCTL_IOCONT1_IOCONT0 0x05550555
  117. #define GC_DISP_REFCLK_533 533
  118. #endif