qla_fw.h 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_FW_H
  8. #define __QLA_FW_H
  9. #define MBS_CHECKSUM_ERROR 0x4010
  10. #define MBS_INVALID_PRODUCT_KEY 0x4020
  11. /*
  12. * Firmware Options.
  13. */
  14. #define FO1_ENABLE_PUREX BIT_10
  15. #define FO1_DISABLE_LED_CTRL BIT_6
  16. #define FO1_ENABLE_8016 BIT_0
  17. #define FO2_ENABLE_SEL_CLASS2 BIT_5
  18. #define FO3_NO_ABTS_ON_LINKDOWN BIT_14
  19. #define FO3_HOLD_STS_IOCB BIT_12
  20. /*
  21. * Port Database structure definition for ISP 24xx.
  22. */
  23. #define PDO_FORCE_ADISC BIT_1
  24. #define PDO_FORCE_PLOGI BIT_0
  25. #define PORT_DATABASE_24XX_SIZE 64
  26. struct port_database_24xx {
  27. uint16_t flags;
  28. #define PDF_TASK_RETRY_ID BIT_14
  29. #define PDF_FC_TAPE BIT_7
  30. #define PDF_ACK0_CAPABLE BIT_6
  31. #define PDF_FCP2_CONF BIT_5
  32. #define PDF_CLASS_2 BIT_4
  33. #define PDF_HARD_ADDR BIT_1
  34. uint8_t current_login_state;
  35. uint8_t last_login_state;
  36. #define PDS_PLOGI_PENDING 0x03
  37. #define PDS_PLOGI_COMPLETE 0x04
  38. #define PDS_PRLI_PENDING 0x05
  39. #define PDS_PRLI_COMPLETE 0x06
  40. #define PDS_PORT_UNAVAILABLE 0x07
  41. #define PDS_PRLO_PENDING 0x09
  42. #define PDS_LOGO_PENDING 0x11
  43. #define PDS_PRLI2_PENDING 0x12
  44. uint8_t hard_address[3];
  45. uint8_t reserved_1;
  46. uint8_t port_id[3];
  47. uint8_t sequence_id;
  48. uint16_t port_timer;
  49. uint16_t nport_handle; /* N_PORT handle. */
  50. uint16_t receive_data_size;
  51. uint16_t reserved_2;
  52. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  53. /* Bits 15-0 of word 0 */
  54. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  55. /* Bits 15-0 of word 3 */
  56. uint8_t port_name[WWN_SIZE];
  57. uint8_t node_name[WWN_SIZE];
  58. uint8_t reserved_3[24];
  59. };
  60. struct vp_database_24xx {
  61. uint16_t vp_status;
  62. uint8_t options;
  63. uint8_t id;
  64. uint8_t port_name[WWN_SIZE];
  65. uint8_t node_name[WWN_SIZE];
  66. uint16_t port_id_low;
  67. uint16_t port_id_high;
  68. };
  69. struct nvram_24xx {
  70. /* NVRAM header. */
  71. uint8_t id[4];
  72. uint16_t nvram_version;
  73. uint16_t reserved_0;
  74. /* Firmware Initialization Control Block. */
  75. uint16_t version;
  76. uint16_t reserved_1;
  77. uint16_t frame_payload_size;
  78. uint16_t execution_throttle;
  79. uint16_t exchange_count;
  80. uint16_t hard_address;
  81. uint8_t port_name[WWN_SIZE];
  82. uint8_t node_name[WWN_SIZE];
  83. uint16_t login_retry_count;
  84. uint16_t link_down_on_nos;
  85. uint16_t interrupt_delay_timer;
  86. uint16_t login_timeout;
  87. uint32_t firmware_options_1;
  88. uint32_t firmware_options_2;
  89. uint32_t firmware_options_3;
  90. /* Offset 56. */
  91. /*
  92. * BIT 0 = Control Enable
  93. * BIT 1-15 =
  94. *
  95. * BIT 0-7 = Reserved
  96. * BIT 8-10 = Output Swing 1G
  97. * BIT 11-13 = Output Emphasis 1G
  98. * BIT 14-15 = Reserved
  99. *
  100. * BIT 0-7 = Reserved
  101. * BIT 8-10 = Output Swing 2G
  102. * BIT 11-13 = Output Emphasis 2G
  103. * BIT 14-15 = Reserved
  104. *
  105. * BIT 0-7 = Reserved
  106. * BIT 8-10 = Output Swing 4G
  107. * BIT 11-13 = Output Emphasis 4G
  108. * BIT 14-15 = Reserved
  109. */
  110. uint16_t seriallink_options[4];
  111. uint16_t reserved_2[16];
  112. /* Offset 96. */
  113. uint16_t reserved_3[16];
  114. /* PCIe table entries. */
  115. uint16_t reserved_4[16];
  116. /* Offset 160. */
  117. uint16_t reserved_5[16];
  118. /* Offset 192. */
  119. uint16_t reserved_6[16];
  120. /* Offset 224. */
  121. uint16_t reserved_7[16];
  122. /*
  123. * BIT 0 = Enable spinup delay
  124. * BIT 1 = Disable BIOS
  125. * BIT 2 = Enable Memory Map BIOS
  126. * BIT 3 = Enable Selectable Boot
  127. * BIT 4 = Disable RISC code load
  128. * BIT 5 = Disable Serdes
  129. * BIT 6 =
  130. * BIT 7 =
  131. *
  132. * BIT 8 =
  133. * BIT 9 =
  134. * BIT 10 = Enable lip full login
  135. * BIT 11 = Enable target reset
  136. * BIT 12 =
  137. * BIT 13 =
  138. * BIT 14 =
  139. * BIT 15 = Enable alternate WWN
  140. *
  141. * BIT 16-31 =
  142. */
  143. uint32_t host_p;
  144. uint8_t alternate_port_name[WWN_SIZE];
  145. uint8_t alternate_node_name[WWN_SIZE];
  146. uint8_t boot_port_name[WWN_SIZE];
  147. uint16_t boot_lun_number;
  148. uint16_t reserved_8;
  149. uint8_t alt1_boot_port_name[WWN_SIZE];
  150. uint16_t alt1_boot_lun_number;
  151. uint16_t reserved_9;
  152. uint8_t alt2_boot_port_name[WWN_SIZE];
  153. uint16_t alt2_boot_lun_number;
  154. uint16_t reserved_10;
  155. uint8_t alt3_boot_port_name[WWN_SIZE];
  156. uint16_t alt3_boot_lun_number;
  157. uint16_t reserved_11;
  158. /*
  159. * BIT 0 = Selective Login
  160. * BIT 1 = Alt-Boot Enable
  161. * BIT 2 = Reserved
  162. * BIT 3 = Boot Order List
  163. * BIT 4 = Reserved
  164. * BIT 5 = Selective LUN
  165. * BIT 6 = Reserved
  166. * BIT 7-31 =
  167. */
  168. uint32_t efi_parameters;
  169. uint8_t reset_delay;
  170. uint8_t reserved_12;
  171. uint16_t reserved_13;
  172. uint16_t boot_id_number;
  173. uint16_t reserved_14;
  174. uint16_t max_luns_per_target;
  175. uint16_t reserved_15;
  176. uint16_t port_down_retry_count;
  177. uint16_t link_down_timeout;
  178. /* FCode parameters. */
  179. uint16_t fcode_parameter;
  180. uint16_t reserved_16[3];
  181. /* Offset 352. */
  182. uint8_t prev_drv_ver_major;
  183. uint8_t prev_drv_ver_submajob;
  184. uint8_t prev_drv_ver_minor;
  185. uint8_t prev_drv_ver_subminor;
  186. uint16_t prev_bios_ver_major;
  187. uint16_t prev_bios_ver_minor;
  188. uint16_t prev_efi_ver_major;
  189. uint16_t prev_efi_ver_minor;
  190. uint16_t prev_fw_ver_major;
  191. uint8_t prev_fw_ver_minor;
  192. uint8_t prev_fw_ver_subminor;
  193. uint16_t reserved_17[8];
  194. /* Offset 384. */
  195. uint16_t reserved_18[16];
  196. /* Offset 416. */
  197. uint16_t reserved_19[16];
  198. /* Offset 448. */
  199. uint16_t reserved_20[16];
  200. /* Offset 480. */
  201. uint8_t model_name[16];
  202. uint16_t reserved_21[2];
  203. /* Offset 500. */
  204. /* HW Parameter Block. */
  205. uint16_t pcie_table_sig;
  206. uint16_t pcie_table_offset;
  207. uint16_t subsystem_vendor_id;
  208. uint16_t subsystem_device_id;
  209. uint32_t checksum;
  210. };
  211. /*
  212. * ISP Initialization Control Block.
  213. * Little endian except where noted.
  214. */
  215. #define ICB_VERSION 1
  216. struct init_cb_24xx {
  217. uint16_t version;
  218. uint16_t reserved_1;
  219. uint16_t frame_payload_size;
  220. uint16_t execution_throttle;
  221. uint16_t exchange_count;
  222. uint16_t hard_address;
  223. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  224. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  225. uint16_t response_q_inpointer;
  226. uint16_t request_q_outpointer;
  227. uint16_t login_retry_count;
  228. uint16_t prio_request_q_outpointer;
  229. uint16_t response_q_length;
  230. uint16_t request_q_length;
  231. uint16_t link_down_on_nos; /* Milliseconds. */
  232. uint16_t prio_request_q_length;
  233. uint32_t request_q_address[2];
  234. uint32_t response_q_address[2];
  235. uint32_t prio_request_q_address[2];
  236. uint16_t msix;
  237. uint8_t reserved_2[6];
  238. uint16_t atio_q_inpointer;
  239. uint16_t atio_q_length;
  240. uint32_t atio_q_address[2];
  241. uint16_t interrupt_delay_timer; /* 100us increments. */
  242. uint16_t login_timeout;
  243. /*
  244. * BIT 0 = Enable Hard Loop Id
  245. * BIT 1 = Enable Fairness
  246. * BIT 2 = Enable Full-Duplex
  247. * BIT 3 = Reserved
  248. * BIT 4 = Enable Target Mode
  249. * BIT 5 = Disable Initiator Mode
  250. * BIT 6 = Reserved
  251. * BIT 7 = Reserved
  252. *
  253. * BIT 8 = Reserved
  254. * BIT 9 = Non Participating LIP
  255. * BIT 10 = Descending Loop ID Search
  256. * BIT 11 = Acquire Loop ID in LIPA
  257. * BIT 12 = Reserved
  258. * BIT 13 = Full Login after LIP
  259. * BIT 14 = Node Name Option
  260. * BIT 15-31 = Reserved
  261. */
  262. uint32_t firmware_options_1;
  263. /*
  264. * BIT 0 = Operation Mode bit 0
  265. * BIT 1 = Operation Mode bit 1
  266. * BIT 2 = Operation Mode bit 2
  267. * BIT 3 = Operation Mode bit 3
  268. * BIT 4 = Connection Options bit 0
  269. * BIT 5 = Connection Options bit 1
  270. * BIT 6 = Connection Options bit 2
  271. * BIT 7 = Enable Non part on LIHA failure
  272. *
  273. * BIT 8 = Enable Class 2
  274. * BIT 9 = Enable ACK0
  275. * BIT 10 = Reserved
  276. * BIT 11 = Enable FC-SP Security
  277. * BIT 12 = FC Tape Enable
  278. * BIT 13 = Reserved
  279. * BIT 14 = Enable Target PRLI Control
  280. * BIT 15-31 = Reserved
  281. */
  282. uint32_t firmware_options_2;
  283. /*
  284. * BIT 0 = Reserved
  285. * BIT 1 = Soft ID only
  286. * BIT 2 = Reserved
  287. * BIT 3 = Reserved
  288. * BIT 4 = FCP RSP Payload bit 0
  289. * BIT 5 = FCP RSP Payload bit 1
  290. * BIT 6 = Enable Receive Out-of-Order data frame handling
  291. * BIT 7 = Disable Automatic PLOGI on Local Loop
  292. *
  293. * BIT 8 = Reserved
  294. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  295. * BIT 10 = Reserved
  296. * BIT 11 = Reserved
  297. * BIT 12 = Reserved
  298. * BIT 13 = Data Rate bit 0
  299. * BIT 14 = Data Rate bit 1
  300. * BIT 15 = Data Rate bit 2
  301. * BIT 16 = Enable 75 ohm Termination Select
  302. * BIT 17-31 = Reserved
  303. */
  304. uint32_t firmware_options_3;
  305. uint16_t qos;
  306. uint16_t rid;
  307. uint8_t reserved_3[20];
  308. };
  309. /*
  310. * ISP queue - command entry structure definition.
  311. */
  312. #define COMMAND_TYPE_6 0x48 /* Command Type 6 entry */
  313. struct cmd_type_6 {
  314. uint8_t entry_type; /* Entry type. */
  315. uint8_t entry_count; /* Entry count. */
  316. uint8_t sys_define; /* System defined. */
  317. uint8_t entry_status; /* Entry Status. */
  318. uint32_t handle; /* System handle. */
  319. uint16_t nport_handle; /* N_PORT handle. */
  320. uint16_t timeout; /* Command timeout. */
  321. uint16_t dseg_count; /* Data segment count. */
  322. uint16_t fcp_rsp_dsd_len; /* FCP_RSP DSD length. */
  323. struct scsi_lun lun; /* FCP LUN (BE). */
  324. uint16_t control_flags; /* Control flags. */
  325. #define CF_DATA_SEG_DESCR_ENABLE BIT_2
  326. #define CF_READ_DATA BIT_1
  327. #define CF_WRITE_DATA BIT_0
  328. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  329. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  330. uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
  331. uint32_t byte_count; /* Total byte count. */
  332. uint8_t port_id[3]; /* PortID of destination port. */
  333. uint8_t vp_index;
  334. uint32_t fcp_data_dseg_address[2]; /* Data segment address. */
  335. uint16_t fcp_data_dseg_len; /* Data segment length. */
  336. uint16_t reserved_1; /* MUST be set to 0. */
  337. };
  338. #define COMMAND_TYPE_7 0x18 /* Command Type 7 entry */
  339. struct cmd_type_7 {
  340. uint8_t entry_type; /* Entry type. */
  341. uint8_t entry_count; /* Entry count. */
  342. uint8_t sys_define; /* System defined. */
  343. uint8_t entry_status; /* Entry Status. */
  344. uint32_t handle; /* System handle. */
  345. uint16_t nport_handle; /* N_PORT handle. */
  346. uint16_t timeout; /* Command timeout. */
  347. #define FW_MAX_TIMEOUT 0x1999
  348. uint16_t dseg_count; /* Data segment count. */
  349. uint16_t reserved_1;
  350. struct scsi_lun lun; /* FCP LUN (BE). */
  351. uint16_t task_mgmt_flags; /* Task management flags. */
  352. #define TMF_CLEAR_ACA BIT_14
  353. #define TMF_TARGET_RESET BIT_13
  354. #define TMF_LUN_RESET BIT_12
  355. #define TMF_CLEAR_TASK_SET BIT_10
  356. #define TMF_ABORT_TASK_SET BIT_9
  357. #define TMF_DSD_LIST_ENABLE BIT_2
  358. #define TMF_READ_DATA BIT_1
  359. #define TMF_WRITE_DATA BIT_0
  360. uint8_t task;
  361. #define TSK_SIMPLE 0
  362. #define TSK_HEAD_OF_QUEUE 1
  363. #define TSK_ORDERED 2
  364. #define TSK_ACA 4
  365. #define TSK_UNTAGGED 5
  366. uint8_t crn;
  367. uint8_t fcp_cdb[MAX_CMDSZ]; /* SCSI command words. */
  368. uint32_t byte_count; /* Total byte count. */
  369. uint8_t port_id[3]; /* PortID of destination port. */
  370. uint8_t vp_index;
  371. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  372. uint32_t dseg_0_len; /* Data segment 0 length. */
  373. };
  374. /*
  375. * ISP queue - status entry structure definition.
  376. */
  377. #define STATUS_TYPE 0x03 /* Status entry. */
  378. struct sts_entry_24xx {
  379. uint8_t entry_type; /* Entry type. */
  380. uint8_t entry_count; /* Entry count. */
  381. uint8_t sys_define; /* System defined. */
  382. uint8_t entry_status; /* Entry Status. */
  383. uint32_t handle; /* System handle. */
  384. uint16_t comp_status; /* Completion status. */
  385. uint16_t ox_id; /* OX_ID used by the firmware. */
  386. uint32_t residual_len; /* FW calc residual transfer length. */
  387. uint16_t reserved_1;
  388. uint16_t state_flags; /* State flags. */
  389. #define SF_TRANSFERRED_DATA BIT_11
  390. #define SF_FCP_RSP_DMA BIT_0
  391. uint16_t reserved_2;
  392. uint16_t scsi_status; /* SCSI status. */
  393. #define SS_CONFIRMATION_REQ BIT_12
  394. uint32_t rsp_residual_count; /* FCP RSP residual count. */
  395. uint32_t sense_len; /* FCP SENSE length. */
  396. uint32_t rsp_data_len; /* FCP response data length. */
  397. uint8_t data[28]; /* FCP response/sense information. */
  398. };
  399. /*
  400. * Status entry completion status
  401. */
  402. #define CS_DATA_REASSEMBLY_ERROR 0x11 /* Data Reassembly Error.. */
  403. #define CS_ABTS_BY_TARGET 0x13 /* Target send ABTS to abort IOCB. */
  404. #define CS_FW_RESOURCE 0x2C /* Firmware Resource Unavailable. */
  405. #define CS_TASK_MGMT_OVERRUN 0x30 /* Task management overrun (8+). */
  406. #define CS_ABORT_BY_TARGET 0x47 /* Abort By Target. */
  407. /*
  408. * ISP queue - marker entry structure definition.
  409. */
  410. #define MARKER_TYPE 0x04 /* Marker entry. */
  411. struct mrk_entry_24xx {
  412. uint8_t entry_type; /* Entry type. */
  413. uint8_t entry_count; /* Entry count. */
  414. uint8_t handle_count; /* Handle count. */
  415. uint8_t entry_status; /* Entry Status. */
  416. uint32_t handle; /* System handle. */
  417. uint16_t nport_handle; /* N_PORT handle. */
  418. uint8_t modifier; /* Modifier (7-0). */
  419. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  420. #define MK_SYNC_ID 1 /* Synchronize ID */
  421. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  422. uint8_t reserved_1;
  423. uint8_t reserved_2;
  424. uint8_t vp_index;
  425. uint16_t reserved_3;
  426. uint8_t lun[8]; /* FCP LUN (BE). */
  427. uint8_t reserved_4[40];
  428. };
  429. /*
  430. * ISP queue - CT Pass-Through entry structure definition.
  431. */
  432. #define CT_IOCB_TYPE 0x29 /* CT Pass-Through IOCB entry */
  433. struct ct_entry_24xx {
  434. uint8_t entry_type; /* Entry type. */
  435. uint8_t entry_count; /* Entry count. */
  436. uint8_t sys_define; /* System Defined. */
  437. uint8_t entry_status; /* Entry Status. */
  438. uint32_t handle; /* System handle. */
  439. uint16_t comp_status; /* Completion status. */
  440. uint16_t nport_handle; /* N_PORT handle. */
  441. uint16_t cmd_dsd_count;
  442. uint8_t vp_index;
  443. uint8_t reserved_1;
  444. uint16_t timeout; /* Command timeout. */
  445. uint16_t reserved_2;
  446. uint16_t rsp_dsd_count;
  447. uint8_t reserved_3[10];
  448. uint32_t rsp_byte_count;
  449. uint32_t cmd_byte_count;
  450. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  451. uint32_t dseg_0_len; /* Data segment 0 length. */
  452. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  453. uint32_t dseg_1_len; /* Data segment 1 length. */
  454. };
  455. /*
  456. * ISP queue - ELS Pass-Through entry structure definition.
  457. */
  458. #define ELS_IOCB_TYPE 0x53 /* ELS Pass-Through IOCB entry */
  459. struct els_entry_24xx {
  460. uint8_t entry_type; /* Entry type. */
  461. uint8_t entry_count; /* Entry count. */
  462. uint8_t sys_define; /* System Defined. */
  463. uint8_t entry_status; /* Entry Status. */
  464. uint32_t handle; /* System handle. */
  465. uint16_t reserved_1;
  466. uint16_t nport_handle; /* N_PORT handle. */
  467. uint16_t tx_dsd_count;
  468. uint8_t vp_index;
  469. uint8_t sof_type;
  470. #define EST_SOFI3 (1 << 4)
  471. #define EST_SOFI2 (3 << 4)
  472. uint32_t rx_xchg_address; /* Receive exchange address. */
  473. uint16_t rx_dsd_count;
  474. uint8_t opcode;
  475. uint8_t reserved_2;
  476. uint8_t port_id[3];
  477. uint8_t reserved_3;
  478. uint16_t reserved_4;
  479. uint16_t control_flags; /* Control flags. */
  480. #define ECF_PAYLOAD_DESCR_MASK (BIT_15|BIT_14|BIT_13)
  481. #define EPD_ELS_COMMAND (0 << 13)
  482. #define EPD_ELS_ACC (1 << 13)
  483. #define EPD_ELS_RJT (2 << 13)
  484. #define EPD_RX_XCHG (3 << 13)
  485. #define ECF_CLR_PASSTHRU_PEND BIT_12
  486. #define ECF_INCL_FRAME_HDR BIT_11
  487. uint32_t rx_byte_count;
  488. uint32_t tx_byte_count;
  489. uint32_t tx_address[2]; /* Data segment 0 address. */
  490. uint32_t tx_len; /* Data segment 0 length. */
  491. uint32_t rx_address[2]; /* Data segment 1 address. */
  492. uint32_t rx_len; /* Data segment 1 length. */
  493. };
  494. /*
  495. * ISP queue - Mailbox Command entry structure definition.
  496. */
  497. #define MBX_IOCB_TYPE 0x39
  498. struct mbx_entry_24xx {
  499. uint8_t entry_type; /* Entry type. */
  500. uint8_t entry_count; /* Entry count. */
  501. uint8_t handle_count; /* Handle count. */
  502. uint8_t entry_status; /* Entry Status. */
  503. uint32_t handle; /* System handle. */
  504. uint16_t mbx[28];
  505. };
  506. #define LOGINOUT_PORT_IOCB_TYPE 0x52 /* Login/Logout Port entry. */
  507. struct logio_entry_24xx {
  508. uint8_t entry_type; /* Entry type. */
  509. uint8_t entry_count; /* Entry count. */
  510. uint8_t sys_define; /* System defined. */
  511. uint8_t entry_status; /* Entry Status. */
  512. uint32_t handle; /* System handle. */
  513. uint16_t comp_status; /* Completion status. */
  514. #define CS_LOGIO_ERROR 0x31 /* Login/Logout IOCB error. */
  515. uint16_t nport_handle; /* N_PORT handle. */
  516. uint16_t control_flags; /* Control flags. */
  517. /* Modifiers. */
  518. #define LCF_INCLUDE_SNS BIT_10 /* Include SNS (FFFFFC) during LOGO. */
  519. #define LCF_FCP2_OVERRIDE BIT_9 /* Set/Reset word 3 of PRLI. */
  520. #define LCF_CLASS_2 BIT_8 /* Enable class 2 during PLOGI. */
  521. #define LCF_FREE_NPORT BIT_7 /* Release NPORT handle after LOGO. */
  522. #define LCF_EXPL_LOGO BIT_6 /* Perform an explicit LOGO. */
  523. #define LCF_SKIP_PRLI BIT_5 /* Skip PRLI after PLOGI. */
  524. #define LCF_IMPL_LOGO_ALL BIT_5 /* Implicit LOGO to all ports. */
  525. #define LCF_COND_PLOGI BIT_4 /* PLOGI only if not logged-in. */
  526. #define LCF_IMPL_LOGO BIT_4 /* Perform an implicit LOGO. */
  527. #define LCF_IMPL_PRLO BIT_4 /* Perform an implicit PRLO. */
  528. /* Commands. */
  529. #define LCF_COMMAND_PLOGI 0x00 /* PLOGI. */
  530. #define LCF_COMMAND_PRLI 0x01 /* PRLI. */
  531. #define LCF_COMMAND_PDISC 0x02 /* PDISC. */
  532. #define LCF_COMMAND_ADISC 0x03 /* ADISC. */
  533. #define LCF_COMMAND_LOGO 0x08 /* LOGO. */
  534. #define LCF_COMMAND_PRLO 0x09 /* PRLO. */
  535. #define LCF_COMMAND_TPRLO 0x0A /* TPRLO. */
  536. uint8_t vp_index;
  537. uint8_t reserved_1;
  538. uint8_t port_id[3]; /* PortID of destination port. */
  539. uint8_t rsp_size; /* Response size in 32bit words. */
  540. uint32_t io_parameter[11]; /* General I/O parameters. */
  541. #define LSC_SCODE_NOLINK 0x01
  542. #define LSC_SCODE_NOIOCB 0x02
  543. #define LSC_SCODE_NOXCB 0x03
  544. #define LSC_SCODE_CMD_FAILED 0x04
  545. #define LSC_SCODE_NOFABRIC 0x05
  546. #define LSC_SCODE_FW_NOT_READY 0x07
  547. #define LSC_SCODE_NOT_LOGGED_IN 0x09
  548. #define LSC_SCODE_NOPCB 0x0A
  549. #define LSC_SCODE_ELS_REJECT 0x18
  550. #define LSC_SCODE_CMD_PARAM_ERR 0x19
  551. #define LSC_SCODE_PORTID_USED 0x1A
  552. #define LSC_SCODE_NPORT_USED 0x1B
  553. #define LSC_SCODE_NONPORT 0x1C
  554. #define LSC_SCODE_LOGGED_IN 0x1D
  555. #define LSC_SCODE_NOFLOGI_ACC 0x1F
  556. };
  557. #define TSK_MGMT_IOCB_TYPE 0x14
  558. struct tsk_mgmt_entry {
  559. uint8_t entry_type; /* Entry type. */
  560. uint8_t entry_count; /* Entry count. */
  561. uint8_t handle_count; /* Handle count. */
  562. uint8_t entry_status; /* Entry Status. */
  563. uint32_t handle; /* System handle. */
  564. uint16_t nport_handle; /* N_PORT handle. */
  565. uint16_t reserved_1;
  566. uint16_t delay; /* Activity delay in seconds. */
  567. uint16_t timeout; /* Command timeout. */
  568. struct scsi_lun lun; /* FCP LUN (BE). */
  569. uint32_t control_flags; /* Control Flags. */
  570. #define TCF_NOTMCMD_TO_TARGET BIT_31
  571. #define TCF_LUN_RESET BIT_4
  572. #define TCF_ABORT_TASK_SET BIT_3
  573. #define TCF_CLEAR_TASK_SET BIT_2
  574. #define TCF_TARGET_RESET BIT_1
  575. #define TCF_CLEAR_ACA BIT_0
  576. uint8_t reserved_2[20];
  577. uint8_t port_id[3]; /* PortID of destination port. */
  578. uint8_t vp_index;
  579. uint8_t reserved_3[12];
  580. };
  581. #define ABORT_IOCB_TYPE 0x33
  582. struct abort_entry_24xx {
  583. uint8_t entry_type; /* Entry type. */
  584. uint8_t entry_count; /* Entry count. */
  585. uint8_t handle_count; /* Handle count. */
  586. uint8_t entry_status; /* Entry Status. */
  587. uint32_t handle; /* System handle. */
  588. uint16_t nport_handle; /* N_PORT handle. */
  589. /* or Completion status. */
  590. uint16_t options; /* Options. */
  591. #define AOF_NO_ABTS BIT_0 /* Do not send any ABTS. */
  592. uint32_t handle_to_abort; /* System handle to abort. */
  593. uint16_t req_que_no;
  594. uint8_t reserved_1[30];
  595. uint8_t port_id[3]; /* PortID of destination port. */
  596. uint8_t vp_index;
  597. uint8_t reserved_2[12];
  598. };
  599. /*
  600. * ISP I/O Register Set structure definitions.
  601. */
  602. struct device_reg_24xx {
  603. uint32_t flash_addr; /* Flash/NVRAM BIOS address. */
  604. #define FARX_DATA_FLAG BIT_31
  605. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  606. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  607. #define FARX_ACCESS_NVRAM_CONF 0x7FFF0000
  608. #define FARX_ACCESS_NVRAM_DATA 0x7FFE0000
  609. #define FA_NVRAM_FUNC0_ADDR 0x80
  610. #define FA_NVRAM_FUNC1_ADDR 0x180
  611. #define FA_NVRAM_VPD_SIZE 0x200
  612. #define FA_NVRAM_VPD0_ADDR 0x00
  613. #define FA_NVRAM_VPD1_ADDR 0x100
  614. #define FA_BOOT_CODE_ADDR 0x00000
  615. /*
  616. * RISC code begins at offset 512KB
  617. * within flash. Consisting of two
  618. * contiguous RISC code segments.
  619. */
  620. #define FA_RISC_CODE_ADDR 0x20000
  621. #define FA_RISC_CODE_SEGMENTS 2
  622. #define FA_FLASH_DESCR_ADDR_24 0x11000
  623. #define FA_FLASH_LAYOUT_ADDR_24 0x11400
  624. #define FA_NPIV_CONF0_ADDR_24 0x16000
  625. #define FA_NPIV_CONF1_ADDR_24 0x17000
  626. #define FA_FW_AREA_ADDR 0x40000
  627. #define FA_VPD_NVRAM_ADDR 0x48000
  628. #define FA_FEATURE_ADDR 0x4C000
  629. #define FA_FLASH_DESCR_ADDR 0x50000
  630. #define FA_FLASH_LAYOUT_ADDR 0x50400
  631. #define FA_HW_EVENT0_ADDR 0x54000
  632. #define FA_HW_EVENT1_ADDR 0x54400
  633. #define FA_HW_EVENT_SIZE 0x200
  634. #define FA_HW_EVENT_ENTRY_SIZE 4
  635. #define FA_NPIV_CONF0_ADDR 0x5C000
  636. #define FA_NPIV_CONF1_ADDR 0x5D000
  637. /*
  638. * Flash Error Log Event Codes.
  639. */
  640. #define HW_EVENT_RESET_ERR 0xF00B
  641. #define HW_EVENT_ISP_ERR 0xF020
  642. #define HW_EVENT_PARITY_ERR 0xF022
  643. #define HW_EVENT_NVRAM_CHKSUM_ERR 0xF023
  644. #define HW_EVENT_FLASH_FW_ERR 0xF024
  645. uint32_t flash_data; /* Flash/NVRAM BIOS data. */
  646. uint32_t ctrl_status; /* Control/Status. */
  647. #define CSRX_FLASH_ACCESS_ERROR BIT_18 /* Flash/NVRAM Access Error. */
  648. #define CSRX_DMA_ACTIVE BIT_17 /* DMA Active status. */
  649. #define CSRX_DMA_SHUTDOWN BIT_16 /* DMA Shutdown control status. */
  650. #define CSRX_FUNCTION BIT_15 /* Function number. */
  651. /* PCI-X Bus Mode. */
  652. #define CSRX_PCIX_BUS_MODE_MASK (BIT_11|BIT_10|BIT_9|BIT_8)
  653. #define PBM_PCI_33MHZ (0 << 8)
  654. #define PBM_PCIX_M1_66MHZ (1 << 8)
  655. #define PBM_PCIX_M1_100MHZ (2 << 8)
  656. #define PBM_PCIX_M1_133MHZ (3 << 8)
  657. #define PBM_PCIX_M2_66MHZ (5 << 8)
  658. #define PBM_PCIX_M2_100MHZ (6 << 8)
  659. #define PBM_PCIX_M2_133MHZ (7 << 8)
  660. #define PBM_PCI_66MHZ (8 << 8)
  661. /* Max Write Burst byte count. */
  662. #define CSRX_MAX_WRT_BURST_MASK (BIT_5|BIT_4)
  663. #define MWB_512_BYTES (0 << 4)
  664. #define MWB_1024_BYTES (1 << 4)
  665. #define MWB_2048_BYTES (2 << 4)
  666. #define MWB_4096_BYTES (3 << 4)
  667. #define CSRX_64BIT_SLOT BIT_2 /* PCI 64-Bit Bus Slot. */
  668. #define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */
  669. #define CSRX_ISP_SOFT_RESET BIT_0 /* ISP soft reset. */
  670. uint32_t ictrl; /* Interrupt control. */
  671. #define ICRX_EN_RISC_INT BIT_3 /* Enable RISC interrupts on PCI. */
  672. uint32_t istatus; /* Interrupt status. */
  673. #define ISRX_RISC_INT BIT_3 /* RISC interrupt. */
  674. uint32_t unused_1[2]; /* Gap. */
  675. /* Request Queue. */
  676. uint32_t req_q_in; /* In-Pointer. */
  677. uint32_t req_q_out; /* Out-Pointer. */
  678. /* Response Queue. */
  679. uint32_t rsp_q_in; /* In-Pointer. */
  680. uint32_t rsp_q_out; /* Out-Pointer. */
  681. /* Priority Request Queue. */
  682. uint32_t preq_q_in; /* In-Pointer. */
  683. uint32_t preq_q_out; /* Out-Pointer. */
  684. uint32_t unused_2[2]; /* Gap. */
  685. /* ATIO Queue. */
  686. uint32_t atio_q_in; /* In-Pointer. */
  687. uint32_t atio_q_out; /* Out-Pointer. */
  688. uint32_t host_status;
  689. #define HSRX_RISC_INT BIT_15 /* RISC to Host interrupt. */
  690. #define HSRX_RISC_PAUSED BIT_8 /* RISC Paused. */
  691. uint32_t hccr; /* Host command & control register. */
  692. /* HCCR statuses. */
  693. #define HCCRX_HOST_INT BIT_6 /* Host to RISC interrupt bit. */
  694. #define HCCRX_RISC_RESET BIT_5 /* RISC Reset mode bit. */
  695. /* HCCR commands. */
  696. /* NOOP. */
  697. #define HCCRX_NOOP 0x00000000
  698. /* Set RISC Reset. */
  699. #define HCCRX_SET_RISC_RESET 0x10000000
  700. /* Clear RISC Reset. */
  701. #define HCCRX_CLR_RISC_RESET 0x20000000
  702. /* Set RISC Pause. */
  703. #define HCCRX_SET_RISC_PAUSE 0x30000000
  704. /* Releases RISC Pause. */
  705. #define HCCRX_REL_RISC_PAUSE 0x40000000
  706. /* Set HOST to RISC interrupt. */
  707. #define HCCRX_SET_HOST_INT 0x50000000
  708. /* Clear HOST to RISC interrupt. */
  709. #define HCCRX_CLR_HOST_INT 0x60000000
  710. /* Clear RISC to PCI interrupt. */
  711. #define HCCRX_CLR_RISC_INT 0xA0000000
  712. uint32_t gpiod; /* GPIO Data register. */
  713. /* LED update mask. */
  714. #define GPDX_LED_UPDATE_MASK (BIT_20|BIT_19|BIT_18)
  715. /* Data update mask. */
  716. #define GPDX_DATA_UPDATE_MASK (BIT_17|BIT_16)
  717. /* Data update mask. */
  718. #define GPDX_DATA_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  719. /* LED control mask. */
  720. #define GPDX_LED_COLOR_MASK (BIT_4|BIT_3|BIT_2)
  721. /* LED bit values. Color names as
  722. * referenced in fw spec.
  723. */
  724. #define GPDX_LED_YELLOW_ON BIT_2
  725. #define GPDX_LED_GREEN_ON BIT_3
  726. #define GPDX_LED_AMBER_ON BIT_4
  727. /* Data in/out. */
  728. #define GPDX_DATA_INOUT (BIT_1|BIT_0)
  729. uint32_t gpioe; /* GPIO Enable register. */
  730. /* Enable update mask. */
  731. #define GPEX_ENABLE_UPDATE_MASK (BIT_17|BIT_16)
  732. /* Enable update mask. */
  733. #define GPEX_ENABLE_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  734. /* Enable. */
  735. #define GPEX_ENABLE (BIT_1|BIT_0)
  736. uint32_t iobase_addr; /* I/O Bus Base Address register. */
  737. uint32_t unused_3[10]; /* Gap. */
  738. uint16_t mailbox0;
  739. uint16_t mailbox1;
  740. uint16_t mailbox2;
  741. uint16_t mailbox3;
  742. uint16_t mailbox4;
  743. uint16_t mailbox5;
  744. uint16_t mailbox6;
  745. uint16_t mailbox7;
  746. uint16_t mailbox8;
  747. uint16_t mailbox9;
  748. uint16_t mailbox10;
  749. uint16_t mailbox11;
  750. uint16_t mailbox12;
  751. uint16_t mailbox13;
  752. uint16_t mailbox14;
  753. uint16_t mailbox15;
  754. uint16_t mailbox16;
  755. uint16_t mailbox17;
  756. uint16_t mailbox18;
  757. uint16_t mailbox19;
  758. uint16_t mailbox20;
  759. uint16_t mailbox21;
  760. uint16_t mailbox22;
  761. uint16_t mailbox23;
  762. uint16_t mailbox24;
  763. uint16_t mailbox25;
  764. uint16_t mailbox26;
  765. uint16_t mailbox27;
  766. uint16_t mailbox28;
  767. uint16_t mailbox29;
  768. uint16_t mailbox30;
  769. uint16_t mailbox31;
  770. uint32_t iobase_window;
  771. uint32_t iobase_c4;
  772. uint32_t iobase_c8;
  773. uint32_t unused_4_1[6]; /* Gap. */
  774. uint32_t iobase_q;
  775. uint32_t unused_5[2]; /* Gap. */
  776. uint32_t iobase_select;
  777. uint32_t unused_6[2]; /* Gap. */
  778. uint32_t iobase_sdata;
  779. };
  780. /* Trace Control *************************************************************/
  781. #define TC_AEN_DISABLE 0
  782. #define TC_EFT_ENABLE 4
  783. #define TC_EFT_DISABLE 5
  784. #define TC_FCE_ENABLE 8
  785. #define TC_FCE_OPTIONS 0
  786. #define TC_FCE_DEFAULT_RX_SIZE 2112
  787. #define TC_FCE_DEFAULT_TX_SIZE 2112
  788. #define TC_FCE_DISABLE 9
  789. #define TC_FCE_DISABLE_TRACE BIT_0
  790. /* MID Support ***************************************************************/
  791. #define MIN_MULTI_ID_FABRIC 64 /* Must be power-of-2. */
  792. #define MAX_MULTI_ID_FABRIC 256 /* ... */
  793. #define for_each_mapped_vp_idx(_ha, _idx) \
  794. for (_idx = find_next_bit((_ha)->vp_idx_map, \
  795. (_ha)->max_npiv_vports + 1, 1); \
  796. _idx <= (_ha)->max_npiv_vports; \
  797. _idx = find_next_bit((_ha)->vp_idx_map, \
  798. (_ha)->max_npiv_vports + 1, _idx + 1)) \
  799. struct mid_conf_entry_24xx {
  800. uint16_t reserved_1;
  801. /*
  802. * BIT 0 = Enable Hard Loop Id
  803. * BIT 1 = Acquire Loop ID in LIPA
  804. * BIT 2 = ID not Acquired
  805. * BIT 3 = Enable VP
  806. * BIT 4 = Enable Initiator Mode
  807. * BIT 5 = Disable Target Mode
  808. * BIT 6-7 = Reserved
  809. */
  810. uint8_t options;
  811. uint8_t hard_address;
  812. uint8_t port_name[WWN_SIZE];
  813. uint8_t node_name[WWN_SIZE];
  814. };
  815. struct mid_init_cb_24xx {
  816. struct init_cb_24xx init_cb;
  817. uint16_t count;
  818. uint16_t options;
  819. struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
  820. };
  821. struct mid_db_entry_24xx {
  822. uint16_t status;
  823. #define MDBS_NON_PARTIC BIT_3
  824. #define MDBS_ID_ACQUIRED BIT_1
  825. #define MDBS_ENABLED BIT_0
  826. uint8_t options;
  827. uint8_t hard_address;
  828. uint8_t port_name[WWN_SIZE];
  829. uint8_t node_name[WWN_SIZE];
  830. uint8_t port_id[3];
  831. uint8_t reserved_1;
  832. };
  833. /*
  834. * Virtual Port Control IOCB
  835. */
  836. #define VP_CTRL_IOCB_TYPE 0x30 /* Vitual Port Control entry. */
  837. struct vp_ctrl_entry_24xx {
  838. uint8_t entry_type; /* Entry type. */
  839. uint8_t entry_count; /* Entry count. */
  840. uint8_t sys_define; /* System defined. */
  841. uint8_t entry_status; /* Entry Status. */
  842. uint32_t handle; /* System handle. */
  843. uint16_t vp_idx_failed;
  844. uint16_t comp_status; /* Completion status. */
  845. #define CS_VCE_IOCB_ERROR 0x01 /* Error processing IOCB */
  846. #define CS_VCE_ACQ_ID_ERROR 0x02 /* Error while acquireing ID. */
  847. #define CS_VCE_BUSY 0x05 /* Firmware not ready to accept cmd. */
  848. uint16_t command;
  849. #define VCE_COMMAND_ENABLE_VPS 0x00 /* Enable VPs. */
  850. #define VCE_COMMAND_DISABLE_VPS 0x08 /* Disable VPs. */
  851. #define VCE_COMMAND_DISABLE_VPS_REINIT 0x09 /* Disable VPs and reinit link. */
  852. #define VCE_COMMAND_DISABLE_VPS_LOGO 0x0a /* Disable VPs and LOGO ports. */
  853. #define VCE_COMMAND_DISABLE_VPS_LOGO_ALL 0x0b /* Disable VPs and LOGO ports. */
  854. uint16_t vp_count;
  855. uint8_t vp_idx_map[16];
  856. uint16_t flags;
  857. uint16_t id;
  858. uint16_t reserved_4;
  859. uint16_t hopct;
  860. uint8_t reserved_5[24];
  861. };
  862. /*
  863. * Modify Virtual Port Configuration IOCB
  864. */
  865. #define VP_CONFIG_IOCB_TYPE 0x31 /* Vitual Port Config entry. */
  866. struct vp_config_entry_24xx {
  867. uint8_t entry_type; /* Entry type. */
  868. uint8_t entry_count; /* Entry count. */
  869. uint8_t handle_count;
  870. uint8_t entry_status; /* Entry Status. */
  871. uint32_t handle; /* System handle. */
  872. uint16_t flags;
  873. #define CS_VF_BIND_VPORTS_TO_VF BIT_0
  874. #define CS_VF_SET_QOS_OF_VPORTS BIT_1
  875. #define CS_VF_SET_HOPS_OF_VPORTS BIT_2
  876. uint16_t comp_status; /* Completion status. */
  877. #define CS_VCT_STS_ERROR 0x01 /* Specified VPs were not disabled. */
  878. #define CS_VCT_CNT_ERROR 0x02 /* Invalid VP count. */
  879. #define CS_VCT_ERROR 0x03 /* Unknown error. */
  880. #define CS_VCT_IDX_ERROR 0x02 /* Invalid VP index. */
  881. #define CS_VCT_BUSY 0x05 /* Firmware not ready to accept cmd. */
  882. uint8_t command;
  883. #define VCT_COMMAND_MOD_VPS 0x00 /* Modify VP configurations. */
  884. #define VCT_COMMAND_MOD_ENABLE_VPS 0x01 /* Modify configuration & enable VPs. */
  885. uint8_t vp_count;
  886. uint8_t vp_index1;
  887. uint8_t vp_index2;
  888. uint8_t options_idx1;
  889. uint8_t hard_address_idx1;
  890. uint16_t reserved_vp1;
  891. uint8_t port_name_idx1[WWN_SIZE];
  892. uint8_t node_name_idx1[WWN_SIZE];
  893. uint8_t options_idx2;
  894. uint8_t hard_address_idx2;
  895. uint16_t reserved_vp2;
  896. uint8_t port_name_idx2[WWN_SIZE];
  897. uint8_t node_name_idx2[WWN_SIZE];
  898. uint16_t id;
  899. uint16_t reserved_4;
  900. uint16_t hopct;
  901. uint8_t reserved_5[2];
  902. };
  903. #define VP_RPT_ID_IOCB_TYPE 0x32 /* Report ID Acquisition entry. */
  904. struct vp_rpt_id_entry_24xx {
  905. uint8_t entry_type; /* Entry type. */
  906. uint8_t entry_count; /* Entry count. */
  907. uint8_t sys_define; /* System defined. */
  908. uint8_t entry_status; /* Entry Status. */
  909. uint32_t handle; /* System handle. */
  910. uint16_t vp_count; /* Format 0 -- | VP setup | VP acq |. */
  911. /* Format 1 -- | VP count |. */
  912. uint16_t vp_idx; /* Format 0 -- Reserved. */
  913. /* Format 1 -- VP status and index. */
  914. uint8_t port_id[3];
  915. uint8_t format;
  916. uint8_t vp_idx_map[16];
  917. uint8_t reserved_4[32];
  918. };
  919. #define VF_EVFP_IOCB_TYPE 0x26 /* Exchange Virtual Fabric Parameters entry. */
  920. struct vf_evfp_entry_24xx {
  921. uint8_t entry_type; /* Entry type. */
  922. uint8_t entry_count; /* Entry count. */
  923. uint8_t sys_define; /* System defined. */
  924. uint8_t entry_status; /* Entry Status. */
  925. uint32_t handle; /* System handle. */
  926. uint16_t comp_status; /* Completion status. */
  927. uint16_t timeout; /* timeout */
  928. uint16_t adim_tagging_mode;
  929. uint16_t vfport_id;
  930. uint32_t exch_addr;
  931. uint16_t nport_handle; /* N_PORT handle. */
  932. uint16_t control_flags;
  933. uint32_t io_parameter_0;
  934. uint32_t io_parameter_1;
  935. uint32_t tx_address[2]; /* Data segment 0 address. */
  936. uint32_t tx_len; /* Data segment 0 length. */
  937. uint32_t rx_address[2]; /* Data segment 1 address. */
  938. uint32_t rx_len; /* Data segment 1 length. */
  939. };
  940. /* END MID Support ***********************************************************/
  941. /* Flash Description Table ***************************************************/
  942. struct qla_fdt_layout {
  943. uint8_t sig[4];
  944. uint16_t version;
  945. uint16_t len;
  946. uint16_t checksum;
  947. uint8_t unused1[2];
  948. uint8_t model[16];
  949. uint16_t man_id;
  950. uint16_t id;
  951. uint8_t flags;
  952. uint8_t erase_cmd;
  953. uint8_t alt_erase_cmd;
  954. uint8_t wrt_enable_cmd;
  955. uint8_t wrt_enable_bits;
  956. uint8_t wrt_sts_reg_cmd;
  957. uint8_t unprotect_sec_cmd;
  958. uint8_t read_man_id_cmd;
  959. uint32_t block_size;
  960. uint32_t alt_block_size;
  961. uint32_t flash_size;
  962. uint32_t wrt_enable_data;
  963. uint8_t read_id_addr_len;
  964. uint8_t wrt_disable_bits;
  965. uint8_t read_dev_id_len;
  966. uint8_t chip_erase_cmd;
  967. uint16_t read_timeout;
  968. uint8_t protect_sec_cmd;
  969. uint8_t unused2[65];
  970. };
  971. /* Flash Layout Table ********************************************************/
  972. struct qla_flt_location {
  973. uint8_t sig[4];
  974. uint16_t start_lo;
  975. uint16_t start_hi;
  976. uint8_t version;
  977. uint8_t unused[5];
  978. uint16_t checksum;
  979. };
  980. struct qla_flt_header {
  981. uint16_t version;
  982. uint16_t length;
  983. uint16_t checksum;
  984. uint16_t unused;
  985. };
  986. #define FLT_REG_FW 0x01
  987. #define FLT_REG_BOOT_CODE 0x07
  988. #define FLT_REG_VPD_0 0x14
  989. #define FLT_REG_NVRAM_0 0x15
  990. #define FLT_REG_VPD_1 0x16
  991. #define FLT_REG_NVRAM_1 0x17
  992. #define FLT_REG_FDT 0x1a
  993. #define FLT_REG_FLT 0x1c
  994. #define FLT_REG_HW_EVENT_0 0x1d
  995. #define FLT_REG_HW_EVENT_1 0x1f
  996. #define FLT_REG_NPIV_CONF_0 0x29
  997. #define FLT_REG_NPIV_CONF_1 0x2a
  998. #define FLT_REG_GOLD_FW 0x2f
  999. struct qla_flt_region {
  1000. uint32_t code;
  1001. uint32_t size;
  1002. uint32_t start;
  1003. uint32_t end;
  1004. };
  1005. /* Flash NPIV Configuration Table ********************************************/
  1006. struct qla_npiv_header {
  1007. uint8_t sig[2];
  1008. uint16_t version;
  1009. uint16_t entries;
  1010. uint16_t unused[4];
  1011. uint16_t checksum;
  1012. };
  1013. struct qla_npiv_entry {
  1014. uint16_t flags;
  1015. uint16_t vf_id;
  1016. uint8_t q_qos;
  1017. uint8_t f_qos;
  1018. uint16_t unused1;
  1019. uint8_t port_name[WWN_SIZE];
  1020. uint8_t node_name[WWN_SIZE];
  1021. };
  1022. /* 84XX Support **************************************************************/
  1023. #define MBA_ISP84XX_ALERT 0x800f /* Alert Notification. */
  1024. #define A84_PANIC_RECOVERY 0x1
  1025. #define A84_OP_LOGIN_COMPLETE 0x2
  1026. #define A84_DIAG_LOGIN_COMPLETE 0x3
  1027. #define A84_GOLD_LOGIN_COMPLETE 0x4
  1028. #define MBC_ISP84XX_RESET 0x3a /* Reset. */
  1029. #define FSTATE_REMOTE_FC_DOWN BIT_0
  1030. #define FSTATE_NSL_LINK_DOWN BIT_1
  1031. #define FSTATE_IS_DIAG_FW BIT_2
  1032. #define FSTATE_LOGGED_IN BIT_3
  1033. #define FSTATE_WAITING_FOR_VERIFY BIT_4
  1034. #define VERIFY_CHIP_IOCB_TYPE 0x1B
  1035. struct verify_chip_entry_84xx {
  1036. uint8_t entry_type;
  1037. uint8_t entry_count;
  1038. uint8_t sys_defined;
  1039. uint8_t entry_status;
  1040. uint32_t handle;
  1041. uint16_t options;
  1042. #define VCO_DONT_UPDATE_FW BIT_0
  1043. #define VCO_FORCE_UPDATE BIT_1
  1044. #define VCO_DONT_RESET_UPDATE BIT_2
  1045. #define VCO_DIAG_FW BIT_3
  1046. #define VCO_END_OF_DATA BIT_14
  1047. #define VCO_ENABLE_DSD BIT_15
  1048. uint16_t reserved_1;
  1049. uint16_t data_seg_cnt;
  1050. uint16_t reserved_2[3];
  1051. uint32_t fw_ver;
  1052. uint32_t exchange_address;
  1053. uint32_t reserved_3[3];
  1054. uint32_t fw_size;
  1055. uint32_t fw_seq_size;
  1056. uint32_t relative_offset;
  1057. uint32_t dseg_address[2];
  1058. uint32_t dseg_length;
  1059. };
  1060. struct verify_chip_rsp_84xx {
  1061. uint8_t entry_type;
  1062. uint8_t entry_count;
  1063. uint8_t sys_defined;
  1064. uint8_t entry_status;
  1065. uint32_t handle;
  1066. uint16_t comp_status;
  1067. #define CS_VCS_CHIP_FAILURE 0x3
  1068. #define CS_VCS_BAD_EXCHANGE 0x8
  1069. #define CS_VCS_SEQ_COMPLETEi 0x40
  1070. uint16_t failure_code;
  1071. #define VFC_CHECKSUM_ERROR 0x1
  1072. #define VFC_INVALID_LEN 0x2
  1073. #define VFC_ALREADY_IN_PROGRESS 0x8
  1074. uint16_t reserved_1[4];
  1075. uint32_t fw_ver;
  1076. uint32_t exchange_address;
  1077. uint32_t reserved_2[6];
  1078. };
  1079. #define ACCESS_CHIP_IOCB_TYPE 0x2B
  1080. struct access_chip_84xx {
  1081. uint8_t entry_type;
  1082. uint8_t entry_count;
  1083. uint8_t sys_defined;
  1084. uint8_t entry_status;
  1085. uint32_t handle;
  1086. uint16_t options;
  1087. #define ACO_DUMP_MEMORY 0x0
  1088. #define ACO_LOAD_MEMORY 0x1
  1089. #define ACO_CHANGE_CONFIG_PARAM 0x2
  1090. #define ACO_REQUEST_INFO 0x3
  1091. uint16_t reserved1;
  1092. uint16_t dseg_count;
  1093. uint16_t reserved2[3];
  1094. uint32_t parameter1;
  1095. uint32_t parameter2;
  1096. uint32_t parameter3;
  1097. uint32_t reserved3[3];
  1098. uint32_t total_byte_cnt;
  1099. uint32_t reserved4;
  1100. uint32_t dseg_address[2];
  1101. uint32_t dseg_length;
  1102. };
  1103. struct access_chip_rsp_84xx {
  1104. uint8_t entry_type;
  1105. uint8_t entry_count;
  1106. uint8_t sys_defined;
  1107. uint8_t entry_status;
  1108. uint32_t handle;
  1109. uint16_t comp_status;
  1110. uint16_t failure_code;
  1111. uint32_t residual_count;
  1112. uint32_t reserved[12];
  1113. };
  1114. /* 81XX Support **************************************************************/
  1115. #define MBA_DCBX_START 0x8016
  1116. #define MBA_DCBX_COMPLETE 0x8030
  1117. #define MBA_FCF_CONF_ERR 0x8031
  1118. #define MBA_DCBX_PARAM_UPDATE 0x8032
  1119. #define MBA_IDC_COMPLETE 0x8100
  1120. #define MBA_IDC_NOTIFY 0x8101
  1121. #define MBA_IDC_TIME_EXT 0x8102
  1122. #define MBC_IDC_ACK 0x101
  1123. #define MBC_RESTART_MPI_FW 0x3d
  1124. #define MBC_FLASH_ACCESS_CTRL 0x3e /* Control flash access. */
  1125. #define MBC_GET_XGMAC_STATS 0x7a
  1126. #define MBC_GET_DCBX_PARAMS 0x51
  1127. /* Flash access control option field bit definitions */
  1128. #define FAC_OPT_FORCE_SEMAPHORE BIT_15
  1129. #define FAC_OPT_REQUESTOR_ID BIT_14
  1130. #define FAC_OPT_CMD_SUBCODE 0xff
  1131. /* Flash access control command subcodes */
  1132. #define FAC_OPT_CMD_WRITE_PROTECT 0x00
  1133. #define FAC_OPT_CMD_WRITE_ENABLE 0x01
  1134. #define FAC_OPT_CMD_ERASE_SECTOR 0x02
  1135. #define FAC_OPT_CMD_LOCK_SEMAPHORE 0x03
  1136. #define FAC_OPT_CMD_UNLOCK_SEMAPHORE 0x04
  1137. #define FAC_OPT_CMD_GET_SECTOR_SIZE 0x05
  1138. struct nvram_81xx {
  1139. /* NVRAM header. */
  1140. uint8_t id[4];
  1141. uint16_t nvram_version;
  1142. uint16_t reserved_0;
  1143. /* Firmware Initialization Control Block. */
  1144. uint16_t version;
  1145. uint16_t reserved_1;
  1146. uint16_t frame_payload_size;
  1147. uint16_t execution_throttle;
  1148. uint16_t exchange_count;
  1149. uint16_t reserved_2;
  1150. uint8_t port_name[WWN_SIZE];
  1151. uint8_t node_name[WWN_SIZE];
  1152. uint16_t login_retry_count;
  1153. uint16_t reserved_3;
  1154. uint16_t interrupt_delay_timer;
  1155. uint16_t login_timeout;
  1156. uint32_t firmware_options_1;
  1157. uint32_t firmware_options_2;
  1158. uint32_t firmware_options_3;
  1159. uint16_t reserved_4[4];
  1160. /* Offset 64. */
  1161. uint8_t enode_mac[6];
  1162. uint16_t reserved_5[5];
  1163. /* Offset 80. */
  1164. uint16_t reserved_6[24];
  1165. /* Offset 128. */
  1166. uint16_t ex_version;
  1167. uint8_t prio_fcf_matching_flags;
  1168. uint8_t reserved_6_1[3];
  1169. uint16_t pri_fcf_vlan_id;
  1170. uint8_t pri_fcf_fabric_name[8];
  1171. uint16_t reserved_6_2[7];
  1172. uint8_t spma_mac_addr[6];
  1173. uint16_t reserved_6_3[14];
  1174. /* Offset 192. */
  1175. uint16_t reserved_7[32];
  1176. /*
  1177. * BIT 0 = Enable spinup delay
  1178. * BIT 1 = Disable BIOS
  1179. * BIT 2 = Enable Memory Map BIOS
  1180. * BIT 3 = Enable Selectable Boot
  1181. * BIT 4 = Disable RISC code load
  1182. * BIT 5 = Disable Serdes
  1183. * BIT 6 = Opt boot mode
  1184. * BIT 7 = Interrupt enable
  1185. *
  1186. * BIT 8 = EV Control enable
  1187. * BIT 9 = Enable lip reset
  1188. * BIT 10 = Enable lip full login
  1189. * BIT 11 = Enable target reset
  1190. * BIT 12 = Stop firmware
  1191. * BIT 13 = Enable nodename option
  1192. * BIT 14 = Default WWPN valid
  1193. * BIT 15 = Enable alternate WWN
  1194. *
  1195. * BIT 16 = CLP LUN string
  1196. * BIT 17 = CLP Target string
  1197. * BIT 18 = CLP BIOS enable string
  1198. * BIT 19 = CLP Serdes string
  1199. * BIT 20 = CLP WWPN string
  1200. * BIT 21 = CLP WWNN string
  1201. * BIT 22 =
  1202. * BIT 23 =
  1203. * BIT 24 = Keep WWPN
  1204. * BIT 25 = Temp WWPN
  1205. * BIT 26-31 =
  1206. */
  1207. uint32_t host_p;
  1208. uint8_t alternate_port_name[WWN_SIZE];
  1209. uint8_t alternate_node_name[WWN_SIZE];
  1210. uint8_t boot_port_name[WWN_SIZE];
  1211. uint16_t boot_lun_number;
  1212. uint16_t reserved_8;
  1213. uint8_t alt1_boot_port_name[WWN_SIZE];
  1214. uint16_t alt1_boot_lun_number;
  1215. uint16_t reserved_9;
  1216. uint8_t alt2_boot_port_name[WWN_SIZE];
  1217. uint16_t alt2_boot_lun_number;
  1218. uint16_t reserved_10;
  1219. uint8_t alt3_boot_port_name[WWN_SIZE];
  1220. uint16_t alt3_boot_lun_number;
  1221. uint16_t reserved_11;
  1222. /*
  1223. * BIT 0 = Selective Login
  1224. * BIT 1 = Alt-Boot Enable
  1225. * BIT 2 = Reserved
  1226. * BIT 3 = Boot Order List
  1227. * BIT 4 = Reserved
  1228. * BIT 5 = Selective LUN
  1229. * BIT 6 = Reserved
  1230. * BIT 7-31 =
  1231. */
  1232. uint32_t efi_parameters;
  1233. uint8_t reset_delay;
  1234. uint8_t reserved_12;
  1235. uint16_t reserved_13;
  1236. uint16_t boot_id_number;
  1237. uint16_t reserved_14;
  1238. uint16_t max_luns_per_target;
  1239. uint16_t reserved_15;
  1240. uint16_t port_down_retry_count;
  1241. uint16_t link_down_timeout;
  1242. /* FCode parameters. */
  1243. uint16_t fcode_parameter;
  1244. uint16_t reserved_16[3];
  1245. /* Offset 352. */
  1246. uint8_t reserved_17[4];
  1247. uint16_t reserved_18[5];
  1248. uint8_t reserved_19[2];
  1249. uint16_t reserved_20[8];
  1250. /* Offset 384. */
  1251. uint8_t reserved_21[16];
  1252. uint16_t reserved_22[8];
  1253. /* Offset 416. */
  1254. uint16_t reserved_23[32];
  1255. /* Offset 480. */
  1256. uint8_t model_name[16];
  1257. /* Offset 496. */
  1258. uint16_t feature_mask_l;
  1259. uint16_t feature_mask_h;
  1260. uint16_t reserved_24[2];
  1261. uint16_t subsystem_vendor_id;
  1262. uint16_t subsystem_device_id;
  1263. uint32_t checksum;
  1264. };
  1265. /*
  1266. * ISP Initialization Control Block.
  1267. * Little endian except where noted.
  1268. */
  1269. #define ICB_VERSION 1
  1270. struct init_cb_81xx {
  1271. uint16_t version;
  1272. uint16_t reserved_1;
  1273. uint16_t frame_payload_size;
  1274. uint16_t execution_throttle;
  1275. uint16_t exchange_count;
  1276. uint16_t reserved_2;
  1277. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  1278. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  1279. uint16_t response_q_inpointer;
  1280. uint16_t request_q_outpointer;
  1281. uint16_t login_retry_count;
  1282. uint16_t prio_request_q_outpointer;
  1283. uint16_t response_q_length;
  1284. uint16_t request_q_length;
  1285. uint16_t reserved_3;
  1286. uint16_t prio_request_q_length;
  1287. uint32_t request_q_address[2];
  1288. uint32_t response_q_address[2];
  1289. uint32_t prio_request_q_address[2];
  1290. uint8_t reserved_4[8];
  1291. uint16_t atio_q_inpointer;
  1292. uint16_t atio_q_length;
  1293. uint32_t atio_q_address[2];
  1294. uint16_t interrupt_delay_timer; /* 100us increments. */
  1295. uint16_t login_timeout;
  1296. /*
  1297. * BIT 0-3 = Reserved
  1298. * BIT 4 = Enable Target Mode
  1299. * BIT 5 = Disable Initiator Mode
  1300. * BIT 6 = Reserved
  1301. * BIT 7 = Reserved
  1302. *
  1303. * BIT 8-13 = Reserved
  1304. * BIT 14 = Node Name Option
  1305. * BIT 15-31 = Reserved
  1306. */
  1307. uint32_t firmware_options_1;
  1308. /*
  1309. * BIT 0 = Operation Mode bit 0
  1310. * BIT 1 = Operation Mode bit 1
  1311. * BIT 2 = Operation Mode bit 2
  1312. * BIT 3 = Operation Mode bit 3
  1313. * BIT 4-7 = Reserved
  1314. *
  1315. * BIT 8 = Enable Class 2
  1316. * BIT 9 = Enable ACK0
  1317. * BIT 10 = Reserved
  1318. * BIT 11 = Enable FC-SP Security
  1319. * BIT 12 = FC Tape Enable
  1320. * BIT 13 = Reserved
  1321. * BIT 14 = Enable Target PRLI Control
  1322. * BIT 15-31 = Reserved
  1323. */
  1324. uint32_t firmware_options_2;
  1325. /*
  1326. * BIT 0-3 = Reserved
  1327. * BIT 4 = FCP RSP Payload bit 0
  1328. * BIT 5 = FCP RSP Payload bit 1
  1329. * BIT 6 = Enable Receive Out-of-Order data frame handling
  1330. * BIT 7 = Reserved
  1331. *
  1332. * BIT 8 = Reserved
  1333. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  1334. * BIT 10-16 = Reserved
  1335. * BIT 17 = Enable multiple FCFs
  1336. * BIT 18-20 = MAC addressing mode
  1337. * BIT 21-25 = Ethernet data rate
  1338. * BIT 26 = Enable ethernet header rx IOCB for ATIO q
  1339. * BIT 27 = Enable ethernet header rx IOCB for response q
  1340. * BIT 28 = SPMA selection bit 0
  1341. * BIT 28 = SPMA selection bit 1
  1342. * BIT 30-31 = Reserved
  1343. */
  1344. uint32_t firmware_options_3;
  1345. uint8_t reserved_5[8];
  1346. uint8_t enode_mac[6];
  1347. uint8_t reserved_6[10];
  1348. };
  1349. struct mid_init_cb_81xx {
  1350. struct init_cb_81xx init_cb;
  1351. uint16_t count;
  1352. uint16_t options;
  1353. struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
  1354. };
  1355. struct ex_init_cb_81xx {
  1356. uint16_t ex_version;
  1357. uint8_t prio_fcf_matching_flags;
  1358. uint8_t reserved_1[3];
  1359. uint16_t pri_fcf_vlan_id;
  1360. uint8_t pri_fcf_fabric_name[8];
  1361. uint16_t reserved_2[7];
  1362. uint8_t spma_mac_addr[6];
  1363. uint16_t reserved_3[14];
  1364. };
  1365. #define FARX_ACCESS_FLASH_CONF_81XX 0x7FFD0000
  1366. #define FARX_ACCESS_FLASH_DATA_81XX 0x7F800000
  1367. /* 81XX Flash locations -- occupies second 2MB region. */
  1368. #define FA_BOOT_CODE_ADDR_81 0x80000
  1369. #define FA_RISC_CODE_ADDR_81 0xA0000
  1370. #define FA_FW_AREA_ADDR_81 0xC0000
  1371. #define FA_VPD_NVRAM_ADDR_81 0xD0000
  1372. #define FA_VPD0_ADDR_81 0xD0000
  1373. #define FA_VPD1_ADDR_81 0xD0400
  1374. #define FA_NVRAM0_ADDR_81 0xD0080
  1375. #define FA_NVRAM1_ADDR_81 0xD0180
  1376. #define FA_FEATURE_ADDR_81 0xD4000
  1377. #define FA_FLASH_DESCR_ADDR_81 0xD8000
  1378. #define FA_FLASH_LAYOUT_ADDR_81 0xD8400
  1379. #define FA_HW_EVENT0_ADDR_81 0xDC000
  1380. #define FA_HW_EVENT1_ADDR_81 0xDC400
  1381. #define FA_NPIV_CONF0_ADDR_81 0xD1000
  1382. #define FA_NPIV_CONF1_ADDR_81 0xD2000
  1383. #endif