qla_dbg.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. static inline void
  10. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  11. {
  12. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  13. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  14. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  15. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  16. fw_dump->vendor = htonl(ha->pdev->vendor);
  17. fw_dump->device = htonl(ha->pdev->device);
  18. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  19. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  20. }
  21. static inline void *
  22. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  23. {
  24. struct req_que *req = ha->req_q_map[0];
  25. struct rsp_que *rsp = ha->rsp_q_map[0];
  26. /* Request queue. */
  27. memcpy(ptr, req->ring, req->length *
  28. sizeof(request_t));
  29. /* Response queue. */
  30. ptr += req->length * sizeof(request_t);
  31. memcpy(ptr, rsp->ring, rsp->length *
  32. sizeof(response_t));
  33. return ptr + (rsp->length * sizeof(response_t));
  34. }
  35. static int
  36. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  37. uint32_t ram_dwords, void **nxt)
  38. {
  39. int rval;
  40. uint32_t cnt, stat, timer, dwords, idx;
  41. uint16_t mb0;
  42. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  43. dma_addr_t dump_dma = ha->gid_list_dma;
  44. uint32_t *dump = (uint32_t *)ha->gid_list;
  45. rval = QLA_SUCCESS;
  46. mb0 = 0;
  47. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  48. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  49. dwords = GID_LIST_SIZE / 4;
  50. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  51. cnt += dwords, addr += dwords) {
  52. if (cnt + dwords > ram_dwords)
  53. dwords = ram_dwords - cnt;
  54. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  55. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  56. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  57. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  58. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  59. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  60. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  61. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  62. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  63. for (timer = 6000000; timer; timer--) {
  64. /* Check for pending interrupts. */
  65. stat = RD_REG_DWORD(&reg->host_status);
  66. if (stat & HSRX_RISC_INT) {
  67. stat &= 0xff;
  68. if (stat == 0x1 || stat == 0x2 ||
  69. stat == 0x10 || stat == 0x11) {
  70. set_bit(MBX_INTERRUPT,
  71. &ha->mbx_cmd_flags);
  72. mb0 = RD_REG_WORD(&reg->mailbox0);
  73. WRT_REG_DWORD(&reg->hccr,
  74. HCCRX_CLR_RISC_INT);
  75. RD_REG_DWORD(&reg->hccr);
  76. break;
  77. }
  78. /* Clear this intr; it wasn't a mailbox intr */
  79. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  80. RD_REG_DWORD(&reg->hccr);
  81. }
  82. udelay(5);
  83. }
  84. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  85. rval = mb0 & MBS_MASK;
  86. for (idx = 0; idx < dwords; idx++)
  87. ram[cnt + idx] = swab32(dump[idx]);
  88. } else {
  89. rval = QLA_FUNCTION_FAILED;
  90. }
  91. }
  92. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  93. return rval;
  94. }
  95. static int
  96. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  97. uint32_t cram_size, void **nxt)
  98. {
  99. int rval;
  100. /* Code RAM. */
  101. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  102. if (rval != QLA_SUCCESS)
  103. return rval;
  104. /* External Memory. */
  105. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  106. ha->fw_memory_size - 0x100000 + 1, nxt);
  107. }
  108. static uint32_t *
  109. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  110. uint32_t count, uint32_t *buf)
  111. {
  112. uint32_t __iomem *dmp_reg;
  113. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  114. dmp_reg = &reg->iobase_window;
  115. while (count--)
  116. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  117. return buf;
  118. }
  119. static inline int
  120. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  121. {
  122. int rval = QLA_SUCCESS;
  123. uint32_t cnt;
  124. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  125. for (cnt = 30000;
  126. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  127. rval == QLA_SUCCESS; cnt--) {
  128. if (cnt)
  129. udelay(100);
  130. else
  131. rval = QLA_FUNCTION_TIMEOUT;
  132. }
  133. return rval;
  134. }
  135. static int
  136. qla24xx_soft_reset(struct qla_hw_data *ha)
  137. {
  138. int rval = QLA_SUCCESS;
  139. uint32_t cnt;
  140. uint16_t mb0, wd;
  141. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  142. /* Reset RISC. */
  143. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  144. for (cnt = 0; cnt < 30000; cnt++) {
  145. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  146. break;
  147. udelay(10);
  148. }
  149. WRT_REG_DWORD(&reg->ctrl_status,
  150. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  151. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  152. udelay(100);
  153. /* Wait for firmware to complete NVRAM accesses. */
  154. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  155. for (cnt = 10000 ; cnt && mb0; cnt--) {
  156. udelay(5);
  157. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  158. barrier();
  159. }
  160. /* Wait for soft-reset to complete. */
  161. for (cnt = 0; cnt < 30000; cnt++) {
  162. if ((RD_REG_DWORD(&reg->ctrl_status) &
  163. CSRX_ISP_SOFT_RESET) == 0)
  164. break;
  165. udelay(10);
  166. }
  167. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  168. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  169. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  170. rval == QLA_SUCCESS; cnt--) {
  171. if (cnt)
  172. udelay(100);
  173. else
  174. rval = QLA_FUNCTION_TIMEOUT;
  175. }
  176. return rval;
  177. }
  178. static int
  179. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  180. uint32_t ram_words, void **nxt)
  181. {
  182. int rval;
  183. uint32_t cnt, stat, timer, words, idx;
  184. uint16_t mb0;
  185. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  186. dma_addr_t dump_dma = ha->gid_list_dma;
  187. uint16_t *dump = (uint16_t *)ha->gid_list;
  188. rval = QLA_SUCCESS;
  189. mb0 = 0;
  190. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  191. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  192. words = GID_LIST_SIZE / 2;
  193. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  194. cnt += words, addr += words) {
  195. if (cnt + words > ram_words)
  196. words = ram_words - cnt;
  197. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  198. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  199. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  200. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  201. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  202. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  203. WRT_MAILBOX_REG(ha, reg, 4, words);
  204. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  205. for (timer = 6000000; timer; timer--) {
  206. /* Check for pending interrupts. */
  207. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  208. if (stat & HSR_RISC_INT) {
  209. stat &= 0xff;
  210. if (stat == 0x1 || stat == 0x2) {
  211. set_bit(MBX_INTERRUPT,
  212. &ha->mbx_cmd_flags);
  213. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  214. /* Release mailbox registers. */
  215. WRT_REG_WORD(&reg->semaphore, 0);
  216. WRT_REG_WORD(&reg->hccr,
  217. HCCR_CLR_RISC_INT);
  218. RD_REG_WORD(&reg->hccr);
  219. break;
  220. } else if (stat == 0x10 || stat == 0x11) {
  221. set_bit(MBX_INTERRUPT,
  222. &ha->mbx_cmd_flags);
  223. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  224. WRT_REG_WORD(&reg->hccr,
  225. HCCR_CLR_RISC_INT);
  226. RD_REG_WORD(&reg->hccr);
  227. break;
  228. }
  229. /* clear this intr; it wasn't a mailbox intr */
  230. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  231. RD_REG_WORD(&reg->hccr);
  232. }
  233. udelay(5);
  234. }
  235. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  236. rval = mb0 & MBS_MASK;
  237. for (idx = 0; idx < words; idx++)
  238. ram[cnt + idx] = swab16(dump[idx]);
  239. } else {
  240. rval = QLA_FUNCTION_FAILED;
  241. }
  242. }
  243. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  244. return rval;
  245. }
  246. static inline void
  247. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  248. uint16_t *buf)
  249. {
  250. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  251. while (count--)
  252. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  253. }
  254. static inline void *
  255. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  256. {
  257. if (!ha->eft)
  258. return ptr;
  259. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  260. return ptr + ntohl(ha->fw_dump->eft_size);
  261. }
  262. static inline void *
  263. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  264. {
  265. uint32_t cnt;
  266. uint32_t *iter_reg;
  267. struct qla2xxx_fce_chain *fcec = ptr;
  268. if (!ha->fce)
  269. return ptr;
  270. *last_chain = &fcec->type;
  271. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  272. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  273. fce_calc_size(ha->fce_bufs));
  274. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  275. fcec->addr_l = htonl(LSD(ha->fce_dma));
  276. fcec->addr_h = htonl(MSD(ha->fce_dma));
  277. iter_reg = fcec->eregs;
  278. for (cnt = 0; cnt < 8; cnt++)
  279. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  280. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  281. return iter_reg;
  282. }
  283. static inline void *
  284. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  285. {
  286. uint32_t cnt, que_idx;
  287. uint8_t que_cnt;
  288. struct qla2xxx_mq_chain *mq = ptr;
  289. struct device_reg_25xxmq __iomem *reg;
  290. if (!ha->mqenable)
  291. return ptr;
  292. mq = ptr;
  293. *last_chain = &mq->type;
  294. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  295. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  296. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  297. ha->max_req_queues : ha->max_rsp_queues;
  298. mq->count = htonl(que_cnt);
  299. for (cnt = 0; cnt < que_cnt; cnt++) {
  300. reg = (struct device_reg_25xxmq *) ((void *)
  301. ha->mqiobase + cnt * QLA_QUE_PAGE);
  302. que_idx = cnt * 4;
  303. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  304. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  305. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  306. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  307. }
  308. return ptr + sizeof(struct qla2xxx_mq_chain);
  309. }
  310. /**
  311. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  312. * @ha: HA context
  313. * @hardware_locked: Called with the hardware_lock
  314. */
  315. void
  316. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  317. {
  318. int rval;
  319. uint32_t cnt;
  320. struct qla_hw_data *ha = vha->hw;
  321. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  322. uint16_t __iomem *dmp_reg;
  323. unsigned long flags;
  324. struct qla2300_fw_dump *fw;
  325. void *nxt;
  326. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  327. flags = 0;
  328. if (!hardware_locked)
  329. spin_lock_irqsave(&ha->hardware_lock, flags);
  330. if (!ha->fw_dump) {
  331. qla_printk(KERN_WARNING, ha,
  332. "No buffer available for dump!!!\n");
  333. goto qla2300_fw_dump_failed;
  334. }
  335. if (ha->fw_dumped) {
  336. qla_printk(KERN_WARNING, ha,
  337. "Firmware has been previously dumped (%p) -- ignoring "
  338. "request...\n", ha->fw_dump);
  339. goto qla2300_fw_dump_failed;
  340. }
  341. fw = &ha->fw_dump->isp.isp23;
  342. qla2xxx_prep_dump(ha, ha->fw_dump);
  343. rval = QLA_SUCCESS;
  344. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  345. /* Pause RISC. */
  346. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  347. if (IS_QLA2300(ha)) {
  348. for (cnt = 30000;
  349. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  350. rval == QLA_SUCCESS; cnt--) {
  351. if (cnt)
  352. udelay(100);
  353. else
  354. rval = QLA_FUNCTION_TIMEOUT;
  355. }
  356. } else {
  357. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  358. udelay(10);
  359. }
  360. if (rval == QLA_SUCCESS) {
  361. dmp_reg = &reg->flash_address;
  362. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  363. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  364. dmp_reg = &reg->u.isp2300.req_q_in;
  365. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  366. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  367. dmp_reg = &reg->u.isp2300.mailbox0;
  368. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  369. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  370. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  371. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  372. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  373. qla2xxx_read_window(reg, 48, fw->dma_reg);
  374. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  375. dmp_reg = &reg->risc_hw;
  376. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  377. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  378. WRT_REG_WORD(&reg->pcr, 0x2000);
  379. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  380. WRT_REG_WORD(&reg->pcr, 0x2200);
  381. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  382. WRT_REG_WORD(&reg->pcr, 0x2400);
  383. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  384. WRT_REG_WORD(&reg->pcr, 0x2600);
  385. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  386. WRT_REG_WORD(&reg->pcr, 0x2800);
  387. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  388. WRT_REG_WORD(&reg->pcr, 0x2A00);
  389. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  390. WRT_REG_WORD(&reg->pcr, 0x2C00);
  391. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  392. WRT_REG_WORD(&reg->pcr, 0x2E00);
  393. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  394. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  395. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  396. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  397. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  398. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  399. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  400. /* Reset RISC. */
  401. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  402. for (cnt = 0; cnt < 30000; cnt++) {
  403. if ((RD_REG_WORD(&reg->ctrl_status) &
  404. CSR_ISP_SOFT_RESET) == 0)
  405. break;
  406. udelay(10);
  407. }
  408. }
  409. if (!IS_QLA2300(ha)) {
  410. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  411. rval == QLA_SUCCESS; cnt--) {
  412. if (cnt)
  413. udelay(100);
  414. else
  415. rval = QLA_FUNCTION_TIMEOUT;
  416. }
  417. }
  418. /* Get RISC SRAM. */
  419. if (rval == QLA_SUCCESS)
  420. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  421. sizeof(fw->risc_ram) / 2, &nxt);
  422. /* Get stack SRAM. */
  423. if (rval == QLA_SUCCESS)
  424. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  425. sizeof(fw->stack_ram) / 2, &nxt);
  426. /* Get data SRAM. */
  427. if (rval == QLA_SUCCESS)
  428. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  429. ha->fw_memory_size - 0x11000 + 1, &nxt);
  430. if (rval == QLA_SUCCESS)
  431. qla2xxx_copy_queues(ha, nxt);
  432. if (rval != QLA_SUCCESS) {
  433. qla_printk(KERN_WARNING, ha,
  434. "Failed to dump firmware (%x)!!!\n", rval);
  435. ha->fw_dumped = 0;
  436. } else {
  437. qla_printk(KERN_INFO, ha,
  438. "Firmware dump saved to temp buffer (%ld/%p).\n",
  439. base_vha->host_no, ha->fw_dump);
  440. ha->fw_dumped = 1;
  441. }
  442. qla2300_fw_dump_failed:
  443. if (!hardware_locked)
  444. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  445. }
  446. /**
  447. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  448. * @ha: HA context
  449. * @hardware_locked: Called with the hardware_lock
  450. */
  451. void
  452. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  453. {
  454. int rval;
  455. uint32_t cnt, timer;
  456. uint16_t risc_address;
  457. uint16_t mb0, mb2;
  458. struct qla_hw_data *ha = vha->hw;
  459. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  460. uint16_t __iomem *dmp_reg;
  461. unsigned long flags;
  462. struct qla2100_fw_dump *fw;
  463. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  464. risc_address = 0;
  465. mb0 = mb2 = 0;
  466. flags = 0;
  467. if (!hardware_locked)
  468. spin_lock_irqsave(&ha->hardware_lock, flags);
  469. if (!ha->fw_dump) {
  470. qla_printk(KERN_WARNING, ha,
  471. "No buffer available for dump!!!\n");
  472. goto qla2100_fw_dump_failed;
  473. }
  474. if (ha->fw_dumped) {
  475. qla_printk(KERN_WARNING, ha,
  476. "Firmware has been previously dumped (%p) -- ignoring "
  477. "request...\n", ha->fw_dump);
  478. goto qla2100_fw_dump_failed;
  479. }
  480. fw = &ha->fw_dump->isp.isp21;
  481. qla2xxx_prep_dump(ha, ha->fw_dump);
  482. rval = QLA_SUCCESS;
  483. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  484. /* Pause RISC. */
  485. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  486. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  487. rval == QLA_SUCCESS; cnt--) {
  488. if (cnt)
  489. udelay(100);
  490. else
  491. rval = QLA_FUNCTION_TIMEOUT;
  492. }
  493. if (rval == QLA_SUCCESS) {
  494. dmp_reg = &reg->flash_address;
  495. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  496. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  497. dmp_reg = &reg->u.isp2100.mailbox0;
  498. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  499. if (cnt == 8)
  500. dmp_reg = &reg->u_end.isp2200.mailbox8;
  501. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  502. }
  503. dmp_reg = &reg->u.isp2100.unused_2[0];
  504. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  505. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  506. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  507. dmp_reg = &reg->risc_hw;
  508. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  509. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  510. WRT_REG_WORD(&reg->pcr, 0x2000);
  511. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  512. WRT_REG_WORD(&reg->pcr, 0x2100);
  513. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  514. WRT_REG_WORD(&reg->pcr, 0x2200);
  515. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  516. WRT_REG_WORD(&reg->pcr, 0x2300);
  517. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  518. WRT_REG_WORD(&reg->pcr, 0x2400);
  519. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  520. WRT_REG_WORD(&reg->pcr, 0x2500);
  521. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  522. WRT_REG_WORD(&reg->pcr, 0x2600);
  523. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  524. WRT_REG_WORD(&reg->pcr, 0x2700);
  525. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  526. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  527. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  528. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  529. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  530. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  531. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  532. /* Reset the ISP. */
  533. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  534. }
  535. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  536. rval == QLA_SUCCESS; cnt--) {
  537. if (cnt)
  538. udelay(100);
  539. else
  540. rval = QLA_FUNCTION_TIMEOUT;
  541. }
  542. /* Pause RISC. */
  543. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  544. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  545. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  546. for (cnt = 30000;
  547. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  548. rval == QLA_SUCCESS; cnt--) {
  549. if (cnt)
  550. udelay(100);
  551. else
  552. rval = QLA_FUNCTION_TIMEOUT;
  553. }
  554. if (rval == QLA_SUCCESS) {
  555. /* Set memory configuration and timing. */
  556. if (IS_QLA2100(ha))
  557. WRT_REG_WORD(&reg->mctr, 0xf1);
  558. else
  559. WRT_REG_WORD(&reg->mctr, 0xf2);
  560. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  561. /* Release RISC. */
  562. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  563. }
  564. }
  565. if (rval == QLA_SUCCESS) {
  566. /* Get RISC SRAM. */
  567. risc_address = 0x1000;
  568. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  569. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  570. }
  571. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  572. cnt++, risc_address++) {
  573. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  574. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  575. for (timer = 6000000; timer != 0; timer--) {
  576. /* Check for pending interrupts. */
  577. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  578. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  579. set_bit(MBX_INTERRUPT,
  580. &ha->mbx_cmd_flags);
  581. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  582. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  583. WRT_REG_WORD(&reg->semaphore, 0);
  584. WRT_REG_WORD(&reg->hccr,
  585. HCCR_CLR_RISC_INT);
  586. RD_REG_WORD(&reg->hccr);
  587. break;
  588. }
  589. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  590. RD_REG_WORD(&reg->hccr);
  591. }
  592. udelay(5);
  593. }
  594. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  595. rval = mb0 & MBS_MASK;
  596. fw->risc_ram[cnt] = htons(mb2);
  597. } else {
  598. rval = QLA_FUNCTION_FAILED;
  599. }
  600. }
  601. if (rval == QLA_SUCCESS)
  602. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  603. if (rval != QLA_SUCCESS) {
  604. qla_printk(KERN_WARNING, ha,
  605. "Failed to dump firmware (%x)!!!\n", rval);
  606. ha->fw_dumped = 0;
  607. } else {
  608. qla_printk(KERN_INFO, ha,
  609. "Firmware dump saved to temp buffer (%ld/%p).\n",
  610. base_vha->host_no, ha->fw_dump);
  611. ha->fw_dumped = 1;
  612. }
  613. qla2100_fw_dump_failed:
  614. if (!hardware_locked)
  615. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  616. }
  617. void
  618. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  619. {
  620. int rval;
  621. uint32_t cnt;
  622. uint32_t risc_address;
  623. struct qla_hw_data *ha = vha->hw;
  624. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  625. uint32_t __iomem *dmp_reg;
  626. uint32_t *iter_reg;
  627. uint16_t __iomem *mbx_reg;
  628. unsigned long flags;
  629. struct qla24xx_fw_dump *fw;
  630. uint32_t ext_mem_cnt;
  631. void *nxt;
  632. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  633. risc_address = ext_mem_cnt = 0;
  634. flags = 0;
  635. if (!hardware_locked)
  636. spin_lock_irqsave(&ha->hardware_lock, flags);
  637. if (!ha->fw_dump) {
  638. qla_printk(KERN_WARNING, ha,
  639. "No buffer available for dump!!!\n");
  640. goto qla24xx_fw_dump_failed;
  641. }
  642. if (ha->fw_dumped) {
  643. qla_printk(KERN_WARNING, ha,
  644. "Firmware has been previously dumped (%p) -- ignoring "
  645. "request...\n", ha->fw_dump);
  646. goto qla24xx_fw_dump_failed;
  647. }
  648. fw = &ha->fw_dump->isp.isp24;
  649. qla2xxx_prep_dump(ha, ha->fw_dump);
  650. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  651. /* Pause RISC. */
  652. rval = qla24xx_pause_risc(reg);
  653. if (rval != QLA_SUCCESS)
  654. goto qla24xx_fw_dump_failed_0;
  655. /* Host interface registers. */
  656. dmp_reg = &reg->flash_addr;
  657. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  658. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  659. /* Disable interrupts. */
  660. WRT_REG_DWORD(&reg->ictrl, 0);
  661. RD_REG_DWORD(&reg->ictrl);
  662. /* Shadow registers. */
  663. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  664. RD_REG_DWORD(&reg->iobase_addr);
  665. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  666. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  667. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  668. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  669. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  670. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  671. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  672. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  673. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  674. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  675. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  676. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  677. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  678. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  679. /* Mailbox registers. */
  680. mbx_reg = &reg->mailbox0;
  681. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  682. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  683. /* Transfer sequence registers. */
  684. iter_reg = fw->xseq_gp_reg;
  685. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  686. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  687. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  688. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  689. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  690. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  691. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  692. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  693. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  694. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  695. /* Receive sequence registers. */
  696. iter_reg = fw->rseq_gp_reg;
  697. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  698. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  699. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  700. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  701. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  702. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  703. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  704. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  705. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  706. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  707. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  708. /* Command DMA registers. */
  709. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  710. /* Queues. */
  711. iter_reg = fw->req0_dma_reg;
  712. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  713. dmp_reg = &reg->iobase_q;
  714. for (cnt = 0; cnt < 7; cnt++)
  715. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  716. iter_reg = fw->resp0_dma_reg;
  717. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  718. dmp_reg = &reg->iobase_q;
  719. for (cnt = 0; cnt < 7; cnt++)
  720. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  721. iter_reg = fw->req1_dma_reg;
  722. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  723. dmp_reg = &reg->iobase_q;
  724. for (cnt = 0; cnt < 7; cnt++)
  725. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  726. /* Transmit DMA registers. */
  727. iter_reg = fw->xmt0_dma_reg;
  728. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  729. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  730. iter_reg = fw->xmt1_dma_reg;
  731. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  732. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  733. iter_reg = fw->xmt2_dma_reg;
  734. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  735. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  736. iter_reg = fw->xmt3_dma_reg;
  737. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  738. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  739. iter_reg = fw->xmt4_dma_reg;
  740. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  741. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  742. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  743. /* Receive DMA registers. */
  744. iter_reg = fw->rcvt0_data_dma_reg;
  745. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  746. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  747. iter_reg = fw->rcvt1_data_dma_reg;
  748. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  749. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  750. /* RISC registers. */
  751. iter_reg = fw->risc_gp_reg;
  752. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  753. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  754. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  755. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  756. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  757. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  758. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  759. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  760. /* Local memory controller registers. */
  761. iter_reg = fw->lmc_reg;
  762. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  763. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  764. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  765. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  766. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  767. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  768. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  769. /* Fibre Protocol Module registers. */
  770. iter_reg = fw->fpm_hdw_reg;
  771. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  772. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  773. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  774. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  775. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  776. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  777. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  778. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  779. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  780. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  781. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  782. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  783. /* Frame Buffer registers. */
  784. iter_reg = fw->fb_hdw_reg;
  785. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  786. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  787. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  788. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  789. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  790. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  791. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  792. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  793. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  794. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  795. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  796. rval = qla24xx_soft_reset(ha);
  797. if (rval != QLA_SUCCESS)
  798. goto qla24xx_fw_dump_failed_0;
  799. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  800. &nxt);
  801. if (rval != QLA_SUCCESS)
  802. goto qla24xx_fw_dump_failed_0;
  803. nxt = qla2xxx_copy_queues(ha, nxt);
  804. qla24xx_copy_eft(ha, nxt);
  805. qla24xx_fw_dump_failed_0:
  806. if (rval != QLA_SUCCESS) {
  807. qla_printk(KERN_WARNING, ha,
  808. "Failed to dump firmware (%x)!!!\n", rval);
  809. ha->fw_dumped = 0;
  810. } else {
  811. qla_printk(KERN_INFO, ha,
  812. "Firmware dump saved to temp buffer (%ld/%p).\n",
  813. base_vha->host_no, ha->fw_dump);
  814. ha->fw_dumped = 1;
  815. }
  816. qla24xx_fw_dump_failed:
  817. if (!hardware_locked)
  818. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  819. }
  820. void
  821. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  822. {
  823. int rval;
  824. uint32_t cnt;
  825. uint32_t risc_address;
  826. struct qla_hw_data *ha = vha->hw;
  827. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  828. uint32_t __iomem *dmp_reg;
  829. uint32_t *iter_reg;
  830. uint16_t __iomem *mbx_reg;
  831. unsigned long flags;
  832. struct qla25xx_fw_dump *fw;
  833. uint32_t ext_mem_cnt;
  834. void *nxt, *nxt_chain;
  835. uint32_t *last_chain = NULL;
  836. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  837. risc_address = ext_mem_cnt = 0;
  838. flags = 0;
  839. if (!hardware_locked)
  840. spin_lock_irqsave(&ha->hardware_lock, flags);
  841. if (!ha->fw_dump) {
  842. qla_printk(KERN_WARNING, ha,
  843. "No buffer available for dump!!!\n");
  844. goto qla25xx_fw_dump_failed;
  845. }
  846. if (ha->fw_dumped) {
  847. qla_printk(KERN_WARNING, ha,
  848. "Firmware has been previously dumped (%p) -- ignoring "
  849. "request...\n", ha->fw_dump);
  850. goto qla25xx_fw_dump_failed;
  851. }
  852. fw = &ha->fw_dump->isp.isp25;
  853. qla2xxx_prep_dump(ha, ha->fw_dump);
  854. ha->fw_dump->version = __constant_htonl(2);
  855. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  856. /* Pause RISC. */
  857. rval = qla24xx_pause_risc(reg);
  858. if (rval != QLA_SUCCESS)
  859. goto qla25xx_fw_dump_failed_0;
  860. /* Host/Risc registers. */
  861. iter_reg = fw->host_risc_reg;
  862. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  863. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  864. /* PCIe registers. */
  865. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  866. RD_REG_DWORD(&reg->iobase_addr);
  867. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  868. dmp_reg = &reg->iobase_c4;
  869. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  870. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  871. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  872. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  873. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  874. RD_REG_DWORD(&reg->iobase_window);
  875. /* Host interface registers. */
  876. dmp_reg = &reg->flash_addr;
  877. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  878. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  879. /* Disable interrupts. */
  880. WRT_REG_DWORD(&reg->ictrl, 0);
  881. RD_REG_DWORD(&reg->ictrl);
  882. /* Shadow registers. */
  883. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  884. RD_REG_DWORD(&reg->iobase_addr);
  885. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  886. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  887. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  888. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  889. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  890. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  891. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  892. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  893. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  894. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  895. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  896. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  897. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  898. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  899. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  900. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  901. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  902. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  903. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  904. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  905. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  906. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  907. /* RISC I/O register. */
  908. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  909. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  910. /* Mailbox registers. */
  911. mbx_reg = &reg->mailbox0;
  912. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  913. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  914. /* Transfer sequence registers. */
  915. iter_reg = fw->xseq_gp_reg;
  916. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  917. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  918. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  919. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  920. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  921. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  922. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  923. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  924. iter_reg = fw->xseq_0_reg;
  925. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  926. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  927. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  928. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  929. /* Receive sequence registers. */
  930. iter_reg = fw->rseq_gp_reg;
  931. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  932. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  933. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  934. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  935. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  936. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  937. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  938. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  939. iter_reg = fw->rseq_0_reg;
  940. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  941. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  942. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  943. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  944. /* Auxiliary sequence registers. */
  945. iter_reg = fw->aseq_gp_reg;
  946. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  947. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  948. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  949. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  950. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  951. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  952. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  953. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  954. iter_reg = fw->aseq_0_reg;
  955. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  956. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  957. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  958. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  959. /* Command DMA registers. */
  960. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  961. /* Queues. */
  962. iter_reg = fw->req0_dma_reg;
  963. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  964. dmp_reg = &reg->iobase_q;
  965. for (cnt = 0; cnt < 7; cnt++)
  966. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  967. iter_reg = fw->resp0_dma_reg;
  968. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  969. dmp_reg = &reg->iobase_q;
  970. for (cnt = 0; cnt < 7; cnt++)
  971. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  972. iter_reg = fw->req1_dma_reg;
  973. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  974. dmp_reg = &reg->iobase_q;
  975. for (cnt = 0; cnt < 7; cnt++)
  976. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  977. /* Transmit DMA registers. */
  978. iter_reg = fw->xmt0_dma_reg;
  979. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  980. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  981. iter_reg = fw->xmt1_dma_reg;
  982. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  983. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  984. iter_reg = fw->xmt2_dma_reg;
  985. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  986. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  987. iter_reg = fw->xmt3_dma_reg;
  988. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  989. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  990. iter_reg = fw->xmt4_dma_reg;
  991. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  992. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  993. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  994. /* Receive DMA registers. */
  995. iter_reg = fw->rcvt0_data_dma_reg;
  996. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  997. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  998. iter_reg = fw->rcvt1_data_dma_reg;
  999. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1000. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1001. /* RISC registers. */
  1002. iter_reg = fw->risc_gp_reg;
  1003. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1004. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1005. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1006. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1007. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1008. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1009. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1010. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1011. /* Local memory controller registers. */
  1012. iter_reg = fw->lmc_reg;
  1013. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1014. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1015. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1016. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1017. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1018. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1019. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1020. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1021. /* Fibre Protocol Module registers. */
  1022. iter_reg = fw->fpm_hdw_reg;
  1023. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1024. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1025. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1026. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1027. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1028. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1029. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1030. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1031. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1032. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1033. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1034. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1035. /* Frame Buffer registers. */
  1036. iter_reg = fw->fb_hdw_reg;
  1037. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1038. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1039. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1040. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1041. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1042. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1043. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1044. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1045. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1046. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1047. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1048. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1049. /* Multi queue registers */
  1050. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1051. &last_chain);
  1052. rval = qla24xx_soft_reset(ha);
  1053. if (rval != QLA_SUCCESS)
  1054. goto qla25xx_fw_dump_failed_0;
  1055. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1056. &nxt);
  1057. if (rval != QLA_SUCCESS)
  1058. goto qla25xx_fw_dump_failed_0;
  1059. nxt = qla2xxx_copy_queues(ha, nxt);
  1060. nxt = qla24xx_copy_eft(ha, nxt);
  1061. /* Chain entries -- started with MQ. */
  1062. qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1063. if (last_chain) {
  1064. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1065. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1066. }
  1067. qla25xx_fw_dump_failed_0:
  1068. if (rval != QLA_SUCCESS) {
  1069. qla_printk(KERN_WARNING, ha,
  1070. "Failed to dump firmware (%x)!!!\n", rval);
  1071. ha->fw_dumped = 0;
  1072. } else {
  1073. qla_printk(KERN_INFO, ha,
  1074. "Firmware dump saved to temp buffer (%ld/%p).\n",
  1075. base_vha->host_no, ha->fw_dump);
  1076. ha->fw_dumped = 1;
  1077. }
  1078. qla25xx_fw_dump_failed:
  1079. if (!hardware_locked)
  1080. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1081. }
  1082. void
  1083. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1084. {
  1085. int rval;
  1086. uint32_t cnt;
  1087. uint32_t risc_address;
  1088. struct qla_hw_data *ha = vha->hw;
  1089. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1090. uint32_t __iomem *dmp_reg;
  1091. uint32_t *iter_reg;
  1092. uint16_t __iomem *mbx_reg;
  1093. unsigned long flags;
  1094. struct qla81xx_fw_dump *fw;
  1095. uint32_t ext_mem_cnt;
  1096. void *nxt, *nxt_chain;
  1097. uint32_t *last_chain = NULL;
  1098. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1099. risc_address = ext_mem_cnt = 0;
  1100. flags = 0;
  1101. if (!hardware_locked)
  1102. spin_lock_irqsave(&ha->hardware_lock, flags);
  1103. if (!ha->fw_dump) {
  1104. qla_printk(KERN_WARNING, ha,
  1105. "No buffer available for dump!!!\n");
  1106. goto qla81xx_fw_dump_failed;
  1107. }
  1108. if (ha->fw_dumped) {
  1109. qla_printk(KERN_WARNING, ha,
  1110. "Firmware has been previously dumped (%p) -- ignoring "
  1111. "request...\n", ha->fw_dump);
  1112. goto qla81xx_fw_dump_failed;
  1113. }
  1114. fw = &ha->fw_dump->isp.isp81;
  1115. qla2xxx_prep_dump(ha, ha->fw_dump);
  1116. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1117. /* Pause RISC. */
  1118. rval = qla24xx_pause_risc(reg);
  1119. if (rval != QLA_SUCCESS)
  1120. goto qla81xx_fw_dump_failed_0;
  1121. /* Host/Risc registers. */
  1122. iter_reg = fw->host_risc_reg;
  1123. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1124. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1125. /* PCIe registers. */
  1126. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1127. RD_REG_DWORD(&reg->iobase_addr);
  1128. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1129. dmp_reg = &reg->iobase_c4;
  1130. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1131. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1132. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1133. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1134. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1135. RD_REG_DWORD(&reg->iobase_window);
  1136. /* Host interface registers. */
  1137. dmp_reg = &reg->flash_addr;
  1138. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1139. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1140. /* Disable interrupts. */
  1141. WRT_REG_DWORD(&reg->ictrl, 0);
  1142. RD_REG_DWORD(&reg->ictrl);
  1143. /* Shadow registers. */
  1144. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1145. RD_REG_DWORD(&reg->iobase_addr);
  1146. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1147. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1148. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1149. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1150. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1151. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1152. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1153. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1154. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1155. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1156. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1157. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1158. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1159. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1160. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1161. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1162. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1163. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1164. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1165. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1166. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1167. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1168. /* RISC I/O register. */
  1169. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1170. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1171. /* Mailbox registers. */
  1172. mbx_reg = &reg->mailbox0;
  1173. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1174. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1175. /* Transfer sequence registers. */
  1176. iter_reg = fw->xseq_gp_reg;
  1177. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1178. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1179. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1180. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1181. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1182. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1183. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1184. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1185. iter_reg = fw->xseq_0_reg;
  1186. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1187. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1188. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1189. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1190. /* Receive sequence registers. */
  1191. iter_reg = fw->rseq_gp_reg;
  1192. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1193. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1194. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1195. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1196. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1197. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1198. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1199. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1200. iter_reg = fw->rseq_0_reg;
  1201. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1202. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1203. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1204. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1205. /* Auxiliary sequence registers. */
  1206. iter_reg = fw->aseq_gp_reg;
  1207. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1208. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1209. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1210. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1211. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1212. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1213. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1214. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1215. iter_reg = fw->aseq_0_reg;
  1216. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1217. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1218. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1219. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1220. /* Command DMA registers. */
  1221. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1222. /* Queues. */
  1223. iter_reg = fw->req0_dma_reg;
  1224. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1225. dmp_reg = &reg->iobase_q;
  1226. for (cnt = 0; cnt < 7; cnt++)
  1227. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1228. iter_reg = fw->resp0_dma_reg;
  1229. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1230. dmp_reg = &reg->iobase_q;
  1231. for (cnt = 0; cnt < 7; cnt++)
  1232. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1233. iter_reg = fw->req1_dma_reg;
  1234. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1235. dmp_reg = &reg->iobase_q;
  1236. for (cnt = 0; cnt < 7; cnt++)
  1237. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1238. /* Transmit DMA registers. */
  1239. iter_reg = fw->xmt0_dma_reg;
  1240. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1241. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1242. iter_reg = fw->xmt1_dma_reg;
  1243. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1244. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1245. iter_reg = fw->xmt2_dma_reg;
  1246. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1247. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1248. iter_reg = fw->xmt3_dma_reg;
  1249. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1250. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1251. iter_reg = fw->xmt4_dma_reg;
  1252. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1253. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1254. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1255. /* Receive DMA registers. */
  1256. iter_reg = fw->rcvt0_data_dma_reg;
  1257. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1258. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1259. iter_reg = fw->rcvt1_data_dma_reg;
  1260. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1261. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1262. /* RISC registers. */
  1263. iter_reg = fw->risc_gp_reg;
  1264. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1265. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1266. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1267. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1268. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1269. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1270. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1271. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1272. /* Local memory controller registers. */
  1273. iter_reg = fw->lmc_reg;
  1274. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1275. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1276. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1277. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1278. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1279. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1280. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1281. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1282. /* Fibre Protocol Module registers. */
  1283. iter_reg = fw->fpm_hdw_reg;
  1284. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1285. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1286. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1287. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1288. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1289. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1290. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1291. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1292. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1293. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1294. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1295. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1296. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1297. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1298. /* Frame Buffer registers. */
  1299. iter_reg = fw->fb_hdw_reg;
  1300. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1301. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1302. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1303. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1304. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1305. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1306. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1307. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1308. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1309. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1310. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1311. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1312. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1313. /* Multi queue registers */
  1314. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1315. &last_chain);
  1316. rval = qla24xx_soft_reset(ha);
  1317. if (rval != QLA_SUCCESS)
  1318. goto qla81xx_fw_dump_failed_0;
  1319. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1320. &nxt);
  1321. if (rval != QLA_SUCCESS)
  1322. goto qla81xx_fw_dump_failed_0;
  1323. nxt = qla2xxx_copy_queues(ha, nxt);
  1324. nxt = qla24xx_copy_eft(ha, nxt);
  1325. /* Chain entries -- started with MQ. */
  1326. qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1327. if (last_chain) {
  1328. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1329. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1330. }
  1331. qla81xx_fw_dump_failed_0:
  1332. if (rval != QLA_SUCCESS) {
  1333. qla_printk(KERN_WARNING, ha,
  1334. "Failed to dump firmware (%x)!!!\n", rval);
  1335. ha->fw_dumped = 0;
  1336. } else {
  1337. qla_printk(KERN_INFO, ha,
  1338. "Firmware dump saved to temp buffer (%ld/%p).\n",
  1339. base_vha->host_no, ha->fw_dump);
  1340. ha->fw_dumped = 1;
  1341. }
  1342. qla81xx_fw_dump_failed:
  1343. if (!hardware_locked)
  1344. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1345. }
  1346. /****************************************************************************/
  1347. /* Driver Debug Functions. */
  1348. /****************************************************************************/
  1349. void
  1350. qla2x00_dump_regs(scsi_qla_host_t *vha)
  1351. {
  1352. int i;
  1353. struct qla_hw_data *ha = vha->hw;
  1354. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  1355. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  1356. uint16_t __iomem *mbx_reg;
  1357. mbx_reg = IS_FWI2_CAPABLE(ha) ? &reg24->mailbox0:
  1358. MAILBOX_REG(ha, reg, 0);
  1359. printk("Mailbox registers:\n");
  1360. for (i = 0; i < 6; i++)
  1361. printk("scsi(%ld): mbox %d 0x%04x \n", vha->host_no, i,
  1362. RD_REG_WORD(mbx_reg++));
  1363. }
  1364. void
  1365. qla2x00_dump_buffer(uint8_t * b, uint32_t size)
  1366. {
  1367. uint32_t cnt;
  1368. uint8_t c;
  1369. printk(" 0 1 2 3 4 5 6 7 8 9 "
  1370. "Ah Bh Ch Dh Eh Fh\n");
  1371. printk("----------------------------------------"
  1372. "----------------------\n");
  1373. for (cnt = 0; cnt < size;) {
  1374. c = *b++;
  1375. printk("%02x",(uint32_t) c);
  1376. cnt++;
  1377. if (!(cnt % 16))
  1378. printk("\n");
  1379. else
  1380. printk(" ");
  1381. }
  1382. if (cnt % 16)
  1383. printk("\n");
  1384. }