quirks.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include <linux/kallsyms.h>
  24. #include <linux/dmi.h>
  25. #include <linux/pci-aspm.h>
  26. #include <linux/ioport.h>
  27. #include "pci.h"
  28. int isa_dma_bridge_buggy;
  29. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  30. int pci_pci_problems;
  31. EXPORT_SYMBOL(pci_pci_problems);
  32. #ifdef CONFIG_PCI_QUIRKS
  33. /*
  34. * This quirk function disables memory decoding and releases memory resources
  35. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  36. * It also rounds up size to specified alignment.
  37. * Later on, the kernel will assign page-aligned memory resource back
  38. * to the device.
  39. */
  40. static void __devinit quirk_resource_alignment(struct pci_dev *dev)
  41. {
  42. int i;
  43. struct resource *r;
  44. resource_size_t align, size;
  45. u16 command;
  46. if (!pci_is_reassigndev(dev))
  47. return;
  48. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  49. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  50. dev_warn(&dev->dev,
  51. "Can't reassign resources to host bridge.\n");
  52. return;
  53. }
  54. dev_info(&dev->dev,
  55. "Disabling memory decoding and releasing memory resources.\n");
  56. pci_read_config_word(dev, PCI_COMMAND, &command);
  57. command &= ~PCI_COMMAND_MEMORY;
  58. pci_write_config_word(dev, PCI_COMMAND, command);
  59. align = pci_specified_resource_alignment(dev);
  60. for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
  61. r = &dev->resource[i];
  62. if (!(r->flags & IORESOURCE_MEM))
  63. continue;
  64. size = resource_size(r);
  65. if (size < align) {
  66. size = align;
  67. dev_info(&dev->dev,
  68. "Rounding up size of resource #%d to %#llx.\n",
  69. i, (unsigned long long)size);
  70. }
  71. r->end = size - 1;
  72. r->start = 0;
  73. }
  74. /* Need to disable bridge's resource window,
  75. * to enable the kernel to reassign new resource
  76. * window later on.
  77. */
  78. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  79. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  80. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  81. r = &dev->resource[i];
  82. if (!(r->flags & IORESOURCE_MEM))
  83. continue;
  84. r->end = resource_size(r) - 1;
  85. r->start = 0;
  86. }
  87. pci_disable_bridge_window(dev);
  88. }
  89. }
  90. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
  91. /* The Mellanox Tavor device gives false positive parity errors
  92. * Mark this device with a broken_parity_status, to allow
  93. * PCI scanning code to "skip" this now blacklisted device.
  94. */
  95. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  96. {
  97. dev->broken_parity_status = 1; /* This device gives false positives */
  98. }
  99. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  100. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  101. /* Deal with broken BIOS'es that neglect to enable passive release,
  102. which can cause problems in combination with the 82441FX/PPro MTRRs */
  103. static void quirk_passive_release(struct pci_dev *dev)
  104. {
  105. struct pci_dev *d = NULL;
  106. unsigned char dlc;
  107. /* We have to make sure a particular bit is set in the PIIX3
  108. ISA bridge, so we have to go out and find it. */
  109. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  110. pci_read_config_byte(d, 0x82, &dlc);
  111. if (!(dlc & 1<<1)) {
  112. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  113. dlc |= 1<<1;
  114. pci_write_config_byte(d, 0x82, dlc);
  115. }
  116. }
  117. }
  118. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  119. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  120. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  121. but VIA don't answer queries. If you happen to have good contacts at VIA
  122. ask them for me please -- Alan
  123. This appears to be BIOS not version dependent. So presumably there is a
  124. chipset level fix */
  125. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  126. {
  127. if (!isa_dma_bridge_buggy) {
  128. isa_dma_bridge_buggy=1;
  129. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  130. }
  131. }
  132. /*
  133. * Its not totally clear which chipsets are the problematic ones
  134. * We know 82C586 and 82C596 variants are affected.
  135. */
  136. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  137. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  138. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  139. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  140. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  141. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  142. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  143. /*
  144. * Chipsets where PCI->PCI transfers vanish or hang
  145. */
  146. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  147. {
  148. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  149. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  150. pci_pci_problems |= PCIPCI_FAIL;
  151. }
  152. }
  153. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  154. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  155. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  156. {
  157. u8 rev;
  158. pci_read_config_byte(dev, 0x08, &rev);
  159. if (rev == 0x13) {
  160. /* Erratum 24 */
  161. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  162. pci_pci_problems |= PCIAGP_FAIL;
  163. }
  164. }
  165. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  166. /*
  167. * Triton requires workarounds to be used by the drivers
  168. */
  169. static void __devinit quirk_triton(struct pci_dev *dev)
  170. {
  171. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  172. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  173. pci_pci_problems |= PCIPCI_TRITON;
  174. }
  175. }
  176. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  177. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  178. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  179. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  180. /*
  181. * VIA Apollo KT133 needs PCI latency patch
  182. * Made according to a windows driver based patch by George E. Breese
  183. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  184. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  185. * the info on which Mr Breese based his work.
  186. *
  187. * Updated based on further information from the site and also on
  188. * information provided by VIA
  189. */
  190. static void quirk_vialatency(struct pci_dev *dev)
  191. {
  192. struct pci_dev *p;
  193. u8 busarb;
  194. /* Ok we have a potential problem chipset here. Now see if we have
  195. a buggy southbridge */
  196. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  197. if (p!=NULL) {
  198. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  199. /* Check for buggy part revisions */
  200. if (p->revision < 0x40 || p->revision > 0x42)
  201. goto exit;
  202. } else {
  203. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  204. if (p==NULL) /* No problem parts */
  205. goto exit;
  206. /* Check for buggy part revisions */
  207. if (p->revision < 0x10 || p->revision > 0x12)
  208. goto exit;
  209. }
  210. /*
  211. * Ok we have the problem. Now set the PCI master grant to
  212. * occur every master grant. The apparent bug is that under high
  213. * PCI load (quite common in Linux of course) you can get data
  214. * loss when the CPU is held off the bus for 3 bus master requests
  215. * This happens to include the IDE controllers....
  216. *
  217. * VIA only apply this fix when an SB Live! is present but under
  218. * both Linux and Windows this isnt enough, and we have seen
  219. * corruption without SB Live! but with things like 3 UDMA IDE
  220. * controllers. So we ignore that bit of the VIA recommendation..
  221. */
  222. pci_read_config_byte(dev, 0x76, &busarb);
  223. /* Set bit 4 and bi 5 of byte 76 to 0x01
  224. "Master priority rotation on every PCI master grant */
  225. busarb &= ~(1<<5);
  226. busarb |= (1<<4);
  227. pci_write_config_byte(dev, 0x76, busarb);
  228. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  229. exit:
  230. pci_dev_put(p);
  231. }
  232. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  233. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  234. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  235. /* Must restore this on a resume from RAM */
  236. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  237. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  238. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  239. /*
  240. * VIA Apollo VP3 needs ETBF on BT848/878
  241. */
  242. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  243. {
  244. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  245. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  246. pci_pci_problems |= PCIPCI_VIAETBF;
  247. }
  248. }
  249. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  250. static void __devinit quirk_vsfx(struct pci_dev *dev)
  251. {
  252. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  253. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  254. pci_pci_problems |= PCIPCI_VSFX;
  255. }
  256. }
  257. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  258. /*
  259. * Ali Magik requires workarounds to be used by the drivers
  260. * that DMA to AGP space. Latency must be set to 0xA and triton
  261. * workaround applied too
  262. * [Info kindly provided by ALi]
  263. */
  264. static void __init quirk_alimagik(struct pci_dev *dev)
  265. {
  266. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  267. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  268. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  269. }
  270. }
  271. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  272. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  273. /*
  274. * Natoma has some interesting boundary conditions with Zoran stuff
  275. * at least
  276. */
  277. static void __devinit quirk_natoma(struct pci_dev *dev)
  278. {
  279. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  280. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  281. pci_pci_problems |= PCIPCI_NATOMA;
  282. }
  283. }
  284. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  286. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  287. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  288. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  289. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  290. /*
  291. * This chip can cause PCI parity errors if config register 0xA0 is read
  292. * while DMAs are occurring.
  293. */
  294. static void __devinit quirk_citrine(struct pci_dev *dev)
  295. {
  296. dev->cfg_size = 0xA0;
  297. }
  298. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  299. /*
  300. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  301. * If it's needed, re-allocate the region.
  302. */
  303. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  304. {
  305. struct resource *r = &dev->resource[0];
  306. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  307. r->start = 0;
  308. r->end = 0x3ffffff;
  309. }
  310. }
  311. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  312. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  313. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  314. unsigned size, int nr, const char *name)
  315. {
  316. region &= ~(size-1);
  317. if (region) {
  318. struct pci_bus_region bus_region;
  319. struct resource *res = dev->resource + nr;
  320. res->name = pci_name(dev);
  321. res->start = region;
  322. res->end = region + size - 1;
  323. res->flags = IORESOURCE_IO;
  324. /* Convert from PCI bus to resource space. */
  325. bus_region.start = res->start;
  326. bus_region.end = res->end;
  327. pcibios_bus_to_resource(dev, res, &bus_region);
  328. pci_claim_resource(dev, nr);
  329. dev_info(&dev->dev, "quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  330. }
  331. }
  332. /*
  333. * ATI Northbridge setups MCE the processor if you even
  334. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  335. */
  336. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  337. {
  338. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  339. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  340. request_region(0x3b0, 0x0C, "RadeonIGP");
  341. request_region(0x3d3, 0x01, "RadeonIGP");
  342. }
  343. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  344. /*
  345. * Let's make the southbridge information explicit instead
  346. * of having to worry about people probing the ACPI areas,
  347. * for example.. (Yes, it happens, and if you read the wrong
  348. * ACPI register it will put the machine to sleep with no
  349. * way of waking it up again. Bummer).
  350. *
  351. * ALI M7101: Two IO regions pointed to by words at
  352. * 0xE0 (64 bytes of ACPI registers)
  353. * 0xE2 (32 bytes of SMB registers)
  354. */
  355. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  356. {
  357. u16 region;
  358. pci_read_config_word(dev, 0xE0, &region);
  359. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  360. pci_read_config_word(dev, 0xE2, &region);
  361. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  362. }
  363. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  364. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  365. {
  366. u32 devres;
  367. u32 mask, size, base;
  368. pci_read_config_dword(dev, port, &devres);
  369. if ((devres & enable) != enable)
  370. return;
  371. mask = (devres >> 16) & 15;
  372. base = devres & 0xffff;
  373. size = 16;
  374. for (;;) {
  375. unsigned bit = size >> 1;
  376. if ((bit & mask) == bit)
  377. break;
  378. size = bit;
  379. }
  380. /*
  381. * For now we only print it out. Eventually we'll want to
  382. * reserve it (at least if it's in the 0x1000+ range), but
  383. * let's get enough confirmation reports first.
  384. */
  385. base &= -size;
  386. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  387. }
  388. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  389. {
  390. u32 devres;
  391. u32 mask, size, base;
  392. pci_read_config_dword(dev, port, &devres);
  393. if ((devres & enable) != enable)
  394. return;
  395. base = devres & 0xffff0000;
  396. mask = (devres & 0x3f) << 16;
  397. size = 128 << 16;
  398. for (;;) {
  399. unsigned bit = size >> 1;
  400. if ((bit & mask) == bit)
  401. break;
  402. size = bit;
  403. }
  404. /*
  405. * For now we only print it out. Eventually we'll want to
  406. * reserve it, but let's get enough confirmation reports first.
  407. */
  408. base &= -size;
  409. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  410. }
  411. /*
  412. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  413. * 0x40 (64 bytes of ACPI registers)
  414. * 0x90 (16 bytes of SMB registers)
  415. * and a few strange programmable PIIX4 device resources.
  416. */
  417. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  418. {
  419. u32 region, res_a;
  420. pci_read_config_dword(dev, 0x40, &region);
  421. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  422. pci_read_config_dword(dev, 0x90, &region);
  423. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  424. /* Device resource A has enables for some of the other ones */
  425. pci_read_config_dword(dev, 0x5c, &res_a);
  426. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  427. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  428. /* Device resource D is just bitfields for static resources */
  429. /* Device 12 enabled? */
  430. if (res_a & (1 << 29)) {
  431. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  432. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  433. }
  434. /* Device 13 enabled? */
  435. if (res_a & (1 << 30)) {
  436. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  437. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  438. }
  439. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  440. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  441. }
  442. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  443. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  444. /*
  445. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  446. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  447. * 0x58 (64 bytes of GPIO I/O space)
  448. */
  449. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  450. {
  451. u32 region;
  452. pci_read_config_dword(dev, 0x40, &region);
  453. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  454. pci_read_config_dword(dev, 0x58, &region);
  455. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  456. }
  457. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  458. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  459. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  460. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  461. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  462. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  463. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  464. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  465. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  466. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  467. static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
  468. {
  469. u32 region;
  470. pci_read_config_dword(dev, 0x40, &region);
  471. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  472. pci_read_config_dword(dev, 0x48, &region);
  473. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  474. }
  475. static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  476. {
  477. u32 val;
  478. u32 size, base;
  479. pci_read_config_dword(dev, reg, &val);
  480. /* Enabled? */
  481. if (!(val & 1))
  482. return;
  483. base = val & 0xfffc;
  484. if (dynsize) {
  485. /*
  486. * This is not correct. It is 16, 32 or 64 bytes depending on
  487. * register D31:F0:ADh bits 5:4.
  488. *
  489. * But this gets us at least _part_ of it.
  490. */
  491. size = 16;
  492. } else {
  493. size = 128;
  494. }
  495. base &= ~(size-1);
  496. /* Just print it out for now. We should reserve it after more debugging */
  497. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  498. }
  499. static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
  500. {
  501. /* Shared ACPI/GPIO decode with all ICH6+ */
  502. ich6_lpc_acpi_gpio(dev);
  503. /* ICH6-specific generic IO decode */
  504. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  505. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  506. }
  507. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  508. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  509. static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  510. {
  511. u32 val;
  512. u32 mask, base;
  513. pci_read_config_dword(dev, reg, &val);
  514. /* Enabled? */
  515. if (!(val & 1))
  516. return;
  517. /*
  518. * IO base in bits 15:2, mask in bits 23:18, both
  519. * are dword-based
  520. */
  521. base = val & 0xfffc;
  522. mask = (val >> 16) & 0xfc;
  523. mask |= 3;
  524. /* Just print it out for now. We should reserve it after more debugging */
  525. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  526. }
  527. /* ICH7-10 has the same common LPC generic IO decode registers */
  528. static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
  529. {
  530. /* We share the common ACPI/DPIO decode with ICH6 */
  531. ich6_lpc_acpi_gpio(dev);
  532. /* And have 4 ICH7+ generic decodes */
  533. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  534. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  535. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  536. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  537. }
  538. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  540. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  541. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  542. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  543. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  544. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  545. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  546. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  547. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  548. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  549. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  550. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  551. /*
  552. * VIA ACPI: One IO region pointed to by longword at
  553. * 0x48 or 0x20 (256 bytes of ACPI registers)
  554. */
  555. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  556. {
  557. u32 region;
  558. if (dev->revision & 0x10) {
  559. pci_read_config_dword(dev, 0x48, &region);
  560. region &= PCI_BASE_ADDRESS_IO_MASK;
  561. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  562. }
  563. }
  564. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  565. /*
  566. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  567. * 0x48 (256 bytes of ACPI registers)
  568. * 0x70 (128 bytes of hardware monitoring register)
  569. * 0x90 (16 bytes of SMB registers)
  570. */
  571. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  572. {
  573. u16 hm;
  574. u32 smb;
  575. quirk_vt82c586_acpi(dev);
  576. pci_read_config_word(dev, 0x70, &hm);
  577. hm &= PCI_BASE_ADDRESS_IO_MASK;
  578. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  579. pci_read_config_dword(dev, 0x90, &smb);
  580. smb &= PCI_BASE_ADDRESS_IO_MASK;
  581. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  582. }
  583. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  584. /*
  585. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  586. * 0x88 (128 bytes of power management registers)
  587. * 0xd0 (16 bytes of SMB registers)
  588. */
  589. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  590. {
  591. u16 pm, smb;
  592. pci_read_config_word(dev, 0x88, &pm);
  593. pm &= PCI_BASE_ADDRESS_IO_MASK;
  594. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  595. pci_read_config_word(dev, 0xd0, &smb);
  596. smb &= PCI_BASE_ADDRESS_IO_MASK;
  597. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  598. }
  599. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  600. /*
  601. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  602. * Disable fast back-to-back on the secondary bus segment
  603. */
  604. static void __devinit quirk_xio2000a(struct pci_dev *dev)
  605. {
  606. struct pci_dev *pdev;
  607. u16 command;
  608. dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
  609. "secondary bus fast back-to-back transfers disabled\n");
  610. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  611. pci_read_config_word(pdev, PCI_COMMAND, &command);
  612. if (command & PCI_COMMAND_FAST_BACK)
  613. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  614. }
  615. }
  616. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  617. quirk_xio2000a);
  618. #ifdef CONFIG_X86_IO_APIC
  619. #include <asm/io_apic.h>
  620. /*
  621. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  622. * devices to the external APIC.
  623. *
  624. * TODO: When we have device-specific interrupt routers,
  625. * this code will go away from quirks.
  626. */
  627. static void quirk_via_ioapic(struct pci_dev *dev)
  628. {
  629. u8 tmp;
  630. if (nr_ioapics < 1)
  631. tmp = 0; /* nothing routed to external APIC */
  632. else
  633. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  634. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  635. tmp == 0 ? "Disa" : "Ena");
  636. /* Offset 0x58: External APIC IRQ output control */
  637. pci_write_config_byte (dev, 0x58, tmp);
  638. }
  639. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  640. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  641. /*
  642. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  643. * This leads to doubled level interrupt rates.
  644. * Set this bit to get rid of cycle wastage.
  645. * Otherwise uncritical.
  646. */
  647. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  648. {
  649. u8 misc_control2;
  650. #define BYPASS_APIC_DEASSERT 8
  651. pci_read_config_byte(dev, 0x5B, &misc_control2);
  652. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  653. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  654. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  655. }
  656. }
  657. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  658. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  659. /*
  660. * The AMD io apic can hang the box when an apic irq is masked.
  661. * We check all revs >= B0 (yet not in the pre production!) as the bug
  662. * is currently marked NoFix
  663. *
  664. * We have multiple reports of hangs with this chipset that went away with
  665. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  666. * of course. However the advice is demonstrably good even if so..
  667. */
  668. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  669. {
  670. if (dev->revision >= 0x02) {
  671. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  672. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  673. }
  674. }
  675. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  676. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  677. {
  678. if (dev->devfn == 0 && dev->bus->number == 0)
  679. sis_apic_bug = 1;
  680. }
  681. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  682. #endif /* CONFIG_X86_IO_APIC */
  683. /*
  684. * Some settings of MMRBC can lead to data corruption so block changes.
  685. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  686. */
  687. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  688. {
  689. if (dev->subordinate && dev->revision <= 0x12) {
  690. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  691. "disabling PCI-X MMRBC\n", dev->revision);
  692. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  693. }
  694. }
  695. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  696. /*
  697. * FIXME: it is questionable that quirk_via_acpi
  698. * is needed. It shows up as an ISA bridge, and does not
  699. * support the PCI_INTERRUPT_LINE register at all. Therefore
  700. * it seems like setting the pci_dev's 'irq' to the
  701. * value of the ACPI SCI interrupt is only done for convenience.
  702. * -jgarzik
  703. */
  704. static void __devinit quirk_via_acpi(struct pci_dev *d)
  705. {
  706. /*
  707. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  708. */
  709. u8 irq;
  710. pci_read_config_byte(d, 0x42, &irq);
  711. irq &= 0xf;
  712. if (irq && (irq != 2))
  713. d->irq = irq;
  714. }
  715. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  716. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  717. /*
  718. * VIA bridges which have VLink
  719. */
  720. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  721. static void quirk_via_bridge(struct pci_dev *dev)
  722. {
  723. /* See what bridge we have and find the device ranges */
  724. switch (dev->device) {
  725. case PCI_DEVICE_ID_VIA_82C686:
  726. /* The VT82C686 is special, it attaches to PCI and can have
  727. any device number. All its subdevices are functions of
  728. that single device. */
  729. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  730. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  731. break;
  732. case PCI_DEVICE_ID_VIA_8237:
  733. case PCI_DEVICE_ID_VIA_8237A:
  734. via_vlink_dev_lo = 15;
  735. break;
  736. case PCI_DEVICE_ID_VIA_8235:
  737. via_vlink_dev_lo = 16;
  738. break;
  739. case PCI_DEVICE_ID_VIA_8231:
  740. case PCI_DEVICE_ID_VIA_8233_0:
  741. case PCI_DEVICE_ID_VIA_8233A:
  742. case PCI_DEVICE_ID_VIA_8233C_0:
  743. via_vlink_dev_lo = 17;
  744. break;
  745. }
  746. }
  747. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  748. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  749. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  750. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  751. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  752. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  753. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  754. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  755. /**
  756. * quirk_via_vlink - VIA VLink IRQ number update
  757. * @dev: PCI device
  758. *
  759. * If the device we are dealing with is on a PIC IRQ we need to
  760. * ensure that the IRQ line register which usually is not relevant
  761. * for PCI cards, is actually written so that interrupts get sent
  762. * to the right place.
  763. * We only do this on systems where a VIA south bridge was detected,
  764. * and only for VIA devices on the motherboard (see quirk_via_bridge
  765. * above).
  766. */
  767. static void quirk_via_vlink(struct pci_dev *dev)
  768. {
  769. u8 irq, new_irq;
  770. /* Check if we have VLink at all */
  771. if (via_vlink_dev_lo == -1)
  772. return;
  773. new_irq = dev->irq;
  774. /* Don't quirk interrupts outside the legacy IRQ range */
  775. if (!new_irq || new_irq > 15)
  776. return;
  777. /* Internal device ? */
  778. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  779. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  780. return;
  781. /* This is an internal VLink device on a PIC interrupt. The BIOS
  782. ought to have set this but may not have, so we redo it */
  783. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  784. if (new_irq != irq) {
  785. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  786. irq, new_irq);
  787. udelay(15); /* unknown if delay really needed */
  788. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  789. }
  790. }
  791. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  792. /*
  793. * VIA VT82C598 has its device ID settable and many BIOSes
  794. * set it to the ID of VT82C597 for backward compatibility.
  795. * We need to switch it off to be able to recognize the real
  796. * type of the chip.
  797. */
  798. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  799. {
  800. pci_write_config_byte(dev, 0xfc, 0);
  801. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  802. }
  803. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  804. /*
  805. * CardBus controllers have a legacy base address that enables them
  806. * to respond as i82365 pcmcia controllers. We don't want them to
  807. * do this even if the Linux CardBus driver is not loaded, because
  808. * the Linux i82365 driver does not (and should not) handle CardBus.
  809. */
  810. static void quirk_cardbus_legacy(struct pci_dev *dev)
  811. {
  812. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  813. return;
  814. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  815. }
  816. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  817. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  818. /*
  819. * Following the PCI ordering rules is optional on the AMD762. I'm not
  820. * sure what the designers were smoking but let's not inhale...
  821. *
  822. * To be fair to AMD, it follows the spec by default, its BIOS people
  823. * who turn it off!
  824. */
  825. static void quirk_amd_ordering(struct pci_dev *dev)
  826. {
  827. u32 pcic;
  828. pci_read_config_dword(dev, 0x4C, &pcic);
  829. if ((pcic&6)!=6) {
  830. pcic |= 6;
  831. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  832. pci_write_config_dword(dev, 0x4C, pcic);
  833. pci_read_config_dword(dev, 0x84, &pcic);
  834. pcic |= (1<<23); /* Required in this mode */
  835. pci_write_config_dword(dev, 0x84, pcic);
  836. }
  837. }
  838. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  839. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  840. /*
  841. * DreamWorks provided workaround for Dunord I-3000 problem
  842. *
  843. * This card decodes and responds to addresses not apparently
  844. * assigned to it. We force a larger allocation to ensure that
  845. * nothing gets put too close to it.
  846. */
  847. static void __devinit quirk_dunord ( struct pci_dev * dev )
  848. {
  849. struct resource *r = &dev->resource [1];
  850. r->start = 0;
  851. r->end = 0xffffff;
  852. }
  853. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  854. /*
  855. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  856. * is subtractive decoding (transparent), and does indicate this
  857. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  858. * instead of 0x01.
  859. */
  860. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  861. {
  862. dev->transparent = 1;
  863. }
  864. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  865. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  866. /*
  867. * Common misconfiguration of the MediaGX/Geode PCI master that will
  868. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  869. * datasheets found at http://www.national.com/ds/GX for info on what
  870. * these bits do. <christer@weinigel.se>
  871. */
  872. static void quirk_mediagx_master(struct pci_dev *dev)
  873. {
  874. u8 reg;
  875. pci_read_config_byte(dev, 0x41, &reg);
  876. if (reg & 2) {
  877. reg &= ~2;
  878. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  879. pci_write_config_byte(dev, 0x41, reg);
  880. }
  881. }
  882. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  883. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  884. /*
  885. * Ensure C0 rev restreaming is off. This is normally done by
  886. * the BIOS but in the odd case it is not the results are corruption
  887. * hence the presence of a Linux check
  888. */
  889. static void quirk_disable_pxb(struct pci_dev *pdev)
  890. {
  891. u16 config;
  892. if (pdev->revision != 0x04) /* Only C0 requires this */
  893. return;
  894. pci_read_config_word(pdev, 0x40, &config);
  895. if (config & (1<<6)) {
  896. config &= ~(1<<6);
  897. pci_write_config_word(pdev, 0x40, config);
  898. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  899. }
  900. }
  901. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  902. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  903. static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
  904. {
  905. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  906. u8 tmp;
  907. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  908. if (tmp == 0x01) {
  909. pci_read_config_byte(pdev, 0x40, &tmp);
  910. pci_write_config_byte(pdev, 0x40, tmp|1);
  911. pci_write_config_byte(pdev, 0x9, 1);
  912. pci_write_config_byte(pdev, 0xa, 6);
  913. pci_write_config_byte(pdev, 0x40, tmp);
  914. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  915. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  916. }
  917. }
  918. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  919. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  920. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  921. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  922. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  923. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  924. /*
  925. * Serverworks CSB5 IDE does not fully support native mode
  926. */
  927. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  928. {
  929. u8 prog;
  930. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  931. if (prog & 5) {
  932. prog &= ~5;
  933. pdev->class &= ~5;
  934. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  935. /* PCI layer will sort out resources */
  936. }
  937. }
  938. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  939. /*
  940. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  941. */
  942. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  943. {
  944. u8 prog;
  945. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  946. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  947. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  948. prog &= ~5;
  949. pdev->class &= ~5;
  950. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  951. }
  952. }
  953. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  954. /*
  955. * Some ATA devices break if put into D3
  956. */
  957. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  958. {
  959. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  960. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  961. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  962. }
  963. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
  964. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
  965. /* ALi loses some register settings that we cannot then restore */
  966. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
  967. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  968. occur when mode detecting */
  969. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
  970. /* This was originally an Alpha specific thing, but it really fits here.
  971. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  972. */
  973. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  974. {
  975. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  976. }
  977. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  978. /*
  979. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  980. * is not activated. The myth is that Asus said that they do not want the
  981. * users to be irritated by just another PCI Device in the Win98 device
  982. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  983. * package 2.7.0 for details)
  984. *
  985. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  986. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  987. * becomes necessary to do this tweak in two steps -- the chosen trigger
  988. * is either the Host bridge (preferred) or on-board VGA controller.
  989. *
  990. * Note that we used to unhide the SMBus that way on Toshiba laptops
  991. * (Satellite A40 and Tecra M2) but then found that the thermal management
  992. * was done by SMM code, which could cause unsynchronized concurrent
  993. * accesses to the SMBus registers, with potentially bad effects. Thus you
  994. * should be very careful when adding new entries: if SMM is accessing the
  995. * Intel SMBus, this is a very good reason to leave it hidden.
  996. *
  997. * Likewise, many recent laptops use ACPI for thermal management. If the
  998. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  999. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1000. * are about to add an entry in the table below, please first disassemble
  1001. * the DSDT and double-check that there is no code accessing the SMBus.
  1002. */
  1003. static int asus_hides_smbus;
  1004. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1005. {
  1006. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1007. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1008. switch(dev->subsystem_device) {
  1009. case 0x8025: /* P4B-LX */
  1010. case 0x8070: /* P4B */
  1011. case 0x8088: /* P4B533 */
  1012. case 0x1626: /* L3C notebook */
  1013. asus_hides_smbus = 1;
  1014. }
  1015. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1016. switch(dev->subsystem_device) {
  1017. case 0x80b1: /* P4GE-V */
  1018. case 0x80b2: /* P4PE */
  1019. case 0x8093: /* P4B533-V */
  1020. asus_hides_smbus = 1;
  1021. }
  1022. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1023. switch(dev->subsystem_device) {
  1024. case 0x8030: /* P4T533 */
  1025. asus_hides_smbus = 1;
  1026. }
  1027. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1028. switch (dev->subsystem_device) {
  1029. case 0x8070: /* P4G8X Deluxe */
  1030. asus_hides_smbus = 1;
  1031. }
  1032. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1033. switch (dev->subsystem_device) {
  1034. case 0x80c9: /* PU-DLS */
  1035. asus_hides_smbus = 1;
  1036. }
  1037. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1038. switch (dev->subsystem_device) {
  1039. case 0x1751: /* M2N notebook */
  1040. case 0x1821: /* M5N notebook */
  1041. case 0x1897: /* A6L notebook */
  1042. asus_hides_smbus = 1;
  1043. }
  1044. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1045. switch (dev->subsystem_device) {
  1046. case 0x184b: /* W1N notebook */
  1047. case 0x186a: /* M6Ne notebook */
  1048. asus_hides_smbus = 1;
  1049. }
  1050. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1051. switch (dev->subsystem_device) {
  1052. case 0x80f2: /* P4P800-X */
  1053. asus_hides_smbus = 1;
  1054. }
  1055. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1056. switch (dev->subsystem_device) {
  1057. case 0x1882: /* M6V notebook */
  1058. case 0x1977: /* A6VA notebook */
  1059. asus_hides_smbus = 1;
  1060. }
  1061. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1062. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1063. switch(dev->subsystem_device) {
  1064. case 0x088C: /* HP Compaq nc8000 */
  1065. case 0x0890: /* HP Compaq nc6000 */
  1066. asus_hides_smbus = 1;
  1067. }
  1068. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1069. switch (dev->subsystem_device) {
  1070. case 0x12bc: /* HP D330L */
  1071. case 0x12bd: /* HP D530 */
  1072. case 0x006a: /* HP Compaq nx9500 */
  1073. asus_hides_smbus = 1;
  1074. }
  1075. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1076. switch (dev->subsystem_device) {
  1077. case 0x12bf: /* HP xw4100 */
  1078. asus_hides_smbus = 1;
  1079. }
  1080. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1081. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1082. switch(dev->subsystem_device) {
  1083. case 0xC00C: /* Samsung P35 notebook */
  1084. asus_hides_smbus = 1;
  1085. }
  1086. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1087. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1088. switch(dev->subsystem_device) {
  1089. case 0x0058: /* Compaq Evo N620c */
  1090. asus_hides_smbus = 1;
  1091. }
  1092. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1093. switch(dev->subsystem_device) {
  1094. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1095. /* Motherboard doesn't have Host bridge
  1096. * subvendor/subdevice IDs, therefore checking
  1097. * its on-board VGA controller */
  1098. asus_hides_smbus = 1;
  1099. }
  1100. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1101. switch(dev->subsystem_device) {
  1102. case 0x00b8: /* Compaq Evo D510 CMT */
  1103. case 0x00b9: /* Compaq Evo D510 SFF */
  1104. case 0x00ba: /* Compaq Evo D510 USDT */
  1105. /* Motherboard doesn't have Host bridge
  1106. * subvendor/subdevice IDs and on-board VGA
  1107. * controller is disabled if an AGP card is
  1108. * inserted, therefore checking USB UHCI
  1109. * Controller #1 */
  1110. asus_hides_smbus = 1;
  1111. }
  1112. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1113. switch (dev->subsystem_device) {
  1114. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1115. /* Motherboard doesn't have host bridge
  1116. * subvendor/subdevice IDs, therefore checking
  1117. * its on-board VGA controller */
  1118. asus_hides_smbus = 1;
  1119. }
  1120. }
  1121. }
  1122. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1123. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1124. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1125. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1126. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1127. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1128. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1129. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1130. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1131. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1132. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1133. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1134. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1135. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1136. {
  1137. u16 val;
  1138. if (likely(!asus_hides_smbus))
  1139. return;
  1140. pci_read_config_word(dev, 0xF2, &val);
  1141. if (val & 0x8) {
  1142. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1143. pci_read_config_word(dev, 0xF2, &val);
  1144. if (val & 0x8)
  1145. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1146. else
  1147. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1148. }
  1149. }
  1150. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1151. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1152. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1153. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1154. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1155. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1156. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1157. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1158. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1159. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1160. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1161. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1162. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1163. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1164. /* It appears we just have one such device. If not, we have a warning */
  1165. static void __iomem *asus_rcba_base;
  1166. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1167. {
  1168. u32 rcba;
  1169. if (likely(!asus_hides_smbus))
  1170. return;
  1171. WARN_ON(asus_rcba_base);
  1172. pci_read_config_dword(dev, 0xF0, &rcba);
  1173. /* use bits 31:14, 16 kB aligned */
  1174. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1175. if (asus_rcba_base == NULL)
  1176. return;
  1177. }
  1178. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1179. {
  1180. u32 val;
  1181. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1182. return;
  1183. /* read the Function Disable register, dword mode only */
  1184. val = readl(asus_rcba_base + 0x3418);
  1185. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1186. }
  1187. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1188. {
  1189. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1190. return;
  1191. iounmap(asus_rcba_base);
  1192. asus_rcba_base = NULL;
  1193. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1194. }
  1195. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1196. {
  1197. asus_hides_smbus_lpc_ich6_suspend(dev);
  1198. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1199. asus_hides_smbus_lpc_ich6_resume(dev);
  1200. }
  1201. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1202. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1203. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1204. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1205. /*
  1206. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1207. */
  1208. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1209. {
  1210. u8 val = 0;
  1211. pci_read_config_byte(dev, 0x77, &val);
  1212. if (val & 0x10) {
  1213. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1214. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1215. }
  1216. }
  1217. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1218. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1219. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1220. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1221. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1222. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1223. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1224. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1225. /*
  1226. * ... This is further complicated by the fact that some SiS96x south
  1227. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1228. * spotted a compatible north bridge to make sure.
  1229. * (pci_find_device doesn't work yet)
  1230. *
  1231. * We can also enable the sis96x bit in the discovery register..
  1232. */
  1233. #define SIS_DETECT_REGISTER 0x40
  1234. static void quirk_sis_503(struct pci_dev *dev)
  1235. {
  1236. u8 reg;
  1237. u16 devid;
  1238. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1239. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1240. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1241. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1242. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1243. return;
  1244. }
  1245. /*
  1246. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1247. * hand in case it has already been processed.
  1248. * (depends on link order, which is apparently not guaranteed)
  1249. */
  1250. dev->device = devid;
  1251. quirk_sis_96x_smbus(dev);
  1252. }
  1253. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1254. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1255. /*
  1256. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1257. * and MC97 modem controller are disabled when a second PCI soundcard is
  1258. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1259. * -- bjd
  1260. */
  1261. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1262. {
  1263. u8 val;
  1264. int asus_hides_ac97 = 0;
  1265. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1266. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1267. asus_hides_ac97 = 1;
  1268. }
  1269. if (!asus_hides_ac97)
  1270. return;
  1271. pci_read_config_byte(dev, 0x50, &val);
  1272. if (val & 0xc0) {
  1273. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1274. pci_read_config_byte(dev, 0x50, &val);
  1275. if (val & 0xc0)
  1276. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1277. else
  1278. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1279. }
  1280. }
  1281. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1282. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1283. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1284. /*
  1285. * If we are using libata we can drive this chip properly but must
  1286. * do this early on to make the additional device appear during
  1287. * the PCI scanning.
  1288. */
  1289. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1290. {
  1291. u32 conf1, conf5, class;
  1292. u8 hdr;
  1293. /* Only poke fn 0 */
  1294. if (PCI_FUNC(pdev->devfn))
  1295. return;
  1296. pci_read_config_dword(pdev, 0x40, &conf1);
  1297. pci_read_config_dword(pdev, 0x80, &conf5);
  1298. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1299. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1300. switch (pdev->device) {
  1301. case PCI_DEVICE_ID_JMICRON_JMB360:
  1302. /* The controller should be in single function ahci mode */
  1303. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1304. break;
  1305. case PCI_DEVICE_ID_JMICRON_JMB365:
  1306. case PCI_DEVICE_ID_JMICRON_JMB366:
  1307. /* Redirect IDE second PATA port to the right spot */
  1308. conf5 |= (1 << 24);
  1309. /* Fall through */
  1310. case PCI_DEVICE_ID_JMICRON_JMB361:
  1311. case PCI_DEVICE_ID_JMICRON_JMB363:
  1312. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1313. /* Set the class codes correctly and then direct IDE 0 */
  1314. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1315. break;
  1316. case PCI_DEVICE_ID_JMICRON_JMB368:
  1317. /* The controller should be in single function IDE mode */
  1318. conf1 |= 0x00C00000; /* Set 22, 23 */
  1319. break;
  1320. }
  1321. pci_write_config_dword(pdev, 0x40, conf1);
  1322. pci_write_config_dword(pdev, 0x80, conf5);
  1323. /* Update pdev accordingly */
  1324. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1325. pdev->hdr_type = hdr & 0x7f;
  1326. pdev->multifunction = !!(hdr & 0x80);
  1327. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1328. pdev->class = class >> 8;
  1329. }
  1330. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1331. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1332. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1333. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1334. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1335. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1336. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1337. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1338. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1339. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1340. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1341. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1342. #endif
  1343. #ifdef CONFIG_X86_IO_APIC
  1344. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1345. {
  1346. int i;
  1347. if ((pdev->class >> 8) != 0xff00)
  1348. return;
  1349. /* the first BAR is the location of the IO APIC...we must
  1350. * not touch this (and it's already covered by the fixmap), so
  1351. * forcibly insert it into the resource tree */
  1352. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1353. insert_resource(&iomem_resource, &pdev->resource[0]);
  1354. /* The next five BARs all seem to be rubbish, so just clean
  1355. * them out */
  1356. for (i=1; i < 6; i++) {
  1357. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1358. }
  1359. }
  1360. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1361. #endif
  1362. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1363. {
  1364. pci_msi_off(pdev);
  1365. pdev->no_msi = 1;
  1366. }
  1367. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1368. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1369. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1370. /*
  1371. * It's possible for the MSI to get corrupted if shpc and acpi
  1372. * are used together on certain PXH-based systems.
  1373. */
  1374. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1375. {
  1376. pci_msi_off(dev);
  1377. dev->no_msi = 1;
  1378. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1379. }
  1380. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1381. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1382. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1383. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1384. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1385. /*
  1386. * Some Intel PCI Express chipsets have trouble with downstream
  1387. * device power management.
  1388. */
  1389. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1390. {
  1391. pci_pm_d3_delay = 120;
  1392. dev->no_d1d2 = 1;
  1393. }
  1394. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1395. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1396. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1397. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1398. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1399. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1400. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1401. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1402. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1403. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1404. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1405. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1406. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1407. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1408. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1409. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1410. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1411. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1412. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1413. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1414. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1415. #ifdef CONFIG_X86_IO_APIC
  1416. /*
  1417. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1418. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1419. * that a PCI device's interrupt handler is installed on the boot interrupt
  1420. * line instead.
  1421. */
  1422. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1423. {
  1424. if (noioapicquirk || noioapicreroute)
  1425. return;
  1426. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1427. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1428. dev->vendor, dev->device);
  1429. }
  1430. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1431. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1432. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1433. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1434. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1435. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1436. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1437. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1438. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1439. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1440. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1441. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1442. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1443. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1444. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1445. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1446. /*
  1447. * On some chipsets we can disable the generation of legacy INTx boot
  1448. * interrupts.
  1449. */
  1450. /*
  1451. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1452. * 300641-004US, section 5.7.3.
  1453. */
  1454. #define INTEL_6300_IOAPIC_ABAR 0x40
  1455. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1456. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1457. {
  1458. u16 pci_config_word;
  1459. if (noioapicquirk)
  1460. return;
  1461. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1462. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1463. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1464. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1465. dev->vendor, dev->device);
  1466. }
  1467. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1468. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1469. /*
  1470. * disable boot interrupts on HT-1000
  1471. */
  1472. #define BC_HT1000_FEATURE_REG 0x64
  1473. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1474. #define BC_HT1000_MAP_IDX 0xC00
  1475. #define BC_HT1000_MAP_DATA 0xC01
  1476. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1477. {
  1478. u32 pci_config_dword;
  1479. u8 irq;
  1480. if (noioapicquirk)
  1481. return;
  1482. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1483. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1484. BC_HT1000_PIC_REGS_ENABLE);
  1485. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1486. outb(irq, BC_HT1000_MAP_IDX);
  1487. outb(0x00, BC_HT1000_MAP_DATA);
  1488. }
  1489. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1490. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1491. dev->vendor, dev->device);
  1492. }
  1493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1494. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1495. /*
  1496. * disable boot interrupts on AMD and ATI chipsets
  1497. */
  1498. /*
  1499. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1500. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1501. * (due to an erratum).
  1502. */
  1503. #define AMD_813X_MISC 0x40
  1504. #define AMD_813X_NOIOAMODE (1<<0)
  1505. #define AMD_813X_REV_B2 0x13
  1506. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1507. {
  1508. u32 pci_config_dword;
  1509. if (noioapicquirk)
  1510. return;
  1511. if (dev->revision == AMD_813X_REV_B2)
  1512. return;
  1513. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1514. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1515. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1516. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1517. dev->vendor, dev->device);
  1518. }
  1519. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1520. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1521. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1522. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1523. {
  1524. u16 pci_config_word;
  1525. if (noioapicquirk)
  1526. return;
  1527. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1528. if (!pci_config_word) {
  1529. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
  1530. "already disabled\n", dev->vendor, dev->device);
  1531. return;
  1532. }
  1533. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1534. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1535. dev->vendor, dev->device);
  1536. }
  1537. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1538. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1539. #endif /* CONFIG_X86_IO_APIC */
  1540. /*
  1541. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1542. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1543. * Re-allocate the region if needed...
  1544. */
  1545. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1546. {
  1547. struct resource *r = &dev->resource[0];
  1548. if (r->start & 0x8) {
  1549. r->start = 0;
  1550. r->end = 0xf;
  1551. }
  1552. }
  1553. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1554. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1555. quirk_tc86c001_ide);
  1556. static void __devinit quirk_netmos(struct pci_dev *dev)
  1557. {
  1558. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1559. unsigned int num_serial = dev->subsystem_device & 0xf;
  1560. /*
  1561. * These Netmos parts are multiport serial devices with optional
  1562. * parallel ports. Even when parallel ports are present, they
  1563. * are identified as class SERIAL, which means the serial driver
  1564. * will claim them. To prevent this, mark them as class OTHER.
  1565. * These combo devices should be claimed by parport_serial.
  1566. *
  1567. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1568. * of parallel ports and <S> is the number of serial ports.
  1569. */
  1570. switch (dev->device) {
  1571. case PCI_DEVICE_ID_NETMOS_9835:
  1572. /* Well, this rule doesn't hold for the following 9835 device */
  1573. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1574. dev->subsystem_device == 0x0299)
  1575. return;
  1576. case PCI_DEVICE_ID_NETMOS_9735:
  1577. case PCI_DEVICE_ID_NETMOS_9745:
  1578. case PCI_DEVICE_ID_NETMOS_9845:
  1579. case PCI_DEVICE_ID_NETMOS_9855:
  1580. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1581. num_parallel) {
  1582. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1583. "%u serial); changing class SERIAL to OTHER "
  1584. "(use parport_serial)\n",
  1585. dev->device, num_parallel, num_serial);
  1586. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1587. (dev->class & 0xff);
  1588. }
  1589. }
  1590. }
  1591. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1592. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1593. {
  1594. u16 command, pmcsr;
  1595. u8 __iomem *csr;
  1596. u8 cmd_hi;
  1597. int pm;
  1598. switch (dev->device) {
  1599. /* PCI IDs taken from drivers/net/e100.c */
  1600. case 0x1029:
  1601. case 0x1030 ... 0x1034:
  1602. case 0x1038 ... 0x103E:
  1603. case 0x1050 ... 0x1057:
  1604. case 0x1059:
  1605. case 0x1064 ... 0x106B:
  1606. case 0x1091 ... 0x1095:
  1607. case 0x1209:
  1608. case 0x1229:
  1609. case 0x2449:
  1610. case 0x2459:
  1611. case 0x245D:
  1612. case 0x27DC:
  1613. break;
  1614. default:
  1615. return;
  1616. }
  1617. /*
  1618. * Some firmware hands off the e100 with interrupts enabled,
  1619. * which can cause a flood of interrupts if packets are
  1620. * received before the driver attaches to the device. So
  1621. * disable all e100 interrupts here. The driver will
  1622. * re-enable them when it's ready.
  1623. */
  1624. pci_read_config_word(dev, PCI_COMMAND, &command);
  1625. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1626. return;
  1627. /*
  1628. * Check that the device is in the D0 power state. If it's not,
  1629. * there is no point to look any further.
  1630. */
  1631. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1632. if (pm) {
  1633. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1634. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1635. return;
  1636. }
  1637. /* Convert from PCI bus to resource space. */
  1638. csr = ioremap(pci_resource_start(dev, 0), 8);
  1639. if (!csr) {
  1640. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1641. return;
  1642. }
  1643. cmd_hi = readb(csr + 3);
  1644. if (cmd_hi == 0) {
  1645. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1646. "disabling\n");
  1647. writeb(1, csr + 3);
  1648. }
  1649. iounmap(csr);
  1650. }
  1651. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1652. /*
  1653. * The 82575 and 82598 may experience data corruption issues when transitioning
  1654. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1655. */
  1656. static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
  1657. {
  1658. dev_info(&dev->dev, "Disabling L0s\n");
  1659. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1660. }
  1661. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1662. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1663. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1664. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1665. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1666. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1667. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1668. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1669. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1670. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1671. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1672. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1673. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1674. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1675. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1676. {
  1677. /* rev 1 ncr53c810 chips don't set the class at all which means
  1678. * they don't get their resources remapped. Fix that here.
  1679. */
  1680. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1681. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1682. dev->class = PCI_CLASS_STORAGE_SCSI;
  1683. }
  1684. }
  1685. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1686. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1687. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1688. {
  1689. u16 en1k;
  1690. u8 io_base_lo, io_limit_lo;
  1691. unsigned long base, limit;
  1692. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1693. pci_read_config_word(dev, 0x40, &en1k);
  1694. if (en1k & 0x200) {
  1695. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1696. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1697. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1698. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1699. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1700. if (base <= limit) {
  1701. res->start = base;
  1702. res->end = limit + 0x3ff;
  1703. }
  1704. }
  1705. }
  1706. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1707. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1708. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1709. * in drivers/pci/setup-bus.c
  1710. */
  1711. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1712. {
  1713. u16 en1k, iobl_adr, iobl_adr_1k;
  1714. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1715. pci_read_config_word(dev, 0x40, &en1k);
  1716. if (en1k & 0x200) {
  1717. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1718. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1719. if (iobl_adr != iobl_adr_1k) {
  1720. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1721. iobl_adr,iobl_adr_1k);
  1722. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1723. }
  1724. }
  1725. }
  1726. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1727. /* Under some circumstances, AER is not linked with extended capabilities.
  1728. * Force it to be linked by setting the corresponding control bit in the
  1729. * config space.
  1730. */
  1731. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1732. {
  1733. uint8_t b;
  1734. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1735. if (!(b & 0x20)) {
  1736. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1737. dev_info(&dev->dev,
  1738. "Linking AER extended capability\n");
  1739. }
  1740. }
  1741. }
  1742. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1743. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1744. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1745. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1746. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1747. {
  1748. /*
  1749. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1750. * which causes unspecified timing errors with a VT6212L on the PCI
  1751. * bus leading to USB2.0 packet loss. The defaults are that these
  1752. * features are turned off but some BIOSes turn them on.
  1753. */
  1754. uint8_t b;
  1755. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1756. if (b & 0x40) {
  1757. /* Turn off PCI Bus Parking */
  1758. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1759. dev_info(&dev->dev,
  1760. "Disabling VIA CX700 PCI parking\n");
  1761. }
  1762. }
  1763. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1764. if (b != 0) {
  1765. /* Turn off PCI Master read caching */
  1766. pci_write_config_byte(dev, 0x72, 0x0);
  1767. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1768. pci_write_config_byte(dev, 0x75, 0x1);
  1769. /* Disable "Read FIFO Timer" */
  1770. pci_write_config_byte(dev, 0x77, 0x0);
  1771. dev_info(&dev->dev,
  1772. "Disabling VIA CX700 PCI caching\n");
  1773. }
  1774. }
  1775. }
  1776. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1777. /*
  1778. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1779. * VPD end tag will hang the device. This problem was initially
  1780. * observed when a vpd entry was created in sysfs
  1781. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1782. * will dump 32k of data. Reading a full 32k will cause an access
  1783. * beyond the VPD end tag causing the device to hang. Once the device
  1784. * is hung, the bnx2 driver will not be able to reset the device.
  1785. * We believe that it is legal to read beyond the end tag and
  1786. * therefore the solution is to limit the read/write length.
  1787. */
  1788. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1789. {
  1790. /*
  1791. * Only disable the VPD capability for 5706, 5706S, 5708,
  1792. * 5708S and 5709 rev. A
  1793. */
  1794. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1795. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1796. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1797. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1798. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1799. (dev->revision & 0xf0) == 0x0)) {
  1800. if (dev->vpd)
  1801. dev->vpd->len = 0x80;
  1802. }
  1803. }
  1804. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1805. PCI_DEVICE_ID_NX2_5706,
  1806. quirk_brcm_570x_limit_vpd);
  1807. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1808. PCI_DEVICE_ID_NX2_5706S,
  1809. quirk_brcm_570x_limit_vpd);
  1810. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1811. PCI_DEVICE_ID_NX2_5708,
  1812. quirk_brcm_570x_limit_vpd);
  1813. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1814. PCI_DEVICE_ID_NX2_5708S,
  1815. quirk_brcm_570x_limit_vpd);
  1816. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1817. PCI_DEVICE_ID_NX2_5709,
  1818. quirk_brcm_570x_limit_vpd);
  1819. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1820. PCI_DEVICE_ID_NX2_5709S,
  1821. quirk_brcm_570x_limit_vpd);
  1822. /* Originally in EDAC sources for i82875P:
  1823. * Intel tells BIOS developers to hide device 6 which
  1824. * configures the overflow device access containing
  1825. * the DRBs - this is where we expose device 6.
  1826. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1827. */
  1828. static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
  1829. {
  1830. u8 reg;
  1831. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1832. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1833. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1834. }
  1835. }
  1836. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1837. quirk_unhide_mch_dev6);
  1838. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1839. quirk_unhide_mch_dev6);
  1840. #ifdef CONFIG_PCI_MSI
  1841. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1842. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1843. * some other busses controlled by the chipset even if Linux is not
  1844. * aware of it. Instead of setting the flag on all busses in the
  1845. * machine, simply disable MSI globally.
  1846. */
  1847. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1848. {
  1849. pci_no_msi();
  1850. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1851. }
  1852. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1853. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1854. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1855. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1856. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1857. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1858. /* Disable MSI on chipsets that are known to not support it */
  1859. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1860. {
  1861. if (dev->subordinate) {
  1862. dev_warn(&dev->dev, "MSI quirk detected; "
  1863. "subordinate MSI disabled\n");
  1864. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1865. }
  1866. }
  1867. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1868. /* Go through the list of Hypertransport capabilities and
  1869. * return 1 if a HT MSI capability is found and enabled */
  1870. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1871. {
  1872. int pos, ttl = 48;
  1873. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1874. while (pos && ttl--) {
  1875. u8 flags;
  1876. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1877. &flags) == 0)
  1878. {
  1879. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1880. flags & HT_MSI_FLAGS_ENABLE ?
  1881. "enabled" : "disabled");
  1882. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1883. }
  1884. pos = pci_find_next_ht_capability(dev, pos,
  1885. HT_CAPTYPE_MSI_MAPPING);
  1886. }
  1887. return 0;
  1888. }
  1889. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1890. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1891. {
  1892. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1893. dev_warn(&dev->dev, "MSI quirk detected; "
  1894. "subordinate MSI disabled\n");
  1895. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1896. }
  1897. }
  1898. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1899. quirk_msi_ht_cap);
  1900. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1901. * MSI are supported if the MSI capability set in any of these mappings.
  1902. */
  1903. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1904. {
  1905. struct pci_dev *pdev;
  1906. if (!dev->subordinate)
  1907. return;
  1908. /* check HT MSI cap on this chipset and the root one.
  1909. * a single one having MSI is enough to be sure that MSI are supported.
  1910. */
  1911. pdev = pci_get_slot(dev->bus, 0);
  1912. if (!pdev)
  1913. return;
  1914. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1915. dev_warn(&dev->dev, "MSI quirk detected; "
  1916. "subordinate MSI disabled\n");
  1917. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1918. }
  1919. pci_dev_put(pdev);
  1920. }
  1921. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1922. quirk_nvidia_ck804_msi_ht_cap);
  1923. /* Force enable MSI mapping capability on HT bridges */
  1924. static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
  1925. {
  1926. int pos, ttl = 48;
  1927. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1928. while (pos && ttl--) {
  1929. u8 flags;
  1930. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1931. &flags) == 0) {
  1932. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  1933. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1934. flags | HT_MSI_FLAGS_ENABLE);
  1935. }
  1936. pos = pci_find_next_ht_capability(dev, pos,
  1937. HT_CAPTYPE_MSI_MAPPING);
  1938. }
  1939. }
  1940. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  1941. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  1942. ht_enable_msi_mapping);
  1943. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  1944. ht_enable_msi_mapping);
  1945. /* The P5N32-SLI Premium motherboard from Asus has a problem with msi
  1946. * for the MCP55 NIC. It is not yet determined whether the msi problem
  1947. * also affects other devices. As for now, turn off msi for this device.
  1948. */
  1949. static void __devinit nvenet_msi_disable(struct pci_dev *dev)
  1950. {
  1951. if (dmi_name_in_vendors("P5N32-SLI PREMIUM")) {
  1952. dev_info(&dev->dev,
  1953. "Disabling msi for MCP55 NIC on P5N32-SLI Premium\n");
  1954. dev->no_msi = 1;
  1955. }
  1956. }
  1957. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  1958. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  1959. nvenet_msi_disable);
  1960. static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
  1961. {
  1962. int pos, ttl = 48;
  1963. int found = 0;
  1964. /* check if there is HT MSI cap or enabled on this device */
  1965. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1966. while (pos && ttl--) {
  1967. u8 flags;
  1968. if (found < 1)
  1969. found = 1;
  1970. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1971. &flags) == 0) {
  1972. if (flags & HT_MSI_FLAGS_ENABLE) {
  1973. if (found < 2) {
  1974. found = 2;
  1975. break;
  1976. }
  1977. }
  1978. }
  1979. pos = pci_find_next_ht_capability(dev, pos,
  1980. HT_CAPTYPE_MSI_MAPPING);
  1981. }
  1982. return found;
  1983. }
  1984. static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
  1985. {
  1986. struct pci_dev *dev;
  1987. int pos;
  1988. int i, dev_no;
  1989. int found = 0;
  1990. dev_no = host_bridge->devfn >> 3;
  1991. for (i = dev_no + 1; i < 0x20; i++) {
  1992. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  1993. if (!dev)
  1994. continue;
  1995. /* found next host bridge ?*/
  1996. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  1997. if (pos != 0) {
  1998. pci_dev_put(dev);
  1999. break;
  2000. }
  2001. if (ht_check_msi_mapping(dev)) {
  2002. found = 1;
  2003. pci_dev_put(dev);
  2004. break;
  2005. }
  2006. pci_dev_put(dev);
  2007. }
  2008. return found;
  2009. }
  2010. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2011. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2012. static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
  2013. {
  2014. int pos, ctrl_off;
  2015. int end = 0;
  2016. u16 flags, ctrl;
  2017. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2018. if (!pos)
  2019. goto out;
  2020. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2021. ctrl_off = ((flags >> 10) & 1) ?
  2022. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2023. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2024. if (ctrl & (1 << 6))
  2025. end = 1;
  2026. out:
  2027. return end;
  2028. }
  2029. static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2030. {
  2031. struct pci_dev *host_bridge;
  2032. int pos;
  2033. int i, dev_no;
  2034. int found = 0;
  2035. dev_no = dev->devfn >> 3;
  2036. for (i = dev_no; i >= 0; i--) {
  2037. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2038. if (!host_bridge)
  2039. continue;
  2040. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2041. if (pos != 0) {
  2042. found = 1;
  2043. break;
  2044. }
  2045. pci_dev_put(host_bridge);
  2046. }
  2047. if (!found)
  2048. return;
  2049. /* don't enable end_device/host_bridge with leaf directly here */
  2050. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2051. host_bridge_with_leaf(host_bridge))
  2052. goto out;
  2053. /* root did that ! */
  2054. if (msi_ht_cap_enabled(host_bridge))
  2055. goto out;
  2056. ht_enable_msi_mapping(dev);
  2057. out:
  2058. pci_dev_put(host_bridge);
  2059. }
  2060. static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
  2061. {
  2062. int pos, ttl = 48;
  2063. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2064. while (pos && ttl--) {
  2065. u8 flags;
  2066. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2067. &flags) == 0) {
  2068. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2069. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2070. flags & ~HT_MSI_FLAGS_ENABLE);
  2071. }
  2072. pos = pci_find_next_ht_capability(dev, pos,
  2073. HT_CAPTYPE_MSI_MAPPING);
  2074. }
  2075. }
  2076. static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2077. {
  2078. struct pci_dev *host_bridge;
  2079. int pos;
  2080. int found;
  2081. /* check if there is HT MSI cap or enabled on this device */
  2082. found = ht_check_msi_mapping(dev);
  2083. /* no HT MSI CAP */
  2084. if (found == 0)
  2085. return;
  2086. /*
  2087. * HT MSI mapping should be disabled on devices that are below
  2088. * a non-Hypertransport host bridge. Locate the host bridge...
  2089. */
  2090. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2091. if (host_bridge == NULL) {
  2092. dev_warn(&dev->dev,
  2093. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2094. return;
  2095. }
  2096. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2097. if (pos != 0) {
  2098. /* Host bridge is to HT */
  2099. if (found == 1) {
  2100. /* it is not enabled, try to enable it */
  2101. if (all)
  2102. ht_enable_msi_mapping(dev);
  2103. else
  2104. nv_ht_enable_msi_mapping(dev);
  2105. }
  2106. return;
  2107. }
  2108. /* HT MSI is not enabled */
  2109. if (found == 1)
  2110. return;
  2111. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2112. ht_disable_msi_mapping(dev);
  2113. }
  2114. static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2115. {
  2116. return __nv_msi_ht_cap_quirk(dev, 1);
  2117. }
  2118. static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2119. {
  2120. return __nv_msi_ht_cap_quirk(dev, 0);
  2121. }
  2122. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2123. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2124. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2125. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2126. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2127. {
  2128. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2129. }
  2130. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2131. {
  2132. struct pci_dev *p;
  2133. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2134. * we need check PCI REVISION ID of SMBus controller to get SB700
  2135. * revision.
  2136. */
  2137. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2138. NULL);
  2139. if (!p)
  2140. return;
  2141. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2142. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2143. pci_dev_put(p);
  2144. }
  2145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2146. PCI_DEVICE_ID_TIGON3_5780,
  2147. quirk_msi_intx_disable_bug);
  2148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2149. PCI_DEVICE_ID_TIGON3_5780S,
  2150. quirk_msi_intx_disable_bug);
  2151. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2152. PCI_DEVICE_ID_TIGON3_5714,
  2153. quirk_msi_intx_disable_bug);
  2154. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2155. PCI_DEVICE_ID_TIGON3_5714S,
  2156. quirk_msi_intx_disable_bug);
  2157. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2158. PCI_DEVICE_ID_TIGON3_5715,
  2159. quirk_msi_intx_disable_bug);
  2160. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2161. PCI_DEVICE_ID_TIGON3_5715S,
  2162. quirk_msi_intx_disable_bug);
  2163. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2164. quirk_msi_intx_disable_ati_bug);
  2165. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2166. quirk_msi_intx_disable_ati_bug);
  2167. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2168. quirk_msi_intx_disable_ati_bug);
  2169. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2170. quirk_msi_intx_disable_ati_bug);
  2171. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2172. quirk_msi_intx_disable_ati_bug);
  2173. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2174. quirk_msi_intx_disable_bug);
  2175. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2176. quirk_msi_intx_disable_bug);
  2177. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2178. quirk_msi_intx_disable_bug);
  2179. #endif /* CONFIG_PCI_MSI */
  2180. #ifdef CONFIG_PCI_IOV
  2181. /*
  2182. * For Intel 82576 SR-IOV NIC, if BIOS doesn't allocate resources for the
  2183. * SR-IOV BARs, zero the Flash BAR and program the SR-IOV BARs to use the
  2184. * old Flash Memory Space.
  2185. */
  2186. static void __devinit quirk_i82576_sriov(struct pci_dev *dev)
  2187. {
  2188. int pos, flags;
  2189. u32 bar, start, size;
  2190. if (PAGE_SIZE > 0x10000)
  2191. return;
  2192. flags = pci_resource_flags(dev, 0);
  2193. if ((flags & PCI_BASE_ADDRESS_SPACE) !=
  2194. PCI_BASE_ADDRESS_SPACE_MEMORY ||
  2195. (flags & PCI_BASE_ADDRESS_MEM_TYPE_MASK) !=
  2196. PCI_BASE_ADDRESS_MEM_TYPE_32)
  2197. return;
  2198. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  2199. if (!pos)
  2200. return;
  2201. pci_read_config_dword(dev, pos + PCI_SRIOV_BAR, &bar);
  2202. if (bar & PCI_BASE_ADDRESS_MEM_MASK)
  2203. return;
  2204. start = pci_resource_start(dev, 1);
  2205. size = pci_resource_len(dev, 1);
  2206. if (!start || size != 0x400000 || start & (size - 1))
  2207. return;
  2208. pci_resource_flags(dev, 1) = 0;
  2209. pci_write_config_dword(dev, PCI_BASE_ADDRESS_1, 0);
  2210. pci_write_config_dword(dev, pos + PCI_SRIOV_BAR, start);
  2211. pci_write_config_dword(dev, pos + PCI_SRIOV_BAR + 12, start + size / 2);
  2212. dev_info(&dev->dev, "use Flash Memory Space for SR-IOV BARs\n");
  2213. }
  2214. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10c9, quirk_i82576_sriov);
  2215. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e6, quirk_i82576_sriov);
  2216. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e7, quirk_i82576_sriov);
  2217. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e8, quirk_i82576_sriov);
  2218. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150a, quirk_i82576_sriov);
  2219. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150d, quirk_i82576_sriov);
  2220. #endif /* CONFIG_PCI_IOV */
  2221. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2222. struct pci_fixup *end)
  2223. {
  2224. while (f < end) {
  2225. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  2226. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  2227. dev_dbg(&dev->dev, "calling %pF\n", f->hook);
  2228. f->hook(dev);
  2229. }
  2230. f++;
  2231. }
  2232. }
  2233. extern struct pci_fixup __start_pci_fixups_early[];
  2234. extern struct pci_fixup __end_pci_fixups_early[];
  2235. extern struct pci_fixup __start_pci_fixups_header[];
  2236. extern struct pci_fixup __end_pci_fixups_header[];
  2237. extern struct pci_fixup __start_pci_fixups_final[];
  2238. extern struct pci_fixup __end_pci_fixups_final[];
  2239. extern struct pci_fixup __start_pci_fixups_enable[];
  2240. extern struct pci_fixup __end_pci_fixups_enable[];
  2241. extern struct pci_fixup __start_pci_fixups_resume[];
  2242. extern struct pci_fixup __end_pci_fixups_resume[];
  2243. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2244. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2245. extern struct pci_fixup __start_pci_fixups_suspend[];
  2246. extern struct pci_fixup __end_pci_fixups_suspend[];
  2247. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2248. {
  2249. struct pci_fixup *start, *end;
  2250. switch(pass) {
  2251. case pci_fixup_early:
  2252. start = __start_pci_fixups_early;
  2253. end = __end_pci_fixups_early;
  2254. break;
  2255. case pci_fixup_header:
  2256. start = __start_pci_fixups_header;
  2257. end = __end_pci_fixups_header;
  2258. break;
  2259. case pci_fixup_final:
  2260. start = __start_pci_fixups_final;
  2261. end = __end_pci_fixups_final;
  2262. break;
  2263. case pci_fixup_enable:
  2264. start = __start_pci_fixups_enable;
  2265. end = __end_pci_fixups_enable;
  2266. break;
  2267. case pci_fixup_resume:
  2268. start = __start_pci_fixups_resume;
  2269. end = __end_pci_fixups_resume;
  2270. break;
  2271. case pci_fixup_resume_early:
  2272. start = __start_pci_fixups_resume_early;
  2273. end = __end_pci_fixups_resume_early;
  2274. break;
  2275. case pci_fixup_suspend:
  2276. start = __start_pci_fixups_suspend;
  2277. end = __end_pci_fixups_suspend;
  2278. break;
  2279. default:
  2280. /* stupid compiler warning, you would think with an enum... */
  2281. return;
  2282. }
  2283. pci_do_fixups(dev, start, end);
  2284. }
  2285. static int __init pci_apply_final_quirks(void)
  2286. {
  2287. struct pci_dev *dev = NULL;
  2288. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  2289. pci_fixup_device(pci_fixup_final, dev);
  2290. }
  2291. return 0;
  2292. }
  2293. fs_initcall_sync(pci_apply_final_quirks);
  2294. #else
  2295. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) {}
  2296. #endif
  2297. EXPORT_SYMBOL(pci_fixup_device);