pcnet32.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061
  1. /* pcnet32.c: An AMD PCnet32 ethernet driver for linux. */
  2. /*
  3. * Copyright 1996-1999 Thomas Bogendoerfer
  4. *
  5. * Derived from the lance driver written 1993,1994,1995 by Donald Becker.
  6. *
  7. * Copyright 1993 United States Government as represented by the
  8. * Director, National Security Agency.
  9. *
  10. * This software may be used and distributed according to the terms
  11. * of the GNU General Public License, incorporated herein by reference.
  12. *
  13. * This driver is for PCnet32 and PCnetPCI based ethercards
  14. */
  15. /**************************************************************************
  16. * 23 Oct, 2000.
  17. * Fixed a few bugs, related to running the controller in 32bit mode.
  18. *
  19. * Carsten Langgaard, carstenl@mips.com
  20. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  21. *
  22. *************************************************************************/
  23. #define DRV_NAME "pcnet32"
  24. #define DRV_VERSION "1.35"
  25. #define DRV_RELDATE "21.Apr.2008"
  26. #define PFX DRV_NAME ": "
  27. static const char *const version =
  28. DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " tsbogend@alpha.franken.de\n";
  29. #include <linux/module.h>
  30. #include <linux/kernel.h>
  31. #include <linux/sched.h>
  32. #include <linux/string.h>
  33. #include <linux/errno.h>
  34. #include <linux/ioport.h>
  35. #include <linux/slab.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/pci.h>
  38. #include <linux/delay.h>
  39. #include <linux/init.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/mii.h>
  42. #include <linux/crc32.h>
  43. #include <linux/netdevice.h>
  44. #include <linux/etherdevice.h>
  45. #include <linux/skbuff.h>
  46. #include <linux/spinlock.h>
  47. #include <linux/moduleparam.h>
  48. #include <linux/bitops.h>
  49. #include <asm/dma.h>
  50. #include <asm/io.h>
  51. #include <asm/uaccess.h>
  52. #include <asm/irq.h>
  53. /*
  54. * PCI device identifiers for "new style" Linux PCI Device Drivers
  55. */
  56. static struct pci_device_id pcnet32_pci_tbl[] = {
  57. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE_HOME), },
  58. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE), },
  59. /*
  60. * Adapters that were sold with IBM's RS/6000 or pSeries hardware have
  61. * the incorrect vendor id.
  62. */
  63. { PCI_DEVICE(PCI_VENDOR_ID_TRIDENT, PCI_DEVICE_ID_AMD_LANCE),
  64. .class = (PCI_CLASS_NETWORK_ETHERNET << 8), .class_mask = 0xffff00, },
  65. { } /* terminate list */
  66. };
  67. MODULE_DEVICE_TABLE(pci, pcnet32_pci_tbl);
  68. static int cards_found;
  69. /*
  70. * VLB I/O addresses
  71. */
  72. static unsigned int pcnet32_portlist[] __initdata =
  73. { 0x300, 0x320, 0x340, 0x360, 0 };
  74. static int pcnet32_debug = 0;
  75. static int tx_start = 1; /* Mapping -- 0:20, 1:64, 2:128, 3:~220 (depends on chip vers) */
  76. static int pcnet32vlb; /* check for VLB cards ? */
  77. static struct net_device *pcnet32_dev;
  78. static int max_interrupt_work = 2;
  79. static int rx_copybreak = 200;
  80. #define PCNET32_PORT_AUI 0x00
  81. #define PCNET32_PORT_10BT 0x01
  82. #define PCNET32_PORT_GPSI 0x02
  83. #define PCNET32_PORT_MII 0x03
  84. #define PCNET32_PORT_PORTSEL 0x03
  85. #define PCNET32_PORT_ASEL 0x04
  86. #define PCNET32_PORT_100 0x40
  87. #define PCNET32_PORT_FD 0x80
  88. #define PCNET32_DMA_MASK 0xffffffff
  89. #define PCNET32_WATCHDOG_TIMEOUT (jiffies + (2 * HZ))
  90. #define PCNET32_BLINK_TIMEOUT (jiffies + (HZ/4))
  91. /*
  92. * table to translate option values from tulip
  93. * to internal options
  94. */
  95. static const unsigned char options_mapping[] = {
  96. PCNET32_PORT_ASEL, /* 0 Auto-select */
  97. PCNET32_PORT_AUI, /* 1 BNC/AUI */
  98. PCNET32_PORT_AUI, /* 2 AUI/BNC */
  99. PCNET32_PORT_ASEL, /* 3 not supported */
  100. PCNET32_PORT_10BT | PCNET32_PORT_FD, /* 4 10baseT-FD */
  101. PCNET32_PORT_ASEL, /* 5 not supported */
  102. PCNET32_PORT_ASEL, /* 6 not supported */
  103. PCNET32_PORT_ASEL, /* 7 not supported */
  104. PCNET32_PORT_ASEL, /* 8 not supported */
  105. PCNET32_PORT_MII, /* 9 MII 10baseT */
  106. PCNET32_PORT_MII | PCNET32_PORT_FD, /* 10 MII 10baseT-FD */
  107. PCNET32_PORT_MII, /* 11 MII (autosel) */
  108. PCNET32_PORT_10BT, /* 12 10BaseT */
  109. PCNET32_PORT_MII | PCNET32_PORT_100, /* 13 MII 100BaseTx */
  110. /* 14 MII 100BaseTx-FD */
  111. PCNET32_PORT_MII | PCNET32_PORT_100 | PCNET32_PORT_FD,
  112. PCNET32_PORT_ASEL /* 15 not supported */
  113. };
  114. static const char pcnet32_gstrings_test[][ETH_GSTRING_LEN] = {
  115. "Loopback test (offline)"
  116. };
  117. #define PCNET32_TEST_LEN ARRAY_SIZE(pcnet32_gstrings_test)
  118. #define PCNET32_NUM_REGS 136
  119. #define MAX_UNITS 8 /* More are supported, limit only on options */
  120. static int options[MAX_UNITS];
  121. static int full_duplex[MAX_UNITS];
  122. static int homepna[MAX_UNITS];
  123. /*
  124. * Theory of Operation
  125. *
  126. * This driver uses the same software structure as the normal lance
  127. * driver. So look for a verbose description in lance.c. The differences
  128. * to the normal lance driver is the use of the 32bit mode of PCnet32
  129. * and PCnetPCI chips. Because these chips are 32bit chips, there is no
  130. * 16MB limitation and we don't need bounce buffers.
  131. */
  132. /*
  133. * Set the number of Tx and Rx buffers, using Log_2(# buffers).
  134. * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
  135. * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
  136. */
  137. #ifndef PCNET32_LOG_TX_BUFFERS
  138. #define PCNET32_LOG_TX_BUFFERS 4
  139. #define PCNET32_LOG_RX_BUFFERS 5
  140. #define PCNET32_LOG_MAX_TX_BUFFERS 9 /* 2^9 == 512 */
  141. #define PCNET32_LOG_MAX_RX_BUFFERS 9
  142. #endif
  143. #define TX_RING_SIZE (1 << (PCNET32_LOG_TX_BUFFERS))
  144. #define TX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_TX_BUFFERS))
  145. #define RX_RING_SIZE (1 << (PCNET32_LOG_RX_BUFFERS))
  146. #define RX_MAX_RING_SIZE (1 << (PCNET32_LOG_MAX_RX_BUFFERS))
  147. #define PKT_BUF_SKB 1544
  148. /* actual buffer length after being aligned */
  149. #define PKT_BUF_SIZE (PKT_BUF_SKB - NET_IP_ALIGN)
  150. /* chip wants twos complement of the (aligned) buffer length */
  151. #define NEG_BUF_SIZE (NET_IP_ALIGN - PKT_BUF_SKB)
  152. /* Offsets from base I/O address. */
  153. #define PCNET32_WIO_RDP 0x10
  154. #define PCNET32_WIO_RAP 0x12
  155. #define PCNET32_WIO_RESET 0x14
  156. #define PCNET32_WIO_BDP 0x16
  157. #define PCNET32_DWIO_RDP 0x10
  158. #define PCNET32_DWIO_RAP 0x14
  159. #define PCNET32_DWIO_RESET 0x18
  160. #define PCNET32_DWIO_BDP 0x1C
  161. #define PCNET32_TOTAL_SIZE 0x20
  162. #define CSR0 0
  163. #define CSR0_INIT 0x1
  164. #define CSR0_START 0x2
  165. #define CSR0_STOP 0x4
  166. #define CSR0_TXPOLL 0x8
  167. #define CSR0_INTEN 0x40
  168. #define CSR0_IDON 0x0100
  169. #define CSR0_NORMAL (CSR0_START | CSR0_INTEN)
  170. #define PCNET32_INIT_LOW 1
  171. #define PCNET32_INIT_HIGH 2
  172. #define CSR3 3
  173. #define CSR4 4
  174. #define CSR5 5
  175. #define CSR5_SUSPEND 0x0001
  176. #define CSR15 15
  177. #define PCNET32_MC_FILTER 8
  178. #define PCNET32_79C970A 0x2621
  179. /* The PCNET32 Rx and Tx ring descriptors. */
  180. struct pcnet32_rx_head {
  181. __le32 base;
  182. __le16 buf_length; /* two`s complement of length */
  183. __le16 status;
  184. __le32 msg_length;
  185. __le32 reserved;
  186. };
  187. struct pcnet32_tx_head {
  188. __le32 base;
  189. __le16 length; /* two`s complement of length */
  190. __le16 status;
  191. __le32 misc;
  192. __le32 reserved;
  193. };
  194. /* The PCNET32 32-Bit initialization block, described in databook. */
  195. struct pcnet32_init_block {
  196. __le16 mode;
  197. __le16 tlen_rlen;
  198. u8 phys_addr[6];
  199. __le16 reserved;
  200. __le32 filter[2];
  201. /* Receive and transmit ring base, along with extra bits. */
  202. __le32 rx_ring;
  203. __le32 tx_ring;
  204. };
  205. /* PCnet32 access functions */
  206. struct pcnet32_access {
  207. u16 (*read_csr) (unsigned long, int);
  208. void (*write_csr) (unsigned long, int, u16);
  209. u16 (*read_bcr) (unsigned long, int);
  210. void (*write_bcr) (unsigned long, int, u16);
  211. u16 (*read_rap) (unsigned long);
  212. void (*write_rap) (unsigned long, u16);
  213. void (*reset) (unsigned long);
  214. };
  215. /*
  216. * The first field of pcnet32_private is read by the ethernet device
  217. * so the structure should be allocated using pci_alloc_consistent().
  218. */
  219. struct pcnet32_private {
  220. struct pcnet32_init_block *init_block;
  221. /* The Tx and Rx ring entries must be aligned on 16-byte boundaries in 32bit mode. */
  222. struct pcnet32_rx_head *rx_ring;
  223. struct pcnet32_tx_head *tx_ring;
  224. dma_addr_t init_dma_addr;/* DMA address of beginning of the init block,
  225. returned by pci_alloc_consistent */
  226. struct pci_dev *pci_dev;
  227. const char *name;
  228. /* The saved address of a sent-in-place packet/buffer, for skfree(). */
  229. struct sk_buff **tx_skbuff;
  230. struct sk_buff **rx_skbuff;
  231. dma_addr_t *tx_dma_addr;
  232. dma_addr_t *rx_dma_addr;
  233. struct pcnet32_access a;
  234. spinlock_t lock; /* Guard lock */
  235. unsigned int cur_rx, cur_tx; /* The next free ring entry */
  236. unsigned int rx_ring_size; /* current rx ring size */
  237. unsigned int tx_ring_size; /* current tx ring size */
  238. unsigned int rx_mod_mask; /* rx ring modular mask */
  239. unsigned int tx_mod_mask; /* tx ring modular mask */
  240. unsigned short rx_len_bits;
  241. unsigned short tx_len_bits;
  242. dma_addr_t rx_ring_dma_addr;
  243. dma_addr_t tx_ring_dma_addr;
  244. unsigned int dirty_rx, /* ring entries to be freed. */
  245. dirty_tx;
  246. struct net_device *dev;
  247. struct napi_struct napi;
  248. char tx_full;
  249. char phycount; /* number of phys found */
  250. int options;
  251. unsigned int shared_irq:1, /* shared irq possible */
  252. dxsuflo:1, /* disable transmit stop on uflo */
  253. mii:1; /* mii port available */
  254. struct net_device *next;
  255. struct mii_if_info mii_if;
  256. struct timer_list watchdog_timer;
  257. struct timer_list blink_timer;
  258. u32 msg_enable; /* debug message level */
  259. /* each bit indicates an available PHY */
  260. u32 phymask;
  261. unsigned short chip_version; /* which variant this is */
  262. };
  263. static int pcnet32_probe_pci(struct pci_dev *, const struct pci_device_id *);
  264. static int pcnet32_probe1(unsigned long, int, struct pci_dev *);
  265. static int pcnet32_open(struct net_device *);
  266. static int pcnet32_init_ring(struct net_device *);
  267. static netdev_tx_t pcnet32_start_xmit(struct sk_buff *,
  268. struct net_device *);
  269. static void pcnet32_tx_timeout(struct net_device *dev);
  270. static irqreturn_t pcnet32_interrupt(int, void *);
  271. static int pcnet32_close(struct net_device *);
  272. static struct net_device_stats *pcnet32_get_stats(struct net_device *);
  273. static void pcnet32_load_multicast(struct net_device *dev);
  274. static void pcnet32_set_multicast_list(struct net_device *);
  275. static int pcnet32_ioctl(struct net_device *, struct ifreq *, int);
  276. static void pcnet32_watchdog(struct net_device *);
  277. static int mdio_read(struct net_device *dev, int phy_id, int reg_num);
  278. static void mdio_write(struct net_device *dev, int phy_id, int reg_num,
  279. int val);
  280. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits);
  281. static void pcnet32_ethtool_test(struct net_device *dev,
  282. struct ethtool_test *eth_test, u64 * data);
  283. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1);
  284. static int pcnet32_phys_id(struct net_device *dev, u32 data);
  285. static void pcnet32_led_blink_callback(struct net_device *dev);
  286. static int pcnet32_get_regs_len(struct net_device *dev);
  287. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  288. void *ptr);
  289. static void pcnet32_purge_tx_ring(struct net_device *dev);
  290. static int pcnet32_alloc_ring(struct net_device *dev, const char *name);
  291. static void pcnet32_free_ring(struct net_device *dev);
  292. static void pcnet32_check_media(struct net_device *dev, int verbose);
  293. static u16 pcnet32_wio_read_csr(unsigned long addr, int index)
  294. {
  295. outw(index, addr + PCNET32_WIO_RAP);
  296. return inw(addr + PCNET32_WIO_RDP);
  297. }
  298. static void pcnet32_wio_write_csr(unsigned long addr, int index, u16 val)
  299. {
  300. outw(index, addr + PCNET32_WIO_RAP);
  301. outw(val, addr + PCNET32_WIO_RDP);
  302. }
  303. static u16 pcnet32_wio_read_bcr(unsigned long addr, int index)
  304. {
  305. outw(index, addr + PCNET32_WIO_RAP);
  306. return inw(addr + PCNET32_WIO_BDP);
  307. }
  308. static void pcnet32_wio_write_bcr(unsigned long addr, int index, u16 val)
  309. {
  310. outw(index, addr + PCNET32_WIO_RAP);
  311. outw(val, addr + PCNET32_WIO_BDP);
  312. }
  313. static u16 pcnet32_wio_read_rap(unsigned long addr)
  314. {
  315. return inw(addr + PCNET32_WIO_RAP);
  316. }
  317. static void pcnet32_wio_write_rap(unsigned long addr, u16 val)
  318. {
  319. outw(val, addr + PCNET32_WIO_RAP);
  320. }
  321. static void pcnet32_wio_reset(unsigned long addr)
  322. {
  323. inw(addr + PCNET32_WIO_RESET);
  324. }
  325. static int pcnet32_wio_check(unsigned long addr)
  326. {
  327. outw(88, addr + PCNET32_WIO_RAP);
  328. return (inw(addr + PCNET32_WIO_RAP) == 88);
  329. }
  330. static struct pcnet32_access pcnet32_wio = {
  331. .read_csr = pcnet32_wio_read_csr,
  332. .write_csr = pcnet32_wio_write_csr,
  333. .read_bcr = pcnet32_wio_read_bcr,
  334. .write_bcr = pcnet32_wio_write_bcr,
  335. .read_rap = pcnet32_wio_read_rap,
  336. .write_rap = pcnet32_wio_write_rap,
  337. .reset = pcnet32_wio_reset
  338. };
  339. static u16 pcnet32_dwio_read_csr(unsigned long addr, int index)
  340. {
  341. outl(index, addr + PCNET32_DWIO_RAP);
  342. return (inl(addr + PCNET32_DWIO_RDP) & 0xffff);
  343. }
  344. static void pcnet32_dwio_write_csr(unsigned long addr, int index, u16 val)
  345. {
  346. outl(index, addr + PCNET32_DWIO_RAP);
  347. outl(val, addr + PCNET32_DWIO_RDP);
  348. }
  349. static u16 pcnet32_dwio_read_bcr(unsigned long addr, int index)
  350. {
  351. outl(index, addr + PCNET32_DWIO_RAP);
  352. return (inl(addr + PCNET32_DWIO_BDP) & 0xffff);
  353. }
  354. static void pcnet32_dwio_write_bcr(unsigned long addr, int index, u16 val)
  355. {
  356. outl(index, addr + PCNET32_DWIO_RAP);
  357. outl(val, addr + PCNET32_DWIO_BDP);
  358. }
  359. static u16 pcnet32_dwio_read_rap(unsigned long addr)
  360. {
  361. return (inl(addr + PCNET32_DWIO_RAP) & 0xffff);
  362. }
  363. static void pcnet32_dwio_write_rap(unsigned long addr, u16 val)
  364. {
  365. outl(val, addr + PCNET32_DWIO_RAP);
  366. }
  367. static void pcnet32_dwio_reset(unsigned long addr)
  368. {
  369. inl(addr + PCNET32_DWIO_RESET);
  370. }
  371. static int pcnet32_dwio_check(unsigned long addr)
  372. {
  373. outl(88, addr + PCNET32_DWIO_RAP);
  374. return ((inl(addr + PCNET32_DWIO_RAP) & 0xffff) == 88);
  375. }
  376. static struct pcnet32_access pcnet32_dwio = {
  377. .read_csr = pcnet32_dwio_read_csr,
  378. .write_csr = pcnet32_dwio_write_csr,
  379. .read_bcr = pcnet32_dwio_read_bcr,
  380. .write_bcr = pcnet32_dwio_write_bcr,
  381. .read_rap = pcnet32_dwio_read_rap,
  382. .write_rap = pcnet32_dwio_write_rap,
  383. .reset = pcnet32_dwio_reset
  384. };
  385. static void pcnet32_netif_stop(struct net_device *dev)
  386. {
  387. struct pcnet32_private *lp = netdev_priv(dev);
  388. dev->trans_start = jiffies;
  389. napi_disable(&lp->napi);
  390. netif_tx_disable(dev);
  391. }
  392. static void pcnet32_netif_start(struct net_device *dev)
  393. {
  394. struct pcnet32_private *lp = netdev_priv(dev);
  395. ulong ioaddr = dev->base_addr;
  396. u16 val;
  397. netif_wake_queue(dev);
  398. val = lp->a.read_csr(ioaddr, CSR3);
  399. val &= 0x00ff;
  400. lp->a.write_csr(ioaddr, CSR3, val);
  401. napi_enable(&lp->napi);
  402. }
  403. /*
  404. * Allocate space for the new sized tx ring.
  405. * Free old resources
  406. * Save new resources.
  407. * Any failure keeps old resources.
  408. * Must be called with lp->lock held.
  409. */
  410. static void pcnet32_realloc_tx_ring(struct net_device *dev,
  411. struct pcnet32_private *lp,
  412. unsigned int size)
  413. {
  414. dma_addr_t new_ring_dma_addr;
  415. dma_addr_t *new_dma_addr_list;
  416. struct pcnet32_tx_head *new_tx_ring;
  417. struct sk_buff **new_skb_list;
  418. pcnet32_purge_tx_ring(dev);
  419. new_tx_ring = pci_alloc_consistent(lp->pci_dev,
  420. sizeof(struct pcnet32_tx_head) *
  421. (1 << size),
  422. &new_ring_dma_addr);
  423. if (new_tx_ring == NULL) {
  424. if (netif_msg_drv(lp))
  425. printk(KERN_ERR
  426. "%s: Consistent memory allocation failed.\n",
  427. dev->name);
  428. return;
  429. }
  430. memset(new_tx_ring, 0, sizeof(struct pcnet32_tx_head) * (1 << size));
  431. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  432. GFP_ATOMIC);
  433. if (!new_dma_addr_list) {
  434. if (netif_msg_drv(lp))
  435. printk(KERN_ERR
  436. "%s: Memory allocation failed.\n", dev->name);
  437. goto free_new_tx_ring;
  438. }
  439. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  440. GFP_ATOMIC);
  441. if (!new_skb_list) {
  442. if (netif_msg_drv(lp))
  443. printk(KERN_ERR
  444. "%s: Memory allocation failed.\n", dev->name);
  445. goto free_new_lists;
  446. }
  447. kfree(lp->tx_skbuff);
  448. kfree(lp->tx_dma_addr);
  449. pci_free_consistent(lp->pci_dev,
  450. sizeof(struct pcnet32_tx_head) *
  451. lp->tx_ring_size, lp->tx_ring,
  452. lp->tx_ring_dma_addr);
  453. lp->tx_ring_size = (1 << size);
  454. lp->tx_mod_mask = lp->tx_ring_size - 1;
  455. lp->tx_len_bits = (size << 12);
  456. lp->tx_ring = new_tx_ring;
  457. lp->tx_ring_dma_addr = new_ring_dma_addr;
  458. lp->tx_dma_addr = new_dma_addr_list;
  459. lp->tx_skbuff = new_skb_list;
  460. return;
  461. free_new_lists:
  462. kfree(new_dma_addr_list);
  463. free_new_tx_ring:
  464. pci_free_consistent(lp->pci_dev,
  465. sizeof(struct pcnet32_tx_head) *
  466. (1 << size),
  467. new_tx_ring,
  468. new_ring_dma_addr);
  469. return;
  470. }
  471. /*
  472. * Allocate space for the new sized rx ring.
  473. * Re-use old receive buffers.
  474. * alloc extra buffers
  475. * free unneeded buffers
  476. * free unneeded buffers
  477. * Save new resources.
  478. * Any failure keeps old resources.
  479. * Must be called with lp->lock held.
  480. */
  481. static void pcnet32_realloc_rx_ring(struct net_device *dev,
  482. struct pcnet32_private *lp,
  483. unsigned int size)
  484. {
  485. dma_addr_t new_ring_dma_addr;
  486. dma_addr_t *new_dma_addr_list;
  487. struct pcnet32_rx_head *new_rx_ring;
  488. struct sk_buff **new_skb_list;
  489. int new, overlap;
  490. new_rx_ring = pci_alloc_consistent(lp->pci_dev,
  491. sizeof(struct pcnet32_rx_head) *
  492. (1 << size),
  493. &new_ring_dma_addr);
  494. if (new_rx_ring == NULL) {
  495. if (netif_msg_drv(lp))
  496. printk(KERN_ERR
  497. "%s: Consistent memory allocation failed.\n",
  498. dev->name);
  499. return;
  500. }
  501. memset(new_rx_ring, 0, sizeof(struct pcnet32_rx_head) * (1 << size));
  502. new_dma_addr_list = kcalloc((1 << size), sizeof(dma_addr_t),
  503. GFP_ATOMIC);
  504. if (!new_dma_addr_list) {
  505. if (netif_msg_drv(lp))
  506. printk(KERN_ERR
  507. "%s: Memory allocation failed.\n", dev->name);
  508. goto free_new_rx_ring;
  509. }
  510. new_skb_list = kcalloc((1 << size), sizeof(struct sk_buff *),
  511. GFP_ATOMIC);
  512. if (!new_skb_list) {
  513. if (netif_msg_drv(lp))
  514. printk(KERN_ERR
  515. "%s: Memory allocation failed.\n", dev->name);
  516. goto free_new_lists;
  517. }
  518. /* first copy the current receive buffers */
  519. overlap = min(size, lp->rx_ring_size);
  520. for (new = 0; new < overlap; new++) {
  521. new_rx_ring[new] = lp->rx_ring[new];
  522. new_dma_addr_list[new] = lp->rx_dma_addr[new];
  523. new_skb_list[new] = lp->rx_skbuff[new];
  524. }
  525. /* now allocate any new buffers needed */
  526. for (; new < size; new++ ) {
  527. struct sk_buff *rx_skbuff;
  528. new_skb_list[new] = dev_alloc_skb(PKT_BUF_SKB);
  529. if (!(rx_skbuff = new_skb_list[new])) {
  530. /* keep the original lists and buffers */
  531. if (netif_msg_drv(lp))
  532. printk(KERN_ERR
  533. "%s: pcnet32_realloc_rx_ring dev_alloc_skb failed.\n",
  534. dev->name);
  535. goto free_all_new;
  536. }
  537. skb_reserve(rx_skbuff, NET_IP_ALIGN);
  538. new_dma_addr_list[new] =
  539. pci_map_single(lp->pci_dev, rx_skbuff->data,
  540. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  541. new_rx_ring[new].base = cpu_to_le32(new_dma_addr_list[new]);
  542. new_rx_ring[new].buf_length = cpu_to_le16(NEG_BUF_SIZE);
  543. new_rx_ring[new].status = cpu_to_le16(0x8000);
  544. }
  545. /* and free any unneeded buffers */
  546. for (; new < lp->rx_ring_size; new++) {
  547. if (lp->rx_skbuff[new]) {
  548. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[new],
  549. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  550. dev_kfree_skb(lp->rx_skbuff[new]);
  551. }
  552. }
  553. kfree(lp->rx_skbuff);
  554. kfree(lp->rx_dma_addr);
  555. pci_free_consistent(lp->pci_dev,
  556. sizeof(struct pcnet32_rx_head) *
  557. lp->rx_ring_size, lp->rx_ring,
  558. lp->rx_ring_dma_addr);
  559. lp->rx_ring_size = (1 << size);
  560. lp->rx_mod_mask = lp->rx_ring_size - 1;
  561. lp->rx_len_bits = (size << 4);
  562. lp->rx_ring = new_rx_ring;
  563. lp->rx_ring_dma_addr = new_ring_dma_addr;
  564. lp->rx_dma_addr = new_dma_addr_list;
  565. lp->rx_skbuff = new_skb_list;
  566. return;
  567. free_all_new:
  568. for (; --new >= lp->rx_ring_size; ) {
  569. if (new_skb_list[new]) {
  570. pci_unmap_single(lp->pci_dev, new_dma_addr_list[new],
  571. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  572. dev_kfree_skb(new_skb_list[new]);
  573. }
  574. }
  575. kfree(new_skb_list);
  576. free_new_lists:
  577. kfree(new_dma_addr_list);
  578. free_new_rx_ring:
  579. pci_free_consistent(lp->pci_dev,
  580. sizeof(struct pcnet32_rx_head) *
  581. (1 << size),
  582. new_rx_ring,
  583. new_ring_dma_addr);
  584. return;
  585. }
  586. static void pcnet32_purge_rx_ring(struct net_device *dev)
  587. {
  588. struct pcnet32_private *lp = netdev_priv(dev);
  589. int i;
  590. /* free all allocated skbuffs */
  591. for (i = 0; i < lp->rx_ring_size; i++) {
  592. lp->rx_ring[i].status = 0; /* CPU owns buffer */
  593. wmb(); /* Make sure adapter sees owner change */
  594. if (lp->rx_skbuff[i]) {
  595. pci_unmap_single(lp->pci_dev, lp->rx_dma_addr[i],
  596. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  597. dev_kfree_skb_any(lp->rx_skbuff[i]);
  598. }
  599. lp->rx_skbuff[i] = NULL;
  600. lp->rx_dma_addr[i] = 0;
  601. }
  602. }
  603. #ifdef CONFIG_NET_POLL_CONTROLLER
  604. static void pcnet32_poll_controller(struct net_device *dev)
  605. {
  606. disable_irq(dev->irq);
  607. pcnet32_interrupt(0, dev);
  608. enable_irq(dev->irq);
  609. }
  610. #endif
  611. static int pcnet32_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  612. {
  613. struct pcnet32_private *lp = netdev_priv(dev);
  614. unsigned long flags;
  615. int r = -EOPNOTSUPP;
  616. if (lp->mii) {
  617. spin_lock_irqsave(&lp->lock, flags);
  618. mii_ethtool_gset(&lp->mii_if, cmd);
  619. spin_unlock_irqrestore(&lp->lock, flags);
  620. r = 0;
  621. }
  622. return r;
  623. }
  624. static int pcnet32_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  625. {
  626. struct pcnet32_private *lp = netdev_priv(dev);
  627. unsigned long flags;
  628. int r = -EOPNOTSUPP;
  629. if (lp->mii) {
  630. spin_lock_irqsave(&lp->lock, flags);
  631. r = mii_ethtool_sset(&lp->mii_if, cmd);
  632. spin_unlock_irqrestore(&lp->lock, flags);
  633. }
  634. return r;
  635. }
  636. static void pcnet32_get_drvinfo(struct net_device *dev,
  637. struct ethtool_drvinfo *info)
  638. {
  639. struct pcnet32_private *lp = netdev_priv(dev);
  640. strcpy(info->driver, DRV_NAME);
  641. strcpy(info->version, DRV_VERSION);
  642. if (lp->pci_dev)
  643. strcpy(info->bus_info, pci_name(lp->pci_dev));
  644. else
  645. sprintf(info->bus_info, "VLB 0x%lx", dev->base_addr);
  646. }
  647. static u32 pcnet32_get_link(struct net_device *dev)
  648. {
  649. struct pcnet32_private *lp = netdev_priv(dev);
  650. unsigned long flags;
  651. int r;
  652. spin_lock_irqsave(&lp->lock, flags);
  653. if (lp->mii) {
  654. r = mii_link_ok(&lp->mii_if);
  655. } else if (lp->chip_version >= PCNET32_79C970A) {
  656. ulong ioaddr = dev->base_addr; /* card base I/O address */
  657. r = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  658. } else { /* can not detect link on really old chips */
  659. r = 1;
  660. }
  661. spin_unlock_irqrestore(&lp->lock, flags);
  662. return r;
  663. }
  664. static u32 pcnet32_get_msglevel(struct net_device *dev)
  665. {
  666. struct pcnet32_private *lp = netdev_priv(dev);
  667. return lp->msg_enable;
  668. }
  669. static void pcnet32_set_msglevel(struct net_device *dev, u32 value)
  670. {
  671. struct pcnet32_private *lp = netdev_priv(dev);
  672. lp->msg_enable = value;
  673. }
  674. static int pcnet32_nway_reset(struct net_device *dev)
  675. {
  676. struct pcnet32_private *lp = netdev_priv(dev);
  677. unsigned long flags;
  678. int r = -EOPNOTSUPP;
  679. if (lp->mii) {
  680. spin_lock_irqsave(&lp->lock, flags);
  681. r = mii_nway_restart(&lp->mii_if);
  682. spin_unlock_irqrestore(&lp->lock, flags);
  683. }
  684. return r;
  685. }
  686. static void pcnet32_get_ringparam(struct net_device *dev,
  687. struct ethtool_ringparam *ering)
  688. {
  689. struct pcnet32_private *lp = netdev_priv(dev);
  690. ering->tx_max_pending = TX_MAX_RING_SIZE;
  691. ering->tx_pending = lp->tx_ring_size;
  692. ering->rx_max_pending = RX_MAX_RING_SIZE;
  693. ering->rx_pending = lp->rx_ring_size;
  694. }
  695. static int pcnet32_set_ringparam(struct net_device *dev,
  696. struct ethtool_ringparam *ering)
  697. {
  698. struct pcnet32_private *lp = netdev_priv(dev);
  699. unsigned long flags;
  700. unsigned int size;
  701. ulong ioaddr = dev->base_addr;
  702. int i;
  703. if (ering->rx_mini_pending || ering->rx_jumbo_pending)
  704. return -EINVAL;
  705. if (netif_running(dev))
  706. pcnet32_netif_stop(dev);
  707. spin_lock_irqsave(&lp->lock, flags);
  708. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  709. size = min(ering->tx_pending, (unsigned int)TX_MAX_RING_SIZE);
  710. /* set the minimum ring size to 4, to allow the loopback test to work
  711. * unchanged.
  712. */
  713. for (i = 2; i <= PCNET32_LOG_MAX_TX_BUFFERS; i++) {
  714. if (size <= (1 << i))
  715. break;
  716. }
  717. if ((1 << i) != lp->tx_ring_size)
  718. pcnet32_realloc_tx_ring(dev, lp, i);
  719. size = min(ering->rx_pending, (unsigned int)RX_MAX_RING_SIZE);
  720. for (i = 2; i <= PCNET32_LOG_MAX_RX_BUFFERS; i++) {
  721. if (size <= (1 << i))
  722. break;
  723. }
  724. if ((1 << i) != lp->rx_ring_size)
  725. pcnet32_realloc_rx_ring(dev, lp, i);
  726. lp->napi.weight = lp->rx_ring_size / 2;
  727. if (netif_running(dev)) {
  728. pcnet32_netif_start(dev);
  729. pcnet32_restart(dev, CSR0_NORMAL);
  730. }
  731. spin_unlock_irqrestore(&lp->lock, flags);
  732. if (netif_msg_drv(lp))
  733. printk(KERN_INFO
  734. "%s: Ring Param Settings: RX: %d, TX: %d\n", dev->name,
  735. lp->rx_ring_size, lp->tx_ring_size);
  736. return 0;
  737. }
  738. static void pcnet32_get_strings(struct net_device *dev, u32 stringset,
  739. u8 * data)
  740. {
  741. memcpy(data, pcnet32_gstrings_test, sizeof(pcnet32_gstrings_test));
  742. }
  743. static int pcnet32_get_sset_count(struct net_device *dev, int sset)
  744. {
  745. switch (sset) {
  746. case ETH_SS_TEST:
  747. return PCNET32_TEST_LEN;
  748. default:
  749. return -EOPNOTSUPP;
  750. }
  751. }
  752. static void pcnet32_ethtool_test(struct net_device *dev,
  753. struct ethtool_test *test, u64 * data)
  754. {
  755. struct pcnet32_private *lp = netdev_priv(dev);
  756. int rc;
  757. if (test->flags == ETH_TEST_FL_OFFLINE) {
  758. rc = pcnet32_loopback_test(dev, data);
  759. if (rc) {
  760. if (netif_msg_hw(lp))
  761. printk(KERN_DEBUG "%s: Loopback test failed.\n",
  762. dev->name);
  763. test->flags |= ETH_TEST_FL_FAILED;
  764. } else if (netif_msg_hw(lp))
  765. printk(KERN_DEBUG "%s: Loopback test passed.\n",
  766. dev->name);
  767. } else if (netif_msg_hw(lp))
  768. printk(KERN_DEBUG
  769. "%s: No tests to run (specify 'Offline' on ethtool).",
  770. dev->name);
  771. } /* end pcnet32_ethtool_test */
  772. static int pcnet32_loopback_test(struct net_device *dev, uint64_t * data1)
  773. {
  774. struct pcnet32_private *lp = netdev_priv(dev);
  775. struct pcnet32_access *a = &lp->a; /* access to registers */
  776. ulong ioaddr = dev->base_addr; /* card base I/O address */
  777. struct sk_buff *skb; /* sk buff */
  778. int x, i; /* counters */
  779. int numbuffs = 4; /* number of TX/RX buffers and descs */
  780. u16 status = 0x8300; /* TX ring status */
  781. __le16 teststatus; /* test of ring status */
  782. int rc; /* return code */
  783. int size; /* size of packets */
  784. unsigned char *packet; /* source packet data */
  785. static const int data_len = 60; /* length of source packets */
  786. unsigned long flags;
  787. unsigned long ticks;
  788. rc = 1; /* default to fail */
  789. if (netif_running(dev))
  790. pcnet32_netif_stop(dev);
  791. spin_lock_irqsave(&lp->lock, flags);
  792. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* stop the chip */
  793. numbuffs = min(numbuffs, (int)min(lp->rx_ring_size, lp->tx_ring_size));
  794. /* Reset the PCNET32 */
  795. lp->a.reset(ioaddr);
  796. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  797. /* switch pcnet32 to 32bit mode */
  798. lp->a.write_bcr(ioaddr, 20, 2);
  799. /* purge & init rings but don't actually restart */
  800. pcnet32_restart(dev, 0x0000);
  801. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  802. /* Initialize Transmit buffers. */
  803. size = data_len + 15;
  804. for (x = 0; x < numbuffs; x++) {
  805. if (!(skb = dev_alloc_skb(size))) {
  806. if (netif_msg_hw(lp))
  807. printk(KERN_DEBUG
  808. "%s: Cannot allocate skb at line: %d!\n",
  809. dev->name, __LINE__);
  810. goto clean_up;
  811. } else {
  812. packet = skb->data;
  813. skb_put(skb, size); /* create space for data */
  814. lp->tx_skbuff[x] = skb;
  815. lp->tx_ring[x].length = cpu_to_le16(-skb->len);
  816. lp->tx_ring[x].misc = 0;
  817. /* put DA and SA into the skb */
  818. for (i = 0; i < 6; i++)
  819. *packet++ = dev->dev_addr[i];
  820. for (i = 0; i < 6; i++)
  821. *packet++ = dev->dev_addr[i];
  822. /* type */
  823. *packet++ = 0x08;
  824. *packet++ = 0x06;
  825. /* packet number */
  826. *packet++ = x;
  827. /* fill packet with data */
  828. for (i = 0; i < data_len; i++)
  829. *packet++ = i;
  830. lp->tx_dma_addr[x] =
  831. pci_map_single(lp->pci_dev, skb->data, skb->len,
  832. PCI_DMA_TODEVICE);
  833. lp->tx_ring[x].base = cpu_to_le32(lp->tx_dma_addr[x]);
  834. wmb(); /* Make sure owner changes after all others are visible */
  835. lp->tx_ring[x].status = cpu_to_le16(status);
  836. }
  837. }
  838. x = a->read_bcr(ioaddr, 32); /* set internal loopback in BCR32 */
  839. a->write_bcr(ioaddr, 32, x | 0x0002);
  840. /* set int loopback in CSR15 */
  841. x = a->read_csr(ioaddr, CSR15) & 0xfffc;
  842. lp->a.write_csr(ioaddr, CSR15, x | 0x0044);
  843. teststatus = cpu_to_le16(0x8000);
  844. lp->a.write_csr(ioaddr, CSR0, CSR0_START); /* Set STRT bit */
  845. /* Check status of descriptors */
  846. for (x = 0; x < numbuffs; x++) {
  847. ticks = 0;
  848. rmb();
  849. while ((lp->rx_ring[x].status & teststatus) && (ticks < 200)) {
  850. spin_unlock_irqrestore(&lp->lock, flags);
  851. msleep(1);
  852. spin_lock_irqsave(&lp->lock, flags);
  853. rmb();
  854. ticks++;
  855. }
  856. if (ticks == 200) {
  857. if (netif_msg_hw(lp))
  858. printk("%s: Desc %d failed to reset!\n",
  859. dev->name, x);
  860. break;
  861. }
  862. }
  863. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP); /* Set STOP bit */
  864. wmb();
  865. if (netif_msg_hw(lp) && netif_msg_pktdata(lp)) {
  866. printk(KERN_DEBUG "%s: RX loopback packets:\n", dev->name);
  867. for (x = 0; x < numbuffs; x++) {
  868. printk(KERN_DEBUG "%s: Packet %d:\n", dev->name, x);
  869. skb = lp->rx_skbuff[x];
  870. for (i = 0; i < size; i++) {
  871. printk("%02x ", *(skb->data + i));
  872. }
  873. printk("\n");
  874. }
  875. }
  876. x = 0;
  877. rc = 0;
  878. while (x < numbuffs && !rc) {
  879. skb = lp->rx_skbuff[x];
  880. packet = lp->tx_skbuff[x]->data;
  881. for (i = 0; i < size; i++) {
  882. if (*(skb->data + i) != packet[i]) {
  883. if (netif_msg_hw(lp))
  884. printk(KERN_DEBUG
  885. "%s: Error in compare! %2x - %02x %02x\n",
  886. dev->name, i, *(skb->data + i),
  887. packet[i]);
  888. rc = 1;
  889. break;
  890. }
  891. }
  892. x++;
  893. }
  894. clean_up:
  895. *data1 = rc;
  896. pcnet32_purge_tx_ring(dev);
  897. x = a->read_csr(ioaddr, CSR15);
  898. a->write_csr(ioaddr, CSR15, (x & ~0x0044)); /* reset bits 6 and 2 */
  899. x = a->read_bcr(ioaddr, 32); /* reset internal loopback */
  900. a->write_bcr(ioaddr, 32, (x & ~0x0002));
  901. if (netif_running(dev)) {
  902. pcnet32_netif_start(dev);
  903. pcnet32_restart(dev, CSR0_NORMAL);
  904. } else {
  905. pcnet32_purge_rx_ring(dev);
  906. lp->a.write_bcr(ioaddr, 20, 4); /* return to 16bit mode */
  907. }
  908. spin_unlock_irqrestore(&lp->lock, flags);
  909. return (rc);
  910. } /* end pcnet32_loopback_test */
  911. static void pcnet32_led_blink_callback(struct net_device *dev)
  912. {
  913. struct pcnet32_private *lp = netdev_priv(dev);
  914. struct pcnet32_access *a = &lp->a;
  915. ulong ioaddr = dev->base_addr;
  916. unsigned long flags;
  917. int i;
  918. spin_lock_irqsave(&lp->lock, flags);
  919. for (i = 4; i < 8; i++) {
  920. a->write_bcr(ioaddr, i, a->read_bcr(ioaddr, i) ^ 0x4000);
  921. }
  922. spin_unlock_irqrestore(&lp->lock, flags);
  923. mod_timer(&lp->blink_timer, PCNET32_BLINK_TIMEOUT);
  924. }
  925. static int pcnet32_phys_id(struct net_device *dev, u32 data)
  926. {
  927. struct pcnet32_private *lp = netdev_priv(dev);
  928. struct pcnet32_access *a = &lp->a;
  929. ulong ioaddr = dev->base_addr;
  930. unsigned long flags;
  931. int i, regs[4];
  932. if (!lp->blink_timer.function) {
  933. init_timer(&lp->blink_timer);
  934. lp->blink_timer.function = (void *)pcnet32_led_blink_callback;
  935. lp->blink_timer.data = (unsigned long)dev;
  936. }
  937. /* Save the current value of the bcrs */
  938. spin_lock_irqsave(&lp->lock, flags);
  939. for (i = 4; i < 8; i++) {
  940. regs[i - 4] = a->read_bcr(ioaddr, i);
  941. }
  942. spin_unlock_irqrestore(&lp->lock, flags);
  943. mod_timer(&lp->blink_timer, jiffies);
  944. set_current_state(TASK_INTERRUPTIBLE);
  945. /* AV: the limit here makes no sense whatsoever */
  946. if ((!data) || (data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ)))
  947. data = (u32) (MAX_SCHEDULE_TIMEOUT / HZ);
  948. msleep_interruptible(data * 1000);
  949. del_timer_sync(&lp->blink_timer);
  950. /* Restore the original value of the bcrs */
  951. spin_lock_irqsave(&lp->lock, flags);
  952. for (i = 4; i < 8; i++) {
  953. a->write_bcr(ioaddr, i, regs[i - 4]);
  954. }
  955. spin_unlock_irqrestore(&lp->lock, flags);
  956. return 0;
  957. }
  958. /*
  959. * lp->lock must be held.
  960. */
  961. static int pcnet32_suspend(struct net_device *dev, unsigned long *flags,
  962. int can_sleep)
  963. {
  964. int csr5;
  965. struct pcnet32_private *lp = netdev_priv(dev);
  966. struct pcnet32_access *a = &lp->a;
  967. ulong ioaddr = dev->base_addr;
  968. int ticks;
  969. /* really old chips have to be stopped. */
  970. if (lp->chip_version < PCNET32_79C970A)
  971. return 0;
  972. /* set SUSPEND (SPND) - CSR5 bit 0 */
  973. csr5 = a->read_csr(ioaddr, CSR5);
  974. a->write_csr(ioaddr, CSR5, csr5 | CSR5_SUSPEND);
  975. /* poll waiting for bit to be set */
  976. ticks = 0;
  977. while (!(a->read_csr(ioaddr, CSR5) & CSR5_SUSPEND)) {
  978. spin_unlock_irqrestore(&lp->lock, *flags);
  979. if (can_sleep)
  980. msleep(1);
  981. else
  982. mdelay(1);
  983. spin_lock_irqsave(&lp->lock, *flags);
  984. ticks++;
  985. if (ticks > 200) {
  986. if (netif_msg_hw(lp))
  987. printk(KERN_DEBUG
  988. "%s: Error getting into suspend!\n",
  989. dev->name);
  990. return 0;
  991. }
  992. }
  993. return 1;
  994. }
  995. /*
  996. * process one receive descriptor entry
  997. */
  998. static void pcnet32_rx_entry(struct net_device *dev,
  999. struct pcnet32_private *lp,
  1000. struct pcnet32_rx_head *rxp,
  1001. int entry)
  1002. {
  1003. int status = (short)le16_to_cpu(rxp->status) >> 8;
  1004. int rx_in_place = 0;
  1005. struct sk_buff *skb;
  1006. short pkt_len;
  1007. if (status != 0x03) { /* There was an error. */
  1008. /*
  1009. * There is a tricky error noted by John Murphy,
  1010. * <murf@perftech.com> to Russ Nelson: Even with full-sized
  1011. * buffers it's possible for a jabber packet to use two
  1012. * buffers, with only the last correctly noting the error.
  1013. */
  1014. if (status & 0x01) /* Only count a general error at the */
  1015. dev->stats.rx_errors++; /* end of a packet. */
  1016. if (status & 0x20)
  1017. dev->stats.rx_frame_errors++;
  1018. if (status & 0x10)
  1019. dev->stats.rx_over_errors++;
  1020. if (status & 0x08)
  1021. dev->stats.rx_crc_errors++;
  1022. if (status & 0x04)
  1023. dev->stats.rx_fifo_errors++;
  1024. return;
  1025. }
  1026. pkt_len = (le32_to_cpu(rxp->msg_length) & 0xfff) - 4;
  1027. /* Discard oversize frames. */
  1028. if (unlikely(pkt_len > PKT_BUF_SIZE)) {
  1029. if (netif_msg_drv(lp))
  1030. printk(KERN_ERR "%s: Impossible packet size %d!\n",
  1031. dev->name, pkt_len);
  1032. dev->stats.rx_errors++;
  1033. return;
  1034. }
  1035. if (pkt_len < 60) {
  1036. if (netif_msg_rx_err(lp))
  1037. printk(KERN_ERR "%s: Runt packet!\n", dev->name);
  1038. dev->stats.rx_errors++;
  1039. return;
  1040. }
  1041. if (pkt_len > rx_copybreak) {
  1042. struct sk_buff *newskb;
  1043. if ((newskb = dev_alloc_skb(PKT_BUF_SKB))) {
  1044. skb_reserve(newskb, NET_IP_ALIGN);
  1045. skb = lp->rx_skbuff[entry];
  1046. pci_unmap_single(lp->pci_dev,
  1047. lp->rx_dma_addr[entry],
  1048. PKT_BUF_SIZE,
  1049. PCI_DMA_FROMDEVICE);
  1050. skb_put(skb, pkt_len);
  1051. lp->rx_skbuff[entry] = newskb;
  1052. lp->rx_dma_addr[entry] =
  1053. pci_map_single(lp->pci_dev,
  1054. newskb->data,
  1055. PKT_BUF_SIZE,
  1056. PCI_DMA_FROMDEVICE);
  1057. rxp->base = cpu_to_le32(lp->rx_dma_addr[entry]);
  1058. rx_in_place = 1;
  1059. } else
  1060. skb = NULL;
  1061. } else {
  1062. skb = dev_alloc_skb(pkt_len + NET_IP_ALIGN);
  1063. }
  1064. if (skb == NULL) {
  1065. if (netif_msg_drv(lp))
  1066. printk(KERN_ERR
  1067. "%s: Memory squeeze, dropping packet.\n",
  1068. dev->name);
  1069. dev->stats.rx_dropped++;
  1070. return;
  1071. }
  1072. if (!rx_in_place) {
  1073. skb_reserve(skb, NET_IP_ALIGN);
  1074. skb_put(skb, pkt_len); /* Make room */
  1075. pci_dma_sync_single_for_cpu(lp->pci_dev,
  1076. lp->rx_dma_addr[entry],
  1077. pkt_len,
  1078. PCI_DMA_FROMDEVICE);
  1079. skb_copy_to_linear_data(skb,
  1080. (unsigned char *)(lp->rx_skbuff[entry]->data),
  1081. pkt_len);
  1082. pci_dma_sync_single_for_device(lp->pci_dev,
  1083. lp->rx_dma_addr[entry],
  1084. pkt_len,
  1085. PCI_DMA_FROMDEVICE);
  1086. }
  1087. dev->stats.rx_bytes += skb->len;
  1088. skb->protocol = eth_type_trans(skb, dev);
  1089. netif_receive_skb(skb);
  1090. dev->stats.rx_packets++;
  1091. return;
  1092. }
  1093. static int pcnet32_rx(struct net_device *dev, int budget)
  1094. {
  1095. struct pcnet32_private *lp = netdev_priv(dev);
  1096. int entry = lp->cur_rx & lp->rx_mod_mask;
  1097. struct pcnet32_rx_head *rxp = &lp->rx_ring[entry];
  1098. int npackets = 0;
  1099. /* If we own the next entry, it's a new packet. Send it up. */
  1100. while (npackets < budget && (short)le16_to_cpu(rxp->status) >= 0) {
  1101. pcnet32_rx_entry(dev, lp, rxp, entry);
  1102. npackets += 1;
  1103. /*
  1104. * The docs say that the buffer length isn't touched, but Andrew
  1105. * Boyd of QNX reports that some revs of the 79C965 clear it.
  1106. */
  1107. rxp->buf_length = cpu_to_le16(NEG_BUF_SIZE);
  1108. wmb(); /* Make sure owner changes after others are visible */
  1109. rxp->status = cpu_to_le16(0x8000);
  1110. entry = (++lp->cur_rx) & lp->rx_mod_mask;
  1111. rxp = &lp->rx_ring[entry];
  1112. }
  1113. return npackets;
  1114. }
  1115. static int pcnet32_tx(struct net_device *dev)
  1116. {
  1117. struct pcnet32_private *lp = netdev_priv(dev);
  1118. unsigned int dirty_tx = lp->dirty_tx;
  1119. int delta;
  1120. int must_restart = 0;
  1121. while (dirty_tx != lp->cur_tx) {
  1122. int entry = dirty_tx & lp->tx_mod_mask;
  1123. int status = (short)le16_to_cpu(lp->tx_ring[entry].status);
  1124. if (status < 0)
  1125. break; /* It still hasn't been Txed */
  1126. lp->tx_ring[entry].base = 0;
  1127. if (status & 0x4000) {
  1128. /* There was a major error, log it. */
  1129. int err_status = le32_to_cpu(lp->tx_ring[entry].misc);
  1130. dev->stats.tx_errors++;
  1131. if (netif_msg_tx_err(lp))
  1132. printk(KERN_ERR
  1133. "%s: Tx error status=%04x err_status=%08x\n",
  1134. dev->name, status,
  1135. err_status);
  1136. if (err_status & 0x04000000)
  1137. dev->stats.tx_aborted_errors++;
  1138. if (err_status & 0x08000000)
  1139. dev->stats.tx_carrier_errors++;
  1140. if (err_status & 0x10000000)
  1141. dev->stats.tx_window_errors++;
  1142. #ifndef DO_DXSUFLO
  1143. if (err_status & 0x40000000) {
  1144. dev->stats.tx_fifo_errors++;
  1145. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1146. /* Remove this verbosity later! */
  1147. if (netif_msg_tx_err(lp))
  1148. printk(KERN_ERR
  1149. "%s: Tx FIFO error!\n",
  1150. dev->name);
  1151. must_restart = 1;
  1152. }
  1153. #else
  1154. if (err_status & 0x40000000) {
  1155. dev->stats.tx_fifo_errors++;
  1156. if (!lp->dxsuflo) { /* If controller doesn't recover ... */
  1157. /* Ackk! On FIFO errors the Tx unit is turned off! */
  1158. /* Remove this verbosity later! */
  1159. if (netif_msg_tx_err(lp))
  1160. printk(KERN_ERR
  1161. "%s: Tx FIFO error!\n",
  1162. dev->name);
  1163. must_restart = 1;
  1164. }
  1165. }
  1166. #endif
  1167. } else {
  1168. if (status & 0x1800)
  1169. dev->stats.collisions++;
  1170. dev->stats.tx_packets++;
  1171. }
  1172. /* We must free the original skb */
  1173. if (lp->tx_skbuff[entry]) {
  1174. pci_unmap_single(lp->pci_dev,
  1175. lp->tx_dma_addr[entry],
  1176. lp->tx_skbuff[entry]->
  1177. len, PCI_DMA_TODEVICE);
  1178. dev_kfree_skb_any(lp->tx_skbuff[entry]);
  1179. lp->tx_skbuff[entry] = NULL;
  1180. lp->tx_dma_addr[entry] = 0;
  1181. }
  1182. dirty_tx++;
  1183. }
  1184. delta = (lp->cur_tx - dirty_tx) & (lp->tx_mod_mask + lp->tx_ring_size);
  1185. if (delta > lp->tx_ring_size) {
  1186. if (netif_msg_drv(lp))
  1187. printk(KERN_ERR
  1188. "%s: out-of-sync dirty pointer, %d vs. %d, full=%d.\n",
  1189. dev->name, dirty_tx, lp->cur_tx,
  1190. lp->tx_full);
  1191. dirty_tx += lp->tx_ring_size;
  1192. delta -= lp->tx_ring_size;
  1193. }
  1194. if (lp->tx_full &&
  1195. netif_queue_stopped(dev) &&
  1196. delta < lp->tx_ring_size - 2) {
  1197. /* The ring is no longer full, clear tbusy. */
  1198. lp->tx_full = 0;
  1199. netif_wake_queue(dev);
  1200. }
  1201. lp->dirty_tx = dirty_tx;
  1202. return must_restart;
  1203. }
  1204. static int pcnet32_poll(struct napi_struct *napi, int budget)
  1205. {
  1206. struct pcnet32_private *lp = container_of(napi, struct pcnet32_private, napi);
  1207. struct net_device *dev = lp->dev;
  1208. unsigned long ioaddr = dev->base_addr;
  1209. unsigned long flags;
  1210. int work_done;
  1211. u16 val;
  1212. work_done = pcnet32_rx(dev, budget);
  1213. spin_lock_irqsave(&lp->lock, flags);
  1214. if (pcnet32_tx(dev)) {
  1215. /* reset the chip to clear the error condition, then restart */
  1216. lp->a.reset(ioaddr);
  1217. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  1218. pcnet32_restart(dev, CSR0_START);
  1219. netif_wake_queue(dev);
  1220. }
  1221. spin_unlock_irqrestore(&lp->lock, flags);
  1222. if (work_done < budget) {
  1223. spin_lock_irqsave(&lp->lock, flags);
  1224. __napi_complete(napi);
  1225. /* clear interrupt masks */
  1226. val = lp->a.read_csr(ioaddr, CSR3);
  1227. val &= 0x00ff;
  1228. lp->a.write_csr(ioaddr, CSR3, val);
  1229. /* Set interrupt enable. */
  1230. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN);
  1231. spin_unlock_irqrestore(&lp->lock, flags);
  1232. }
  1233. return work_done;
  1234. }
  1235. #define PCNET32_REGS_PER_PHY 32
  1236. #define PCNET32_MAX_PHYS 32
  1237. static int pcnet32_get_regs_len(struct net_device *dev)
  1238. {
  1239. struct pcnet32_private *lp = netdev_priv(dev);
  1240. int j = lp->phycount * PCNET32_REGS_PER_PHY;
  1241. return ((PCNET32_NUM_REGS + j) * sizeof(u16));
  1242. }
  1243. static void pcnet32_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  1244. void *ptr)
  1245. {
  1246. int i, csr0;
  1247. u16 *buff = ptr;
  1248. struct pcnet32_private *lp = netdev_priv(dev);
  1249. struct pcnet32_access *a = &lp->a;
  1250. ulong ioaddr = dev->base_addr;
  1251. unsigned long flags;
  1252. spin_lock_irqsave(&lp->lock, flags);
  1253. csr0 = a->read_csr(ioaddr, CSR0);
  1254. if (!(csr0 & CSR0_STOP)) /* If not stopped */
  1255. pcnet32_suspend(dev, &flags, 1);
  1256. /* read address PROM */
  1257. for (i = 0; i < 16; i += 2)
  1258. *buff++ = inw(ioaddr + i);
  1259. /* read control and status registers */
  1260. for (i = 0; i < 90; i++) {
  1261. *buff++ = a->read_csr(ioaddr, i);
  1262. }
  1263. *buff++ = a->read_csr(ioaddr, 112);
  1264. *buff++ = a->read_csr(ioaddr, 114);
  1265. /* read bus configuration registers */
  1266. for (i = 0; i < 30; i++) {
  1267. *buff++ = a->read_bcr(ioaddr, i);
  1268. }
  1269. *buff++ = 0; /* skip bcr30 so as not to hang 79C976 */
  1270. for (i = 31; i < 36; i++) {
  1271. *buff++ = a->read_bcr(ioaddr, i);
  1272. }
  1273. /* read mii phy registers */
  1274. if (lp->mii) {
  1275. int j;
  1276. for (j = 0; j < PCNET32_MAX_PHYS; j++) {
  1277. if (lp->phymask & (1 << j)) {
  1278. for (i = 0; i < PCNET32_REGS_PER_PHY; i++) {
  1279. lp->a.write_bcr(ioaddr, 33,
  1280. (j << 5) | i);
  1281. *buff++ = lp->a.read_bcr(ioaddr, 34);
  1282. }
  1283. }
  1284. }
  1285. }
  1286. if (!(csr0 & CSR0_STOP)) { /* If not stopped */
  1287. int csr5;
  1288. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  1289. csr5 = a->read_csr(ioaddr, CSR5);
  1290. a->write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  1291. }
  1292. spin_unlock_irqrestore(&lp->lock, flags);
  1293. }
  1294. static const struct ethtool_ops pcnet32_ethtool_ops = {
  1295. .get_settings = pcnet32_get_settings,
  1296. .set_settings = pcnet32_set_settings,
  1297. .get_drvinfo = pcnet32_get_drvinfo,
  1298. .get_msglevel = pcnet32_get_msglevel,
  1299. .set_msglevel = pcnet32_set_msglevel,
  1300. .nway_reset = pcnet32_nway_reset,
  1301. .get_link = pcnet32_get_link,
  1302. .get_ringparam = pcnet32_get_ringparam,
  1303. .set_ringparam = pcnet32_set_ringparam,
  1304. .get_strings = pcnet32_get_strings,
  1305. .self_test = pcnet32_ethtool_test,
  1306. .phys_id = pcnet32_phys_id,
  1307. .get_regs_len = pcnet32_get_regs_len,
  1308. .get_regs = pcnet32_get_regs,
  1309. .get_sset_count = pcnet32_get_sset_count,
  1310. };
  1311. /* only probes for non-PCI devices, the rest are handled by
  1312. * pci_register_driver via pcnet32_probe_pci */
  1313. static void __devinit pcnet32_probe_vlbus(unsigned int *pcnet32_portlist)
  1314. {
  1315. unsigned int *port, ioaddr;
  1316. /* search for PCnet32 VLB cards at known addresses */
  1317. for (port = pcnet32_portlist; (ioaddr = *port); port++) {
  1318. if (request_region
  1319. (ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_vlbus")) {
  1320. /* check if there is really a pcnet chip on that ioaddr */
  1321. if ((inb(ioaddr + 14) == 0x57)
  1322. && (inb(ioaddr + 15) == 0x57)) {
  1323. pcnet32_probe1(ioaddr, 0, NULL);
  1324. } else {
  1325. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1326. }
  1327. }
  1328. }
  1329. }
  1330. static int __devinit
  1331. pcnet32_probe_pci(struct pci_dev *pdev, const struct pci_device_id *ent)
  1332. {
  1333. unsigned long ioaddr;
  1334. int err;
  1335. err = pci_enable_device(pdev);
  1336. if (err < 0) {
  1337. if (pcnet32_debug & NETIF_MSG_PROBE)
  1338. printk(KERN_ERR PFX
  1339. "failed to enable device -- err=%d\n", err);
  1340. return err;
  1341. }
  1342. pci_set_master(pdev);
  1343. ioaddr = pci_resource_start(pdev, 0);
  1344. if (!ioaddr) {
  1345. if (pcnet32_debug & NETIF_MSG_PROBE)
  1346. printk(KERN_ERR PFX
  1347. "card has no PCI IO resources, aborting\n");
  1348. return -ENODEV;
  1349. }
  1350. if (!pci_dma_supported(pdev, PCNET32_DMA_MASK)) {
  1351. if (pcnet32_debug & NETIF_MSG_PROBE)
  1352. printk(KERN_ERR PFX
  1353. "architecture does not support 32bit PCI busmaster DMA\n");
  1354. return -ENODEV;
  1355. }
  1356. if (request_region(ioaddr, PCNET32_TOTAL_SIZE, "pcnet32_probe_pci") ==
  1357. NULL) {
  1358. if (pcnet32_debug & NETIF_MSG_PROBE)
  1359. printk(KERN_ERR PFX
  1360. "io address range already allocated\n");
  1361. return -EBUSY;
  1362. }
  1363. err = pcnet32_probe1(ioaddr, 1, pdev);
  1364. if (err < 0) {
  1365. pci_disable_device(pdev);
  1366. }
  1367. return err;
  1368. }
  1369. static const struct net_device_ops pcnet32_netdev_ops = {
  1370. .ndo_open = pcnet32_open,
  1371. .ndo_stop = pcnet32_close,
  1372. .ndo_start_xmit = pcnet32_start_xmit,
  1373. .ndo_tx_timeout = pcnet32_tx_timeout,
  1374. .ndo_get_stats = pcnet32_get_stats,
  1375. .ndo_set_multicast_list = pcnet32_set_multicast_list,
  1376. .ndo_do_ioctl = pcnet32_ioctl,
  1377. .ndo_change_mtu = eth_change_mtu,
  1378. .ndo_set_mac_address = eth_mac_addr,
  1379. .ndo_validate_addr = eth_validate_addr,
  1380. #ifdef CONFIG_NET_POLL_CONTROLLER
  1381. .ndo_poll_controller = pcnet32_poll_controller,
  1382. #endif
  1383. };
  1384. /* pcnet32_probe1
  1385. * Called from both pcnet32_probe_vlbus and pcnet_probe_pci.
  1386. * pdev will be NULL when called from pcnet32_probe_vlbus.
  1387. */
  1388. static int __devinit
  1389. pcnet32_probe1(unsigned long ioaddr, int shared, struct pci_dev *pdev)
  1390. {
  1391. struct pcnet32_private *lp;
  1392. int i, media;
  1393. int fdx, mii, fset, dxsuflo;
  1394. int chip_version;
  1395. char *chipname;
  1396. struct net_device *dev;
  1397. struct pcnet32_access *a = NULL;
  1398. u8 promaddr[6];
  1399. int ret = -ENODEV;
  1400. /* reset the chip */
  1401. pcnet32_wio_reset(ioaddr);
  1402. /* NOTE: 16-bit check is first, otherwise some older PCnet chips fail */
  1403. if (pcnet32_wio_read_csr(ioaddr, 0) == 4 && pcnet32_wio_check(ioaddr)) {
  1404. a = &pcnet32_wio;
  1405. } else {
  1406. pcnet32_dwio_reset(ioaddr);
  1407. if (pcnet32_dwio_read_csr(ioaddr, 0) == 4
  1408. && pcnet32_dwio_check(ioaddr)) {
  1409. a = &pcnet32_dwio;
  1410. } else {
  1411. if (pcnet32_debug & NETIF_MSG_PROBE)
  1412. printk(KERN_ERR PFX "No access methods\n");
  1413. goto err_release_region;
  1414. }
  1415. }
  1416. chip_version =
  1417. a->read_csr(ioaddr, 88) | (a->read_csr(ioaddr, 89) << 16);
  1418. if ((pcnet32_debug & NETIF_MSG_PROBE) && (pcnet32_debug & NETIF_MSG_HW))
  1419. printk(KERN_INFO " PCnet chip version is %#x.\n",
  1420. chip_version);
  1421. if ((chip_version & 0xfff) != 0x003) {
  1422. if (pcnet32_debug & NETIF_MSG_PROBE)
  1423. printk(KERN_INFO PFX "Unsupported chip version.\n");
  1424. goto err_release_region;
  1425. }
  1426. /* initialize variables */
  1427. fdx = mii = fset = dxsuflo = 0;
  1428. chip_version = (chip_version >> 12) & 0xffff;
  1429. switch (chip_version) {
  1430. case 0x2420:
  1431. chipname = "PCnet/PCI 79C970"; /* PCI */
  1432. break;
  1433. case 0x2430:
  1434. if (shared)
  1435. chipname = "PCnet/PCI 79C970"; /* 970 gives the wrong chip id back */
  1436. else
  1437. chipname = "PCnet/32 79C965"; /* 486/VL bus */
  1438. break;
  1439. case 0x2621:
  1440. chipname = "PCnet/PCI II 79C970A"; /* PCI */
  1441. fdx = 1;
  1442. break;
  1443. case 0x2623:
  1444. chipname = "PCnet/FAST 79C971"; /* PCI */
  1445. fdx = 1;
  1446. mii = 1;
  1447. fset = 1;
  1448. break;
  1449. case 0x2624:
  1450. chipname = "PCnet/FAST+ 79C972"; /* PCI */
  1451. fdx = 1;
  1452. mii = 1;
  1453. fset = 1;
  1454. break;
  1455. case 0x2625:
  1456. chipname = "PCnet/FAST III 79C973"; /* PCI */
  1457. fdx = 1;
  1458. mii = 1;
  1459. break;
  1460. case 0x2626:
  1461. chipname = "PCnet/Home 79C978"; /* PCI */
  1462. fdx = 1;
  1463. /*
  1464. * This is based on specs published at www.amd.com. This section
  1465. * assumes that a card with a 79C978 wants to go into standard
  1466. * ethernet mode. The 79C978 can also go into 1Mb HomePNA mode,
  1467. * and the module option homepna=1 can select this instead.
  1468. */
  1469. media = a->read_bcr(ioaddr, 49);
  1470. media &= ~3; /* default to 10Mb ethernet */
  1471. if (cards_found < MAX_UNITS && homepna[cards_found])
  1472. media |= 1; /* switch to home wiring mode */
  1473. if (pcnet32_debug & NETIF_MSG_PROBE)
  1474. printk(KERN_DEBUG PFX "media set to %sMbit mode.\n",
  1475. (media & 1) ? "1" : "10");
  1476. a->write_bcr(ioaddr, 49, media);
  1477. break;
  1478. case 0x2627:
  1479. chipname = "PCnet/FAST III 79C975"; /* PCI */
  1480. fdx = 1;
  1481. mii = 1;
  1482. break;
  1483. case 0x2628:
  1484. chipname = "PCnet/PRO 79C976";
  1485. fdx = 1;
  1486. mii = 1;
  1487. break;
  1488. default:
  1489. if (pcnet32_debug & NETIF_MSG_PROBE)
  1490. printk(KERN_INFO PFX
  1491. "PCnet version %#x, no PCnet32 chip.\n",
  1492. chip_version);
  1493. goto err_release_region;
  1494. }
  1495. /*
  1496. * On selected chips turn on the BCR18:NOUFLO bit. This stops transmit
  1497. * starting until the packet is loaded. Strike one for reliability, lose
  1498. * one for latency - although on PCI this isnt a big loss. Older chips
  1499. * have FIFO's smaller than a packet, so you can't do this.
  1500. * Turn on BCR18:BurstRdEn and BCR18:BurstWrEn.
  1501. */
  1502. if (fset) {
  1503. a->write_bcr(ioaddr, 18, (a->read_bcr(ioaddr, 18) | 0x0860));
  1504. a->write_csr(ioaddr, 80,
  1505. (a->read_csr(ioaddr, 80) & 0x0C00) | 0x0c00);
  1506. dxsuflo = 1;
  1507. }
  1508. dev = alloc_etherdev(sizeof(*lp));
  1509. if (!dev) {
  1510. if (pcnet32_debug & NETIF_MSG_PROBE)
  1511. printk(KERN_ERR PFX "Memory allocation failed.\n");
  1512. ret = -ENOMEM;
  1513. goto err_release_region;
  1514. }
  1515. if (pdev)
  1516. SET_NETDEV_DEV(dev, &pdev->dev);
  1517. if (pcnet32_debug & NETIF_MSG_PROBE)
  1518. printk(KERN_INFO PFX "%s at %#3lx,", chipname, ioaddr);
  1519. /* In most chips, after a chip reset, the ethernet address is read from the
  1520. * station address PROM at the base address and programmed into the
  1521. * "Physical Address Registers" CSR12-14.
  1522. * As a precautionary measure, we read the PROM values and complain if
  1523. * they disagree with the CSRs. If they miscompare, and the PROM addr
  1524. * is valid, then the PROM addr is used.
  1525. */
  1526. for (i = 0; i < 3; i++) {
  1527. unsigned int val;
  1528. val = a->read_csr(ioaddr, i + 12) & 0x0ffff;
  1529. /* There may be endianness issues here. */
  1530. dev->dev_addr[2 * i] = val & 0x0ff;
  1531. dev->dev_addr[2 * i + 1] = (val >> 8) & 0x0ff;
  1532. }
  1533. /* read PROM address and compare with CSR address */
  1534. for (i = 0; i < 6; i++)
  1535. promaddr[i] = inb(ioaddr + i);
  1536. if (memcmp(promaddr, dev->dev_addr, 6)
  1537. || !is_valid_ether_addr(dev->dev_addr)) {
  1538. if (is_valid_ether_addr(promaddr)) {
  1539. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1540. printk(" warning: CSR address invalid,\n");
  1541. printk(KERN_INFO
  1542. " using instead PROM address of");
  1543. }
  1544. memcpy(dev->dev_addr, promaddr, 6);
  1545. }
  1546. }
  1547. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1548. /* if the ethernet address is not valid, force to 00:00:00:00:00:00 */
  1549. if (!is_valid_ether_addr(dev->perm_addr))
  1550. memset(dev->dev_addr, 0, sizeof(dev->dev_addr));
  1551. if (pcnet32_debug & NETIF_MSG_PROBE) {
  1552. printk(" %pM", dev->dev_addr);
  1553. /* Version 0x2623 and 0x2624 */
  1554. if (((chip_version + 1) & 0xfffe) == 0x2624) {
  1555. i = a->read_csr(ioaddr, 80) & 0x0C00; /* Check tx_start_pt */
  1556. printk(KERN_INFO " tx_start_pt(0x%04x):", i);
  1557. switch (i >> 10) {
  1558. case 0:
  1559. printk(KERN_CONT " 20 bytes,");
  1560. break;
  1561. case 1:
  1562. printk(KERN_CONT " 64 bytes,");
  1563. break;
  1564. case 2:
  1565. printk(KERN_CONT " 128 bytes,");
  1566. break;
  1567. case 3:
  1568. printk(KERN_CONT "~220 bytes,");
  1569. break;
  1570. }
  1571. i = a->read_bcr(ioaddr, 18); /* Check Burst/Bus control */
  1572. printk(KERN_CONT " BCR18(%x):", i & 0xffff);
  1573. if (i & (1 << 5))
  1574. printk(KERN_CONT "BurstWrEn ");
  1575. if (i & (1 << 6))
  1576. printk(KERN_CONT "BurstRdEn ");
  1577. if (i & (1 << 7))
  1578. printk(KERN_CONT "DWordIO ");
  1579. if (i & (1 << 11))
  1580. printk(KERN_CONT "NoUFlow ");
  1581. i = a->read_bcr(ioaddr, 25);
  1582. printk(KERN_INFO " SRAMSIZE=0x%04x,", i << 8);
  1583. i = a->read_bcr(ioaddr, 26);
  1584. printk(KERN_CONT " SRAM_BND=0x%04x,", i << 8);
  1585. i = a->read_bcr(ioaddr, 27);
  1586. if (i & (1 << 14))
  1587. printk(KERN_CONT "LowLatRx");
  1588. }
  1589. }
  1590. dev->base_addr = ioaddr;
  1591. lp = netdev_priv(dev);
  1592. /* pci_alloc_consistent returns page-aligned memory, so we do not have to check the alignment */
  1593. if ((lp->init_block =
  1594. pci_alloc_consistent(pdev, sizeof(*lp->init_block), &lp->init_dma_addr)) == NULL) {
  1595. if (pcnet32_debug & NETIF_MSG_PROBE)
  1596. printk(KERN_ERR PFX
  1597. "Consistent memory allocation failed.\n");
  1598. ret = -ENOMEM;
  1599. goto err_free_netdev;
  1600. }
  1601. lp->pci_dev = pdev;
  1602. lp->dev = dev;
  1603. spin_lock_init(&lp->lock);
  1604. lp->name = chipname;
  1605. lp->shared_irq = shared;
  1606. lp->tx_ring_size = TX_RING_SIZE; /* default tx ring size */
  1607. lp->rx_ring_size = RX_RING_SIZE; /* default rx ring size */
  1608. lp->tx_mod_mask = lp->tx_ring_size - 1;
  1609. lp->rx_mod_mask = lp->rx_ring_size - 1;
  1610. lp->tx_len_bits = (PCNET32_LOG_TX_BUFFERS << 12);
  1611. lp->rx_len_bits = (PCNET32_LOG_RX_BUFFERS << 4);
  1612. lp->mii_if.full_duplex = fdx;
  1613. lp->mii_if.phy_id_mask = 0x1f;
  1614. lp->mii_if.reg_num_mask = 0x1f;
  1615. lp->dxsuflo = dxsuflo;
  1616. lp->mii = mii;
  1617. lp->chip_version = chip_version;
  1618. lp->msg_enable = pcnet32_debug;
  1619. if ((cards_found >= MAX_UNITS)
  1620. || (options[cards_found] >= sizeof(options_mapping)))
  1621. lp->options = PCNET32_PORT_ASEL;
  1622. else
  1623. lp->options = options_mapping[options[cards_found]];
  1624. lp->mii_if.dev = dev;
  1625. lp->mii_if.mdio_read = mdio_read;
  1626. lp->mii_if.mdio_write = mdio_write;
  1627. /* napi.weight is used in both the napi and non-napi cases */
  1628. lp->napi.weight = lp->rx_ring_size / 2;
  1629. netif_napi_add(dev, &lp->napi, pcnet32_poll, lp->rx_ring_size / 2);
  1630. if (fdx && !(lp->options & PCNET32_PORT_ASEL) &&
  1631. ((cards_found >= MAX_UNITS) || full_duplex[cards_found]))
  1632. lp->options |= PCNET32_PORT_FD;
  1633. lp->a = *a;
  1634. /* prior to register_netdev, dev->name is not yet correct */
  1635. if (pcnet32_alloc_ring(dev, pci_name(lp->pci_dev))) {
  1636. ret = -ENOMEM;
  1637. goto err_free_ring;
  1638. }
  1639. /* detect special T1/E1 WAN card by checking for MAC address */
  1640. if (dev->dev_addr[0] == 0x00 && dev->dev_addr[1] == 0xe0
  1641. && dev->dev_addr[2] == 0x75)
  1642. lp->options = PCNET32_PORT_FD | PCNET32_PORT_GPSI;
  1643. lp->init_block->mode = cpu_to_le16(0x0003); /* Disable Rx and Tx. */
  1644. lp->init_block->tlen_rlen =
  1645. cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
  1646. for (i = 0; i < 6; i++)
  1647. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  1648. lp->init_block->filter[0] = 0x00000000;
  1649. lp->init_block->filter[1] = 0x00000000;
  1650. lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
  1651. lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
  1652. /* switch pcnet32 to 32bit mode */
  1653. a->write_bcr(ioaddr, 20, 2);
  1654. a->write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  1655. a->write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  1656. if (pdev) { /* use the IRQ provided by PCI */
  1657. dev->irq = pdev->irq;
  1658. if (pcnet32_debug & NETIF_MSG_PROBE)
  1659. printk(" assigned IRQ %d.\n", dev->irq);
  1660. } else {
  1661. unsigned long irq_mask = probe_irq_on();
  1662. /*
  1663. * To auto-IRQ we enable the initialization-done and DMA error
  1664. * interrupts. For ISA boards we get a DMA error, but VLB and PCI
  1665. * boards will work.
  1666. */
  1667. /* Trigger an initialization just for the interrupt. */
  1668. a->write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_INIT);
  1669. mdelay(1);
  1670. dev->irq = probe_irq_off(irq_mask);
  1671. if (!dev->irq) {
  1672. if (pcnet32_debug & NETIF_MSG_PROBE)
  1673. printk(", failed to detect IRQ line.\n");
  1674. ret = -ENODEV;
  1675. goto err_free_ring;
  1676. }
  1677. if (pcnet32_debug & NETIF_MSG_PROBE)
  1678. printk(", probed IRQ %d.\n", dev->irq);
  1679. }
  1680. /* Set the mii phy_id so that we can query the link state */
  1681. if (lp->mii) {
  1682. /* lp->phycount and lp->phymask are set to 0 by memset above */
  1683. lp->mii_if.phy_id = ((lp->a.read_bcr(ioaddr, 33)) >> 5) & 0x1f;
  1684. /* scan for PHYs */
  1685. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1686. unsigned short id1, id2;
  1687. id1 = mdio_read(dev, i, MII_PHYSID1);
  1688. if (id1 == 0xffff)
  1689. continue;
  1690. id2 = mdio_read(dev, i, MII_PHYSID2);
  1691. if (id2 == 0xffff)
  1692. continue;
  1693. if (i == 31 && ((chip_version + 1) & 0xfffe) == 0x2624)
  1694. continue; /* 79C971 & 79C972 have phantom phy at id 31 */
  1695. lp->phycount++;
  1696. lp->phymask |= (1 << i);
  1697. lp->mii_if.phy_id = i;
  1698. if (pcnet32_debug & NETIF_MSG_PROBE)
  1699. printk(KERN_INFO PFX
  1700. "Found PHY %04x:%04x at address %d.\n",
  1701. id1, id2, i);
  1702. }
  1703. lp->a.write_bcr(ioaddr, 33, (lp->mii_if.phy_id) << 5);
  1704. if (lp->phycount > 1) {
  1705. lp->options |= PCNET32_PORT_MII;
  1706. }
  1707. }
  1708. init_timer(&lp->watchdog_timer);
  1709. lp->watchdog_timer.data = (unsigned long)dev;
  1710. lp->watchdog_timer.function = (void *)&pcnet32_watchdog;
  1711. /* The PCNET32-specific entries in the device structure. */
  1712. dev->netdev_ops = &pcnet32_netdev_ops;
  1713. dev->ethtool_ops = &pcnet32_ethtool_ops;
  1714. dev->watchdog_timeo = (5 * HZ);
  1715. /* Fill in the generic fields of the device structure. */
  1716. if (register_netdev(dev))
  1717. goto err_free_ring;
  1718. if (pdev) {
  1719. pci_set_drvdata(pdev, dev);
  1720. } else {
  1721. lp->next = pcnet32_dev;
  1722. pcnet32_dev = dev;
  1723. }
  1724. if (pcnet32_debug & NETIF_MSG_PROBE)
  1725. printk(KERN_INFO "%s: registered as %s\n", dev->name, lp->name);
  1726. cards_found++;
  1727. /* enable LED writes */
  1728. a->write_bcr(ioaddr, 2, a->read_bcr(ioaddr, 2) | 0x1000);
  1729. return 0;
  1730. err_free_ring:
  1731. pcnet32_free_ring(dev);
  1732. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  1733. lp->init_block, lp->init_dma_addr);
  1734. err_free_netdev:
  1735. free_netdev(dev);
  1736. err_release_region:
  1737. release_region(ioaddr, PCNET32_TOTAL_SIZE);
  1738. return ret;
  1739. }
  1740. /* if any allocation fails, caller must also call pcnet32_free_ring */
  1741. static int pcnet32_alloc_ring(struct net_device *dev, const char *name)
  1742. {
  1743. struct pcnet32_private *lp = netdev_priv(dev);
  1744. lp->tx_ring = pci_alloc_consistent(lp->pci_dev,
  1745. sizeof(struct pcnet32_tx_head) *
  1746. lp->tx_ring_size,
  1747. &lp->tx_ring_dma_addr);
  1748. if (lp->tx_ring == NULL) {
  1749. if (netif_msg_drv(lp))
  1750. printk(KERN_ERR PFX
  1751. "%s: Consistent memory allocation failed.\n",
  1752. name);
  1753. return -ENOMEM;
  1754. }
  1755. lp->rx_ring = pci_alloc_consistent(lp->pci_dev,
  1756. sizeof(struct pcnet32_rx_head) *
  1757. lp->rx_ring_size,
  1758. &lp->rx_ring_dma_addr);
  1759. if (lp->rx_ring == NULL) {
  1760. if (netif_msg_drv(lp))
  1761. printk(KERN_ERR PFX
  1762. "%s: Consistent memory allocation failed.\n",
  1763. name);
  1764. return -ENOMEM;
  1765. }
  1766. lp->tx_dma_addr = kcalloc(lp->tx_ring_size, sizeof(dma_addr_t),
  1767. GFP_ATOMIC);
  1768. if (!lp->tx_dma_addr) {
  1769. if (netif_msg_drv(lp))
  1770. printk(KERN_ERR PFX
  1771. "%s: Memory allocation failed.\n", name);
  1772. return -ENOMEM;
  1773. }
  1774. lp->rx_dma_addr = kcalloc(lp->rx_ring_size, sizeof(dma_addr_t),
  1775. GFP_ATOMIC);
  1776. if (!lp->rx_dma_addr) {
  1777. if (netif_msg_drv(lp))
  1778. printk(KERN_ERR PFX
  1779. "%s: Memory allocation failed.\n", name);
  1780. return -ENOMEM;
  1781. }
  1782. lp->tx_skbuff = kcalloc(lp->tx_ring_size, sizeof(struct sk_buff *),
  1783. GFP_ATOMIC);
  1784. if (!lp->tx_skbuff) {
  1785. if (netif_msg_drv(lp))
  1786. printk(KERN_ERR PFX
  1787. "%s: Memory allocation failed.\n", name);
  1788. return -ENOMEM;
  1789. }
  1790. lp->rx_skbuff = kcalloc(lp->rx_ring_size, sizeof(struct sk_buff *),
  1791. GFP_ATOMIC);
  1792. if (!lp->rx_skbuff) {
  1793. if (netif_msg_drv(lp))
  1794. printk(KERN_ERR PFX
  1795. "%s: Memory allocation failed.\n", name);
  1796. return -ENOMEM;
  1797. }
  1798. return 0;
  1799. }
  1800. static void pcnet32_free_ring(struct net_device *dev)
  1801. {
  1802. struct pcnet32_private *lp = netdev_priv(dev);
  1803. kfree(lp->tx_skbuff);
  1804. lp->tx_skbuff = NULL;
  1805. kfree(lp->rx_skbuff);
  1806. lp->rx_skbuff = NULL;
  1807. kfree(lp->tx_dma_addr);
  1808. lp->tx_dma_addr = NULL;
  1809. kfree(lp->rx_dma_addr);
  1810. lp->rx_dma_addr = NULL;
  1811. if (lp->tx_ring) {
  1812. pci_free_consistent(lp->pci_dev,
  1813. sizeof(struct pcnet32_tx_head) *
  1814. lp->tx_ring_size, lp->tx_ring,
  1815. lp->tx_ring_dma_addr);
  1816. lp->tx_ring = NULL;
  1817. }
  1818. if (lp->rx_ring) {
  1819. pci_free_consistent(lp->pci_dev,
  1820. sizeof(struct pcnet32_rx_head) *
  1821. lp->rx_ring_size, lp->rx_ring,
  1822. lp->rx_ring_dma_addr);
  1823. lp->rx_ring = NULL;
  1824. }
  1825. }
  1826. static int pcnet32_open(struct net_device *dev)
  1827. {
  1828. struct pcnet32_private *lp = netdev_priv(dev);
  1829. struct pci_dev *pdev = lp->pci_dev;
  1830. unsigned long ioaddr = dev->base_addr;
  1831. u16 val;
  1832. int i;
  1833. int rc;
  1834. unsigned long flags;
  1835. if (request_irq(dev->irq, &pcnet32_interrupt,
  1836. lp->shared_irq ? IRQF_SHARED : 0, dev->name,
  1837. (void *)dev)) {
  1838. return -EAGAIN;
  1839. }
  1840. spin_lock_irqsave(&lp->lock, flags);
  1841. /* Check for a valid station address */
  1842. if (!is_valid_ether_addr(dev->dev_addr)) {
  1843. rc = -EINVAL;
  1844. goto err_free_irq;
  1845. }
  1846. /* Reset the PCNET32 */
  1847. lp->a.reset(ioaddr);
  1848. /* switch pcnet32 to 32bit mode */
  1849. lp->a.write_bcr(ioaddr, 20, 2);
  1850. if (netif_msg_ifup(lp))
  1851. printk(KERN_DEBUG
  1852. "%s: pcnet32_open() irq %d tx/rx rings %#x/%#x init %#x.\n",
  1853. dev->name, dev->irq, (u32) (lp->tx_ring_dma_addr),
  1854. (u32) (lp->rx_ring_dma_addr),
  1855. (u32) (lp->init_dma_addr));
  1856. /* set/reset autoselect bit */
  1857. val = lp->a.read_bcr(ioaddr, 2) & ~2;
  1858. if (lp->options & PCNET32_PORT_ASEL)
  1859. val |= 2;
  1860. lp->a.write_bcr(ioaddr, 2, val);
  1861. /* handle full duplex setting */
  1862. if (lp->mii_if.full_duplex) {
  1863. val = lp->a.read_bcr(ioaddr, 9) & ~3;
  1864. if (lp->options & PCNET32_PORT_FD) {
  1865. val |= 1;
  1866. if (lp->options == (PCNET32_PORT_FD | PCNET32_PORT_AUI))
  1867. val |= 2;
  1868. } else if (lp->options & PCNET32_PORT_ASEL) {
  1869. /* workaround of xSeries250, turn on for 79C975 only */
  1870. if (lp->chip_version == 0x2627)
  1871. val |= 3;
  1872. }
  1873. lp->a.write_bcr(ioaddr, 9, val);
  1874. }
  1875. /* set/reset GPSI bit in test register */
  1876. val = lp->a.read_csr(ioaddr, 124) & ~0x10;
  1877. if ((lp->options & PCNET32_PORT_PORTSEL) == PCNET32_PORT_GPSI)
  1878. val |= 0x10;
  1879. lp->a.write_csr(ioaddr, 124, val);
  1880. /* Allied Telesyn AT 2700/2701 FX are 100Mbit only and do not negotiate */
  1881. if (pdev && pdev->subsystem_vendor == PCI_VENDOR_ID_AT &&
  1882. (pdev->subsystem_device == PCI_SUBDEVICE_ID_AT_2700FX ||
  1883. pdev->subsystem_device == PCI_SUBDEVICE_ID_AT_2701FX)) {
  1884. if (lp->options & PCNET32_PORT_ASEL) {
  1885. lp->options = PCNET32_PORT_FD | PCNET32_PORT_100;
  1886. if (netif_msg_link(lp))
  1887. printk(KERN_DEBUG
  1888. "%s: Setting 100Mb-Full Duplex.\n",
  1889. dev->name);
  1890. }
  1891. }
  1892. if (lp->phycount < 2) {
  1893. /*
  1894. * 24 Jun 2004 according AMD, in order to change the PHY,
  1895. * DANAS (or DISPM for 79C976) must be set; then select the speed,
  1896. * duplex, and/or enable auto negotiation, and clear DANAS
  1897. */
  1898. if (lp->mii && !(lp->options & PCNET32_PORT_ASEL)) {
  1899. lp->a.write_bcr(ioaddr, 32,
  1900. lp->a.read_bcr(ioaddr, 32) | 0x0080);
  1901. /* disable Auto Negotiation, set 10Mpbs, HD */
  1902. val = lp->a.read_bcr(ioaddr, 32) & ~0xb8;
  1903. if (lp->options & PCNET32_PORT_FD)
  1904. val |= 0x10;
  1905. if (lp->options & PCNET32_PORT_100)
  1906. val |= 0x08;
  1907. lp->a.write_bcr(ioaddr, 32, val);
  1908. } else {
  1909. if (lp->options & PCNET32_PORT_ASEL) {
  1910. lp->a.write_bcr(ioaddr, 32,
  1911. lp->a.read_bcr(ioaddr,
  1912. 32) | 0x0080);
  1913. /* enable auto negotiate, setup, disable fd */
  1914. val = lp->a.read_bcr(ioaddr, 32) & ~0x98;
  1915. val |= 0x20;
  1916. lp->a.write_bcr(ioaddr, 32, val);
  1917. }
  1918. }
  1919. } else {
  1920. int first_phy = -1;
  1921. u16 bmcr;
  1922. u32 bcr9;
  1923. struct ethtool_cmd ecmd;
  1924. /*
  1925. * There is really no good other way to handle multiple PHYs
  1926. * other than turning off all automatics
  1927. */
  1928. val = lp->a.read_bcr(ioaddr, 2);
  1929. lp->a.write_bcr(ioaddr, 2, val & ~2);
  1930. val = lp->a.read_bcr(ioaddr, 32);
  1931. lp->a.write_bcr(ioaddr, 32, val & ~(1 << 7)); /* stop MII manager */
  1932. if (!(lp->options & PCNET32_PORT_ASEL)) {
  1933. /* setup ecmd */
  1934. ecmd.port = PORT_MII;
  1935. ecmd.transceiver = XCVR_INTERNAL;
  1936. ecmd.autoneg = AUTONEG_DISABLE;
  1937. ecmd.speed =
  1938. lp->
  1939. options & PCNET32_PORT_100 ? SPEED_100 : SPEED_10;
  1940. bcr9 = lp->a.read_bcr(ioaddr, 9);
  1941. if (lp->options & PCNET32_PORT_FD) {
  1942. ecmd.duplex = DUPLEX_FULL;
  1943. bcr9 |= (1 << 0);
  1944. } else {
  1945. ecmd.duplex = DUPLEX_HALF;
  1946. bcr9 |= ~(1 << 0);
  1947. }
  1948. lp->a.write_bcr(ioaddr, 9, bcr9);
  1949. }
  1950. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  1951. if (lp->phymask & (1 << i)) {
  1952. /* isolate all but the first PHY */
  1953. bmcr = mdio_read(dev, i, MII_BMCR);
  1954. if (first_phy == -1) {
  1955. first_phy = i;
  1956. mdio_write(dev, i, MII_BMCR,
  1957. bmcr & ~BMCR_ISOLATE);
  1958. } else {
  1959. mdio_write(dev, i, MII_BMCR,
  1960. bmcr | BMCR_ISOLATE);
  1961. }
  1962. /* use mii_ethtool_sset to setup PHY */
  1963. lp->mii_if.phy_id = i;
  1964. ecmd.phy_address = i;
  1965. if (lp->options & PCNET32_PORT_ASEL) {
  1966. mii_ethtool_gset(&lp->mii_if, &ecmd);
  1967. ecmd.autoneg = AUTONEG_ENABLE;
  1968. }
  1969. mii_ethtool_sset(&lp->mii_if, &ecmd);
  1970. }
  1971. }
  1972. lp->mii_if.phy_id = first_phy;
  1973. if (netif_msg_link(lp))
  1974. printk(KERN_INFO "%s: Using PHY number %d.\n",
  1975. dev->name, first_phy);
  1976. }
  1977. #ifdef DO_DXSUFLO
  1978. if (lp->dxsuflo) { /* Disable transmit stop on underflow */
  1979. val = lp->a.read_csr(ioaddr, CSR3);
  1980. val |= 0x40;
  1981. lp->a.write_csr(ioaddr, CSR3, val);
  1982. }
  1983. #endif
  1984. lp->init_block->mode =
  1985. cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
  1986. pcnet32_load_multicast(dev);
  1987. if (pcnet32_init_ring(dev)) {
  1988. rc = -ENOMEM;
  1989. goto err_free_ring;
  1990. }
  1991. napi_enable(&lp->napi);
  1992. /* Re-initialize the PCNET32, and start it when done. */
  1993. lp->a.write_csr(ioaddr, 1, (lp->init_dma_addr & 0xffff));
  1994. lp->a.write_csr(ioaddr, 2, (lp->init_dma_addr >> 16));
  1995. lp->a.write_csr(ioaddr, CSR4, 0x0915); /* auto tx pad */
  1996. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  1997. netif_start_queue(dev);
  1998. if (lp->chip_version >= PCNET32_79C970A) {
  1999. /* Print the link status and start the watchdog */
  2000. pcnet32_check_media(dev, 1);
  2001. mod_timer(&lp->watchdog_timer, PCNET32_WATCHDOG_TIMEOUT);
  2002. }
  2003. i = 0;
  2004. while (i++ < 100)
  2005. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  2006. break;
  2007. /*
  2008. * We used to clear the InitDone bit, 0x0100, here but Mark Stockton
  2009. * reports that doing so triggers a bug in the '974.
  2010. */
  2011. lp->a.write_csr(ioaddr, CSR0, CSR0_NORMAL);
  2012. if (netif_msg_ifup(lp))
  2013. printk(KERN_DEBUG
  2014. "%s: pcnet32 open after %d ticks, init block %#x csr0 %4.4x.\n",
  2015. dev->name, i,
  2016. (u32) (lp->init_dma_addr),
  2017. lp->a.read_csr(ioaddr, CSR0));
  2018. spin_unlock_irqrestore(&lp->lock, flags);
  2019. return 0; /* Always succeed */
  2020. err_free_ring:
  2021. /* free any allocated skbuffs */
  2022. pcnet32_purge_rx_ring(dev);
  2023. /*
  2024. * Switch back to 16bit mode to avoid problems with dumb
  2025. * DOS packet driver after a warm reboot
  2026. */
  2027. lp->a.write_bcr(ioaddr, 20, 4);
  2028. err_free_irq:
  2029. spin_unlock_irqrestore(&lp->lock, flags);
  2030. free_irq(dev->irq, dev);
  2031. return rc;
  2032. }
  2033. /*
  2034. * The LANCE has been halted for one reason or another (busmaster memory
  2035. * arbitration error, Tx FIFO underflow, driver stopped it to reconfigure,
  2036. * etc.). Modern LANCE variants always reload their ring-buffer
  2037. * configuration when restarted, so we must reinitialize our ring
  2038. * context before restarting. As part of this reinitialization,
  2039. * find all packets still on the Tx ring and pretend that they had been
  2040. * sent (in effect, drop the packets on the floor) - the higher-level
  2041. * protocols will time out and retransmit. It'd be better to shuffle
  2042. * these skbs to a temp list and then actually re-Tx them after
  2043. * restarting the chip, but I'm too lazy to do so right now. dplatt@3do.com
  2044. */
  2045. static void pcnet32_purge_tx_ring(struct net_device *dev)
  2046. {
  2047. struct pcnet32_private *lp = netdev_priv(dev);
  2048. int i;
  2049. for (i = 0; i < lp->tx_ring_size; i++) {
  2050. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  2051. wmb(); /* Make sure adapter sees owner change */
  2052. if (lp->tx_skbuff[i]) {
  2053. pci_unmap_single(lp->pci_dev, lp->tx_dma_addr[i],
  2054. lp->tx_skbuff[i]->len,
  2055. PCI_DMA_TODEVICE);
  2056. dev_kfree_skb_any(lp->tx_skbuff[i]);
  2057. }
  2058. lp->tx_skbuff[i] = NULL;
  2059. lp->tx_dma_addr[i] = 0;
  2060. }
  2061. }
  2062. /* Initialize the PCNET32 Rx and Tx rings. */
  2063. static int pcnet32_init_ring(struct net_device *dev)
  2064. {
  2065. struct pcnet32_private *lp = netdev_priv(dev);
  2066. int i;
  2067. lp->tx_full = 0;
  2068. lp->cur_rx = lp->cur_tx = 0;
  2069. lp->dirty_rx = lp->dirty_tx = 0;
  2070. for (i = 0; i < lp->rx_ring_size; i++) {
  2071. struct sk_buff *rx_skbuff = lp->rx_skbuff[i];
  2072. if (rx_skbuff == NULL) {
  2073. if (!
  2074. (rx_skbuff = lp->rx_skbuff[i] =
  2075. dev_alloc_skb(PKT_BUF_SKB))) {
  2076. /* there is not much, we can do at this point */
  2077. if (netif_msg_drv(lp))
  2078. printk(KERN_ERR
  2079. "%s: pcnet32_init_ring dev_alloc_skb failed.\n",
  2080. dev->name);
  2081. return -1;
  2082. }
  2083. skb_reserve(rx_skbuff, NET_IP_ALIGN);
  2084. }
  2085. rmb();
  2086. if (lp->rx_dma_addr[i] == 0)
  2087. lp->rx_dma_addr[i] =
  2088. pci_map_single(lp->pci_dev, rx_skbuff->data,
  2089. PKT_BUF_SIZE, PCI_DMA_FROMDEVICE);
  2090. lp->rx_ring[i].base = cpu_to_le32(lp->rx_dma_addr[i]);
  2091. lp->rx_ring[i].buf_length = cpu_to_le16(NEG_BUF_SIZE);
  2092. wmb(); /* Make sure owner changes after all others are visible */
  2093. lp->rx_ring[i].status = cpu_to_le16(0x8000);
  2094. }
  2095. /* The Tx buffer address is filled in as needed, but we do need to clear
  2096. * the upper ownership bit. */
  2097. for (i = 0; i < lp->tx_ring_size; i++) {
  2098. lp->tx_ring[i].status = 0; /* CPU owns buffer */
  2099. wmb(); /* Make sure adapter sees owner change */
  2100. lp->tx_ring[i].base = 0;
  2101. lp->tx_dma_addr[i] = 0;
  2102. }
  2103. lp->init_block->tlen_rlen =
  2104. cpu_to_le16(lp->tx_len_bits | lp->rx_len_bits);
  2105. for (i = 0; i < 6; i++)
  2106. lp->init_block->phys_addr[i] = dev->dev_addr[i];
  2107. lp->init_block->rx_ring = cpu_to_le32(lp->rx_ring_dma_addr);
  2108. lp->init_block->tx_ring = cpu_to_le32(lp->tx_ring_dma_addr);
  2109. wmb(); /* Make sure all changes are visible */
  2110. return 0;
  2111. }
  2112. /* the pcnet32 has been issued a stop or reset. Wait for the stop bit
  2113. * then flush the pending transmit operations, re-initialize the ring,
  2114. * and tell the chip to initialize.
  2115. */
  2116. static void pcnet32_restart(struct net_device *dev, unsigned int csr0_bits)
  2117. {
  2118. struct pcnet32_private *lp = netdev_priv(dev);
  2119. unsigned long ioaddr = dev->base_addr;
  2120. int i;
  2121. /* wait for stop */
  2122. for (i = 0; i < 100; i++)
  2123. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_STOP)
  2124. break;
  2125. if (i >= 100 && netif_msg_drv(lp))
  2126. printk(KERN_ERR
  2127. "%s: pcnet32_restart timed out waiting for stop.\n",
  2128. dev->name);
  2129. pcnet32_purge_tx_ring(dev);
  2130. if (pcnet32_init_ring(dev))
  2131. return;
  2132. /* ReInit Ring */
  2133. lp->a.write_csr(ioaddr, CSR0, CSR0_INIT);
  2134. i = 0;
  2135. while (i++ < 1000)
  2136. if (lp->a.read_csr(ioaddr, CSR0) & CSR0_IDON)
  2137. break;
  2138. lp->a.write_csr(ioaddr, CSR0, csr0_bits);
  2139. }
  2140. static void pcnet32_tx_timeout(struct net_device *dev)
  2141. {
  2142. struct pcnet32_private *lp = netdev_priv(dev);
  2143. unsigned long ioaddr = dev->base_addr, flags;
  2144. spin_lock_irqsave(&lp->lock, flags);
  2145. /* Transmitter timeout, serious problems. */
  2146. if (pcnet32_debug & NETIF_MSG_DRV)
  2147. printk(KERN_ERR
  2148. "%s: transmit timed out, status %4.4x, resetting.\n",
  2149. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2150. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2151. dev->stats.tx_errors++;
  2152. if (netif_msg_tx_err(lp)) {
  2153. int i;
  2154. printk(KERN_DEBUG
  2155. " Ring data dump: dirty_tx %d cur_tx %d%s cur_rx %d.",
  2156. lp->dirty_tx, lp->cur_tx, lp->tx_full ? " (full)" : "",
  2157. lp->cur_rx);
  2158. for (i = 0; i < lp->rx_ring_size; i++)
  2159. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2160. le32_to_cpu(lp->rx_ring[i].base),
  2161. (-le16_to_cpu(lp->rx_ring[i].buf_length)) &
  2162. 0xffff, le32_to_cpu(lp->rx_ring[i].msg_length),
  2163. le16_to_cpu(lp->rx_ring[i].status));
  2164. for (i = 0; i < lp->tx_ring_size; i++)
  2165. printk("%s %08x %04x %08x %04x", i & 1 ? "" : "\n ",
  2166. le32_to_cpu(lp->tx_ring[i].base),
  2167. (-le16_to_cpu(lp->tx_ring[i].length)) & 0xffff,
  2168. le32_to_cpu(lp->tx_ring[i].misc),
  2169. le16_to_cpu(lp->tx_ring[i].status));
  2170. printk("\n");
  2171. }
  2172. pcnet32_restart(dev, CSR0_NORMAL);
  2173. dev->trans_start = jiffies;
  2174. netif_wake_queue(dev);
  2175. spin_unlock_irqrestore(&lp->lock, flags);
  2176. }
  2177. static netdev_tx_t pcnet32_start_xmit(struct sk_buff *skb,
  2178. struct net_device *dev)
  2179. {
  2180. struct pcnet32_private *lp = netdev_priv(dev);
  2181. unsigned long ioaddr = dev->base_addr;
  2182. u16 status;
  2183. int entry;
  2184. unsigned long flags;
  2185. spin_lock_irqsave(&lp->lock, flags);
  2186. if (netif_msg_tx_queued(lp)) {
  2187. printk(KERN_DEBUG
  2188. "%s: pcnet32_start_xmit() called, csr0 %4.4x.\n",
  2189. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2190. }
  2191. /* Default status -- will not enable Successful-TxDone
  2192. * interrupt when that option is available to us.
  2193. */
  2194. status = 0x8300;
  2195. /* Fill in a Tx ring entry */
  2196. /* Mask to ring buffer boundary. */
  2197. entry = lp->cur_tx & lp->tx_mod_mask;
  2198. /* Caution: the write order is important here, set the status
  2199. * with the "ownership" bits last. */
  2200. lp->tx_ring[entry].length = cpu_to_le16(-skb->len);
  2201. lp->tx_ring[entry].misc = 0x00000000;
  2202. lp->tx_skbuff[entry] = skb;
  2203. lp->tx_dma_addr[entry] =
  2204. pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  2205. lp->tx_ring[entry].base = cpu_to_le32(lp->tx_dma_addr[entry]);
  2206. wmb(); /* Make sure owner changes after all others are visible */
  2207. lp->tx_ring[entry].status = cpu_to_le16(status);
  2208. lp->cur_tx++;
  2209. dev->stats.tx_bytes += skb->len;
  2210. /* Trigger an immediate send poll. */
  2211. lp->a.write_csr(ioaddr, CSR0, CSR0_INTEN | CSR0_TXPOLL);
  2212. dev->trans_start = jiffies;
  2213. if (lp->tx_ring[(entry + 1) & lp->tx_mod_mask].base != 0) {
  2214. lp->tx_full = 1;
  2215. netif_stop_queue(dev);
  2216. }
  2217. spin_unlock_irqrestore(&lp->lock, flags);
  2218. return NETDEV_TX_OK;
  2219. }
  2220. /* The PCNET32 interrupt handler. */
  2221. static irqreturn_t
  2222. pcnet32_interrupt(int irq, void *dev_id)
  2223. {
  2224. struct net_device *dev = dev_id;
  2225. struct pcnet32_private *lp;
  2226. unsigned long ioaddr;
  2227. u16 csr0;
  2228. int boguscnt = max_interrupt_work;
  2229. ioaddr = dev->base_addr;
  2230. lp = netdev_priv(dev);
  2231. spin_lock(&lp->lock);
  2232. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2233. while ((csr0 & 0x8f00) && --boguscnt >= 0) {
  2234. if (csr0 == 0xffff) {
  2235. break; /* PCMCIA remove happened */
  2236. }
  2237. /* Acknowledge all of the current interrupt sources ASAP. */
  2238. lp->a.write_csr(ioaddr, CSR0, csr0 & ~0x004f);
  2239. if (netif_msg_intr(lp))
  2240. printk(KERN_DEBUG
  2241. "%s: interrupt csr0=%#2.2x new csr=%#2.2x.\n",
  2242. dev->name, csr0, lp->a.read_csr(ioaddr, CSR0));
  2243. /* Log misc errors. */
  2244. if (csr0 & 0x4000)
  2245. dev->stats.tx_errors++; /* Tx babble. */
  2246. if (csr0 & 0x1000) {
  2247. /*
  2248. * This happens when our receive ring is full. This
  2249. * shouldn't be a problem as we will see normal rx
  2250. * interrupts for the frames in the receive ring. But
  2251. * there are some PCI chipsets (I can reproduce this
  2252. * on SP3G with Intel saturn chipset) which have
  2253. * sometimes problems and will fill up the receive
  2254. * ring with error descriptors. In this situation we
  2255. * don't get a rx interrupt, but a missed frame
  2256. * interrupt sooner or later.
  2257. */
  2258. dev->stats.rx_errors++; /* Missed a Rx frame. */
  2259. }
  2260. if (csr0 & 0x0800) {
  2261. if (netif_msg_drv(lp))
  2262. printk(KERN_ERR
  2263. "%s: Bus master arbitration failure, status %4.4x.\n",
  2264. dev->name, csr0);
  2265. /* unlike for the lance, there is no restart needed */
  2266. }
  2267. if (napi_schedule_prep(&lp->napi)) {
  2268. u16 val;
  2269. /* set interrupt masks */
  2270. val = lp->a.read_csr(ioaddr, CSR3);
  2271. val |= 0x5f00;
  2272. lp->a.write_csr(ioaddr, CSR3, val);
  2273. __napi_schedule(&lp->napi);
  2274. break;
  2275. }
  2276. csr0 = lp->a.read_csr(ioaddr, CSR0);
  2277. }
  2278. if (netif_msg_intr(lp))
  2279. printk(KERN_DEBUG "%s: exiting interrupt, csr0=%#4.4x.\n",
  2280. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2281. spin_unlock(&lp->lock);
  2282. return IRQ_HANDLED;
  2283. }
  2284. static int pcnet32_close(struct net_device *dev)
  2285. {
  2286. unsigned long ioaddr = dev->base_addr;
  2287. struct pcnet32_private *lp = netdev_priv(dev);
  2288. unsigned long flags;
  2289. del_timer_sync(&lp->watchdog_timer);
  2290. netif_stop_queue(dev);
  2291. napi_disable(&lp->napi);
  2292. spin_lock_irqsave(&lp->lock, flags);
  2293. dev->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2294. if (netif_msg_ifdown(lp))
  2295. printk(KERN_DEBUG
  2296. "%s: Shutting down ethercard, status was %2.2x.\n",
  2297. dev->name, lp->a.read_csr(ioaddr, CSR0));
  2298. /* We stop the PCNET32 here -- it occasionally polls memory if we don't. */
  2299. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2300. /*
  2301. * Switch back to 16bit mode to avoid problems with dumb
  2302. * DOS packet driver after a warm reboot
  2303. */
  2304. lp->a.write_bcr(ioaddr, 20, 4);
  2305. spin_unlock_irqrestore(&lp->lock, flags);
  2306. free_irq(dev->irq, dev);
  2307. spin_lock_irqsave(&lp->lock, flags);
  2308. pcnet32_purge_rx_ring(dev);
  2309. pcnet32_purge_tx_ring(dev);
  2310. spin_unlock_irqrestore(&lp->lock, flags);
  2311. return 0;
  2312. }
  2313. static struct net_device_stats *pcnet32_get_stats(struct net_device *dev)
  2314. {
  2315. struct pcnet32_private *lp = netdev_priv(dev);
  2316. unsigned long ioaddr = dev->base_addr;
  2317. unsigned long flags;
  2318. spin_lock_irqsave(&lp->lock, flags);
  2319. dev->stats.rx_missed_errors = lp->a.read_csr(ioaddr, 112);
  2320. spin_unlock_irqrestore(&lp->lock, flags);
  2321. return &dev->stats;
  2322. }
  2323. /* taken from the sunlance driver, which it took from the depca driver */
  2324. static void pcnet32_load_multicast(struct net_device *dev)
  2325. {
  2326. struct pcnet32_private *lp = netdev_priv(dev);
  2327. volatile struct pcnet32_init_block *ib = lp->init_block;
  2328. volatile __le16 *mcast_table = (__le16 *)ib->filter;
  2329. struct dev_mc_list *dmi = dev->mc_list;
  2330. unsigned long ioaddr = dev->base_addr;
  2331. char *addrs;
  2332. int i;
  2333. u32 crc;
  2334. /* set all multicast bits */
  2335. if (dev->flags & IFF_ALLMULTI) {
  2336. ib->filter[0] = cpu_to_le32(~0U);
  2337. ib->filter[1] = cpu_to_le32(~0U);
  2338. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER, 0xffff);
  2339. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+1, 0xffff);
  2340. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+2, 0xffff);
  2341. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER+3, 0xffff);
  2342. return;
  2343. }
  2344. /* clear the multicast filter */
  2345. ib->filter[0] = 0;
  2346. ib->filter[1] = 0;
  2347. /* Add addresses */
  2348. for (i = 0; i < dev->mc_count; i++) {
  2349. addrs = dmi->dmi_addr;
  2350. dmi = dmi->next;
  2351. /* multicast address? */
  2352. if (!(*addrs & 1))
  2353. continue;
  2354. crc = ether_crc_le(6, addrs);
  2355. crc = crc >> 26;
  2356. mcast_table[crc >> 4] |= cpu_to_le16(1 << (crc & 0xf));
  2357. }
  2358. for (i = 0; i < 4; i++)
  2359. lp->a.write_csr(ioaddr, PCNET32_MC_FILTER + i,
  2360. le16_to_cpu(mcast_table[i]));
  2361. return;
  2362. }
  2363. /*
  2364. * Set or clear the multicast filter for this adaptor.
  2365. */
  2366. static void pcnet32_set_multicast_list(struct net_device *dev)
  2367. {
  2368. unsigned long ioaddr = dev->base_addr, flags;
  2369. struct pcnet32_private *lp = netdev_priv(dev);
  2370. int csr15, suspended;
  2371. spin_lock_irqsave(&lp->lock, flags);
  2372. suspended = pcnet32_suspend(dev, &flags, 0);
  2373. csr15 = lp->a.read_csr(ioaddr, CSR15);
  2374. if (dev->flags & IFF_PROMISC) {
  2375. /* Log any net taps. */
  2376. if (netif_msg_hw(lp))
  2377. printk(KERN_INFO "%s: Promiscuous mode enabled.\n",
  2378. dev->name);
  2379. lp->init_block->mode =
  2380. cpu_to_le16(0x8000 | (lp->options & PCNET32_PORT_PORTSEL) <<
  2381. 7);
  2382. lp->a.write_csr(ioaddr, CSR15, csr15 | 0x8000);
  2383. } else {
  2384. lp->init_block->mode =
  2385. cpu_to_le16((lp->options & PCNET32_PORT_PORTSEL) << 7);
  2386. lp->a.write_csr(ioaddr, CSR15, csr15 & 0x7fff);
  2387. pcnet32_load_multicast(dev);
  2388. }
  2389. if (suspended) {
  2390. int csr5;
  2391. /* clear SUSPEND (SPND) - CSR5 bit 0 */
  2392. csr5 = lp->a.read_csr(ioaddr, CSR5);
  2393. lp->a.write_csr(ioaddr, CSR5, csr5 & (~CSR5_SUSPEND));
  2394. } else {
  2395. lp->a.write_csr(ioaddr, CSR0, CSR0_STOP);
  2396. pcnet32_restart(dev, CSR0_NORMAL);
  2397. netif_wake_queue(dev);
  2398. }
  2399. spin_unlock_irqrestore(&lp->lock, flags);
  2400. }
  2401. /* This routine assumes that the lp->lock is held */
  2402. static int mdio_read(struct net_device *dev, int phy_id, int reg_num)
  2403. {
  2404. struct pcnet32_private *lp = netdev_priv(dev);
  2405. unsigned long ioaddr = dev->base_addr;
  2406. u16 val_out;
  2407. if (!lp->mii)
  2408. return 0;
  2409. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2410. val_out = lp->a.read_bcr(ioaddr, 34);
  2411. return val_out;
  2412. }
  2413. /* This routine assumes that the lp->lock is held */
  2414. static void mdio_write(struct net_device *dev, int phy_id, int reg_num, int val)
  2415. {
  2416. struct pcnet32_private *lp = netdev_priv(dev);
  2417. unsigned long ioaddr = dev->base_addr;
  2418. if (!lp->mii)
  2419. return;
  2420. lp->a.write_bcr(ioaddr, 33, ((phy_id & 0x1f) << 5) | (reg_num & 0x1f));
  2421. lp->a.write_bcr(ioaddr, 34, val);
  2422. }
  2423. static int pcnet32_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  2424. {
  2425. struct pcnet32_private *lp = netdev_priv(dev);
  2426. int rc;
  2427. unsigned long flags;
  2428. /* SIOC[GS]MIIxxx ioctls */
  2429. if (lp->mii) {
  2430. spin_lock_irqsave(&lp->lock, flags);
  2431. rc = generic_mii_ioctl(&lp->mii_if, if_mii(rq), cmd, NULL);
  2432. spin_unlock_irqrestore(&lp->lock, flags);
  2433. } else {
  2434. rc = -EOPNOTSUPP;
  2435. }
  2436. return rc;
  2437. }
  2438. static int pcnet32_check_otherphy(struct net_device *dev)
  2439. {
  2440. struct pcnet32_private *lp = netdev_priv(dev);
  2441. struct mii_if_info mii = lp->mii_if;
  2442. u16 bmcr;
  2443. int i;
  2444. for (i = 0; i < PCNET32_MAX_PHYS; i++) {
  2445. if (i == lp->mii_if.phy_id)
  2446. continue; /* skip active phy */
  2447. if (lp->phymask & (1 << i)) {
  2448. mii.phy_id = i;
  2449. if (mii_link_ok(&mii)) {
  2450. /* found PHY with active link */
  2451. if (netif_msg_link(lp))
  2452. printk(KERN_INFO
  2453. "%s: Using PHY number %d.\n",
  2454. dev->name, i);
  2455. /* isolate inactive phy */
  2456. bmcr =
  2457. mdio_read(dev, lp->mii_if.phy_id, MII_BMCR);
  2458. mdio_write(dev, lp->mii_if.phy_id, MII_BMCR,
  2459. bmcr | BMCR_ISOLATE);
  2460. /* de-isolate new phy */
  2461. bmcr = mdio_read(dev, i, MII_BMCR);
  2462. mdio_write(dev, i, MII_BMCR,
  2463. bmcr & ~BMCR_ISOLATE);
  2464. /* set new phy address */
  2465. lp->mii_if.phy_id = i;
  2466. return 1;
  2467. }
  2468. }
  2469. }
  2470. return 0;
  2471. }
  2472. /*
  2473. * Show the status of the media. Similar to mii_check_media however it
  2474. * correctly shows the link speed for all (tested) pcnet32 variants.
  2475. * Devices with no mii just report link state without speed.
  2476. *
  2477. * Caller is assumed to hold and release the lp->lock.
  2478. */
  2479. static void pcnet32_check_media(struct net_device *dev, int verbose)
  2480. {
  2481. struct pcnet32_private *lp = netdev_priv(dev);
  2482. int curr_link;
  2483. int prev_link = netif_carrier_ok(dev) ? 1 : 0;
  2484. u32 bcr9;
  2485. if (lp->mii) {
  2486. curr_link = mii_link_ok(&lp->mii_if);
  2487. } else {
  2488. ulong ioaddr = dev->base_addr; /* card base I/O address */
  2489. curr_link = (lp->a.read_bcr(ioaddr, 4) != 0xc0);
  2490. }
  2491. if (!curr_link) {
  2492. if (prev_link || verbose) {
  2493. netif_carrier_off(dev);
  2494. if (netif_msg_link(lp))
  2495. printk(KERN_INFO "%s: link down\n", dev->name);
  2496. }
  2497. if (lp->phycount > 1) {
  2498. curr_link = pcnet32_check_otherphy(dev);
  2499. prev_link = 0;
  2500. }
  2501. } else if (verbose || !prev_link) {
  2502. netif_carrier_on(dev);
  2503. if (lp->mii) {
  2504. if (netif_msg_link(lp)) {
  2505. struct ethtool_cmd ecmd;
  2506. mii_ethtool_gset(&lp->mii_if, &ecmd);
  2507. printk(KERN_INFO
  2508. "%s: link up, %sMbps, %s-duplex\n",
  2509. dev->name,
  2510. (ecmd.speed == SPEED_100) ? "100" : "10",
  2511. (ecmd.duplex ==
  2512. DUPLEX_FULL) ? "full" : "half");
  2513. }
  2514. bcr9 = lp->a.read_bcr(dev->base_addr, 9);
  2515. if ((bcr9 & (1 << 0)) != lp->mii_if.full_duplex) {
  2516. if (lp->mii_if.full_duplex)
  2517. bcr9 |= (1 << 0);
  2518. else
  2519. bcr9 &= ~(1 << 0);
  2520. lp->a.write_bcr(dev->base_addr, 9, bcr9);
  2521. }
  2522. } else {
  2523. if (netif_msg_link(lp))
  2524. printk(KERN_INFO "%s: link up\n", dev->name);
  2525. }
  2526. }
  2527. }
  2528. /*
  2529. * Check for loss of link and link establishment.
  2530. * Can not use mii_check_media because it does nothing if mode is forced.
  2531. */
  2532. static void pcnet32_watchdog(struct net_device *dev)
  2533. {
  2534. struct pcnet32_private *lp = netdev_priv(dev);
  2535. unsigned long flags;
  2536. /* Print the link status if it has changed */
  2537. spin_lock_irqsave(&lp->lock, flags);
  2538. pcnet32_check_media(dev, 0);
  2539. spin_unlock_irqrestore(&lp->lock, flags);
  2540. mod_timer(&lp->watchdog_timer, round_jiffies(PCNET32_WATCHDOG_TIMEOUT));
  2541. }
  2542. static int pcnet32_pm_suspend(struct pci_dev *pdev, pm_message_t state)
  2543. {
  2544. struct net_device *dev = pci_get_drvdata(pdev);
  2545. if (netif_running(dev)) {
  2546. netif_device_detach(dev);
  2547. pcnet32_close(dev);
  2548. }
  2549. pci_save_state(pdev);
  2550. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2551. return 0;
  2552. }
  2553. static int pcnet32_pm_resume(struct pci_dev *pdev)
  2554. {
  2555. struct net_device *dev = pci_get_drvdata(pdev);
  2556. pci_set_power_state(pdev, PCI_D0);
  2557. pci_restore_state(pdev);
  2558. if (netif_running(dev)) {
  2559. pcnet32_open(dev);
  2560. netif_device_attach(dev);
  2561. }
  2562. return 0;
  2563. }
  2564. static void __devexit pcnet32_remove_one(struct pci_dev *pdev)
  2565. {
  2566. struct net_device *dev = pci_get_drvdata(pdev);
  2567. if (dev) {
  2568. struct pcnet32_private *lp = netdev_priv(dev);
  2569. unregister_netdev(dev);
  2570. pcnet32_free_ring(dev);
  2571. release_region(dev->base_addr, PCNET32_TOTAL_SIZE);
  2572. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2573. lp->init_block, lp->init_dma_addr);
  2574. free_netdev(dev);
  2575. pci_disable_device(pdev);
  2576. pci_set_drvdata(pdev, NULL);
  2577. }
  2578. }
  2579. static struct pci_driver pcnet32_driver = {
  2580. .name = DRV_NAME,
  2581. .probe = pcnet32_probe_pci,
  2582. .remove = __devexit_p(pcnet32_remove_one),
  2583. .id_table = pcnet32_pci_tbl,
  2584. .suspend = pcnet32_pm_suspend,
  2585. .resume = pcnet32_pm_resume,
  2586. };
  2587. /* An additional parameter that may be passed in... */
  2588. static int debug = -1;
  2589. static int tx_start_pt = -1;
  2590. static int pcnet32_have_pci;
  2591. module_param(debug, int, 0);
  2592. MODULE_PARM_DESC(debug, DRV_NAME " debug level");
  2593. module_param(max_interrupt_work, int, 0);
  2594. MODULE_PARM_DESC(max_interrupt_work,
  2595. DRV_NAME " maximum events handled per interrupt");
  2596. module_param(rx_copybreak, int, 0);
  2597. MODULE_PARM_DESC(rx_copybreak,
  2598. DRV_NAME " copy breakpoint for copy-only-tiny-frames");
  2599. module_param(tx_start_pt, int, 0);
  2600. MODULE_PARM_DESC(tx_start_pt, DRV_NAME " transmit start point (0-3)");
  2601. module_param(pcnet32vlb, int, 0);
  2602. MODULE_PARM_DESC(pcnet32vlb, DRV_NAME " Vesa local bus (VLB) support (0/1)");
  2603. module_param_array(options, int, NULL, 0);
  2604. MODULE_PARM_DESC(options, DRV_NAME " initial option setting(s) (0-15)");
  2605. module_param_array(full_duplex, int, NULL, 0);
  2606. MODULE_PARM_DESC(full_duplex, DRV_NAME " full duplex setting(s) (1)");
  2607. /* Module Parameter for HomePNA cards added by Patrick Simmons, 2004 */
  2608. module_param_array(homepna, int, NULL, 0);
  2609. MODULE_PARM_DESC(homepna,
  2610. DRV_NAME
  2611. " mode for 79C978 cards (1 for HomePNA, 0 for Ethernet, default Ethernet");
  2612. MODULE_AUTHOR("Thomas Bogendoerfer");
  2613. MODULE_DESCRIPTION("Driver for PCnet32 and PCnetPCI based ethercards");
  2614. MODULE_LICENSE("GPL");
  2615. #define PCNET32_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  2616. static int __init pcnet32_init_module(void)
  2617. {
  2618. printk(KERN_INFO "%s", version);
  2619. pcnet32_debug = netif_msg_init(debug, PCNET32_MSG_DEFAULT);
  2620. if ((tx_start_pt >= 0) && (tx_start_pt <= 3))
  2621. tx_start = tx_start_pt;
  2622. /* find the PCI devices */
  2623. if (!pci_register_driver(&pcnet32_driver))
  2624. pcnet32_have_pci = 1;
  2625. /* should we find any remaining VLbus devices ? */
  2626. if (pcnet32vlb)
  2627. pcnet32_probe_vlbus(pcnet32_portlist);
  2628. if (cards_found && (pcnet32_debug & NETIF_MSG_PROBE))
  2629. printk(KERN_INFO PFX "%d cards_found.\n", cards_found);
  2630. return (pcnet32_have_pci + cards_found) ? 0 : -ENODEV;
  2631. }
  2632. static void __exit pcnet32_cleanup_module(void)
  2633. {
  2634. struct net_device *next_dev;
  2635. while (pcnet32_dev) {
  2636. struct pcnet32_private *lp = netdev_priv(pcnet32_dev);
  2637. next_dev = lp->next;
  2638. unregister_netdev(pcnet32_dev);
  2639. pcnet32_free_ring(pcnet32_dev);
  2640. release_region(pcnet32_dev->base_addr, PCNET32_TOTAL_SIZE);
  2641. pci_free_consistent(lp->pci_dev, sizeof(*lp->init_block),
  2642. lp->init_block, lp->init_dma_addr);
  2643. free_netdev(pcnet32_dev);
  2644. pcnet32_dev = next_dev;
  2645. }
  2646. if (pcnet32_have_pci)
  2647. pci_unregister_driver(&pcnet32_driver);
  2648. }
  2649. module_init(pcnet32_init_module);
  2650. module_exit(pcnet32_cleanup_module);
  2651. /*
  2652. * Local variables:
  2653. * c-indent-level: 4
  2654. * tab-width: 8
  2655. * End:
  2656. */