mx1_camera.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823
  1. /*
  2. * V4L2 Driver for i.MXL/i.MXL camera (CSI) host
  3. *
  4. * Copyright (C) 2008, Paulius Zaleckas <paulius.zaleckas@teltonika.lt>
  5. * Copyright (C) 2009, Darius Augulis <augulis.darius@gmail.com>
  6. *
  7. * Based on PXA SoC camera driver
  8. * Copyright (C) 2006, Sascha Hauer, Pengutronix
  9. * Copyright (C) 2008, Guennadi Liakhovetski <kernel@pengutronix.de>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/delay.h>
  17. #include <linux/device.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/errno.h>
  20. #include <linux/fs.h>
  21. #include <linux/init.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/io.h>
  24. #include <linux/kernel.h>
  25. #include <linux/mm.h>
  26. #include <linux/module.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/mutex.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/time.h>
  31. #include <linux/version.h>
  32. #include <linux/videodev2.h>
  33. #include <media/soc_camera.h>
  34. #include <media/v4l2-common.h>
  35. #include <media/v4l2-dev.h>
  36. #include <media/videobuf-dma-contig.h>
  37. #include <asm/dma.h>
  38. #include <asm/fiq.h>
  39. #include <mach/dma-mx1-mx2.h>
  40. #include <mach/hardware.h>
  41. #include <mach/mx1_camera.h>
  42. /*
  43. * CSI registers
  44. */
  45. #define DMA_CCR(x) (0x8c + ((x) << 6)) /* Control Registers */
  46. #define DMA_DIMR 0x08 /* Interrupt mask Register */
  47. #define CSICR1 0x00 /* CSI Control Register 1 */
  48. #define CSISR 0x08 /* CSI Status Register */
  49. #define CSIRXR 0x10 /* CSI RxFIFO Register */
  50. #define CSICR1_RXFF_LEVEL(x) (((x) & 0x3) << 19)
  51. #define CSICR1_SOF_POL (1 << 17)
  52. #define CSICR1_SOF_INTEN (1 << 16)
  53. #define CSICR1_MCLKDIV(x) (((x) & 0xf) << 12)
  54. #define CSICR1_MCLKEN (1 << 9)
  55. #define CSICR1_FCC (1 << 8)
  56. #define CSICR1_BIG_ENDIAN (1 << 7)
  57. #define CSICR1_CLR_RXFIFO (1 << 5)
  58. #define CSICR1_GCLK_MODE (1 << 4)
  59. #define CSICR1_DATA_POL (1 << 2)
  60. #define CSICR1_REDGE (1 << 1)
  61. #define CSICR1_EN (1 << 0)
  62. #define CSISR_SFF_OR_INT (1 << 25)
  63. #define CSISR_RFF_OR_INT (1 << 24)
  64. #define CSISR_STATFF_INT (1 << 21)
  65. #define CSISR_RXFF_INT (1 << 18)
  66. #define CSISR_SOF_INT (1 << 16)
  67. #define CSISR_DRDY (1 << 0)
  68. #define VERSION_CODE KERNEL_VERSION(0, 0, 1)
  69. #define DRIVER_NAME "mx1-camera"
  70. #define CSI_IRQ_MASK (CSISR_SFF_OR_INT | CSISR_RFF_OR_INT | \
  71. CSISR_STATFF_INT | CSISR_RXFF_INT | CSISR_SOF_INT)
  72. #define CSI_BUS_FLAGS (SOCAM_MASTER | SOCAM_HSYNC_ACTIVE_HIGH | \
  73. SOCAM_VSYNC_ACTIVE_HIGH | SOCAM_VSYNC_ACTIVE_LOW | \
  74. SOCAM_PCLK_SAMPLE_RISING | SOCAM_PCLK_SAMPLE_FALLING | \
  75. SOCAM_DATA_ACTIVE_HIGH | SOCAM_DATA_ACTIVE_LOW | \
  76. SOCAM_DATAWIDTH_8)
  77. #define MAX_VIDEO_MEM 16 /* Video memory limit in megabytes */
  78. /*
  79. * Structures
  80. */
  81. /* buffer for one video frame */
  82. struct mx1_buffer {
  83. /* common v4l buffer stuff -- must be first */
  84. struct videobuf_buffer vb;
  85. const struct soc_camera_data_format *fmt;
  86. int inwork;
  87. };
  88. /* i.MX1/i.MXL is only supposed to handle one camera on its Camera Sensor
  89. * Interface. If anyone ever builds hardware to enable more than
  90. * one camera, they will have to modify this driver too */
  91. struct mx1_camera_dev {
  92. struct soc_camera_host soc_host;
  93. struct soc_camera_device *icd;
  94. struct mx1_camera_pdata *pdata;
  95. struct mx1_buffer *active;
  96. struct resource *res;
  97. struct clk *clk;
  98. struct list_head capture;
  99. void __iomem *base;
  100. int dma_chan;
  101. unsigned int irq;
  102. unsigned long mclk;
  103. spinlock_t lock;
  104. };
  105. /*
  106. * Videobuf operations
  107. */
  108. static int mx1_videobuf_setup(struct videobuf_queue *vq, unsigned int *count,
  109. unsigned int *size)
  110. {
  111. struct soc_camera_device *icd = vq->priv_data;
  112. *size = icd->user_width * icd->user_height *
  113. ((icd->current_fmt->depth + 7) >> 3);
  114. if (!*count)
  115. *count = 32;
  116. while (*size * *count > MAX_VIDEO_MEM * 1024 * 1024)
  117. (*count)--;
  118. dev_dbg(icd->dev.parent, "count=%d, size=%d\n", *count, *size);
  119. return 0;
  120. }
  121. static void free_buffer(struct videobuf_queue *vq, struct mx1_buffer *buf)
  122. {
  123. struct soc_camera_device *icd = vq->priv_data;
  124. struct videobuf_buffer *vb = &buf->vb;
  125. BUG_ON(in_interrupt());
  126. dev_dbg(icd->dev.parent, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  127. vb, vb->baddr, vb->bsize);
  128. /* This waits until this buffer is out of danger, i.e., until it is no
  129. * longer in STATE_QUEUED or STATE_ACTIVE */
  130. videobuf_waiton(vb, 0, 0);
  131. videobuf_dma_contig_free(vq, vb);
  132. vb->state = VIDEOBUF_NEEDS_INIT;
  133. }
  134. static int mx1_videobuf_prepare(struct videobuf_queue *vq,
  135. struct videobuf_buffer *vb, enum v4l2_field field)
  136. {
  137. struct soc_camera_device *icd = vq->priv_data;
  138. struct mx1_buffer *buf = container_of(vb, struct mx1_buffer, vb);
  139. int ret;
  140. dev_dbg(icd->dev.parent, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  141. vb, vb->baddr, vb->bsize);
  142. /* Added list head initialization on alloc */
  143. WARN_ON(!list_empty(&vb->queue));
  144. BUG_ON(NULL == icd->current_fmt);
  145. /* I think, in buf_prepare you only have to protect global data,
  146. * the actual buffer is yours */
  147. buf->inwork = 1;
  148. if (buf->fmt != icd->current_fmt ||
  149. vb->width != icd->user_width ||
  150. vb->height != icd->user_height ||
  151. vb->field != field) {
  152. buf->fmt = icd->current_fmt;
  153. vb->width = icd->user_width;
  154. vb->height = icd->user_height;
  155. vb->field = field;
  156. vb->state = VIDEOBUF_NEEDS_INIT;
  157. }
  158. vb->size = vb->width * vb->height * ((buf->fmt->depth + 7) >> 3);
  159. if (0 != vb->baddr && vb->bsize < vb->size) {
  160. ret = -EINVAL;
  161. goto out;
  162. }
  163. if (vb->state == VIDEOBUF_NEEDS_INIT) {
  164. ret = videobuf_iolock(vq, vb, NULL);
  165. if (ret)
  166. goto fail;
  167. vb->state = VIDEOBUF_PREPARED;
  168. }
  169. buf->inwork = 0;
  170. return 0;
  171. fail:
  172. free_buffer(vq, buf);
  173. out:
  174. buf->inwork = 0;
  175. return ret;
  176. }
  177. static int mx1_camera_setup_dma(struct mx1_camera_dev *pcdev)
  178. {
  179. struct videobuf_buffer *vbuf = &pcdev->active->vb;
  180. struct device *dev = pcdev->icd->dev.parent;
  181. int ret;
  182. if (unlikely(!pcdev->active)) {
  183. dev_err(dev, "DMA End IRQ with no active buffer\n");
  184. return -EFAULT;
  185. }
  186. /* setup sg list for future DMA */
  187. ret = imx_dma_setup_single(pcdev->dma_chan,
  188. videobuf_to_dma_contig(vbuf),
  189. vbuf->size, pcdev->res->start +
  190. CSIRXR, DMA_MODE_READ);
  191. if (unlikely(ret))
  192. dev_err(dev, "Failed to setup DMA sg list\n");
  193. return ret;
  194. }
  195. /* Called under spinlock_irqsave(&pcdev->lock, ...) */
  196. static void mx1_videobuf_queue(struct videobuf_queue *vq,
  197. struct videobuf_buffer *vb)
  198. {
  199. struct soc_camera_device *icd = vq->priv_data;
  200. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  201. struct mx1_camera_dev *pcdev = ici->priv;
  202. struct mx1_buffer *buf = container_of(vb, struct mx1_buffer, vb);
  203. dev_dbg(icd->dev.parent, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  204. vb, vb->baddr, vb->bsize);
  205. list_add_tail(&vb->queue, &pcdev->capture);
  206. vb->state = VIDEOBUF_ACTIVE;
  207. if (!pcdev->active) {
  208. pcdev->active = buf;
  209. /* setup sg list for future DMA */
  210. if (!mx1_camera_setup_dma(pcdev)) {
  211. unsigned int temp;
  212. /* enable SOF irq */
  213. temp = __raw_readl(pcdev->base + CSICR1) |
  214. CSICR1_SOF_INTEN;
  215. __raw_writel(temp, pcdev->base + CSICR1);
  216. }
  217. }
  218. }
  219. static void mx1_videobuf_release(struct videobuf_queue *vq,
  220. struct videobuf_buffer *vb)
  221. {
  222. struct mx1_buffer *buf = container_of(vb, struct mx1_buffer, vb);
  223. #ifdef DEBUG
  224. struct soc_camera_device *icd = vq->priv_data;
  225. struct device *dev = icd->dev.parent;
  226. dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  227. vb, vb->baddr, vb->bsize);
  228. switch (vb->state) {
  229. case VIDEOBUF_ACTIVE:
  230. dev_dbg(dev, "%s (active)\n", __func__);
  231. break;
  232. case VIDEOBUF_QUEUED:
  233. dev_dbg(dev, "%s (queued)\n", __func__);
  234. break;
  235. case VIDEOBUF_PREPARED:
  236. dev_dbg(dev, "%s (prepared)\n", __func__);
  237. break;
  238. default:
  239. dev_dbg(dev, "%s (unknown)\n", __func__);
  240. break;
  241. }
  242. #endif
  243. free_buffer(vq, buf);
  244. }
  245. static void mx1_camera_wakeup(struct mx1_camera_dev *pcdev,
  246. struct videobuf_buffer *vb,
  247. struct mx1_buffer *buf)
  248. {
  249. /* _init is used to debug races, see comment in mx1_camera_reqbufs() */
  250. list_del_init(&vb->queue);
  251. vb->state = VIDEOBUF_DONE;
  252. do_gettimeofday(&vb->ts);
  253. vb->field_count++;
  254. wake_up(&vb->done);
  255. if (list_empty(&pcdev->capture)) {
  256. pcdev->active = NULL;
  257. return;
  258. }
  259. pcdev->active = list_entry(pcdev->capture.next,
  260. struct mx1_buffer, vb.queue);
  261. /* setup sg list for future DMA */
  262. if (likely(!mx1_camera_setup_dma(pcdev))) {
  263. unsigned int temp;
  264. /* enable SOF irq */
  265. temp = __raw_readl(pcdev->base + CSICR1) | CSICR1_SOF_INTEN;
  266. __raw_writel(temp, pcdev->base + CSICR1);
  267. }
  268. }
  269. static void mx1_camera_dma_irq(int channel, void *data)
  270. {
  271. struct mx1_camera_dev *pcdev = data;
  272. struct device *dev = pcdev->icd->dev.parent;
  273. struct mx1_buffer *buf;
  274. struct videobuf_buffer *vb;
  275. unsigned long flags;
  276. spin_lock_irqsave(&pcdev->lock, flags);
  277. imx_dma_disable(channel);
  278. if (unlikely(!pcdev->active)) {
  279. dev_err(dev, "DMA End IRQ with no active buffer\n");
  280. goto out;
  281. }
  282. vb = &pcdev->active->vb;
  283. buf = container_of(vb, struct mx1_buffer, vb);
  284. WARN_ON(buf->inwork || list_empty(&vb->queue));
  285. dev_dbg(dev, "%s (vb=0x%p) 0x%08lx %d\n", __func__,
  286. vb, vb->baddr, vb->bsize);
  287. mx1_camera_wakeup(pcdev, vb, buf);
  288. out:
  289. spin_unlock_irqrestore(&pcdev->lock, flags);
  290. }
  291. static struct videobuf_queue_ops mx1_videobuf_ops = {
  292. .buf_setup = mx1_videobuf_setup,
  293. .buf_prepare = mx1_videobuf_prepare,
  294. .buf_queue = mx1_videobuf_queue,
  295. .buf_release = mx1_videobuf_release,
  296. };
  297. static void mx1_camera_init_videobuf(struct videobuf_queue *q,
  298. struct soc_camera_device *icd)
  299. {
  300. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  301. struct mx1_camera_dev *pcdev = ici->priv;
  302. videobuf_queue_dma_contig_init(q, &mx1_videobuf_ops, icd->dev.parent,
  303. &pcdev->lock,
  304. V4L2_BUF_TYPE_VIDEO_CAPTURE,
  305. V4L2_FIELD_NONE,
  306. sizeof(struct mx1_buffer), icd);
  307. }
  308. static int mclk_get_divisor(struct mx1_camera_dev *pcdev)
  309. {
  310. unsigned int mclk = pcdev->mclk;
  311. unsigned long div;
  312. unsigned long lcdclk;
  313. lcdclk = clk_get_rate(pcdev->clk);
  314. /* We verify platform_mclk_10khz != 0, so if anyone breaks it, here
  315. * they get a nice Oops */
  316. div = (lcdclk + 2 * mclk - 1) / (2 * mclk) - 1;
  317. dev_dbg(pcdev->icd->dev.parent,
  318. "System clock %lukHz, target freq %dkHz, divisor %lu\n",
  319. lcdclk / 1000, mclk / 1000, div);
  320. return div;
  321. }
  322. static void mx1_camera_activate(struct mx1_camera_dev *pcdev)
  323. {
  324. unsigned int csicr1 = CSICR1_EN;
  325. dev_dbg(pcdev->icd->dev.parent, "Activate device\n");
  326. clk_enable(pcdev->clk);
  327. /* enable CSI before doing anything else */
  328. __raw_writel(csicr1, pcdev->base + CSICR1);
  329. csicr1 |= CSICR1_MCLKEN | CSICR1_FCC | CSICR1_GCLK_MODE;
  330. csicr1 |= CSICR1_MCLKDIV(mclk_get_divisor(pcdev));
  331. csicr1 |= CSICR1_RXFF_LEVEL(2); /* 16 words */
  332. __raw_writel(csicr1, pcdev->base + CSICR1);
  333. }
  334. static void mx1_camera_deactivate(struct mx1_camera_dev *pcdev)
  335. {
  336. dev_dbg(pcdev->icd->dev.parent, "Deactivate device\n");
  337. /* Disable all CSI interface */
  338. __raw_writel(0x00, pcdev->base + CSICR1);
  339. clk_disable(pcdev->clk);
  340. }
  341. /* The following two functions absolutely depend on the fact, that
  342. * there can be only one camera on i.MX1/i.MXL camera sensor interface */
  343. static int mx1_camera_add_device(struct soc_camera_device *icd)
  344. {
  345. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  346. struct mx1_camera_dev *pcdev = ici->priv;
  347. int ret;
  348. if (pcdev->icd) {
  349. ret = -EBUSY;
  350. goto ebusy;
  351. }
  352. dev_info(icd->dev.parent, "MX1 Camera driver attached to camera %d\n",
  353. icd->devnum);
  354. mx1_camera_activate(pcdev);
  355. pcdev->icd = icd;
  356. ebusy:
  357. return ret;
  358. }
  359. static void mx1_camera_remove_device(struct soc_camera_device *icd)
  360. {
  361. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  362. struct mx1_camera_dev *pcdev = ici->priv;
  363. unsigned int csicr1;
  364. BUG_ON(icd != pcdev->icd);
  365. /* disable interrupts */
  366. csicr1 = __raw_readl(pcdev->base + CSICR1) & ~CSI_IRQ_MASK;
  367. __raw_writel(csicr1, pcdev->base + CSICR1);
  368. /* Stop DMA engine */
  369. imx_dma_disable(pcdev->dma_chan);
  370. dev_info(icd->dev.parent, "MX1 Camera driver detached from camera %d\n",
  371. icd->devnum);
  372. mx1_camera_deactivate(pcdev);
  373. pcdev->icd = NULL;
  374. }
  375. static int mx1_camera_set_crop(struct soc_camera_device *icd,
  376. struct v4l2_crop *a)
  377. {
  378. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  379. return v4l2_subdev_call(sd, video, s_crop, a);
  380. }
  381. static int mx1_camera_set_bus_param(struct soc_camera_device *icd, __u32 pixfmt)
  382. {
  383. struct soc_camera_host *ici = to_soc_camera_host(icd->dev.parent);
  384. struct mx1_camera_dev *pcdev = ici->priv;
  385. unsigned long camera_flags, common_flags;
  386. unsigned int csicr1;
  387. int ret;
  388. camera_flags = icd->ops->query_bus_param(icd);
  389. /* MX1 supports only 8bit buswidth */
  390. common_flags = soc_camera_bus_param_compatible(camera_flags,
  391. CSI_BUS_FLAGS);
  392. if (!common_flags)
  393. return -EINVAL;
  394. icd->buswidth = 8;
  395. /* Make choises, based on platform choice */
  396. if ((common_flags & SOCAM_VSYNC_ACTIVE_HIGH) &&
  397. (common_flags & SOCAM_VSYNC_ACTIVE_LOW)) {
  398. if (!pcdev->pdata ||
  399. pcdev->pdata->flags & MX1_CAMERA_VSYNC_HIGH)
  400. common_flags &= ~SOCAM_VSYNC_ACTIVE_LOW;
  401. else
  402. common_flags &= ~SOCAM_VSYNC_ACTIVE_HIGH;
  403. }
  404. if ((common_flags & SOCAM_PCLK_SAMPLE_RISING) &&
  405. (common_flags & SOCAM_PCLK_SAMPLE_FALLING)) {
  406. if (!pcdev->pdata ||
  407. pcdev->pdata->flags & MX1_CAMERA_PCLK_RISING)
  408. common_flags &= ~SOCAM_PCLK_SAMPLE_FALLING;
  409. else
  410. common_flags &= ~SOCAM_PCLK_SAMPLE_RISING;
  411. }
  412. if ((common_flags & SOCAM_DATA_ACTIVE_HIGH) &&
  413. (common_flags & SOCAM_DATA_ACTIVE_LOW)) {
  414. if (!pcdev->pdata ||
  415. pcdev->pdata->flags & MX1_CAMERA_DATA_HIGH)
  416. common_flags &= ~SOCAM_DATA_ACTIVE_LOW;
  417. else
  418. common_flags &= ~SOCAM_DATA_ACTIVE_HIGH;
  419. }
  420. ret = icd->ops->set_bus_param(icd, common_flags);
  421. if (ret < 0)
  422. return ret;
  423. csicr1 = __raw_readl(pcdev->base + CSICR1);
  424. if (common_flags & SOCAM_PCLK_SAMPLE_RISING)
  425. csicr1 |= CSICR1_REDGE;
  426. if (common_flags & SOCAM_VSYNC_ACTIVE_HIGH)
  427. csicr1 |= CSICR1_SOF_POL;
  428. if (common_flags & SOCAM_DATA_ACTIVE_LOW)
  429. csicr1 |= CSICR1_DATA_POL;
  430. __raw_writel(csicr1, pcdev->base + CSICR1);
  431. return 0;
  432. }
  433. static int mx1_camera_set_fmt(struct soc_camera_device *icd,
  434. struct v4l2_format *f)
  435. {
  436. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  437. const struct soc_camera_format_xlate *xlate;
  438. struct v4l2_pix_format *pix = &f->fmt.pix;
  439. int ret;
  440. xlate = soc_camera_xlate_by_fourcc(icd, pix->pixelformat);
  441. if (!xlate) {
  442. dev_warn(icd->dev.parent, "Format %x not found\n",
  443. pix->pixelformat);
  444. return -EINVAL;
  445. }
  446. ret = v4l2_subdev_call(sd, video, s_fmt, f);
  447. if (!ret) {
  448. icd->buswidth = xlate->buswidth;
  449. icd->current_fmt = xlate->host_fmt;
  450. }
  451. return ret;
  452. }
  453. static int mx1_camera_try_fmt(struct soc_camera_device *icd,
  454. struct v4l2_format *f)
  455. {
  456. struct v4l2_subdev *sd = soc_camera_to_subdev(icd);
  457. /* TODO: limit to mx1 hardware capabilities */
  458. /* limit to sensor capabilities */
  459. return v4l2_subdev_call(sd, video, try_fmt, f);
  460. }
  461. static int mx1_camera_reqbufs(struct soc_camera_file *icf,
  462. struct v4l2_requestbuffers *p)
  463. {
  464. int i;
  465. /* This is for locking debugging only. I removed spinlocks and now I
  466. * check whether .prepare is ever called on a linked buffer, or whether
  467. * a dma IRQ can occur for an in-work or unlinked buffer. Until now
  468. * it hadn't triggered */
  469. for (i = 0; i < p->count; i++) {
  470. struct mx1_buffer *buf = container_of(icf->vb_vidq.bufs[i],
  471. struct mx1_buffer, vb);
  472. buf->inwork = 0;
  473. INIT_LIST_HEAD(&buf->vb.queue);
  474. }
  475. return 0;
  476. }
  477. static unsigned int mx1_camera_poll(struct file *file, poll_table *pt)
  478. {
  479. struct soc_camera_file *icf = file->private_data;
  480. struct mx1_buffer *buf;
  481. buf = list_entry(icf->vb_vidq.stream.next, struct mx1_buffer,
  482. vb.stream);
  483. poll_wait(file, &buf->vb.done, pt);
  484. if (buf->vb.state == VIDEOBUF_DONE ||
  485. buf->vb.state == VIDEOBUF_ERROR)
  486. return POLLIN | POLLRDNORM;
  487. return 0;
  488. }
  489. static int mx1_camera_querycap(struct soc_camera_host *ici,
  490. struct v4l2_capability *cap)
  491. {
  492. /* cap->name is set by the friendly caller:-> */
  493. strlcpy(cap->card, "i.MX1/i.MXL Camera", sizeof(cap->card));
  494. cap->version = VERSION_CODE;
  495. cap->capabilities = V4L2_CAP_VIDEO_CAPTURE | V4L2_CAP_STREAMING;
  496. return 0;
  497. }
  498. static struct soc_camera_host_ops mx1_soc_camera_host_ops = {
  499. .owner = THIS_MODULE,
  500. .add = mx1_camera_add_device,
  501. .remove = mx1_camera_remove_device,
  502. .set_bus_param = mx1_camera_set_bus_param,
  503. .set_crop = mx1_camera_set_crop,
  504. .set_fmt = mx1_camera_set_fmt,
  505. .try_fmt = mx1_camera_try_fmt,
  506. .init_videobuf = mx1_camera_init_videobuf,
  507. .reqbufs = mx1_camera_reqbufs,
  508. .poll = mx1_camera_poll,
  509. .querycap = mx1_camera_querycap,
  510. };
  511. static struct fiq_handler fh = {
  512. .name = "csi_sof"
  513. };
  514. static int __init mx1_camera_probe(struct platform_device *pdev)
  515. {
  516. struct mx1_camera_dev *pcdev;
  517. struct resource *res;
  518. struct pt_regs regs;
  519. struct clk *clk;
  520. void __iomem *base;
  521. unsigned int irq;
  522. int err = 0;
  523. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  524. irq = platform_get_irq(pdev, 0);
  525. if (!res || !irq) {
  526. err = -ENODEV;
  527. goto exit;
  528. }
  529. clk = clk_get(&pdev->dev, "csi_clk");
  530. if (IS_ERR(clk)) {
  531. err = PTR_ERR(clk);
  532. goto exit;
  533. }
  534. pcdev = kzalloc(sizeof(*pcdev), GFP_KERNEL);
  535. if (!pcdev) {
  536. dev_err(&pdev->dev, "Could not allocate pcdev\n");
  537. err = -ENOMEM;
  538. goto exit_put_clk;
  539. }
  540. pcdev->res = res;
  541. pcdev->clk = clk;
  542. pcdev->pdata = pdev->dev.platform_data;
  543. if (pcdev->pdata)
  544. pcdev->mclk = pcdev->pdata->mclk_10khz * 10000;
  545. if (!pcdev->mclk) {
  546. dev_warn(&pdev->dev,
  547. "mclk_10khz == 0! Please, fix your platform data. "
  548. "Using default 20MHz\n");
  549. pcdev->mclk = 20000000;
  550. }
  551. INIT_LIST_HEAD(&pcdev->capture);
  552. spin_lock_init(&pcdev->lock);
  553. /*
  554. * Request the regions.
  555. */
  556. if (!request_mem_region(res->start, resource_size(res), DRIVER_NAME)) {
  557. err = -EBUSY;
  558. goto exit_kfree;
  559. }
  560. base = ioremap(res->start, resource_size(res));
  561. if (!base) {
  562. err = -ENOMEM;
  563. goto exit_release;
  564. }
  565. pcdev->irq = irq;
  566. pcdev->base = base;
  567. /* request dma */
  568. pcdev->dma_chan = imx_dma_request_by_prio(DRIVER_NAME, DMA_PRIO_HIGH);
  569. if (pcdev->dma_chan < 0) {
  570. dev_err(&pdev->dev, "Can't request DMA for MX1 CSI\n");
  571. err = -EBUSY;
  572. goto exit_iounmap;
  573. }
  574. dev_dbg(&pdev->dev, "got DMA channel %d\n", pcdev->dma_chan);
  575. imx_dma_setup_handlers(pcdev->dma_chan, mx1_camera_dma_irq, NULL,
  576. pcdev);
  577. imx_dma_config_channel(pcdev->dma_chan, IMX_DMA_TYPE_FIFO,
  578. IMX_DMA_MEMSIZE_32, DMA_REQ_CSI_R, 0);
  579. /* burst length : 16 words = 64 bytes */
  580. imx_dma_config_burstlen(pcdev->dma_chan, 0);
  581. /* request irq */
  582. err = claim_fiq(&fh);
  583. if (err) {
  584. dev_err(&pdev->dev, "Camera interrupt register failed \n");
  585. goto exit_free_dma;
  586. }
  587. set_fiq_handler(&mx1_camera_sof_fiq_start, &mx1_camera_sof_fiq_end -
  588. &mx1_camera_sof_fiq_start);
  589. regs.ARM_r8 = DMA_BASE + DMA_DIMR;
  590. regs.ARM_r9 = DMA_BASE + DMA_CCR(pcdev->dma_chan);
  591. regs.ARM_r10 = (long)pcdev->base + CSICR1;
  592. regs.ARM_fp = (long)pcdev->base + CSISR;
  593. regs.ARM_sp = 1 << pcdev->dma_chan;
  594. set_fiq_regs(&regs);
  595. mxc_set_irq_fiq(irq, 1);
  596. enable_fiq(irq);
  597. pcdev->soc_host.drv_name = DRIVER_NAME;
  598. pcdev->soc_host.ops = &mx1_soc_camera_host_ops;
  599. pcdev->soc_host.priv = pcdev;
  600. pcdev->soc_host.v4l2_dev.dev = &pdev->dev;
  601. pcdev->soc_host.nr = pdev->id;
  602. err = soc_camera_host_register(&pcdev->soc_host);
  603. if (err)
  604. goto exit_free_irq;
  605. dev_info(&pdev->dev, "MX1 Camera driver loaded\n");
  606. return 0;
  607. exit_free_irq:
  608. disable_fiq(irq);
  609. mxc_set_irq_fiq(irq, 0);
  610. release_fiq(&fh);
  611. exit_free_dma:
  612. imx_dma_free(pcdev->dma_chan);
  613. exit_iounmap:
  614. iounmap(base);
  615. exit_release:
  616. release_mem_region(res->start, resource_size(res));
  617. exit_kfree:
  618. kfree(pcdev);
  619. exit_put_clk:
  620. clk_put(clk);
  621. exit:
  622. return err;
  623. }
  624. static int __exit mx1_camera_remove(struct platform_device *pdev)
  625. {
  626. struct soc_camera_host *soc_host = to_soc_camera_host(&pdev->dev);
  627. struct mx1_camera_dev *pcdev = container_of(soc_host,
  628. struct mx1_camera_dev, soc_host);
  629. struct resource *res;
  630. imx_dma_free(pcdev->dma_chan);
  631. disable_fiq(pcdev->irq);
  632. mxc_set_irq_fiq(pcdev->irq, 0);
  633. release_fiq(&fh);
  634. clk_put(pcdev->clk);
  635. soc_camera_host_unregister(soc_host);
  636. iounmap(pcdev->base);
  637. res = pcdev->res;
  638. release_mem_region(res->start, resource_size(res));
  639. kfree(pcdev);
  640. dev_info(&pdev->dev, "MX1 Camera driver unloaded\n");
  641. return 0;
  642. }
  643. static struct platform_driver mx1_camera_driver = {
  644. .driver = {
  645. .name = DRIVER_NAME,
  646. },
  647. .remove = __exit_p(mx1_camera_remove),
  648. };
  649. static int __init mx1_camera_init(void)
  650. {
  651. return platform_driver_probe(&mx1_camera_driver, mx1_camera_probe);
  652. }
  653. static void __exit mx1_camera_exit(void)
  654. {
  655. return platform_driver_unregister(&mx1_camera_driver);
  656. }
  657. module_init(mx1_camera_init);
  658. module_exit(mx1_camera_exit);
  659. MODULE_DESCRIPTION("i.MX1/i.MXL SoC Camera Host driver");
  660. MODULE_AUTHOR("Paulius Zaleckas <paulius.zaleckas@teltonika.lt>");
  661. MODULE_LICENSE("GPL v2");
  662. MODULE_ALIAS("platform:" DRIVER_NAME);