cx18-mailbox.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749
  1. /*
  2. * cx18 mailbox functions
  3. *
  4. * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
  5. * Copyright (C) 2008 Andy Walls <awalls@radix.net>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
  20. * 02111-1307 USA
  21. */
  22. #include <stdarg.h>
  23. #include "cx18-driver.h"
  24. #include "cx18-io.h"
  25. #include "cx18-scb.h"
  26. #include "cx18-irq.h"
  27. #include "cx18-mailbox.h"
  28. #include "cx18-queue.h"
  29. #include "cx18-streams.h"
  30. static const char *rpu_str[] = { "APU", "CPU", "EPU", "HPU" };
  31. #define API_FAST (1 << 2) /* Short timeout */
  32. #define API_SLOW (1 << 3) /* Additional 300ms timeout */
  33. struct cx18_api_info {
  34. u32 cmd;
  35. u8 flags; /* Flags, see above */
  36. u8 rpu; /* Processing unit */
  37. const char *name; /* The name of the command */
  38. };
  39. #define API_ENTRY(rpu, x, f) { (x), (f), (rpu), #x }
  40. static const struct cx18_api_info api_info[] = {
  41. /* MPEG encoder API */
  42. API_ENTRY(CPU, CX18_CPU_SET_CHANNEL_TYPE, 0),
  43. API_ENTRY(CPU, CX18_EPU_DEBUG, 0),
  44. API_ENTRY(CPU, CX18_CREATE_TASK, 0),
  45. API_ENTRY(CPU, CX18_DESTROY_TASK, 0),
  46. API_ENTRY(CPU, CX18_CPU_CAPTURE_START, API_SLOW),
  47. API_ENTRY(CPU, CX18_CPU_CAPTURE_STOP, API_SLOW),
  48. API_ENTRY(CPU, CX18_CPU_CAPTURE_PAUSE, 0),
  49. API_ENTRY(CPU, CX18_CPU_CAPTURE_RESUME, 0),
  50. API_ENTRY(CPU, CX18_CPU_SET_CHANNEL_TYPE, 0),
  51. API_ENTRY(CPU, CX18_CPU_SET_STREAM_OUTPUT_TYPE, 0),
  52. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_IN, 0),
  53. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_RATE, 0),
  54. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_RESOLUTION, 0),
  55. API_ENTRY(CPU, CX18_CPU_SET_FILTER_PARAM, 0),
  56. API_ENTRY(CPU, CX18_CPU_SET_SPATIAL_FILTER_TYPE, 0),
  57. API_ENTRY(CPU, CX18_CPU_SET_MEDIAN_CORING, 0),
  58. API_ENTRY(CPU, CX18_CPU_SET_INDEXTABLE, 0),
  59. API_ENTRY(CPU, CX18_CPU_SET_AUDIO_PARAMETERS, 0),
  60. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_MUTE, 0),
  61. API_ENTRY(CPU, CX18_CPU_SET_AUDIO_MUTE, 0),
  62. API_ENTRY(CPU, CX18_CPU_SET_MISC_PARAMETERS, 0),
  63. API_ENTRY(CPU, CX18_CPU_SET_RAW_VBI_PARAM, API_SLOW),
  64. API_ENTRY(CPU, CX18_CPU_SET_CAPTURE_LINE_NO, 0),
  65. API_ENTRY(CPU, CX18_CPU_SET_COPYRIGHT, 0),
  66. API_ENTRY(CPU, CX18_CPU_SET_AUDIO_PID, 0),
  67. API_ENTRY(CPU, CX18_CPU_SET_VIDEO_PID, 0),
  68. API_ENTRY(CPU, CX18_CPU_SET_VER_CROP_LINE, 0),
  69. API_ENTRY(CPU, CX18_CPU_SET_GOP_STRUCTURE, 0),
  70. API_ENTRY(CPU, CX18_CPU_SET_SCENE_CHANGE_DETECTION, 0),
  71. API_ENTRY(CPU, CX18_CPU_SET_ASPECT_RATIO, 0),
  72. API_ENTRY(CPU, CX18_CPU_SET_SKIP_INPUT_FRAME, 0),
  73. API_ENTRY(CPU, CX18_CPU_SET_SLICED_VBI_PARAM, 0),
  74. API_ENTRY(CPU, CX18_CPU_SET_USERDATA_PLACE_HOLDER, 0),
  75. API_ENTRY(CPU, CX18_CPU_GET_ENC_PTS, 0),
  76. API_ENTRY(CPU, CX18_CPU_DE_SET_MDL_ACK, 0),
  77. API_ENTRY(CPU, CX18_CPU_DE_SET_MDL, API_FAST),
  78. API_ENTRY(CPU, CX18_CPU_DE_RELEASE_MDL, API_SLOW),
  79. API_ENTRY(APU, CX18_APU_START, 0),
  80. API_ENTRY(APU, CX18_APU_STOP, 0),
  81. API_ENTRY(APU, CX18_APU_RESETAI, 0),
  82. API_ENTRY(CPU, CX18_CPU_DEBUG_PEEK32, 0),
  83. API_ENTRY(0, 0, 0),
  84. };
  85. static const struct cx18_api_info *find_api_info(u32 cmd)
  86. {
  87. int i;
  88. for (i = 0; api_info[i].cmd; i++)
  89. if (api_info[i].cmd == cmd)
  90. return &api_info[i];
  91. return NULL;
  92. }
  93. /* Call with buf of n*11+1 bytes */
  94. static char *u32arr2hex(u32 data[], int n, char *buf)
  95. {
  96. char *p;
  97. int i;
  98. for (i = 0, p = buf; i < n; i++, p += 11) {
  99. /* kernel snprintf() appends '\0' always */
  100. snprintf(p, 12, " %#010x", data[i]);
  101. }
  102. *p = '\0';
  103. return buf;
  104. }
  105. static void dump_mb(struct cx18 *cx, struct cx18_mailbox *mb, char *name)
  106. {
  107. char argstr[MAX_MB_ARGUMENTS*11+1];
  108. if (!(cx18_debug & CX18_DBGFLG_API))
  109. return;
  110. CX18_DEBUG_API("%s: req %#010x ack %#010x cmd %#010x err %#010x args%s"
  111. "\n", name, mb->request, mb->ack, mb->cmd, mb->error,
  112. u32arr2hex(mb->args, MAX_MB_ARGUMENTS, argstr));
  113. }
  114. /*
  115. * Functions that run in a work_queue work handling context
  116. */
  117. static void epu_dma_done(struct cx18 *cx, struct cx18_in_work_order *order)
  118. {
  119. u32 handle, mdl_ack_count, id;
  120. struct cx18_mailbox *mb;
  121. struct cx18_mdl_ack *mdl_ack;
  122. struct cx18_stream *s;
  123. struct cx18_buffer *buf;
  124. int i;
  125. mb = &order->mb;
  126. handle = mb->args[0];
  127. s = cx18_handle_to_stream(cx, handle);
  128. if (s == NULL) {
  129. CX18_WARN("Got DMA done notification for unknown/inactive"
  130. " handle %d, %s mailbox seq no %d\n", handle,
  131. (order->flags & CX18_F_EWO_MB_STALE_UPON_RECEIPT) ?
  132. "stale" : "good", mb->request);
  133. return;
  134. }
  135. mdl_ack_count = mb->args[2];
  136. mdl_ack = order->mdl_ack;
  137. for (i = 0; i < mdl_ack_count; i++, mdl_ack++) {
  138. id = mdl_ack->id;
  139. /*
  140. * Simple integrity check for processing a stale (and possibly
  141. * inconsistent mailbox): make sure the buffer id is in the
  142. * valid range for the stream.
  143. *
  144. * We go through the trouble of dealing with stale mailboxes
  145. * because most of the time, the mailbox data is still valid and
  146. * unchanged (and in practice the firmware ping-pongs the
  147. * two mdl_ack buffers so mdl_acks are not stale).
  148. *
  149. * There are occasions when we get a half changed mailbox,
  150. * which this check catches for a handle & id mismatch. If the
  151. * handle and id do correspond, the worst case is that we
  152. * completely lost the old buffer, but pick up the new buffer
  153. * early (but the new mdl_ack is guaranteed to be good in this
  154. * case as the firmware wouldn't point us to a new mdl_ack until
  155. * it's filled in).
  156. *
  157. * cx18_queue_get buf() will detect the lost buffers
  158. * and send them back to q_free for fw rotation eventually.
  159. */
  160. if ((order->flags & CX18_F_EWO_MB_STALE_UPON_RECEIPT) &&
  161. !(id >= s->mdl_offset &&
  162. id < (s->mdl_offset + s->buffers))) {
  163. CX18_WARN("Fell behind! Ignoring stale mailbox with "
  164. " inconsistent data. Lost buffer for mailbox "
  165. "seq no %d\n", mb->request);
  166. break;
  167. }
  168. buf = cx18_queue_get_buf(s, id, mdl_ack->data_used);
  169. CX18_DEBUG_HI_DMA("DMA DONE for %s (buffer %d)\n", s->name, id);
  170. if (buf == NULL) {
  171. CX18_WARN("Could not find buf %d for stream %s\n",
  172. id, s->name);
  173. continue;
  174. }
  175. CX18_DEBUG_HI_DMA("%s recv bytesused = %d\n",
  176. s->name, buf->bytesused);
  177. if (s->type != CX18_ENC_STREAM_TYPE_TS)
  178. cx18_enqueue(s, buf, &s->q_full);
  179. else {
  180. if (s->dvb.enabled)
  181. dvb_dmx_swfilter(&s->dvb.demux, buf->buf,
  182. buf->bytesused);
  183. cx18_enqueue(s, buf, &s->q_free);
  184. }
  185. }
  186. /* Put as many buffers as possible back into fw use */
  187. cx18_stream_load_fw_queue(s);
  188. wake_up(&cx->dma_waitq);
  189. if (s->id != -1)
  190. wake_up(&s->waitq);
  191. }
  192. static void epu_debug(struct cx18 *cx, struct cx18_in_work_order *order)
  193. {
  194. char *p;
  195. char *str = order->str;
  196. CX18_DEBUG_INFO("%x %s\n", order->mb.args[0], str);
  197. p = strchr(str, '.');
  198. if (!test_bit(CX18_F_I_LOADED_FW, &cx->i_flags) && p && p > str)
  199. CX18_INFO("FW version: %s\n", p - 1);
  200. }
  201. static void epu_cmd(struct cx18 *cx, struct cx18_in_work_order *order)
  202. {
  203. switch (order->rpu) {
  204. case CPU:
  205. {
  206. switch (order->mb.cmd) {
  207. case CX18_EPU_DMA_DONE:
  208. epu_dma_done(cx, order);
  209. break;
  210. case CX18_EPU_DEBUG:
  211. epu_debug(cx, order);
  212. break;
  213. default:
  214. CX18_WARN("Unknown CPU to EPU mailbox command %#0x\n",
  215. order->mb.cmd);
  216. break;
  217. }
  218. break;
  219. }
  220. case APU:
  221. CX18_WARN("Unknown APU to EPU mailbox command %#0x\n",
  222. order->mb.cmd);
  223. break;
  224. default:
  225. break;
  226. }
  227. }
  228. static
  229. void free_in_work_order(struct cx18 *cx, struct cx18_in_work_order *order)
  230. {
  231. atomic_set(&order->pending, 0);
  232. }
  233. void cx18_in_work_handler(struct work_struct *work)
  234. {
  235. struct cx18_in_work_order *order =
  236. container_of(work, struct cx18_in_work_order, work);
  237. struct cx18 *cx = order->cx;
  238. epu_cmd(cx, order);
  239. free_in_work_order(cx, order);
  240. }
  241. /*
  242. * Functions that run in an interrupt handling context
  243. */
  244. static void mb_ack_irq(struct cx18 *cx, struct cx18_in_work_order *order)
  245. {
  246. struct cx18_mailbox __iomem *ack_mb;
  247. u32 ack_irq, req;
  248. switch (order->rpu) {
  249. case APU:
  250. ack_irq = IRQ_EPU_TO_APU_ACK;
  251. ack_mb = &cx->scb->apu2epu_mb;
  252. break;
  253. case CPU:
  254. ack_irq = IRQ_EPU_TO_CPU_ACK;
  255. ack_mb = &cx->scb->cpu2epu_mb;
  256. break;
  257. default:
  258. CX18_WARN("Unhandled RPU (%d) for command %x ack\n",
  259. order->rpu, order->mb.cmd);
  260. return;
  261. }
  262. req = order->mb.request;
  263. /* Don't ack if the RPU has gotten impatient and timed us out */
  264. if (req != cx18_readl(cx, &ack_mb->request) ||
  265. req == cx18_readl(cx, &ack_mb->ack)) {
  266. CX18_DEBUG_WARN("Possibly falling behind: %s self-ack'ed our "
  267. "incoming %s to EPU mailbox (sequence no. %u) "
  268. "while processing\n",
  269. rpu_str[order->rpu], rpu_str[order->rpu], req);
  270. order->flags |= CX18_F_EWO_MB_STALE_WHILE_PROC;
  271. return;
  272. }
  273. cx18_writel(cx, req, &ack_mb->ack);
  274. cx18_write_reg_expect(cx, ack_irq, SW2_INT_SET, ack_irq, ack_irq);
  275. return;
  276. }
  277. static int epu_dma_done_irq(struct cx18 *cx, struct cx18_in_work_order *order)
  278. {
  279. u32 handle, mdl_ack_offset, mdl_ack_count;
  280. struct cx18_mailbox *mb;
  281. mb = &order->mb;
  282. handle = mb->args[0];
  283. mdl_ack_offset = mb->args[1];
  284. mdl_ack_count = mb->args[2];
  285. if (handle == CX18_INVALID_TASK_HANDLE ||
  286. mdl_ack_count == 0 || mdl_ack_count > CX18_MAX_MDL_ACKS) {
  287. if ((order->flags & CX18_F_EWO_MB_STALE) == 0)
  288. mb_ack_irq(cx, order);
  289. return -1;
  290. }
  291. cx18_memcpy_fromio(cx, order->mdl_ack, cx->enc_mem + mdl_ack_offset,
  292. sizeof(struct cx18_mdl_ack) * mdl_ack_count);
  293. if ((order->flags & CX18_F_EWO_MB_STALE) == 0)
  294. mb_ack_irq(cx, order);
  295. return 1;
  296. }
  297. static
  298. int epu_debug_irq(struct cx18 *cx, struct cx18_in_work_order *order)
  299. {
  300. u32 str_offset;
  301. char *str = order->str;
  302. str[0] = '\0';
  303. str_offset = order->mb.args[1];
  304. if (str_offset) {
  305. cx18_setup_page(cx, str_offset);
  306. cx18_memcpy_fromio(cx, str, cx->enc_mem + str_offset, 252);
  307. str[252] = '\0';
  308. cx18_setup_page(cx, SCB_OFFSET);
  309. }
  310. if ((order->flags & CX18_F_EWO_MB_STALE) == 0)
  311. mb_ack_irq(cx, order);
  312. return str_offset ? 1 : 0;
  313. }
  314. static inline
  315. int epu_cmd_irq(struct cx18 *cx, struct cx18_in_work_order *order)
  316. {
  317. int ret = -1;
  318. switch (order->rpu) {
  319. case CPU:
  320. {
  321. switch (order->mb.cmd) {
  322. case CX18_EPU_DMA_DONE:
  323. ret = epu_dma_done_irq(cx, order);
  324. break;
  325. case CX18_EPU_DEBUG:
  326. ret = epu_debug_irq(cx, order);
  327. break;
  328. default:
  329. CX18_WARN("Unknown CPU to EPU mailbox command %#0x\n",
  330. order->mb.cmd);
  331. break;
  332. }
  333. break;
  334. }
  335. case APU:
  336. CX18_WARN("Unknown APU to EPU mailbox command %#0x\n",
  337. order->mb.cmd);
  338. break;
  339. default:
  340. break;
  341. }
  342. return ret;
  343. }
  344. static inline
  345. struct cx18_in_work_order *alloc_in_work_order_irq(struct cx18 *cx)
  346. {
  347. int i;
  348. struct cx18_in_work_order *order = NULL;
  349. for (i = 0; i < CX18_MAX_IN_WORK_ORDERS; i++) {
  350. /*
  351. * We only need "pending" atomic to inspect its contents,
  352. * and need not do a check and set because:
  353. * 1. Any work handler thread only clears "pending" and only
  354. * on one, particular work order at a time, per handler thread.
  355. * 2. "pending" is only set here, and we're serialized because
  356. * we're called in an IRQ handler context.
  357. */
  358. if (atomic_read(&cx->in_work_order[i].pending) == 0) {
  359. order = &cx->in_work_order[i];
  360. atomic_set(&order->pending, 1);
  361. break;
  362. }
  363. }
  364. return order;
  365. }
  366. void cx18_api_epu_cmd_irq(struct cx18 *cx, int rpu)
  367. {
  368. struct cx18_mailbox __iomem *mb;
  369. struct cx18_mailbox *order_mb;
  370. struct cx18_in_work_order *order;
  371. int submit;
  372. switch (rpu) {
  373. case CPU:
  374. mb = &cx->scb->cpu2epu_mb;
  375. break;
  376. case APU:
  377. mb = &cx->scb->apu2epu_mb;
  378. break;
  379. default:
  380. return;
  381. }
  382. order = alloc_in_work_order_irq(cx);
  383. if (order == NULL) {
  384. CX18_WARN("Unable to find blank work order form to schedule "
  385. "incoming mailbox command processing\n");
  386. return;
  387. }
  388. order->flags = 0;
  389. order->rpu = rpu;
  390. order_mb = &order->mb;
  391. /* mb->cmd and mb->args[0] through mb->args[2] */
  392. cx18_memcpy_fromio(cx, &order_mb->cmd, &mb->cmd, 4 * sizeof(u32));
  393. /* mb->request and mb->ack. N.B. we want to read mb->ack last */
  394. cx18_memcpy_fromio(cx, &order_mb->request, &mb->request,
  395. 2 * sizeof(u32));
  396. if (order_mb->request == order_mb->ack) {
  397. CX18_DEBUG_WARN("Possibly falling behind: %s self-ack'ed our "
  398. "incoming %s to EPU mailbox (sequence no. %u)"
  399. "\n",
  400. rpu_str[rpu], rpu_str[rpu], order_mb->request);
  401. if (cx18_debug & CX18_DBGFLG_WARN)
  402. dump_mb(cx, order_mb, "incoming");
  403. order->flags = CX18_F_EWO_MB_STALE_UPON_RECEIPT;
  404. }
  405. /*
  406. * Individual EPU command processing is responsible for ack-ing
  407. * a non-stale mailbox as soon as possible
  408. */
  409. submit = epu_cmd_irq(cx, order);
  410. if (submit > 0) {
  411. queue_work(cx->in_work_queue, &order->work);
  412. }
  413. }
  414. /*
  415. * Functions called from a non-interrupt, non work_queue context
  416. */
  417. static int cx18_api_call(struct cx18 *cx, u32 cmd, int args, u32 data[])
  418. {
  419. const struct cx18_api_info *info = find_api_info(cmd);
  420. u32 state, irq, req, ack, err;
  421. struct cx18_mailbox __iomem *mb;
  422. u32 __iomem *xpu_state;
  423. wait_queue_head_t *waitq;
  424. struct mutex *mb_lock;
  425. unsigned long int t0, timeout, ret;
  426. int i;
  427. char argstr[MAX_MB_ARGUMENTS*11+1];
  428. DEFINE_WAIT(w);
  429. if (info == NULL) {
  430. CX18_WARN("unknown cmd %x\n", cmd);
  431. return -EINVAL;
  432. }
  433. if (cx18_debug & CX18_DBGFLG_API) { /* only call u32arr2hex if needed */
  434. if (cmd == CX18_CPU_DE_SET_MDL) {
  435. if (cx18_debug & CX18_DBGFLG_HIGHVOL)
  436. CX18_DEBUG_HI_API("%s\tcmd %#010x args%s\n",
  437. info->name, cmd,
  438. u32arr2hex(data, args, argstr));
  439. } else
  440. CX18_DEBUG_API("%s\tcmd %#010x args%s\n",
  441. info->name, cmd,
  442. u32arr2hex(data, args, argstr));
  443. }
  444. switch (info->rpu) {
  445. case APU:
  446. waitq = &cx->mb_apu_waitq;
  447. mb_lock = &cx->epu2apu_mb_lock;
  448. irq = IRQ_EPU_TO_APU;
  449. mb = &cx->scb->epu2apu_mb;
  450. xpu_state = &cx->scb->apu_state;
  451. break;
  452. case CPU:
  453. waitq = &cx->mb_cpu_waitq;
  454. mb_lock = &cx->epu2cpu_mb_lock;
  455. irq = IRQ_EPU_TO_CPU;
  456. mb = &cx->scb->epu2cpu_mb;
  457. xpu_state = &cx->scb->cpu_state;
  458. break;
  459. default:
  460. CX18_WARN("Unknown RPU (%d) for API call\n", info->rpu);
  461. return -EINVAL;
  462. }
  463. mutex_lock(mb_lock);
  464. /*
  465. * Wait for an in-use mailbox to complete
  466. *
  467. * If the XPU is responding with Ack's, the mailbox shouldn't be in
  468. * a busy state, since we serialize access to it on our end.
  469. *
  470. * If the wait for ack after sending a previous command was interrupted
  471. * by a signal, we may get here and find a busy mailbox. After waiting,
  472. * mark it "not busy" from our end, if the XPU hasn't ack'ed it still.
  473. */
  474. state = cx18_readl(cx, xpu_state);
  475. req = cx18_readl(cx, &mb->request);
  476. timeout = msecs_to_jiffies(10);
  477. ret = wait_event_timeout(*waitq,
  478. (ack = cx18_readl(cx, &mb->ack)) == req,
  479. timeout);
  480. if (req != ack) {
  481. /* waited long enough, make the mbox "not busy" from our end */
  482. cx18_writel(cx, req, &mb->ack);
  483. CX18_ERR("mbox was found stuck busy when setting up for %s; "
  484. "clearing busy and trying to proceed\n", info->name);
  485. } else if (ret != timeout)
  486. CX18_DEBUG_API("waited %u msecs for busy mbox to be acked\n",
  487. jiffies_to_msecs(timeout-ret));
  488. /* Build the outgoing mailbox */
  489. req = ((req & 0xfffffffe) == 0xfffffffe) ? 1 : req + 1;
  490. cx18_writel(cx, cmd, &mb->cmd);
  491. for (i = 0; i < args; i++)
  492. cx18_writel(cx, data[i], &mb->args[i]);
  493. cx18_writel(cx, 0, &mb->error);
  494. cx18_writel(cx, req, &mb->request);
  495. cx18_writel(cx, req - 1, &mb->ack); /* ensure ack & req are distinct */
  496. /*
  497. * Notify the XPU and wait for it to send an Ack back
  498. */
  499. timeout = msecs_to_jiffies((info->flags & API_FAST) ? 10 : 20);
  500. CX18_DEBUG_HI_IRQ("sending interrupt SW1: %x to send %s\n",
  501. irq, info->name);
  502. /* So we don't miss the wakeup, prepare to wait before notifying fw */
  503. prepare_to_wait(waitq, &w, TASK_UNINTERRUPTIBLE);
  504. cx18_write_reg_expect(cx, irq, SW1_INT_SET, irq, irq);
  505. t0 = jiffies;
  506. ack = cx18_readl(cx, &mb->ack);
  507. if (ack != req) {
  508. schedule_timeout(timeout);
  509. ret = jiffies - t0;
  510. ack = cx18_readl(cx, &mb->ack);
  511. } else {
  512. ret = jiffies - t0;
  513. }
  514. finish_wait(waitq, &w);
  515. if (req != ack) {
  516. mutex_unlock(mb_lock);
  517. if (ret >= timeout) {
  518. /* Timed out */
  519. CX18_DEBUG_WARN("sending %s timed out waiting %d msecs "
  520. "for RPU acknowledgement\n",
  521. info->name, jiffies_to_msecs(ret));
  522. } else {
  523. CX18_DEBUG_WARN("woken up before mailbox ack was ready "
  524. "after submitting %s to RPU. only "
  525. "waited %d msecs on req %u but awakened"
  526. " with unmatched ack %u\n",
  527. info->name,
  528. jiffies_to_msecs(ret),
  529. req, ack);
  530. }
  531. return -EINVAL;
  532. }
  533. if (ret >= timeout)
  534. CX18_DEBUG_WARN("failed to be awakened upon RPU acknowledgment "
  535. "sending %s; timed out waiting %d msecs\n",
  536. info->name, jiffies_to_msecs(ret));
  537. else
  538. CX18_DEBUG_HI_API("waited %u msecs for %s to be acked\n",
  539. jiffies_to_msecs(ret), info->name);
  540. /* Collect data returned by the XPU */
  541. for (i = 0; i < MAX_MB_ARGUMENTS; i++)
  542. data[i] = cx18_readl(cx, &mb->args[i]);
  543. err = cx18_readl(cx, &mb->error);
  544. mutex_unlock(mb_lock);
  545. /*
  546. * Wait for XPU to perform extra actions for the caller in some cases.
  547. * e.g. CX18_CPU_DE_RELEASE_MDL will cause the CPU to send all buffers
  548. * back in a burst shortly thereafter
  549. */
  550. if (info->flags & API_SLOW)
  551. cx18_msleep_timeout(300, 0);
  552. if (err)
  553. CX18_DEBUG_API("mailbox error %08x for command %s\n", err,
  554. info->name);
  555. return err ? -EIO : 0;
  556. }
  557. int cx18_api(struct cx18 *cx, u32 cmd, int args, u32 data[])
  558. {
  559. return cx18_api_call(cx, cmd, args, data);
  560. }
  561. static int cx18_set_filter_param(struct cx18_stream *s)
  562. {
  563. struct cx18 *cx = s->cx;
  564. u32 mode;
  565. int ret;
  566. mode = (cx->filter_mode & 1) ? 2 : (cx->spatial_strength ? 1 : 0);
  567. ret = cx18_vapi(cx, CX18_CPU_SET_FILTER_PARAM, 4,
  568. s->handle, 1, mode, cx->spatial_strength);
  569. mode = (cx->filter_mode & 2) ? 2 : (cx->temporal_strength ? 1 : 0);
  570. ret = ret ? ret : cx18_vapi(cx, CX18_CPU_SET_FILTER_PARAM, 4,
  571. s->handle, 0, mode, cx->temporal_strength);
  572. ret = ret ? ret : cx18_vapi(cx, CX18_CPU_SET_FILTER_PARAM, 4,
  573. s->handle, 2, cx->filter_mode >> 2, 0);
  574. return ret;
  575. }
  576. int cx18_api_func(void *priv, u32 cmd, int in, int out,
  577. u32 data[CX2341X_MBOX_MAX_DATA])
  578. {
  579. struct cx18_api_func_private *api_priv = priv;
  580. struct cx18 *cx = api_priv->cx;
  581. struct cx18_stream *s = api_priv->s;
  582. switch (cmd) {
  583. case CX2341X_ENC_SET_OUTPUT_PORT:
  584. return 0;
  585. case CX2341X_ENC_SET_FRAME_RATE:
  586. return cx18_vapi(cx, CX18_CPU_SET_VIDEO_IN, 6,
  587. s->handle, 0, 0, 0, 0, data[0]);
  588. case CX2341X_ENC_SET_FRAME_SIZE:
  589. return cx18_vapi(cx, CX18_CPU_SET_VIDEO_RESOLUTION, 3,
  590. s->handle, data[1], data[0]);
  591. case CX2341X_ENC_SET_STREAM_TYPE:
  592. return cx18_vapi(cx, CX18_CPU_SET_STREAM_OUTPUT_TYPE, 2,
  593. s->handle, data[0]);
  594. case CX2341X_ENC_SET_ASPECT_RATIO:
  595. return cx18_vapi(cx, CX18_CPU_SET_ASPECT_RATIO, 2,
  596. s->handle, data[0]);
  597. case CX2341X_ENC_SET_GOP_PROPERTIES:
  598. return cx18_vapi(cx, CX18_CPU_SET_GOP_STRUCTURE, 3,
  599. s->handle, data[0], data[1]);
  600. case CX2341X_ENC_SET_GOP_CLOSURE:
  601. return 0;
  602. case CX2341X_ENC_SET_AUDIO_PROPERTIES:
  603. return cx18_vapi(cx, CX18_CPU_SET_AUDIO_PARAMETERS, 2,
  604. s->handle, data[0]);
  605. case CX2341X_ENC_MUTE_AUDIO:
  606. return cx18_vapi(cx, CX18_CPU_SET_AUDIO_MUTE, 2,
  607. s->handle, data[0]);
  608. case CX2341X_ENC_SET_BIT_RATE:
  609. return cx18_vapi(cx, CX18_CPU_SET_VIDEO_RATE, 5,
  610. s->handle, data[0], data[1], data[2], data[3]);
  611. case CX2341X_ENC_MUTE_VIDEO:
  612. return cx18_vapi(cx, CX18_CPU_SET_VIDEO_MUTE, 2,
  613. s->handle, data[0]);
  614. case CX2341X_ENC_SET_FRAME_DROP_RATE:
  615. return cx18_vapi(cx, CX18_CPU_SET_SKIP_INPUT_FRAME, 2,
  616. s->handle, data[0]);
  617. case CX2341X_ENC_MISC:
  618. return cx18_vapi(cx, CX18_CPU_SET_MISC_PARAMETERS, 4,
  619. s->handle, data[0], data[1], data[2]);
  620. case CX2341X_ENC_SET_DNR_FILTER_MODE:
  621. cx->filter_mode = (data[0] & 3) | (data[1] << 2);
  622. return cx18_set_filter_param(s);
  623. case CX2341X_ENC_SET_DNR_FILTER_PROPS:
  624. cx->spatial_strength = data[0];
  625. cx->temporal_strength = data[1];
  626. return cx18_set_filter_param(s);
  627. case CX2341X_ENC_SET_SPATIAL_FILTER_TYPE:
  628. return cx18_vapi(cx, CX18_CPU_SET_SPATIAL_FILTER_TYPE, 3,
  629. s->handle, data[0], data[1]);
  630. case CX2341X_ENC_SET_CORING_LEVELS:
  631. return cx18_vapi(cx, CX18_CPU_SET_MEDIAN_CORING, 5,
  632. s->handle, data[0], data[1], data[2], data[3]);
  633. }
  634. CX18_WARN("Unknown cmd %x\n", cmd);
  635. return 0;
  636. }
  637. int cx18_vapi_result(struct cx18 *cx, u32 data[MAX_MB_ARGUMENTS],
  638. u32 cmd, int args, ...)
  639. {
  640. va_list ap;
  641. int i;
  642. va_start(ap, args);
  643. for (i = 0; i < args; i++)
  644. data[i] = va_arg(ap, u32);
  645. va_end(ap);
  646. return cx18_api(cx, cmd, args, data);
  647. }
  648. int cx18_vapi(struct cx18 *cx, u32 cmd, int args, ...)
  649. {
  650. u32 data[MAX_MB_ARGUMENTS];
  651. va_list ap;
  652. int i;
  653. if (cx == NULL) {
  654. CX18_ERR("cx == NULL (cmd=%x)\n", cmd);
  655. return 0;
  656. }
  657. if (args > MAX_MB_ARGUMENTS) {
  658. CX18_ERR("args too big (cmd=%x)\n", cmd);
  659. args = MAX_MB_ARGUMENTS;
  660. }
  661. va_start(ap, args);
  662. for (i = 0; i < args; i++)
  663. data[i] = va_arg(ap, u32);
  664. va_end(ap);
  665. return cx18_api(cx, cmd, args, data);
  666. }