cx18-dvb.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520
  1. /*
  2. * cx18 functions for DVB support
  3. *
  4. * Copyright (c) 2008 Steven Toth <stoth@linuxtv.org>
  5. * Copyright (C) 2008 Andy Walls <awalls@radix.net>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. *
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include "cx18-version.h"
  23. #include "cx18-dvb.h"
  24. #include "cx18-io.h"
  25. #include "cx18-queue.h"
  26. #include "cx18-streams.h"
  27. #include "cx18-cards.h"
  28. #include "cx18-gpio.h"
  29. #include "s5h1409.h"
  30. #include "mxl5005s.h"
  31. #include "zl10353.h"
  32. #include <linux/firmware.h>
  33. #include "mt352.h"
  34. #include "mt352_priv.h"
  35. #include "tuner-xc2028.h"
  36. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  37. #define CX18_REG_DMUX_NUM_PORT_0_CONTROL 0xd5a000
  38. #define CX18_CLOCK_ENABLE2 0xc71024
  39. #define CX18_DMUX_CLK_MASK 0x0080
  40. /*
  41. * CX18_CARD_HVR_1600_ESMT
  42. * CX18_CARD_HVR_1600_SAMSUNG
  43. */
  44. static struct mxl5005s_config hauppauge_hvr1600_tuner = {
  45. .i2c_address = 0xC6 >> 1,
  46. .if_freq = IF_FREQ_5380000HZ,
  47. .xtal_freq = CRYSTAL_FREQ_16000000HZ,
  48. .agc_mode = MXL_SINGLE_AGC,
  49. .tracking_filter = MXL_TF_C_H,
  50. .rssi_enable = MXL_RSSI_ENABLE,
  51. .cap_select = MXL_CAP_SEL_ENABLE,
  52. .div_out = MXL_DIV_OUT_4,
  53. .clock_out = MXL_CLOCK_OUT_DISABLE,
  54. .output_load = MXL5005S_IF_OUTPUT_LOAD_200_OHM,
  55. .top = MXL5005S_TOP_25P2,
  56. .mod_mode = MXL_DIGITAL_MODE,
  57. .if_mode = MXL_ZERO_IF,
  58. .AgcMasterByte = 0x00,
  59. };
  60. static struct s5h1409_config hauppauge_hvr1600_config = {
  61. .demod_address = 0x32 >> 1,
  62. .output_mode = S5H1409_SERIAL_OUTPUT,
  63. .gpio = S5H1409_GPIO_ON,
  64. .qam_if = 44000,
  65. .inversion = S5H1409_INVERSION_OFF,
  66. .status_mode = S5H1409_DEMODLOCKING,
  67. .mpeg_timing = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK
  68. };
  69. /*
  70. * CX18_CARD_LEADTEK_DVR3100H
  71. */
  72. /* Information/confirmation of proper config values provided by Terry Wu */
  73. static struct zl10353_config leadtek_dvr3100h_demod = {
  74. .demod_address = 0x1e >> 1, /* Datasheet suggested straps */
  75. .if2 = 45600, /* 4.560 MHz IF from the XC3028 */
  76. .parallel_ts = 1, /* Not a serial TS */
  77. .no_tuner = 1, /* XC3028 is not behind the gate */
  78. .disable_i2c_gate_ctrl = 1, /* Disable the I2C gate */
  79. };
  80. /*
  81. * CX18_CARD_YUAN_MPC718
  82. */
  83. /*
  84. * Due to
  85. *
  86. * 1. an absence of information on how to prgram the MT352
  87. * 2. the Linux mt352 module pushing MT352 initialzation off onto us here
  88. *
  89. * We have to use an init sequence that *you* must extract from the Windows
  90. * driver (yuanrap.sys) and which we load as a firmware.
  91. *
  92. * If someone can provide me with a Zarlink MT352 (Intel CE6352?) Design Manual
  93. * with chip programming details, then I can remove this annoyance.
  94. */
  95. static int yuan_mpc718_mt352_reqfw(struct cx18_stream *stream,
  96. const struct firmware **fw)
  97. {
  98. struct cx18 *cx = stream->cx;
  99. const char *fn = "dvb-cx18-mpc718-mt352.fw";
  100. int ret;
  101. ret = request_firmware(fw, fn, &cx->pci_dev->dev);
  102. if (ret)
  103. CX18_ERR("Unable to open firmware file %s\n", fn);
  104. else {
  105. size_t sz = (*fw)->size;
  106. if (sz < 2 || sz > 64 || (sz % 2) != 0) {
  107. CX18_ERR("Firmware %s has a bad size: %lu bytes\n",
  108. fn, (unsigned long) sz);
  109. ret = -EILSEQ;
  110. release_firmware(*fw);
  111. *fw = NULL;
  112. }
  113. }
  114. if (ret) {
  115. CX18_ERR("The MPC718 board variant with the MT352 DVB-T"
  116. "demodualtor will not work without it\n");
  117. CX18_ERR("Run 'linux/Documentation/dvb/get_dvb_firmware "
  118. "mpc718' if you need the firmware\n");
  119. }
  120. return ret;
  121. }
  122. static int yuan_mpc718_mt352_init(struct dvb_frontend *fe)
  123. {
  124. struct cx18_dvb *dvb = container_of(fe->dvb,
  125. struct cx18_dvb, dvb_adapter);
  126. struct cx18_stream *stream = container_of(dvb, struct cx18_stream, dvb);
  127. const struct firmware *fw = NULL;
  128. int ret;
  129. int i;
  130. u8 buf[3];
  131. ret = yuan_mpc718_mt352_reqfw(stream, &fw);
  132. if (ret)
  133. return ret;
  134. /* Loop through all the register-value pairs in the firmware file */
  135. for (i = 0; i < fw->size; i += 2) {
  136. buf[0] = fw->data[i];
  137. /* Intercept a few registers we want to set ourselves */
  138. switch (buf[0]) {
  139. case TRL_NOMINAL_RATE_0:
  140. /* Set our custom OFDM bandwidth in the case below */
  141. break;
  142. case TRL_NOMINAL_RATE_1:
  143. /* 6 MHz: 64/7 * 6/8 / 20.48 * 2^16 = 0x55b6.db6 */
  144. /* 7 MHz: 64/7 * 7/8 / 20.48 * 2^16 = 0x6400 */
  145. /* 8 MHz: 64/7 * 8/8 / 20.48 * 2^16 = 0x7249.249 */
  146. buf[1] = 0x72;
  147. buf[2] = 0x49;
  148. mt352_write(fe, buf, 3);
  149. break;
  150. case INPUT_FREQ_0:
  151. /* Set our custom IF in the case below */
  152. break;
  153. case INPUT_FREQ_1:
  154. /* 4.56 MHz IF: (20.48 - 4.56)/20.48 * 2^14 = 0x31c0 */
  155. buf[1] = 0x31;
  156. buf[2] = 0xc0;
  157. mt352_write(fe, buf, 3);
  158. break;
  159. default:
  160. /* Pass through the register-value pair from the fw */
  161. buf[1] = fw->data[i+1];
  162. mt352_write(fe, buf, 2);
  163. break;
  164. }
  165. }
  166. buf[0] = (u8) TUNER_GO;
  167. buf[1] = 0x01; /* Go */
  168. mt352_write(fe, buf, 2);
  169. release_firmware(fw);
  170. return 0;
  171. }
  172. static struct mt352_config yuan_mpc718_mt352_demod = {
  173. .demod_address = 0x1e >> 1,
  174. .adc_clock = 20480, /* 20.480 MHz */
  175. .if2 = 4560, /* 4.560 MHz */
  176. .no_tuner = 1, /* XC3028 is not behind the gate */
  177. .demod_init = yuan_mpc718_mt352_init,
  178. };
  179. static struct zl10353_config yuan_mpc718_zl10353_demod = {
  180. .demod_address = 0x1e >> 1, /* Datasheet suggested straps */
  181. .if2 = 45600, /* 4.560 MHz IF from the XC3028 */
  182. .parallel_ts = 1, /* Not a serial TS */
  183. .no_tuner = 1, /* XC3028 is not behind the gate */
  184. .disable_i2c_gate_ctrl = 1, /* Disable the I2C gate */
  185. };
  186. static int dvb_register(struct cx18_stream *stream);
  187. /* Kernel DVB framework calls this when the feed needs to start.
  188. * The CX18 framework should enable the transport DMA handling
  189. * and queue processing.
  190. */
  191. static int cx18_dvb_start_feed(struct dvb_demux_feed *feed)
  192. {
  193. struct dvb_demux *demux = feed->demux;
  194. struct cx18_stream *stream = (struct cx18_stream *) demux->priv;
  195. struct cx18 *cx = stream->cx;
  196. int ret;
  197. u32 v;
  198. CX18_DEBUG_INFO("Start feed: pid = 0x%x index = %d\n",
  199. feed->pid, feed->index);
  200. mutex_lock(&cx->serialize_lock);
  201. ret = cx18_init_on_first_open(cx);
  202. mutex_unlock(&cx->serialize_lock);
  203. if (ret) {
  204. CX18_ERR("Failed to initialize firmware starting DVB feed\n");
  205. return ret;
  206. }
  207. ret = -EINVAL;
  208. switch (cx->card->type) {
  209. case CX18_CARD_HVR_1600_ESMT:
  210. case CX18_CARD_HVR_1600_SAMSUNG:
  211. v = cx18_read_reg(cx, CX18_REG_DMUX_NUM_PORT_0_CONTROL);
  212. v |= 0x00400000; /* Serial Mode */
  213. v |= 0x00002000; /* Data Length - Byte */
  214. v |= 0x00010000; /* Error - Polarity */
  215. v |= 0x00020000; /* Error - Passthru */
  216. v |= 0x000c0000; /* Error - Ignore */
  217. cx18_write_reg(cx, v, CX18_REG_DMUX_NUM_PORT_0_CONTROL);
  218. break;
  219. case CX18_CARD_LEADTEK_DVR3100H:
  220. case CX18_CARD_YUAN_MPC718:
  221. default:
  222. /* Assumption - Parallel transport - Signalling
  223. * undefined or default.
  224. */
  225. break;
  226. }
  227. if (!demux->dmx.frontend)
  228. return -EINVAL;
  229. if (!stream)
  230. return -EINVAL;
  231. mutex_lock(&stream->dvb.feedlock);
  232. if (stream->dvb.feeding++ == 0) {
  233. CX18_DEBUG_INFO("Starting Transport DMA\n");
  234. set_bit(CX18_F_S_STREAMING, &stream->s_flags);
  235. ret = cx18_start_v4l2_encode_stream(stream);
  236. if (ret < 0) {
  237. CX18_DEBUG_INFO("Failed to start Transport DMA\n");
  238. stream->dvb.feeding--;
  239. if (stream->dvb.feeding == 0)
  240. clear_bit(CX18_F_S_STREAMING, &stream->s_flags);
  241. }
  242. } else
  243. ret = 0;
  244. mutex_unlock(&stream->dvb.feedlock);
  245. return ret;
  246. }
  247. /* Kernel DVB framework calls this when the feed needs to stop. */
  248. static int cx18_dvb_stop_feed(struct dvb_demux_feed *feed)
  249. {
  250. struct dvb_demux *demux = feed->demux;
  251. struct cx18_stream *stream = (struct cx18_stream *)demux->priv;
  252. struct cx18 *cx = stream->cx;
  253. int ret = -EINVAL;
  254. CX18_DEBUG_INFO("Stop feed: pid = 0x%x index = %d\n",
  255. feed->pid, feed->index);
  256. if (stream) {
  257. mutex_lock(&stream->dvb.feedlock);
  258. if (--stream->dvb.feeding == 0) {
  259. CX18_DEBUG_INFO("Stopping Transport DMA\n");
  260. ret = cx18_stop_v4l2_encode_stream(stream, 0);
  261. } else
  262. ret = 0;
  263. mutex_unlock(&stream->dvb.feedlock);
  264. }
  265. return ret;
  266. }
  267. int cx18_dvb_register(struct cx18_stream *stream)
  268. {
  269. struct cx18 *cx = stream->cx;
  270. struct cx18_dvb *dvb = &stream->dvb;
  271. struct dvb_adapter *dvb_adapter;
  272. struct dvb_demux *dvbdemux;
  273. struct dmx_demux *dmx;
  274. int ret;
  275. if (!dvb)
  276. return -EINVAL;
  277. ret = dvb_register_adapter(&dvb->dvb_adapter,
  278. CX18_DRIVER_NAME,
  279. THIS_MODULE, &cx->pci_dev->dev, adapter_nr);
  280. if (ret < 0)
  281. goto err_out;
  282. dvb_adapter = &dvb->dvb_adapter;
  283. dvbdemux = &dvb->demux;
  284. dvbdemux->priv = (void *)stream;
  285. dvbdemux->filternum = 256;
  286. dvbdemux->feednum = 256;
  287. dvbdemux->start_feed = cx18_dvb_start_feed;
  288. dvbdemux->stop_feed = cx18_dvb_stop_feed;
  289. dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
  290. DMX_SECTION_FILTERING | DMX_MEMORY_BASED_FILTERING);
  291. ret = dvb_dmx_init(dvbdemux);
  292. if (ret < 0)
  293. goto err_dvb_unregister_adapter;
  294. dmx = &dvbdemux->dmx;
  295. dvb->hw_frontend.source = DMX_FRONTEND_0;
  296. dvb->mem_frontend.source = DMX_MEMORY_FE;
  297. dvb->dmxdev.filternum = 256;
  298. dvb->dmxdev.demux = dmx;
  299. ret = dvb_dmxdev_init(&dvb->dmxdev, dvb_adapter);
  300. if (ret < 0)
  301. goto err_dvb_dmx_release;
  302. ret = dmx->add_frontend(dmx, &dvb->hw_frontend);
  303. if (ret < 0)
  304. goto err_dvb_dmxdev_release;
  305. ret = dmx->add_frontend(dmx, &dvb->mem_frontend);
  306. if (ret < 0)
  307. goto err_remove_hw_frontend;
  308. ret = dmx->connect_frontend(dmx, &dvb->hw_frontend);
  309. if (ret < 0)
  310. goto err_remove_mem_frontend;
  311. ret = dvb_register(stream);
  312. if (ret < 0)
  313. goto err_disconnect_frontend;
  314. dvb_net_init(dvb_adapter, &dvb->dvbnet, dmx);
  315. CX18_INFO("DVB Frontend registered\n");
  316. CX18_INFO("Registered DVB adapter%d for %s (%d x %d kB)\n",
  317. stream->dvb.dvb_adapter.num, stream->name,
  318. stream->buffers, stream->buf_size/1024);
  319. mutex_init(&dvb->feedlock);
  320. dvb->enabled = 1;
  321. return ret;
  322. err_disconnect_frontend:
  323. dmx->disconnect_frontend(dmx);
  324. err_remove_mem_frontend:
  325. dmx->remove_frontend(dmx, &dvb->mem_frontend);
  326. err_remove_hw_frontend:
  327. dmx->remove_frontend(dmx, &dvb->hw_frontend);
  328. err_dvb_dmxdev_release:
  329. dvb_dmxdev_release(&dvb->dmxdev);
  330. err_dvb_dmx_release:
  331. dvb_dmx_release(dvbdemux);
  332. err_dvb_unregister_adapter:
  333. dvb_unregister_adapter(dvb_adapter);
  334. err_out:
  335. return ret;
  336. }
  337. void cx18_dvb_unregister(struct cx18_stream *stream)
  338. {
  339. struct cx18 *cx = stream->cx;
  340. struct cx18_dvb *dvb = &stream->dvb;
  341. struct dvb_adapter *dvb_adapter;
  342. struct dvb_demux *dvbdemux;
  343. struct dmx_demux *dmx;
  344. CX18_INFO("unregister DVB\n");
  345. dvb_adapter = &dvb->dvb_adapter;
  346. dvbdemux = &dvb->demux;
  347. dmx = &dvbdemux->dmx;
  348. dmx->close(dmx);
  349. dvb_net_release(&dvb->dvbnet);
  350. dmx->remove_frontend(dmx, &dvb->mem_frontend);
  351. dmx->remove_frontend(dmx, &dvb->hw_frontend);
  352. dvb_dmxdev_release(&dvb->dmxdev);
  353. dvb_dmx_release(dvbdemux);
  354. dvb_unregister_frontend(dvb->fe);
  355. dvb_frontend_detach(dvb->fe);
  356. dvb_unregister_adapter(dvb_adapter);
  357. }
  358. /* All the DVB attach calls go here, this function get's modified
  359. * for each new card. cx18_dvb_start_feed() will also need changes.
  360. */
  361. static int dvb_register(struct cx18_stream *stream)
  362. {
  363. struct cx18_dvb *dvb = &stream->dvb;
  364. struct cx18 *cx = stream->cx;
  365. int ret = 0;
  366. switch (cx->card->type) {
  367. case CX18_CARD_HVR_1600_ESMT:
  368. case CX18_CARD_HVR_1600_SAMSUNG:
  369. dvb->fe = dvb_attach(s5h1409_attach,
  370. &hauppauge_hvr1600_config,
  371. &cx->i2c_adap[0]);
  372. if (dvb->fe != NULL) {
  373. dvb_attach(mxl5005s_attach, dvb->fe,
  374. &cx->i2c_adap[0],
  375. &hauppauge_hvr1600_tuner);
  376. ret = 0;
  377. }
  378. break;
  379. case CX18_CARD_LEADTEK_DVR3100H:
  380. dvb->fe = dvb_attach(zl10353_attach,
  381. &leadtek_dvr3100h_demod,
  382. &cx->i2c_adap[1]);
  383. if (dvb->fe != NULL) {
  384. struct dvb_frontend *fe;
  385. struct xc2028_config cfg = {
  386. .i2c_adap = &cx->i2c_adap[1],
  387. .i2c_addr = 0xc2 >> 1,
  388. .ctrl = NULL,
  389. };
  390. static struct xc2028_ctrl ctrl = {
  391. .fname = XC2028_DEFAULT_FIRMWARE,
  392. .max_len = 64,
  393. .demod = XC3028_FE_ZARLINK456,
  394. .type = XC2028_AUTO,
  395. };
  396. fe = dvb_attach(xc2028_attach, dvb->fe, &cfg);
  397. if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
  398. fe->ops.tuner_ops.set_config(fe, &ctrl);
  399. }
  400. break;
  401. case CX18_CARD_YUAN_MPC718:
  402. /*
  403. * TODO
  404. * Apparently, these cards also could instead have a
  405. * DiBcom demod supported by one of the db7000 drivers
  406. */
  407. dvb->fe = dvb_attach(mt352_attach,
  408. &yuan_mpc718_mt352_demod,
  409. &cx->i2c_adap[1]);
  410. if (dvb->fe == NULL)
  411. dvb->fe = dvb_attach(zl10353_attach,
  412. &yuan_mpc718_zl10353_demod,
  413. &cx->i2c_adap[1]);
  414. if (dvb->fe != NULL) {
  415. struct dvb_frontend *fe;
  416. struct xc2028_config cfg = {
  417. .i2c_adap = &cx->i2c_adap[1],
  418. .i2c_addr = 0xc2 >> 1,
  419. .ctrl = NULL,
  420. };
  421. static struct xc2028_ctrl ctrl = {
  422. .fname = XC2028_DEFAULT_FIRMWARE,
  423. .max_len = 64,
  424. .demod = XC3028_FE_ZARLINK456,
  425. .type = XC2028_AUTO,
  426. };
  427. fe = dvb_attach(xc2028_attach, dvb->fe, &cfg);
  428. if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
  429. fe->ops.tuner_ops.set_config(fe, &ctrl);
  430. }
  431. break;
  432. default:
  433. /* No Digital Tv Support */
  434. break;
  435. }
  436. if (dvb->fe == NULL) {
  437. CX18_ERR("frontend initialization failed\n");
  438. return -1;
  439. }
  440. dvb->fe->callback = cx18_reset_tuner_gpio;
  441. ret = dvb_register_frontend(&dvb->dvb_adapter, dvb->fe);
  442. if (ret < 0) {
  443. if (dvb->fe->ops.release)
  444. dvb->fe->ops.release(dvb->fe);
  445. return ret;
  446. }
  447. /*
  448. * The firmware seems to enable the TS DMUX clock
  449. * under various circumstances. However, since we know we
  450. * might use it, let's just turn it on ourselves here.
  451. */
  452. cx18_write_reg_expect(cx,
  453. (CX18_DMUX_CLK_MASK << 16) | CX18_DMUX_CLK_MASK,
  454. CX18_CLOCK_ENABLE2,
  455. CX18_DMUX_CLK_MASK,
  456. (CX18_DMUX_CLK_MASK << 16) | CX18_DMUX_CLK_MASK);
  457. return ret;
  458. }