dme1737.c 74 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570
  1. /*
  2. * dme1737.c - Driver for the SMSC DME1737, Asus A8000, SMSC SCH311x and
  3. * SCH5027 Super-I/O chips integrated hardware monitoring features.
  4. * Copyright (c) 2007, 2008 Juerg Haefliger <juergh@gmail.com>
  5. *
  6. * This driver is an I2C/ISA hybrid, meaning that it uses the I2C bus to access
  7. * the chip registers if a DME1737, A8000, or SCH5027 is found and the ISA bus
  8. * if a SCH311x chip is found. Both types of chips have very similar hardware
  9. * monitoring capabilities but differ in the way they can be accessed.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/slab.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/i2c.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/hwmon.h>
  32. #include <linux/hwmon-sysfs.h>
  33. #include <linux/hwmon-vid.h>
  34. #include <linux/err.h>
  35. #include <linux/mutex.h>
  36. #include <linux/acpi.h>
  37. #include <linux/io.h>
  38. /* ISA device, if found */
  39. static struct platform_device *pdev;
  40. /* Module load parameters */
  41. static int force_start;
  42. module_param(force_start, bool, 0);
  43. MODULE_PARM_DESC(force_start, "Force the chip to start monitoring inputs");
  44. static unsigned short force_id;
  45. module_param(force_id, ushort, 0);
  46. MODULE_PARM_DESC(force_id, "Override the detected device ID");
  47. static int probe_all_addr;
  48. module_param(probe_all_addr, bool, 0);
  49. MODULE_PARM_DESC(probe_all_addr, "Include probing of non-standard LPC "
  50. "addresses");
  51. /* Addresses to scan */
  52. static const unsigned short normal_i2c[] = {0x2c, 0x2d, 0x2e, I2C_CLIENT_END};
  53. /* Insmod parameters */
  54. I2C_CLIENT_INSMOD_2(dme1737, sch5027);
  55. /* ISA chip types */
  56. enum isa_chips { sch311x = sch5027 + 1 };
  57. /* ---------------------------------------------------------------------
  58. * Registers
  59. *
  60. * The sensors are defined as follows:
  61. *
  62. * Voltages Temperatures
  63. * -------- ------------
  64. * in0 +5VTR (+5V stdby) temp1 Remote diode 1
  65. * in1 Vccp (proc core) temp2 Internal temp
  66. * in2 VCC (internal +3.3V) temp3 Remote diode 2
  67. * in3 +5V
  68. * in4 +12V
  69. * in5 VTR (+3.3V stby)
  70. * in6 Vbat
  71. *
  72. * --------------------------------------------------------------------- */
  73. /* Voltages (in) numbered 0-6 (ix) */
  74. #define DME1737_REG_IN(ix) ((ix) < 5 ? 0x20 + (ix) \
  75. : 0x94 + (ix))
  76. #define DME1737_REG_IN_MIN(ix) ((ix) < 5 ? 0x44 + (ix) * 2 \
  77. : 0x91 + (ix) * 2)
  78. #define DME1737_REG_IN_MAX(ix) ((ix) < 5 ? 0x45 + (ix) * 2 \
  79. : 0x92 + (ix) * 2)
  80. /* Temperatures (temp) numbered 0-2 (ix) */
  81. #define DME1737_REG_TEMP(ix) (0x25 + (ix))
  82. #define DME1737_REG_TEMP_MIN(ix) (0x4e + (ix) * 2)
  83. #define DME1737_REG_TEMP_MAX(ix) (0x4f + (ix) * 2)
  84. #define DME1737_REG_TEMP_OFFSET(ix) ((ix) == 0 ? 0x1f \
  85. : 0x1c + (ix))
  86. /* Voltage and temperature LSBs
  87. * The LSBs (4 bits each) are stored in 5 registers with the following layouts:
  88. * IN_TEMP_LSB(0) = [in5, in6]
  89. * IN_TEMP_LSB(1) = [temp3, temp1]
  90. * IN_TEMP_LSB(2) = [in4, temp2]
  91. * IN_TEMP_LSB(3) = [in3, in0]
  92. * IN_TEMP_LSB(4) = [in2, in1] */
  93. #define DME1737_REG_IN_TEMP_LSB(ix) (0x84 + (ix))
  94. static const u8 DME1737_REG_IN_LSB[] = {3, 4, 4, 3, 2, 0, 0};
  95. static const u8 DME1737_REG_IN_LSB_SHL[] = {4, 4, 0, 0, 0, 0, 4};
  96. static const u8 DME1737_REG_TEMP_LSB[] = {1, 2, 1};
  97. static const u8 DME1737_REG_TEMP_LSB_SHL[] = {4, 4, 0};
  98. /* Fans numbered 0-5 (ix) */
  99. #define DME1737_REG_FAN(ix) ((ix) < 4 ? 0x28 + (ix) * 2 \
  100. : 0xa1 + (ix) * 2)
  101. #define DME1737_REG_FAN_MIN(ix) ((ix) < 4 ? 0x54 + (ix) * 2 \
  102. : 0xa5 + (ix) * 2)
  103. #define DME1737_REG_FAN_OPT(ix) ((ix) < 4 ? 0x90 + (ix) \
  104. : 0xb2 + (ix))
  105. #define DME1737_REG_FAN_MAX(ix) (0xb4 + (ix)) /* only for fan[4-5] */
  106. /* PWMs numbered 0-2, 4-5 (ix) */
  107. #define DME1737_REG_PWM(ix) ((ix) < 3 ? 0x30 + (ix) \
  108. : 0xa1 + (ix))
  109. #define DME1737_REG_PWM_CONFIG(ix) (0x5c + (ix)) /* only for pwm[0-2] */
  110. #define DME1737_REG_PWM_MIN(ix) (0x64 + (ix)) /* only for pwm[0-2] */
  111. #define DME1737_REG_PWM_FREQ(ix) ((ix) < 3 ? 0x5f + (ix) \
  112. : 0xa3 + (ix))
  113. /* The layout of the ramp rate registers is different from the other pwm
  114. * registers. The bits for the 3 PWMs are stored in 2 registers:
  115. * PWM_RR(0) = [OFF3, OFF2, OFF1, RES, RR1E, RR1-2, RR1-1, RR1-0]
  116. * PWM_RR(1) = [RR2E, RR2-2, RR2-1, RR2-0, RR3E, RR3-2, RR3-1, RR3-0] */
  117. #define DME1737_REG_PWM_RR(ix) (0x62 + (ix)) /* only for pwm[0-2] */
  118. /* Thermal zones 0-2 */
  119. #define DME1737_REG_ZONE_LOW(ix) (0x67 + (ix))
  120. #define DME1737_REG_ZONE_ABS(ix) (0x6a + (ix))
  121. /* The layout of the hysteresis registers is different from the other zone
  122. * registers. The bits for the 3 zones are stored in 2 registers:
  123. * ZONE_HYST(0) = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  124. * ZONE_HYST(1) = [H3-3, H3-2, H3-1, H3-0, RES, RES, RES, RES] */
  125. #define DME1737_REG_ZONE_HYST(ix) (0x6d + (ix))
  126. /* Alarm registers and bit mapping
  127. * The 3 8-bit alarm registers will be concatenated to a single 32-bit
  128. * alarm value [0, ALARM3, ALARM2, ALARM1]. */
  129. #define DME1737_REG_ALARM1 0x41
  130. #define DME1737_REG_ALARM2 0x42
  131. #define DME1737_REG_ALARM3 0x83
  132. static const u8 DME1737_BIT_ALARM_IN[] = {0, 1, 2, 3, 8, 16, 17};
  133. static const u8 DME1737_BIT_ALARM_TEMP[] = {4, 5, 6};
  134. static const u8 DME1737_BIT_ALARM_FAN[] = {10, 11, 12, 13, 22, 23};
  135. /* Miscellaneous registers */
  136. #define DME1737_REG_DEVICE 0x3d
  137. #define DME1737_REG_COMPANY 0x3e
  138. #define DME1737_REG_VERSTEP 0x3f
  139. #define DME1737_REG_CONFIG 0x40
  140. #define DME1737_REG_CONFIG2 0x7f
  141. #define DME1737_REG_VID 0x43
  142. #define DME1737_REG_TACH_PWM 0x81
  143. /* ---------------------------------------------------------------------
  144. * Misc defines
  145. * --------------------------------------------------------------------- */
  146. /* Chip identification */
  147. #define DME1737_COMPANY_SMSC 0x5c
  148. #define DME1737_VERSTEP 0x88
  149. #define DME1737_VERSTEP_MASK 0xf8
  150. #define SCH311X_DEVICE 0x8c
  151. #define SCH5027_VERSTEP 0x69
  152. /* Length of ISA address segment */
  153. #define DME1737_EXTENT 2
  154. /* ---------------------------------------------------------------------
  155. * Data structures and manipulation thereof
  156. * --------------------------------------------------------------------- */
  157. struct dme1737_data {
  158. struct i2c_client *client; /* for I2C devices only */
  159. struct device *hwmon_dev;
  160. const char *name;
  161. unsigned int addr; /* for ISA devices only */
  162. struct mutex update_lock;
  163. int valid; /* !=0 if following fields are valid */
  164. unsigned long last_update; /* in jiffies */
  165. unsigned long last_vbat; /* in jiffies */
  166. enum chips type;
  167. const int *in_nominal; /* pointer to IN_NOMINAL array */
  168. u8 vid;
  169. u8 pwm_rr_en;
  170. u8 has_pwm;
  171. u8 has_fan;
  172. /* Register values */
  173. u16 in[7];
  174. u8 in_min[7];
  175. u8 in_max[7];
  176. s16 temp[3];
  177. s8 temp_min[3];
  178. s8 temp_max[3];
  179. s8 temp_offset[3];
  180. u8 config;
  181. u8 config2;
  182. u8 vrm;
  183. u16 fan[6];
  184. u16 fan_min[6];
  185. u8 fan_max[2];
  186. u8 fan_opt[6];
  187. u8 pwm[6];
  188. u8 pwm_min[3];
  189. u8 pwm_config[3];
  190. u8 pwm_acz[3];
  191. u8 pwm_freq[6];
  192. u8 pwm_rr[2];
  193. u8 zone_low[3];
  194. u8 zone_abs[3];
  195. u8 zone_hyst[2];
  196. u32 alarms;
  197. };
  198. /* Nominal voltage values */
  199. static const int IN_NOMINAL_DME1737[] = {5000, 2250, 3300, 5000, 12000, 3300,
  200. 3300};
  201. static const int IN_NOMINAL_SCH311x[] = {2500, 1500, 3300, 5000, 12000, 3300,
  202. 3300};
  203. static const int IN_NOMINAL_SCH5027[] = {5000, 2250, 3300, 1125, 1125, 3300,
  204. 3300};
  205. #define IN_NOMINAL(type) ((type) == sch311x ? IN_NOMINAL_SCH311x : \
  206. (type) == sch5027 ? IN_NOMINAL_SCH5027 : \
  207. IN_NOMINAL_DME1737)
  208. /* Voltage input
  209. * Voltage inputs have 16 bits resolution, limit values have 8 bits
  210. * resolution. */
  211. static inline int IN_FROM_REG(int reg, int nominal, int res)
  212. {
  213. return (reg * nominal + (3 << (res - 3))) / (3 << (res - 2));
  214. }
  215. static inline int IN_TO_REG(int val, int nominal)
  216. {
  217. return SENSORS_LIMIT((val * 192 + nominal / 2) / nominal, 0, 255);
  218. }
  219. /* Temperature input
  220. * The register values represent temperatures in 2's complement notation from
  221. * -127 degrees C to +127 degrees C. Temp inputs have 16 bits resolution, limit
  222. * values have 8 bits resolution. */
  223. static inline int TEMP_FROM_REG(int reg, int res)
  224. {
  225. return (reg * 1000) >> (res - 8);
  226. }
  227. static inline int TEMP_TO_REG(int val)
  228. {
  229. return SENSORS_LIMIT((val < 0 ? val - 500 : val + 500) / 1000,
  230. -128, 127);
  231. }
  232. /* Temperature range */
  233. static const int TEMP_RANGE[] = {2000, 2500, 3333, 4000, 5000, 6666, 8000,
  234. 10000, 13333, 16000, 20000, 26666, 32000,
  235. 40000, 53333, 80000};
  236. static inline int TEMP_RANGE_FROM_REG(int reg)
  237. {
  238. return TEMP_RANGE[(reg >> 4) & 0x0f];
  239. }
  240. static int TEMP_RANGE_TO_REG(int val, int reg)
  241. {
  242. int i;
  243. for (i = 15; i > 0; i--) {
  244. if (val > (TEMP_RANGE[i] + TEMP_RANGE[i - 1] + 1) / 2) {
  245. break;
  246. }
  247. }
  248. return (reg & 0x0f) | (i << 4);
  249. }
  250. /* Temperature hysteresis
  251. * Register layout:
  252. * reg[0] = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  253. * reg[1] = [H3-3, H3-2, H3-1, H3-0, xxxx, xxxx, xxxx, xxxx] */
  254. static inline int TEMP_HYST_FROM_REG(int reg, int ix)
  255. {
  256. return (((ix == 1) ? reg : reg >> 4) & 0x0f) * 1000;
  257. }
  258. static inline int TEMP_HYST_TO_REG(int val, int ix, int reg)
  259. {
  260. int hyst = SENSORS_LIMIT((val + 500) / 1000, 0, 15);
  261. return (ix == 1) ? (reg & 0xf0) | hyst : (reg & 0x0f) | (hyst << 4);
  262. }
  263. /* Fan input RPM */
  264. static inline int FAN_FROM_REG(int reg, int tpc)
  265. {
  266. if (tpc) {
  267. return tpc * reg;
  268. } else {
  269. return (reg == 0 || reg == 0xffff) ? 0 : 90000 * 60 / reg;
  270. }
  271. }
  272. static inline int FAN_TO_REG(int val, int tpc)
  273. {
  274. if (tpc) {
  275. return SENSORS_LIMIT(val / tpc, 0, 0xffff);
  276. } else {
  277. return (val <= 0) ? 0xffff :
  278. SENSORS_LIMIT(90000 * 60 / val, 0, 0xfffe);
  279. }
  280. }
  281. /* Fan TPC (tach pulse count)
  282. * Converts a register value to a TPC multiplier or returns 0 if the tachometer
  283. * is configured in legacy (non-tpc) mode */
  284. static inline int FAN_TPC_FROM_REG(int reg)
  285. {
  286. return (reg & 0x20) ? 0 : 60 >> (reg & 0x03);
  287. }
  288. /* Fan type
  289. * The type of a fan is expressed in number of pulses-per-revolution that it
  290. * emits */
  291. static inline int FAN_TYPE_FROM_REG(int reg)
  292. {
  293. int edge = (reg >> 1) & 0x03;
  294. return (edge > 0) ? 1 << (edge - 1) : 0;
  295. }
  296. static inline int FAN_TYPE_TO_REG(int val, int reg)
  297. {
  298. int edge = (val == 4) ? 3 : val;
  299. return (reg & 0xf9) | (edge << 1);
  300. }
  301. /* Fan max RPM */
  302. static const int FAN_MAX[] = {0x54, 0x38, 0x2a, 0x21, 0x1c, 0x18, 0x15, 0x12,
  303. 0x11, 0x0f, 0x0e};
  304. static int FAN_MAX_FROM_REG(int reg)
  305. {
  306. int i;
  307. for (i = 10; i > 0; i--) {
  308. if (reg == FAN_MAX[i]) {
  309. break;
  310. }
  311. }
  312. return 1000 + i * 500;
  313. }
  314. static int FAN_MAX_TO_REG(int val)
  315. {
  316. int i;
  317. for (i = 10; i > 0; i--) {
  318. if (val > (1000 + (i - 1) * 500)) {
  319. break;
  320. }
  321. }
  322. return FAN_MAX[i];
  323. }
  324. /* PWM enable
  325. * Register to enable mapping:
  326. * 000: 2 fan on zone 1 auto
  327. * 001: 2 fan on zone 2 auto
  328. * 010: 2 fan on zone 3 auto
  329. * 011: 0 fan full on
  330. * 100: -1 fan disabled
  331. * 101: 2 fan on hottest of zones 2,3 auto
  332. * 110: 2 fan on hottest of zones 1,2,3 auto
  333. * 111: 1 fan in manual mode */
  334. static inline int PWM_EN_FROM_REG(int reg)
  335. {
  336. static const int en[] = {2, 2, 2, 0, -1, 2, 2, 1};
  337. return en[(reg >> 5) & 0x07];
  338. }
  339. static inline int PWM_EN_TO_REG(int val, int reg)
  340. {
  341. int en = (val == 1) ? 7 : 3;
  342. return (reg & 0x1f) | ((en & 0x07) << 5);
  343. }
  344. /* PWM auto channels zone
  345. * Register to auto channels zone mapping (ACZ is a bitfield with bit x
  346. * corresponding to zone x+1):
  347. * 000: 001 fan on zone 1 auto
  348. * 001: 010 fan on zone 2 auto
  349. * 010: 100 fan on zone 3 auto
  350. * 011: 000 fan full on
  351. * 100: 000 fan disabled
  352. * 101: 110 fan on hottest of zones 2,3 auto
  353. * 110: 111 fan on hottest of zones 1,2,3 auto
  354. * 111: 000 fan in manual mode */
  355. static inline int PWM_ACZ_FROM_REG(int reg)
  356. {
  357. static const int acz[] = {1, 2, 4, 0, 0, 6, 7, 0};
  358. return acz[(reg >> 5) & 0x07];
  359. }
  360. static inline int PWM_ACZ_TO_REG(int val, int reg)
  361. {
  362. int acz = (val == 4) ? 2 : val - 1;
  363. return (reg & 0x1f) | ((acz & 0x07) << 5);
  364. }
  365. /* PWM frequency */
  366. static const int PWM_FREQ[] = {11, 15, 22, 29, 35, 44, 59, 88,
  367. 15000, 20000, 30000, 25000, 0, 0, 0, 0};
  368. static inline int PWM_FREQ_FROM_REG(int reg)
  369. {
  370. return PWM_FREQ[reg & 0x0f];
  371. }
  372. static int PWM_FREQ_TO_REG(int val, int reg)
  373. {
  374. int i;
  375. /* the first two cases are special - stupid chip design! */
  376. if (val > 27500) {
  377. i = 10;
  378. } else if (val > 22500) {
  379. i = 11;
  380. } else {
  381. for (i = 9; i > 0; i--) {
  382. if (val > (PWM_FREQ[i] + PWM_FREQ[i - 1] + 1) / 2) {
  383. break;
  384. }
  385. }
  386. }
  387. return (reg & 0xf0) | i;
  388. }
  389. /* PWM ramp rate
  390. * Register layout:
  391. * reg[0] = [OFF3, OFF2, OFF1, RES, RR1-E, RR1-2, RR1-1, RR1-0]
  392. * reg[1] = [RR2-E, RR2-2, RR2-1, RR2-0, RR3-E, RR3-2, RR3-1, RR3-0] */
  393. static const u8 PWM_RR[] = {206, 104, 69, 41, 26, 18, 10, 5};
  394. static inline int PWM_RR_FROM_REG(int reg, int ix)
  395. {
  396. int rr = (ix == 1) ? reg >> 4 : reg;
  397. return (rr & 0x08) ? PWM_RR[rr & 0x07] : 0;
  398. }
  399. static int PWM_RR_TO_REG(int val, int ix, int reg)
  400. {
  401. int i;
  402. for (i = 0; i < 7; i++) {
  403. if (val > (PWM_RR[i] + PWM_RR[i + 1] + 1) / 2) {
  404. break;
  405. }
  406. }
  407. return (ix == 1) ? (reg & 0x8f) | (i << 4) : (reg & 0xf8) | i;
  408. }
  409. /* PWM ramp rate enable */
  410. static inline int PWM_RR_EN_FROM_REG(int reg, int ix)
  411. {
  412. return PWM_RR_FROM_REG(reg, ix) ? 1 : 0;
  413. }
  414. static inline int PWM_RR_EN_TO_REG(int val, int ix, int reg)
  415. {
  416. int en = (ix == 1) ? 0x80 : 0x08;
  417. return val ? reg | en : reg & ~en;
  418. }
  419. /* PWM min/off
  420. * The PWM min/off bits are part of the PMW ramp rate register 0 (see above for
  421. * the register layout). */
  422. static inline int PWM_OFF_FROM_REG(int reg, int ix)
  423. {
  424. return (reg >> (ix + 5)) & 0x01;
  425. }
  426. static inline int PWM_OFF_TO_REG(int val, int ix, int reg)
  427. {
  428. return (reg & ~(1 << (ix + 5))) | ((val & 0x01) << (ix + 5));
  429. }
  430. /* ---------------------------------------------------------------------
  431. * Device I/O access
  432. *
  433. * ISA access is performed through an index/data register pair and needs to
  434. * be protected by a mutex during runtime (not required for initialization).
  435. * We use data->update_lock for this and need to ensure that we acquire it
  436. * before calling dme1737_read or dme1737_write.
  437. * --------------------------------------------------------------------- */
  438. static u8 dme1737_read(const struct dme1737_data *data, u8 reg)
  439. {
  440. struct i2c_client *client = data->client;
  441. s32 val;
  442. if (client) { /* I2C device */
  443. val = i2c_smbus_read_byte_data(client, reg);
  444. if (val < 0) {
  445. dev_warn(&client->dev, "Read from register "
  446. "0x%02x failed! Please report to the driver "
  447. "maintainer.\n", reg);
  448. }
  449. } else { /* ISA device */
  450. outb(reg, data->addr);
  451. val = inb(data->addr + 1);
  452. }
  453. return val;
  454. }
  455. static s32 dme1737_write(const struct dme1737_data *data, u8 reg, u8 val)
  456. {
  457. struct i2c_client *client = data->client;
  458. s32 res = 0;
  459. if (client) { /* I2C device */
  460. res = i2c_smbus_write_byte_data(client, reg, val);
  461. if (res < 0) {
  462. dev_warn(&client->dev, "Write to register "
  463. "0x%02x failed! Please report to the driver "
  464. "maintainer.\n", reg);
  465. }
  466. } else { /* ISA device */
  467. outb(reg, data->addr);
  468. outb(val, data->addr + 1);
  469. }
  470. return res;
  471. }
  472. static struct dme1737_data *dme1737_update_device(struct device *dev)
  473. {
  474. struct dme1737_data *data = dev_get_drvdata(dev);
  475. int ix;
  476. u8 lsb[5];
  477. mutex_lock(&data->update_lock);
  478. /* Enable a Vbat monitoring cycle every 10 mins */
  479. if (time_after(jiffies, data->last_vbat + 600 * HZ) || !data->valid) {
  480. dme1737_write(data, DME1737_REG_CONFIG, dme1737_read(data,
  481. DME1737_REG_CONFIG) | 0x10);
  482. data->last_vbat = jiffies;
  483. }
  484. /* Sample register contents every 1 sec */
  485. if (time_after(jiffies, data->last_update + HZ) || !data->valid) {
  486. if (data->type == dme1737) {
  487. data->vid = dme1737_read(data, DME1737_REG_VID) &
  488. 0x3f;
  489. }
  490. /* In (voltage) registers */
  491. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  492. /* Voltage inputs are stored as 16 bit values even
  493. * though they have only 12 bits resolution. This is
  494. * to make it consistent with the temp inputs. */
  495. data->in[ix] = dme1737_read(data,
  496. DME1737_REG_IN(ix)) << 8;
  497. data->in_min[ix] = dme1737_read(data,
  498. DME1737_REG_IN_MIN(ix));
  499. data->in_max[ix] = dme1737_read(data,
  500. DME1737_REG_IN_MAX(ix));
  501. }
  502. /* Temp registers */
  503. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  504. /* Temp inputs are stored as 16 bit values even
  505. * though they have only 12 bits resolution. This is
  506. * to take advantage of implicit conversions between
  507. * register values (2's complement) and temp values
  508. * (signed decimal). */
  509. data->temp[ix] = dme1737_read(data,
  510. DME1737_REG_TEMP(ix)) << 8;
  511. data->temp_min[ix] = dme1737_read(data,
  512. DME1737_REG_TEMP_MIN(ix));
  513. data->temp_max[ix] = dme1737_read(data,
  514. DME1737_REG_TEMP_MAX(ix));
  515. if (data->type != sch5027) {
  516. data->temp_offset[ix] = dme1737_read(data,
  517. DME1737_REG_TEMP_OFFSET(ix));
  518. }
  519. }
  520. /* In and temp LSB registers
  521. * The LSBs are latched when the MSBs are read, so the order in
  522. * which the registers are read (MSB first, then LSB) is
  523. * important! */
  524. for (ix = 0; ix < ARRAY_SIZE(lsb); ix++) {
  525. lsb[ix] = dme1737_read(data,
  526. DME1737_REG_IN_TEMP_LSB(ix));
  527. }
  528. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  529. data->in[ix] |= (lsb[DME1737_REG_IN_LSB[ix]] <<
  530. DME1737_REG_IN_LSB_SHL[ix]) & 0xf0;
  531. }
  532. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  533. data->temp[ix] |= (lsb[DME1737_REG_TEMP_LSB[ix]] <<
  534. DME1737_REG_TEMP_LSB_SHL[ix]) & 0xf0;
  535. }
  536. /* Fan registers */
  537. for (ix = 0; ix < ARRAY_SIZE(data->fan); ix++) {
  538. /* Skip reading registers if optional fans are not
  539. * present */
  540. if (!(data->has_fan & (1 << ix))) {
  541. continue;
  542. }
  543. data->fan[ix] = dme1737_read(data,
  544. DME1737_REG_FAN(ix));
  545. data->fan[ix] |= dme1737_read(data,
  546. DME1737_REG_FAN(ix) + 1) << 8;
  547. data->fan_min[ix] = dme1737_read(data,
  548. DME1737_REG_FAN_MIN(ix));
  549. data->fan_min[ix] |= dme1737_read(data,
  550. DME1737_REG_FAN_MIN(ix) + 1) << 8;
  551. data->fan_opt[ix] = dme1737_read(data,
  552. DME1737_REG_FAN_OPT(ix));
  553. /* fan_max exists only for fan[5-6] */
  554. if (ix > 3) {
  555. data->fan_max[ix - 4] = dme1737_read(data,
  556. DME1737_REG_FAN_MAX(ix));
  557. }
  558. }
  559. /* PWM registers */
  560. for (ix = 0; ix < ARRAY_SIZE(data->pwm); ix++) {
  561. /* Skip reading registers if optional PWMs are not
  562. * present */
  563. if (!(data->has_pwm & (1 << ix))) {
  564. continue;
  565. }
  566. data->pwm[ix] = dme1737_read(data,
  567. DME1737_REG_PWM(ix));
  568. data->pwm_freq[ix] = dme1737_read(data,
  569. DME1737_REG_PWM_FREQ(ix));
  570. /* pwm_config and pwm_min exist only for pwm[1-3] */
  571. if (ix < 3) {
  572. data->pwm_config[ix] = dme1737_read(data,
  573. DME1737_REG_PWM_CONFIG(ix));
  574. data->pwm_min[ix] = dme1737_read(data,
  575. DME1737_REG_PWM_MIN(ix));
  576. }
  577. }
  578. for (ix = 0; ix < ARRAY_SIZE(data->pwm_rr); ix++) {
  579. data->pwm_rr[ix] = dme1737_read(data,
  580. DME1737_REG_PWM_RR(ix));
  581. }
  582. /* Thermal zone registers */
  583. for (ix = 0; ix < ARRAY_SIZE(data->zone_low); ix++) {
  584. data->zone_low[ix] = dme1737_read(data,
  585. DME1737_REG_ZONE_LOW(ix));
  586. data->zone_abs[ix] = dme1737_read(data,
  587. DME1737_REG_ZONE_ABS(ix));
  588. }
  589. if (data->type != sch5027) {
  590. for (ix = 0; ix < ARRAY_SIZE(data->zone_hyst); ix++) {
  591. data->zone_hyst[ix] = dme1737_read(data,
  592. DME1737_REG_ZONE_HYST(ix));
  593. }
  594. }
  595. /* Alarm registers */
  596. data->alarms = dme1737_read(data,
  597. DME1737_REG_ALARM1);
  598. /* Bit 7 tells us if the other alarm registers are non-zero and
  599. * therefore also need to be read */
  600. if (data->alarms & 0x80) {
  601. data->alarms |= dme1737_read(data,
  602. DME1737_REG_ALARM2) << 8;
  603. data->alarms |= dme1737_read(data,
  604. DME1737_REG_ALARM3) << 16;
  605. }
  606. /* The ISA chips require explicit clearing of alarm bits.
  607. * Don't worry, an alarm will come back if the condition
  608. * that causes it still exists */
  609. if (!data->client) {
  610. if (data->alarms & 0xff0000) {
  611. dme1737_write(data, DME1737_REG_ALARM3,
  612. 0xff);
  613. }
  614. if (data->alarms & 0xff00) {
  615. dme1737_write(data, DME1737_REG_ALARM2,
  616. 0xff);
  617. }
  618. if (data->alarms & 0xff) {
  619. dme1737_write(data, DME1737_REG_ALARM1,
  620. 0xff);
  621. }
  622. }
  623. data->last_update = jiffies;
  624. data->valid = 1;
  625. }
  626. mutex_unlock(&data->update_lock);
  627. return data;
  628. }
  629. /* ---------------------------------------------------------------------
  630. * Voltage sysfs attributes
  631. * ix = [0-5]
  632. * --------------------------------------------------------------------- */
  633. #define SYS_IN_INPUT 0
  634. #define SYS_IN_MIN 1
  635. #define SYS_IN_MAX 2
  636. #define SYS_IN_ALARM 3
  637. static ssize_t show_in(struct device *dev, struct device_attribute *attr,
  638. char *buf)
  639. {
  640. struct dme1737_data *data = dme1737_update_device(dev);
  641. struct sensor_device_attribute_2
  642. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  643. int ix = sensor_attr_2->index;
  644. int fn = sensor_attr_2->nr;
  645. int res;
  646. switch (fn) {
  647. case SYS_IN_INPUT:
  648. res = IN_FROM_REG(data->in[ix], data->in_nominal[ix], 16);
  649. break;
  650. case SYS_IN_MIN:
  651. res = IN_FROM_REG(data->in_min[ix], data->in_nominal[ix], 8);
  652. break;
  653. case SYS_IN_MAX:
  654. res = IN_FROM_REG(data->in_max[ix], data->in_nominal[ix], 8);
  655. break;
  656. case SYS_IN_ALARM:
  657. res = (data->alarms >> DME1737_BIT_ALARM_IN[ix]) & 0x01;
  658. break;
  659. default:
  660. res = 0;
  661. dev_dbg(dev, "Unknown function %d.\n", fn);
  662. }
  663. return sprintf(buf, "%d\n", res);
  664. }
  665. static ssize_t set_in(struct device *dev, struct device_attribute *attr,
  666. const char *buf, size_t count)
  667. {
  668. struct dme1737_data *data = dev_get_drvdata(dev);
  669. struct sensor_device_attribute_2
  670. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  671. int ix = sensor_attr_2->index;
  672. int fn = sensor_attr_2->nr;
  673. long val = simple_strtol(buf, NULL, 10);
  674. mutex_lock(&data->update_lock);
  675. switch (fn) {
  676. case SYS_IN_MIN:
  677. data->in_min[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  678. dme1737_write(data, DME1737_REG_IN_MIN(ix),
  679. data->in_min[ix]);
  680. break;
  681. case SYS_IN_MAX:
  682. data->in_max[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  683. dme1737_write(data, DME1737_REG_IN_MAX(ix),
  684. data->in_max[ix]);
  685. break;
  686. default:
  687. dev_dbg(dev, "Unknown function %d.\n", fn);
  688. }
  689. mutex_unlock(&data->update_lock);
  690. return count;
  691. }
  692. /* ---------------------------------------------------------------------
  693. * Temperature sysfs attributes
  694. * ix = [0-2]
  695. * --------------------------------------------------------------------- */
  696. #define SYS_TEMP_INPUT 0
  697. #define SYS_TEMP_MIN 1
  698. #define SYS_TEMP_MAX 2
  699. #define SYS_TEMP_OFFSET 3
  700. #define SYS_TEMP_ALARM 4
  701. #define SYS_TEMP_FAULT 5
  702. static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
  703. char *buf)
  704. {
  705. struct dme1737_data *data = dme1737_update_device(dev);
  706. struct sensor_device_attribute_2
  707. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  708. int ix = sensor_attr_2->index;
  709. int fn = sensor_attr_2->nr;
  710. int res;
  711. switch (fn) {
  712. case SYS_TEMP_INPUT:
  713. res = TEMP_FROM_REG(data->temp[ix], 16);
  714. break;
  715. case SYS_TEMP_MIN:
  716. res = TEMP_FROM_REG(data->temp_min[ix], 8);
  717. break;
  718. case SYS_TEMP_MAX:
  719. res = TEMP_FROM_REG(data->temp_max[ix], 8);
  720. break;
  721. case SYS_TEMP_OFFSET:
  722. res = TEMP_FROM_REG(data->temp_offset[ix], 8);
  723. break;
  724. case SYS_TEMP_ALARM:
  725. res = (data->alarms >> DME1737_BIT_ALARM_TEMP[ix]) & 0x01;
  726. break;
  727. case SYS_TEMP_FAULT:
  728. res = (((u16)data->temp[ix] & 0xff00) == 0x8000);
  729. break;
  730. default:
  731. res = 0;
  732. dev_dbg(dev, "Unknown function %d.\n", fn);
  733. }
  734. return sprintf(buf, "%d\n", res);
  735. }
  736. static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
  737. const char *buf, size_t count)
  738. {
  739. struct dme1737_data *data = dev_get_drvdata(dev);
  740. struct sensor_device_attribute_2
  741. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  742. int ix = sensor_attr_2->index;
  743. int fn = sensor_attr_2->nr;
  744. long val = simple_strtol(buf, NULL, 10);
  745. mutex_lock(&data->update_lock);
  746. switch (fn) {
  747. case SYS_TEMP_MIN:
  748. data->temp_min[ix] = TEMP_TO_REG(val);
  749. dme1737_write(data, DME1737_REG_TEMP_MIN(ix),
  750. data->temp_min[ix]);
  751. break;
  752. case SYS_TEMP_MAX:
  753. data->temp_max[ix] = TEMP_TO_REG(val);
  754. dme1737_write(data, DME1737_REG_TEMP_MAX(ix),
  755. data->temp_max[ix]);
  756. break;
  757. case SYS_TEMP_OFFSET:
  758. data->temp_offset[ix] = TEMP_TO_REG(val);
  759. dme1737_write(data, DME1737_REG_TEMP_OFFSET(ix),
  760. data->temp_offset[ix]);
  761. break;
  762. default:
  763. dev_dbg(dev, "Unknown function %d.\n", fn);
  764. }
  765. mutex_unlock(&data->update_lock);
  766. return count;
  767. }
  768. /* ---------------------------------------------------------------------
  769. * Zone sysfs attributes
  770. * ix = [0-2]
  771. * --------------------------------------------------------------------- */
  772. #define SYS_ZONE_AUTO_CHANNELS_TEMP 0
  773. #define SYS_ZONE_AUTO_POINT1_TEMP_HYST 1
  774. #define SYS_ZONE_AUTO_POINT1_TEMP 2
  775. #define SYS_ZONE_AUTO_POINT2_TEMP 3
  776. #define SYS_ZONE_AUTO_POINT3_TEMP 4
  777. static ssize_t show_zone(struct device *dev, struct device_attribute *attr,
  778. char *buf)
  779. {
  780. struct dme1737_data *data = dme1737_update_device(dev);
  781. struct sensor_device_attribute_2
  782. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  783. int ix = sensor_attr_2->index;
  784. int fn = sensor_attr_2->nr;
  785. int res;
  786. switch (fn) {
  787. case SYS_ZONE_AUTO_CHANNELS_TEMP:
  788. /* check config2 for non-standard temp-to-zone mapping */
  789. if ((ix == 1) && (data->config2 & 0x02)) {
  790. res = 4;
  791. } else {
  792. res = 1 << ix;
  793. }
  794. break;
  795. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  796. res = TEMP_FROM_REG(data->zone_low[ix], 8) -
  797. TEMP_HYST_FROM_REG(data->zone_hyst[ix == 2], ix);
  798. break;
  799. case SYS_ZONE_AUTO_POINT1_TEMP:
  800. res = TEMP_FROM_REG(data->zone_low[ix], 8);
  801. break;
  802. case SYS_ZONE_AUTO_POINT2_TEMP:
  803. /* pwm_freq holds the temp range bits in the upper nibble */
  804. res = TEMP_FROM_REG(data->zone_low[ix], 8) +
  805. TEMP_RANGE_FROM_REG(data->pwm_freq[ix]);
  806. break;
  807. case SYS_ZONE_AUTO_POINT3_TEMP:
  808. res = TEMP_FROM_REG(data->zone_abs[ix], 8);
  809. break;
  810. default:
  811. res = 0;
  812. dev_dbg(dev, "Unknown function %d.\n", fn);
  813. }
  814. return sprintf(buf, "%d\n", res);
  815. }
  816. static ssize_t set_zone(struct device *dev, struct device_attribute *attr,
  817. const char *buf, size_t count)
  818. {
  819. struct dme1737_data *data = dev_get_drvdata(dev);
  820. struct sensor_device_attribute_2
  821. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  822. int ix = sensor_attr_2->index;
  823. int fn = sensor_attr_2->nr;
  824. long val = simple_strtol(buf, NULL, 10);
  825. mutex_lock(&data->update_lock);
  826. switch (fn) {
  827. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  828. /* Refresh the cache */
  829. data->zone_low[ix] = dme1737_read(data,
  830. DME1737_REG_ZONE_LOW(ix));
  831. /* Modify the temp hyst value */
  832. data->zone_hyst[ix == 2] = TEMP_HYST_TO_REG(
  833. TEMP_FROM_REG(data->zone_low[ix], 8) -
  834. val, ix, dme1737_read(data,
  835. DME1737_REG_ZONE_HYST(ix == 2)));
  836. dme1737_write(data, DME1737_REG_ZONE_HYST(ix == 2),
  837. data->zone_hyst[ix == 2]);
  838. break;
  839. case SYS_ZONE_AUTO_POINT1_TEMP:
  840. data->zone_low[ix] = TEMP_TO_REG(val);
  841. dme1737_write(data, DME1737_REG_ZONE_LOW(ix),
  842. data->zone_low[ix]);
  843. break;
  844. case SYS_ZONE_AUTO_POINT2_TEMP:
  845. /* Refresh the cache */
  846. data->zone_low[ix] = dme1737_read(data,
  847. DME1737_REG_ZONE_LOW(ix));
  848. /* Modify the temp range value (which is stored in the upper
  849. * nibble of the pwm_freq register) */
  850. data->pwm_freq[ix] = TEMP_RANGE_TO_REG(val -
  851. TEMP_FROM_REG(data->zone_low[ix], 8),
  852. dme1737_read(data,
  853. DME1737_REG_PWM_FREQ(ix)));
  854. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  855. data->pwm_freq[ix]);
  856. break;
  857. case SYS_ZONE_AUTO_POINT3_TEMP:
  858. data->zone_abs[ix] = TEMP_TO_REG(val);
  859. dme1737_write(data, DME1737_REG_ZONE_ABS(ix),
  860. data->zone_abs[ix]);
  861. break;
  862. default:
  863. dev_dbg(dev, "Unknown function %d.\n", fn);
  864. }
  865. mutex_unlock(&data->update_lock);
  866. return count;
  867. }
  868. /* ---------------------------------------------------------------------
  869. * Fan sysfs attributes
  870. * ix = [0-5]
  871. * --------------------------------------------------------------------- */
  872. #define SYS_FAN_INPUT 0
  873. #define SYS_FAN_MIN 1
  874. #define SYS_FAN_MAX 2
  875. #define SYS_FAN_ALARM 3
  876. #define SYS_FAN_TYPE 4
  877. static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
  878. char *buf)
  879. {
  880. struct dme1737_data *data = dme1737_update_device(dev);
  881. struct sensor_device_attribute_2
  882. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  883. int ix = sensor_attr_2->index;
  884. int fn = sensor_attr_2->nr;
  885. int res;
  886. switch (fn) {
  887. case SYS_FAN_INPUT:
  888. res = FAN_FROM_REG(data->fan[ix],
  889. ix < 4 ? 0 :
  890. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  891. break;
  892. case SYS_FAN_MIN:
  893. res = FAN_FROM_REG(data->fan_min[ix],
  894. ix < 4 ? 0 :
  895. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  896. break;
  897. case SYS_FAN_MAX:
  898. /* only valid for fan[5-6] */
  899. res = FAN_MAX_FROM_REG(data->fan_max[ix - 4]);
  900. break;
  901. case SYS_FAN_ALARM:
  902. res = (data->alarms >> DME1737_BIT_ALARM_FAN[ix]) & 0x01;
  903. break;
  904. case SYS_FAN_TYPE:
  905. /* only valid for fan[1-4] */
  906. res = FAN_TYPE_FROM_REG(data->fan_opt[ix]);
  907. break;
  908. default:
  909. res = 0;
  910. dev_dbg(dev, "Unknown function %d.\n", fn);
  911. }
  912. return sprintf(buf, "%d\n", res);
  913. }
  914. static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
  915. const char *buf, size_t count)
  916. {
  917. struct dme1737_data *data = dev_get_drvdata(dev);
  918. struct sensor_device_attribute_2
  919. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  920. int ix = sensor_attr_2->index;
  921. int fn = sensor_attr_2->nr;
  922. long val = simple_strtol(buf, NULL, 10);
  923. mutex_lock(&data->update_lock);
  924. switch (fn) {
  925. case SYS_FAN_MIN:
  926. if (ix < 4) {
  927. data->fan_min[ix] = FAN_TO_REG(val, 0);
  928. } else {
  929. /* Refresh the cache */
  930. data->fan_opt[ix] = dme1737_read(data,
  931. DME1737_REG_FAN_OPT(ix));
  932. /* Modify the fan min value */
  933. data->fan_min[ix] = FAN_TO_REG(val,
  934. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  935. }
  936. dme1737_write(data, DME1737_REG_FAN_MIN(ix),
  937. data->fan_min[ix] & 0xff);
  938. dme1737_write(data, DME1737_REG_FAN_MIN(ix) + 1,
  939. data->fan_min[ix] >> 8);
  940. break;
  941. case SYS_FAN_MAX:
  942. /* Only valid for fan[5-6] */
  943. data->fan_max[ix - 4] = FAN_MAX_TO_REG(val);
  944. dme1737_write(data, DME1737_REG_FAN_MAX(ix),
  945. data->fan_max[ix - 4]);
  946. break;
  947. case SYS_FAN_TYPE:
  948. /* Only valid for fan[1-4] */
  949. if (!(val == 1 || val == 2 || val == 4)) {
  950. count = -EINVAL;
  951. dev_warn(dev, "Fan type value %ld not "
  952. "supported. Choose one of 1, 2, or 4.\n",
  953. val);
  954. goto exit;
  955. }
  956. data->fan_opt[ix] = FAN_TYPE_TO_REG(val, dme1737_read(data,
  957. DME1737_REG_FAN_OPT(ix)));
  958. dme1737_write(data, DME1737_REG_FAN_OPT(ix),
  959. data->fan_opt[ix]);
  960. break;
  961. default:
  962. dev_dbg(dev, "Unknown function %d.\n", fn);
  963. }
  964. exit:
  965. mutex_unlock(&data->update_lock);
  966. return count;
  967. }
  968. /* ---------------------------------------------------------------------
  969. * PWM sysfs attributes
  970. * ix = [0-4]
  971. * --------------------------------------------------------------------- */
  972. #define SYS_PWM 0
  973. #define SYS_PWM_FREQ 1
  974. #define SYS_PWM_ENABLE 2
  975. #define SYS_PWM_RAMP_RATE 3
  976. #define SYS_PWM_AUTO_CHANNELS_ZONE 4
  977. #define SYS_PWM_AUTO_PWM_MIN 5
  978. #define SYS_PWM_AUTO_POINT1_PWM 6
  979. #define SYS_PWM_AUTO_POINT2_PWM 7
  980. static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
  981. char *buf)
  982. {
  983. struct dme1737_data *data = dme1737_update_device(dev);
  984. struct sensor_device_attribute_2
  985. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  986. int ix = sensor_attr_2->index;
  987. int fn = sensor_attr_2->nr;
  988. int res;
  989. switch (fn) {
  990. case SYS_PWM:
  991. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 0) {
  992. res = 255;
  993. } else {
  994. res = data->pwm[ix];
  995. }
  996. break;
  997. case SYS_PWM_FREQ:
  998. res = PWM_FREQ_FROM_REG(data->pwm_freq[ix]);
  999. break;
  1000. case SYS_PWM_ENABLE:
  1001. if (ix >= 3) {
  1002. res = 1; /* pwm[5-6] hard-wired to manual mode */
  1003. } else {
  1004. res = PWM_EN_FROM_REG(data->pwm_config[ix]);
  1005. }
  1006. break;
  1007. case SYS_PWM_RAMP_RATE:
  1008. /* Only valid for pwm[1-3] */
  1009. res = PWM_RR_FROM_REG(data->pwm_rr[ix > 0], ix);
  1010. break;
  1011. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1012. /* Only valid for pwm[1-3] */
  1013. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1014. res = PWM_ACZ_FROM_REG(data->pwm_config[ix]);
  1015. } else {
  1016. res = data->pwm_acz[ix];
  1017. }
  1018. break;
  1019. case SYS_PWM_AUTO_PWM_MIN:
  1020. /* Only valid for pwm[1-3] */
  1021. if (PWM_OFF_FROM_REG(data->pwm_rr[0], ix)) {
  1022. res = data->pwm_min[ix];
  1023. } else {
  1024. res = 0;
  1025. }
  1026. break;
  1027. case SYS_PWM_AUTO_POINT1_PWM:
  1028. /* Only valid for pwm[1-3] */
  1029. res = data->pwm_min[ix];
  1030. break;
  1031. case SYS_PWM_AUTO_POINT2_PWM:
  1032. /* Only valid for pwm[1-3] */
  1033. res = 255; /* hard-wired */
  1034. break;
  1035. default:
  1036. res = 0;
  1037. dev_dbg(dev, "Unknown function %d.\n", fn);
  1038. }
  1039. return sprintf(buf, "%d\n", res);
  1040. }
  1041. static struct attribute *dme1737_pwm_chmod_attr[];
  1042. static void dme1737_chmod_file(struct device*, struct attribute*, mode_t);
  1043. static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
  1044. const char *buf, size_t count)
  1045. {
  1046. struct dme1737_data *data = dev_get_drvdata(dev);
  1047. struct sensor_device_attribute_2
  1048. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1049. int ix = sensor_attr_2->index;
  1050. int fn = sensor_attr_2->nr;
  1051. long val = simple_strtol(buf, NULL, 10);
  1052. mutex_lock(&data->update_lock);
  1053. switch (fn) {
  1054. case SYS_PWM:
  1055. data->pwm[ix] = SENSORS_LIMIT(val, 0, 255);
  1056. dme1737_write(data, DME1737_REG_PWM(ix), data->pwm[ix]);
  1057. break;
  1058. case SYS_PWM_FREQ:
  1059. data->pwm_freq[ix] = PWM_FREQ_TO_REG(val, dme1737_read(data,
  1060. DME1737_REG_PWM_FREQ(ix)));
  1061. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  1062. data->pwm_freq[ix]);
  1063. break;
  1064. case SYS_PWM_ENABLE:
  1065. /* Only valid for pwm[1-3] */
  1066. if (val < 0 || val > 2) {
  1067. count = -EINVAL;
  1068. dev_warn(dev, "PWM enable %ld not "
  1069. "supported. Choose one of 0, 1, or 2.\n",
  1070. val);
  1071. goto exit;
  1072. }
  1073. /* Refresh the cache */
  1074. data->pwm_config[ix] = dme1737_read(data,
  1075. DME1737_REG_PWM_CONFIG(ix));
  1076. if (val == PWM_EN_FROM_REG(data->pwm_config[ix])) {
  1077. /* Bail out if no change */
  1078. goto exit;
  1079. }
  1080. /* Do some housekeeping if we are currently in auto mode */
  1081. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1082. /* Save the current zone channel assignment */
  1083. data->pwm_acz[ix] = PWM_ACZ_FROM_REG(
  1084. data->pwm_config[ix]);
  1085. /* Save the current ramp rate state and disable it */
  1086. data->pwm_rr[ix > 0] = dme1737_read(data,
  1087. DME1737_REG_PWM_RR(ix > 0));
  1088. data->pwm_rr_en &= ~(1 << ix);
  1089. if (PWM_RR_EN_FROM_REG(data->pwm_rr[ix > 0], ix)) {
  1090. data->pwm_rr_en |= (1 << ix);
  1091. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(0, ix,
  1092. data->pwm_rr[ix > 0]);
  1093. dme1737_write(data,
  1094. DME1737_REG_PWM_RR(ix > 0),
  1095. data->pwm_rr[ix > 0]);
  1096. }
  1097. }
  1098. /* Set the new PWM mode */
  1099. switch (val) {
  1100. case 0:
  1101. /* Change permissions of pwm[ix] to read-only */
  1102. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1103. S_IRUGO);
  1104. /* Turn fan fully on */
  1105. data->pwm_config[ix] = PWM_EN_TO_REG(0,
  1106. data->pwm_config[ix]);
  1107. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1108. data->pwm_config[ix]);
  1109. break;
  1110. case 1:
  1111. /* Turn on manual mode */
  1112. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1113. data->pwm_config[ix]);
  1114. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1115. data->pwm_config[ix]);
  1116. /* Change permissions of pwm[ix] to read-writeable */
  1117. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1118. S_IRUGO | S_IWUSR);
  1119. break;
  1120. case 2:
  1121. /* Change permissions of pwm[ix] to read-only */
  1122. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1123. S_IRUGO);
  1124. /* Turn on auto mode using the saved zone channel
  1125. * assignment */
  1126. data->pwm_config[ix] = PWM_ACZ_TO_REG(
  1127. data->pwm_acz[ix],
  1128. data->pwm_config[ix]);
  1129. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1130. data->pwm_config[ix]);
  1131. /* Enable PWM ramp rate if previously enabled */
  1132. if (data->pwm_rr_en & (1 << ix)) {
  1133. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(1, ix,
  1134. dme1737_read(data,
  1135. DME1737_REG_PWM_RR(ix > 0)));
  1136. dme1737_write(data,
  1137. DME1737_REG_PWM_RR(ix > 0),
  1138. data->pwm_rr[ix > 0]);
  1139. }
  1140. break;
  1141. }
  1142. break;
  1143. case SYS_PWM_RAMP_RATE:
  1144. /* Only valid for pwm[1-3] */
  1145. /* Refresh the cache */
  1146. data->pwm_config[ix] = dme1737_read(data,
  1147. DME1737_REG_PWM_CONFIG(ix));
  1148. data->pwm_rr[ix > 0] = dme1737_read(data,
  1149. DME1737_REG_PWM_RR(ix > 0));
  1150. /* Set the ramp rate value */
  1151. if (val > 0) {
  1152. data->pwm_rr[ix > 0] = PWM_RR_TO_REG(val, ix,
  1153. data->pwm_rr[ix > 0]);
  1154. }
  1155. /* Enable/disable the feature only if the associated PWM
  1156. * output is in automatic mode. */
  1157. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1158. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(val > 0, ix,
  1159. data->pwm_rr[ix > 0]);
  1160. }
  1161. dme1737_write(data, DME1737_REG_PWM_RR(ix > 0),
  1162. data->pwm_rr[ix > 0]);
  1163. break;
  1164. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1165. /* Only valid for pwm[1-3] */
  1166. if (!(val == 1 || val == 2 || val == 4 ||
  1167. val == 6 || val == 7)) {
  1168. count = -EINVAL;
  1169. dev_warn(dev, "PWM auto channels zone %ld "
  1170. "not supported. Choose one of 1, 2, 4, 6, "
  1171. "or 7.\n", val);
  1172. goto exit;
  1173. }
  1174. /* Refresh the cache */
  1175. data->pwm_config[ix] = dme1737_read(data,
  1176. DME1737_REG_PWM_CONFIG(ix));
  1177. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1178. /* PWM is already in auto mode so update the temp
  1179. * channel assignment */
  1180. data->pwm_config[ix] = PWM_ACZ_TO_REG(val,
  1181. data->pwm_config[ix]);
  1182. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1183. data->pwm_config[ix]);
  1184. } else {
  1185. /* PWM is not in auto mode so we save the temp
  1186. * channel assignment for later use */
  1187. data->pwm_acz[ix] = val;
  1188. }
  1189. break;
  1190. case SYS_PWM_AUTO_PWM_MIN:
  1191. /* Only valid for pwm[1-3] */
  1192. /* Refresh the cache */
  1193. data->pwm_min[ix] = dme1737_read(data,
  1194. DME1737_REG_PWM_MIN(ix));
  1195. /* There are only 2 values supported for the auto_pwm_min
  1196. * value: 0 or auto_point1_pwm. So if the temperature drops
  1197. * below the auto_point1_temp_hyst value, the fan either turns
  1198. * off or runs at auto_point1_pwm duty-cycle. */
  1199. if (val > ((data->pwm_min[ix] + 1) / 2)) {
  1200. data->pwm_rr[0] = PWM_OFF_TO_REG(1, ix,
  1201. dme1737_read(data,
  1202. DME1737_REG_PWM_RR(0)));
  1203. } else {
  1204. data->pwm_rr[0] = PWM_OFF_TO_REG(0, ix,
  1205. dme1737_read(data,
  1206. DME1737_REG_PWM_RR(0)));
  1207. }
  1208. dme1737_write(data, DME1737_REG_PWM_RR(0),
  1209. data->pwm_rr[0]);
  1210. break;
  1211. case SYS_PWM_AUTO_POINT1_PWM:
  1212. /* Only valid for pwm[1-3] */
  1213. data->pwm_min[ix] = SENSORS_LIMIT(val, 0, 255);
  1214. dme1737_write(data, DME1737_REG_PWM_MIN(ix),
  1215. data->pwm_min[ix]);
  1216. break;
  1217. default:
  1218. dev_dbg(dev, "Unknown function %d.\n", fn);
  1219. }
  1220. exit:
  1221. mutex_unlock(&data->update_lock);
  1222. return count;
  1223. }
  1224. /* ---------------------------------------------------------------------
  1225. * Miscellaneous sysfs attributes
  1226. * --------------------------------------------------------------------- */
  1227. static ssize_t show_vrm(struct device *dev, struct device_attribute *attr,
  1228. char *buf)
  1229. {
  1230. struct i2c_client *client = to_i2c_client(dev);
  1231. struct dme1737_data *data = i2c_get_clientdata(client);
  1232. return sprintf(buf, "%d\n", data->vrm);
  1233. }
  1234. static ssize_t set_vrm(struct device *dev, struct device_attribute *attr,
  1235. const char *buf, size_t count)
  1236. {
  1237. struct dme1737_data *data = dev_get_drvdata(dev);
  1238. long val = simple_strtol(buf, NULL, 10);
  1239. data->vrm = val;
  1240. return count;
  1241. }
  1242. static ssize_t show_vid(struct device *dev, struct device_attribute *attr,
  1243. char *buf)
  1244. {
  1245. struct dme1737_data *data = dme1737_update_device(dev);
  1246. return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
  1247. }
  1248. static ssize_t show_name(struct device *dev, struct device_attribute *attr,
  1249. char *buf)
  1250. {
  1251. struct dme1737_data *data = dev_get_drvdata(dev);
  1252. return sprintf(buf, "%s\n", data->name);
  1253. }
  1254. /* ---------------------------------------------------------------------
  1255. * Sysfs device attribute defines and structs
  1256. * --------------------------------------------------------------------- */
  1257. /* Voltages 0-6 */
  1258. #define SENSOR_DEVICE_ATTR_IN(ix) \
  1259. static SENSOR_DEVICE_ATTR_2(in##ix##_input, S_IRUGO, \
  1260. show_in, NULL, SYS_IN_INPUT, ix); \
  1261. static SENSOR_DEVICE_ATTR_2(in##ix##_min, S_IRUGO | S_IWUSR, \
  1262. show_in, set_in, SYS_IN_MIN, ix); \
  1263. static SENSOR_DEVICE_ATTR_2(in##ix##_max, S_IRUGO | S_IWUSR, \
  1264. show_in, set_in, SYS_IN_MAX, ix); \
  1265. static SENSOR_DEVICE_ATTR_2(in##ix##_alarm, S_IRUGO, \
  1266. show_in, NULL, SYS_IN_ALARM, ix)
  1267. SENSOR_DEVICE_ATTR_IN(0);
  1268. SENSOR_DEVICE_ATTR_IN(1);
  1269. SENSOR_DEVICE_ATTR_IN(2);
  1270. SENSOR_DEVICE_ATTR_IN(3);
  1271. SENSOR_DEVICE_ATTR_IN(4);
  1272. SENSOR_DEVICE_ATTR_IN(5);
  1273. SENSOR_DEVICE_ATTR_IN(6);
  1274. /* Temperatures 1-3 */
  1275. #define SENSOR_DEVICE_ATTR_TEMP(ix) \
  1276. static SENSOR_DEVICE_ATTR_2(temp##ix##_input, S_IRUGO, \
  1277. show_temp, NULL, SYS_TEMP_INPUT, ix-1); \
  1278. static SENSOR_DEVICE_ATTR_2(temp##ix##_min, S_IRUGO | S_IWUSR, \
  1279. show_temp, set_temp, SYS_TEMP_MIN, ix-1); \
  1280. static SENSOR_DEVICE_ATTR_2(temp##ix##_max, S_IRUGO | S_IWUSR, \
  1281. show_temp, set_temp, SYS_TEMP_MAX, ix-1); \
  1282. static SENSOR_DEVICE_ATTR_2(temp##ix##_offset, S_IRUGO, \
  1283. show_temp, set_temp, SYS_TEMP_OFFSET, ix-1); \
  1284. static SENSOR_DEVICE_ATTR_2(temp##ix##_alarm, S_IRUGO, \
  1285. show_temp, NULL, SYS_TEMP_ALARM, ix-1); \
  1286. static SENSOR_DEVICE_ATTR_2(temp##ix##_fault, S_IRUGO, \
  1287. show_temp, NULL, SYS_TEMP_FAULT, ix-1)
  1288. SENSOR_DEVICE_ATTR_TEMP(1);
  1289. SENSOR_DEVICE_ATTR_TEMP(2);
  1290. SENSOR_DEVICE_ATTR_TEMP(3);
  1291. /* Zones 1-3 */
  1292. #define SENSOR_DEVICE_ATTR_ZONE(ix) \
  1293. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_channels_temp, S_IRUGO, \
  1294. show_zone, NULL, SYS_ZONE_AUTO_CHANNELS_TEMP, ix-1); \
  1295. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp_hyst, S_IRUGO, \
  1296. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP_HYST, ix-1); \
  1297. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp, S_IRUGO, \
  1298. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP, ix-1); \
  1299. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point2_temp, S_IRUGO, \
  1300. show_zone, set_zone, SYS_ZONE_AUTO_POINT2_TEMP, ix-1); \
  1301. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point3_temp, S_IRUGO, \
  1302. show_zone, set_zone, SYS_ZONE_AUTO_POINT3_TEMP, ix-1)
  1303. SENSOR_DEVICE_ATTR_ZONE(1);
  1304. SENSOR_DEVICE_ATTR_ZONE(2);
  1305. SENSOR_DEVICE_ATTR_ZONE(3);
  1306. /* Fans 1-4 */
  1307. #define SENSOR_DEVICE_ATTR_FAN_1TO4(ix) \
  1308. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1309. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1310. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1311. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1312. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1313. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1314. static SENSOR_DEVICE_ATTR_2(fan##ix##_type, S_IRUGO | S_IWUSR, \
  1315. show_fan, set_fan, SYS_FAN_TYPE, ix-1)
  1316. SENSOR_DEVICE_ATTR_FAN_1TO4(1);
  1317. SENSOR_DEVICE_ATTR_FAN_1TO4(2);
  1318. SENSOR_DEVICE_ATTR_FAN_1TO4(3);
  1319. SENSOR_DEVICE_ATTR_FAN_1TO4(4);
  1320. /* Fans 5-6 */
  1321. #define SENSOR_DEVICE_ATTR_FAN_5TO6(ix) \
  1322. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1323. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1324. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1325. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1326. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1327. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1328. static SENSOR_DEVICE_ATTR_2(fan##ix##_max, S_IRUGO | S_IWUSR, \
  1329. show_fan, set_fan, SYS_FAN_MAX, ix-1)
  1330. SENSOR_DEVICE_ATTR_FAN_5TO6(5);
  1331. SENSOR_DEVICE_ATTR_FAN_5TO6(6);
  1332. /* PWMs 1-3 */
  1333. #define SENSOR_DEVICE_ATTR_PWM_1TO3(ix) \
  1334. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1335. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1336. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1337. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1338. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1339. show_pwm, set_pwm, SYS_PWM_ENABLE, ix-1); \
  1340. static SENSOR_DEVICE_ATTR_2(pwm##ix##_ramp_rate, S_IRUGO, \
  1341. show_pwm, set_pwm, SYS_PWM_RAMP_RATE, ix-1); \
  1342. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_channels_zone, S_IRUGO, \
  1343. show_pwm, set_pwm, SYS_PWM_AUTO_CHANNELS_ZONE, ix-1); \
  1344. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_pwm_min, S_IRUGO, \
  1345. show_pwm, set_pwm, SYS_PWM_AUTO_PWM_MIN, ix-1); \
  1346. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point1_pwm, S_IRUGO, \
  1347. show_pwm, set_pwm, SYS_PWM_AUTO_POINT1_PWM, ix-1); \
  1348. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point2_pwm, S_IRUGO, \
  1349. show_pwm, NULL, SYS_PWM_AUTO_POINT2_PWM, ix-1)
  1350. SENSOR_DEVICE_ATTR_PWM_1TO3(1);
  1351. SENSOR_DEVICE_ATTR_PWM_1TO3(2);
  1352. SENSOR_DEVICE_ATTR_PWM_1TO3(3);
  1353. /* PWMs 5-6 */
  1354. #define SENSOR_DEVICE_ATTR_PWM_5TO6(ix) \
  1355. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1356. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1357. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1358. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1359. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1360. show_pwm, NULL, SYS_PWM_ENABLE, ix-1)
  1361. SENSOR_DEVICE_ATTR_PWM_5TO6(5);
  1362. SENSOR_DEVICE_ATTR_PWM_5TO6(6);
  1363. /* Misc */
  1364. static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm, set_vrm);
  1365. static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid, NULL);
  1366. static DEVICE_ATTR(name, S_IRUGO, show_name, NULL); /* for ISA devices */
  1367. /* This struct holds all the attributes that are always present and need to be
  1368. * created unconditionally. The attributes that need modification of their
  1369. * permissions are created read-only and write permissions are added or removed
  1370. * on the fly when required */
  1371. static struct attribute *dme1737_attr[] ={
  1372. /* Voltages */
  1373. &sensor_dev_attr_in0_input.dev_attr.attr,
  1374. &sensor_dev_attr_in0_min.dev_attr.attr,
  1375. &sensor_dev_attr_in0_max.dev_attr.attr,
  1376. &sensor_dev_attr_in0_alarm.dev_attr.attr,
  1377. &sensor_dev_attr_in1_input.dev_attr.attr,
  1378. &sensor_dev_attr_in1_min.dev_attr.attr,
  1379. &sensor_dev_attr_in1_max.dev_attr.attr,
  1380. &sensor_dev_attr_in1_alarm.dev_attr.attr,
  1381. &sensor_dev_attr_in2_input.dev_attr.attr,
  1382. &sensor_dev_attr_in2_min.dev_attr.attr,
  1383. &sensor_dev_attr_in2_max.dev_attr.attr,
  1384. &sensor_dev_attr_in2_alarm.dev_attr.attr,
  1385. &sensor_dev_attr_in3_input.dev_attr.attr,
  1386. &sensor_dev_attr_in3_min.dev_attr.attr,
  1387. &sensor_dev_attr_in3_max.dev_attr.attr,
  1388. &sensor_dev_attr_in3_alarm.dev_attr.attr,
  1389. &sensor_dev_attr_in4_input.dev_attr.attr,
  1390. &sensor_dev_attr_in4_min.dev_attr.attr,
  1391. &sensor_dev_attr_in4_max.dev_attr.attr,
  1392. &sensor_dev_attr_in4_alarm.dev_attr.attr,
  1393. &sensor_dev_attr_in5_input.dev_attr.attr,
  1394. &sensor_dev_attr_in5_min.dev_attr.attr,
  1395. &sensor_dev_attr_in5_max.dev_attr.attr,
  1396. &sensor_dev_attr_in5_alarm.dev_attr.attr,
  1397. &sensor_dev_attr_in6_input.dev_attr.attr,
  1398. &sensor_dev_attr_in6_min.dev_attr.attr,
  1399. &sensor_dev_attr_in6_max.dev_attr.attr,
  1400. &sensor_dev_attr_in6_alarm.dev_attr.attr,
  1401. /* Temperatures */
  1402. &sensor_dev_attr_temp1_input.dev_attr.attr,
  1403. &sensor_dev_attr_temp1_min.dev_attr.attr,
  1404. &sensor_dev_attr_temp1_max.dev_attr.attr,
  1405. &sensor_dev_attr_temp1_alarm.dev_attr.attr,
  1406. &sensor_dev_attr_temp1_fault.dev_attr.attr,
  1407. &sensor_dev_attr_temp2_input.dev_attr.attr,
  1408. &sensor_dev_attr_temp2_min.dev_attr.attr,
  1409. &sensor_dev_attr_temp2_max.dev_attr.attr,
  1410. &sensor_dev_attr_temp2_alarm.dev_attr.attr,
  1411. &sensor_dev_attr_temp2_fault.dev_attr.attr,
  1412. &sensor_dev_attr_temp3_input.dev_attr.attr,
  1413. &sensor_dev_attr_temp3_min.dev_attr.attr,
  1414. &sensor_dev_attr_temp3_max.dev_attr.attr,
  1415. &sensor_dev_attr_temp3_alarm.dev_attr.attr,
  1416. &sensor_dev_attr_temp3_fault.dev_attr.attr,
  1417. /* Zones */
  1418. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1419. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1420. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1421. &sensor_dev_attr_zone1_auto_channels_temp.dev_attr.attr,
  1422. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1423. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1424. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1425. &sensor_dev_attr_zone2_auto_channels_temp.dev_attr.attr,
  1426. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1427. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1428. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1429. &sensor_dev_attr_zone3_auto_channels_temp.dev_attr.attr,
  1430. NULL
  1431. };
  1432. static const struct attribute_group dme1737_group = {
  1433. .attrs = dme1737_attr,
  1434. };
  1435. /* The following struct holds misc attributes, which are not available in all
  1436. * chips. Their creation depends on the chip type which is determined during
  1437. * module load. */
  1438. static struct attribute *dme1737_misc_attr[] = {
  1439. /* Temperatures */
  1440. &sensor_dev_attr_temp1_offset.dev_attr.attr,
  1441. &sensor_dev_attr_temp2_offset.dev_attr.attr,
  1442. &sensor_dev_attr_temp3_offset.dev_attr.attr,
  1443. /* Zones */
  1444. &sensor_dev_attr_zone1_auto_point1_temp_hyst.dev_attr.attr,
  1445. &sensor_dev_attr_zone2_auto_point1_temp_hyst.dev_attr.attr,
  1446. &sensor_dev_attr_zone3_auto_point1_temp_hyst.dev_attr.attr,
  1447. NULL
  1448. };
  1449. static const struct attribute_group dme1737_misc_group = {
  1450. .attrs = dme1737_misc_attr,
  1451. };
  1452. /* The following struct holds VID-related attributes. Their creation
  1453. depends on the chip type which is determined during module load. */
  1454. static struct attribute *dme1737_vid_attr[] = {
  1455. &dev_attr_vrm.attr,
  1456. &dev_attr_cpu0_vid.attr,
  1457. NULL
  1458. };
  1459. static const struct attribute_group dme1737_vid_group = {
  1460. .attrs = dme1737_vid_attr,
  1461. };
  1462. /* The following structs hold the PWM attributes, some of which are optional.
  1463. * Their creation depends on the chip configuration which is determined during
  1464. * module load. */
  1465. static struct attribute *dme1737_pwm1_attr[] = {
  1466. &sensor_dev_attr_pwm1.dev_attr.attr,
  1467. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1468. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1469. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1470. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1471. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1472. &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
  1473. NULL
  1474. };
  1475. static struct attribute *dme1737_pwm2_attr[] = {
  1476. &sensor_dev_attr_pwm2.dev_attr.attr,
  1477. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1478. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1479. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1480. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1481. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1482. &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
  1483. NULL
  1484. };
  1485. static struct attribute *dme1737_pwm3_attr[] = {
  1486. &sensor_dev_attr_pwm3.dev_attr.attr,
  1487. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1488. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1489. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1490. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1491. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1492. &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
  1493. NULL
  1494. };
  1495. static struct attribute *dme1737_pwm5_attr[] = {
  1496. &sensor_dev_attr_pwm5.dev_attr.attr,
  1497. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1498. &sensor_dev_attr_pwm5_enable.dev_attr.attr,
  1499. NULL
  1500. };
  1501. static struct attribute *dme1737_pwm6_attr[] = {
  1502. &sensor_dev_attr_pwm6.dev_attr.attr,
  1503. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1504. &sensor_dev_attr_pwm6_enable.dev_attr.attr,
  1505. NULL
  1506. };
  1507. static const struct attribute_group dme1737_pwm_group[] = {
  1508. { .attrs = dme1737_pwm1_attr },
  1509. { .attrs = dme1737_pwm2_attr },
  1510. { .attrs = dme1737_pwm3_attr },
  1511. { .attrs = NULL },
  1512. { .attrs = dme1737_pwm5_attr },
  1513. { .attrs = dme1737_pwm6_attr },
  1514. };
  1515. /* The following struct holds misc PWM attributes, which are not available in
  1516. * all chips. Their creation depends on the chip type which is determined
  1517. * during module load. */
  1518. static struct attribute *dme1737_pwm_misc_attr[] = {
  1519. &sensor_dev_attr_pwm1_auto_pwm_min.dev_attr.attr,
  1520. &sensor_dev_attr_pwm2_auto_pwm_min.dev_attr.attr,
  1521. &sensor_dev_attr_pwm3_auto_pwm_min.dev_attr.attr,
  1522. };
  1523. /* The following structs hold the fan attributes, some of which are optional.
  1524. * Their creation depends on the chip configuration which is determined during
  1525. * module load. */
  1526. static struct attribute *dme1737_fan1_attr[] = {
  1527. &sensor_dev_attr_fan1_input.dev_attr.attr,
  1528. &sensor_dev_attr_fan1_min.dev_attr.attr,
  1529. &sensor_dev_attr_fan1_alarm.dev_attr.attr,
  1530. &sensor_dev_attr_fan1_type.dev_attr.attr,
  1531. NULL
  1532. };
  1533. static struct attribute *dme1737_fan2_attr[] = {
  1534. &sensor_dev_attr_fan2_input.dev_attr.attr,
  1535. &sensor_dev_attr_fan2_min.dev_attr.attr,
  1536. &sensor_dev_attr_fan2_alarm.dev_attr.attr,
  1537. &sensor_dev_attr_fan2_type.dev_attr.attr,
  1538. NULL
  1539. };
  1540. static struct attribute *dme1737_fan3_attr[] = {
  1541. &sensor_dev_attr_fan3_input.dev_attr.attr,
  1542. &sensor_dev_attr_fan3_min.dev_attr.attr,
  1543. &sensor_dev_attr_fan3_alarm.dev_attr.attr,
  1544. &sensor_dev_attr_fan3_type.dev_attr.attr,
  1545. NULL
  1546. };
  1547. static struct attribute *dme1737_fan4_attr[] = {
  1548. &sensor_dev_attr_fan4_input.dev_attr.attr,
  1549. &sensor_dev_attr_fan4_min.dev_attr.attr,
  1550. &sensor_dev_attr_fan4_alarm.dev_attr.attr,
  1551. &sensor_dev_attr_fan4_type.dev_attr.attr,
  1552. NULL
  1553. };
  1554. static struct attribute *dme1737_fan5_attr[] = {
  1555. &sensor_dev_attr_fan5_input.dev_attr.attr,
  1556. &sensor_dev_attr_fan5_min.dev_attr.attr,
  1557. &sensor_dev_attr_fan5_alarm.dev_attr.attr,
  1558. &sensor_dev_attr_fan5_max.dev_attr.attr,
  1559. NULL
  1560. };
  1561. static struct attribute *dme1737_fan6_attr[] = {
  1562. &sensor_dev_attr_fan6_input.dev_attr.attr,
  1563. &sensor_dev_attr_fan6_min.dev_attr.attr,
  1564. &sensor_dev_attr_fan6_alarm.dev_attr.attr,
  1565. &sensor_dev_attr_fan6_max.dev_attr.attr,
  1566. NULL
  1567. };
  1568. static const struct attribute_group dme1737_fan_group[] = {
  1569. { .attrs = dme1737_fan1_attr },
  1570. { .attrs = dme1737_fan2_attr },
  1571. { .attrs = dme1737_fan3_attr },
  1572. { .attrs = dme1737_fan4_attr },
  1573. { .attrs = dme1737_fan5_attr },
  1574. { .attrs = dme1737_fan6_attr },
  1575. };
  1576. /* The permissions of the following zone attributes are changed to read-
  1577. * writeable if the chip is *not* locked. Otherwise they stay read-only. */
  1578. static struct attribute *dme1737_zone_chmod_attr[] = {
  1579. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1580. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1581. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1582. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1583. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1584. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1585. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1586. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1587. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1588. NULL
  1589. };
  1590. static const struct attribute_group dme1737_zone_chmod_group = {
  1591. .attrs = dme1737_zone_chmod_attr,
  1592. };
  1593. /* The permissions of the following PWM attributes are changed to read-
  1594. * writeable if the chip is *not* locked and the respective PWM is available.
  1595. * Otherwise they stay read-only. */
  1596. static struct attribute *dme1737_pwm1_chmod_attr[] = {
  1597. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1598. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1599. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1600. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1601. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1602. NULL
  1603. };
  1604. static struct attribute *dme1737_pwm2_chmod_attr[] = {
  1605. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1606. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1607. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1608. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1609. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1610. NULL
  1611. };
  1612. static struct attribute *dme1737_pwm3_chmod_attr[] = {
  1613. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1614. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1615. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1616. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1617. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1618. NULL
  1619. };
  1620. static struct attribute *dme1737_pwm5_chmod_attr[] = {
  1621. &sensor_dev_attr_pwm5.dev_attr.attr,
  1622. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1623. NULL
  1624. };
  1625. static struct attribute *dme1737_pwm6_chmod_attr[] = {
  1626. &sensor_dev_attr_pwm6.dev_attr.attr,
  1627. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1628. NULL
  1629. };
  1630. static const struct attribute_group dme1737_pwm_chmod_group[] = {
  1631. { .attrs = dme1737_pwm1_chmod_attr },
  1632. { .attrs = dme1737_pwm2_chmod_attr },
  1633. { .attrs = dme1737_pwm3_chmod_attr },
  1634. { .attrs = NULL },
  1635. { .attrs = dme1737_pwm5_chmod_attr },
  1636. { .attrs = dme1737_pwm6_chmod_attr },
  1637. };
  1638. /* Pwm[1-3] are read-writeable if the associated pwm is in manual mode and the
  1639. * chip is not locked. Otherwise they are read-only. */
  1640. static struct attribute *dme1737_pwm_chmod_attr[] = {
  1641. &sensor_dev_attr_pwm1.dev_attr.attr,
  1642. &sensor_dev_attr_pwm2.dev_attr.attr,
  1643. &sensor_dev_attr_pwm3.dev_attr.attr,
  1644. };
  1645. /* ---------------------------------------------------------------------
  1646. * Super-IO functions
  1647. * --------------------------------------------------------------------- */
  1648. static inline void dme1737_sio_enter(int sio_cip)
  1649. {
  1650. outb(0x55, sio_cip);
  1651. }
  1652. static inline void dme1737_sio_exit(int sio_cip)
  1653. {
  1654. outb(0xaa, sio_cip);
  1655. }
  1656. static inline int dme1737_sio_inb(int sio_cip, int reg)
  1657. {
  1658. outb(reg, sio_cip);
  1659. return inb(sio_cip + 1);
  1660. }
  1661. static inline void dme1737_sio_outb(int sio_cip, int reg, int val)
  1662. {
  1663. outb(reg, sio_cip);
  1664. outb(val, sio_cip + 1);
  1665. }
  1666. /* ---------------------------------------------------------------------
  1667. * Device initialization
  1668. * --------------------------------------------------------------------- */
  1669. static int dme1737_i2c_get_features(int, struct dme1737_data*);
  1670. static void dme1737_chmod_file(struct device *dev,
  1671. struct attribute *attr, mode_t mode)
  1672. {
  1673. if (sysfs_chmod_file(&dev->kobj, attr, mode)) {
  1674. dev_warn(dev, "Failed to change permissions of %s.\n",
  1675. attr->name);
  1676. }
  1677. }
  1678. static void dme1737_chmod_group(struct device *dev,
  1679. const struct attribute_group *group,
  1680. mode_t mode)
  1681. {
  1682. struct attribute **attr;
  1683. for (attr = group->attrs; *attr; attr++) {
  1684. dme1737_chmod_file(dev, *attr, mode);
  1685. }
  1686. }
  1687. static void dme1737_remove_files(struct device *dev)
  1688. {
  1689. struct dme1737_data *data = dev_get_drvdata(dev);
  1690. int ix;
  1691. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1692. if (data->has_fan & (1 << ix)) {
  1693. sysfs_remove_group(&dev->kobj,
  1694. &dme1737_fan_group[ix]);
  1695. }
  1696. }
  1697. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1698. if (data->has_pwm & (1 << ix)) {
  1699. sysfs_remove_group(&dev->kobj,
  1700. &dme1737_pwm_group[ix]);
  1701. if (data->type != sch5027 && ix < 3) {
  1702. sysfs_remove_file(&dev->kobj,
  1703. dme1737_pwm_misc_attr[ix]);
  1704. }
  1705. }
  1706. }
  1707. if (data->type != sch5027) {
  1708. sysfs_remove_group(&dev->kobj, &dme1737_misc_group);
  1709. }
  1710. if (data->type == dme1737) {
  1711. sysfs_remove_group(&dev->kobj, &dme1737_vid_group);
  1712. }
  1713. sysfs_remove_group(&dev->kobj, &dme1737_group);
  1714. if (!data->client) {
  1715. sysfs_remove_file(&dev->kobj, &dev_attr_name.attr);
  1716. }
  1717. }
  1718. static int dme1737_create_files(struct device *dev)
  1719. {
  1720. struct dme1737_data *data = dev_get_drvdata(dev);
  1721. int err, ix;
  1722. /* Create a name attribute for ISA devices */
  1723. if (!data->client &&
  1724. (err = sysfs_create_file(&dev->kobj, &dev_attr_name.attr))) {
  1725. goto exit;
  1726. }
  1727. /* Create standard sysfs attributes */
  1728. if ((err = sysfs_create_group(&dev->kobj, &dme1737_group))) {
  1729. goto exit_remove;
  1730. }
  1731. /* Create misc sysfs attributes */
  1732. if ((data->type != sch5027) &&
  1733. (err = sysfs_create_group(&dev->kobj,
  1734. &dme1737_misc_group))) {
  1735. goto exit_remove;
  1736. }
  1737. /* Create VID-related sysfs attributes */
  1738. if ((data->type == dme1737) &&
  1739. (err = sysfs_create_group(&dev->kobj,
  1740. &dme1737_vid_group))) {
  1741. goto exit_remove;
  1742. }
  1743. /* Create fan sysfs attributes */
  1744. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1745. if (data->has_fan & (1 << ix)) {
  1746. if ((err = sysfs_create_group(&dev->kobj,
  1747. &dme1737_fan_group[ix]))) {
  1748. goto exit_remove;
  1749. }
  1750. }
  1751. }
  1752. /* Create PWM sysfs attributes */
  1753. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1754. if (data->has_pwm & (1 << ix)) {
  1755. if ((err = sysfs_create_group(&dev->kobj,
  1756. &dme1737_pwm_group[ix]))) {
  1757. goto exit_remove;
  1758. }
  1759. if (data->type != sch5027 && ix < 3 &&
  1760. (err = sysfs_create_file(&dev->kobj,
  1761. dme1737_pwm_misc_attr[ix]))) {
  1762. goto exit_remove;
  1763. }
  1764. }
  1765. }
  1766. /* Inform if the device is locked. Otherwise change the permissions of
  1767. * selected attributes from read-only to read-writeable. */
  1768. if (data->config & 0x02) {
  1769. dev_info(dev, "Device is locked. Some attributes "
  1770. "will be read-only.\n");
  1771. } else {
  1772. /* Change permissions of zone sysfs attributes */
  1773. dme1737_chmod_group(dev, &dme1737_zone_chmod_group,
  1774. S_IRUGO | S_IWUSR);
  1775. /* Change permissions of misc sysfs attributes */
  1776. if (data->type != sch5027) {
  1777. dme1737_chmod_group(dev, &dme1737_misc_group,
  1778. S_IRUGO | S_IWUSR);
  1779. }
  1780. /* Change permissions of PWM sysfs attributes */
  1781. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_chmod_group); ix++) {
  1782. if (data->has_pwm & (1 << ix)) {
  1783. dme1737_chmod_group(dev,
  1784. &dme1737_pwm_chmod_group[ix],
  1785. S_IRUGO | S_IWUSR);
  1786. if (data->type != sch5027 && ix < 3) {
  1787. dme1737_chmod_file(dev,
  1788. dme1737_pwm_misc_attr[ix],
  1789. S_IRUGO | S_IWUSR);
  1790. }
  1791. }
  1792. }
  1793. /* Change permissions of pwm[1-3] if in manual mode */
  1794. for (ix = 0; ix < 3; ix++) {
  1795. if ((data->has_pwm & (1 << ix)) &&
  1796. (PWM_EN_FROM_REG(data->pwm_config[ix]) == 1)) {
  1797. dme1737_chmod_file(dev,
  1798. dme1737_pwm_chmod_attr[ix],
  1799. S_IRUGO | S_IWUSR);
  1800. }
  1801. }
  1802. }
  1803. return 0;
  1804. exit_remove:
  1805. dme1737_remove_files(dev);
  1806. exit:
  1807. return err;
  1808. }
  1809. static int dme1737_init_device(struct device *dev)
  1810. {
  1811. struct dme1737_data *data = dev_get_drvdata(dev);
  1812. struct i2c_client *client = data->client;
  1813. int ix;
  1814. u8 reg;
  1815. /* Point to the right nominal voltages array */
  1816. data->in_nominal = IN_NOMINAL(data->type);
  1817. data->config = dme1737_read(data, DME1737_REG_CONFIG);
  1818. /* Inform if part is not monitoring/started */
  1819. if (!(data->config & 0x01)) {
  1820. if (!force_start) {
  1821. dev_err(dev, "Device is not monitoring. "
  1822. "Use the force_start load parameter to "
  1823. "override.\n");
  1824. return -EFAULT;
  1825. }
  1826. /* Force monitoring */
  1827. data->config |= 0x01;
  1828. dme1737_write(data, DME1737_REG_CONFIG, data->config);
  1829. }
  1830. /* Inform if part is not ready */
  1831. if (!(data->config & 0x04)) {
  1832. dev_err(dev, "Device is not ready.\n");
  1833. return -EFAULT;
  1834. }
  1835. /* Determine which optional fan and pwm features are enabled/present */
  1836. if (client) { /* I2C chip */
  1837. data->config2 = dme1737_read(data, DME1737_REG_CONFIG2);
  1838. /* Check if optional fan3 input is enabled */
  1839. if (data->config2 & 0x04) {
  1840. data->has_fan |= (1 << 2);
  1841. }
  1842. /* Fan4 and pwm3 are only available if the client's I2C address
  1843. * is the default 0x2e. Otherwise the I/Os associated with
  1844. * these functions are used for addr enable/select. */
  1845. if (client->addr == 0x2e) {
  1846. data->has_fan |= (1 << 3);
  1847. data->has_pwm |= (1 << 2);
  1848. }
  1849. /* Determine which of the optional fan[5-6] and pwm[5-6]
  1850. * features are enabled. For this, we need to query the runtime
  1851. * registers through the Super-IO LPC interface. Try both
  1852. * config ports 0x2e and 0x4e. */
  1853. if (dme1737_i2c_get_features(0x2e, data) &&
  1854. dme1737_i2c_get_features(0x4e, data)) {
  1855. dev_warn(dev, "Failed to query Super-IO for optional "
  1856. "features.\n");
  1857. }
  1858. } else { /* ISA chip */
  1859. /* Fan3 and pwm3 are always available. Fan[4-5] and pwm[5-6]
  1860. * don't exist in the ISA chip. */
  1861. data->has_fan |= (1 << 2);
  1862. data->has_pwm |= (1 << 2);
  1863. }
  1864. /* Fan1, fan2, pwm1, and pwm2 are always present */
  1865. data->has_fan |= 0x03;
  1866. data->has_pwm |= 0x03;
  1867. dev_info(dev, "Optional features: pwm3=%s, pwm5=%s, pwm6=%s, "
  1868. "fan3=%s, fan4=%s, fan5=%s, fan6=%s.\n",
  1869. (data->has_pwm & (1 << 2)) ? "yes" : "no",
  1870. (data->has_pwm & (1 << 4)) ? "yes" : "no",
  1871. (data->has_pwm & (1 << 5)) ? "yes" : "no",
  1872. (data->has_fan & (1 << 2)) ? "yes" : "no",
  1873. (data->has_fan & (1 << 3)) ? "yes" : "no",
  1874. (data->has_fan & (1 << 4)) ? "yes" : "no",
  1875. (data->has_fan & (1 << 5)) ? "yes" : "no");
  1876. reg = dme1737_read(data, DME1737_REG_TACH_PWM);
  1877. /* Inform if fan-to-pwm mapping differs from the default */
  1878. if (client && reg != 0xa4) { /* I2C chip */
  1879. dev_warn(dev, "Non-standard fan to pwm mapping: "
  1880. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d, "
  1881. "fan4->pwm%d. Please report to the driver "
  1882. "maintainer.\n",
  1883. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  1884. ((reg >> 4) & 0x03) + 1, ((reg >> 6) & 0x03) + 1);
  1885. } else if (!client && reg != 0x24) { /* ISA chip */
  1886. dev_warn(dev, "Non-standard fan to pwm mapping: "
  1887. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d. "
  1888. "Please report to the driver maintainer.\n",
  1889. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  1890. ((reg >> 4) & 0x03) + 1);
  1891. }
  1892. /* Switch pwm[1-3] to manual mode if they are currently disabled and
  1893. * set the duty-cycles to 0% (which is identical to the PWMs being
  1894. * disabled). */
  1895. if (!(data->config & 0x02)) {
  1896. for (ix = 0; ix < 3; ix++) {
  1897. data->pwm_config[ix] = dme1737_read(data,
  1898. DME1737_REG_PWM_CONFIG(ix));
  1899. if ((data->has_pwm & (1 << ix)) &&
  1900. (PWM_EN_FROM_REG(data->pwm_config[ix]) == -1)) {
  1901. dev_info(dev, "Switching pwm%d to "
  1902. "manual mode.\n", ix + 1);
  1903. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1904. data->pwm_config[ix]);
  1905. dme1737_write(data, DME1737_REG_PWM(ix), 0);
  1906. dme1737_write(data,
  1907. DME1737_REG_PWM_CONFIG(ix),
  1908. data->pwm_config[ix]);
  1909. }
  1910. }
  1911. }
  1912. /* Initialize the default PWM auto channels zone (acz) assignments */
  1913. data->pwm_acz[0] = 1; /* pwm1 -> zone1 */
  1914. data->pwm_acz[1] = 2; /* pwm2 -> zone2 */
  1915. data->pwm_acz[2] = 4; /* pwm3 -> zone3 */
  1916. /* Set VRM */
  1917. if (data->type == dme1737) {
  1918. data->vrm = vid_which_vrm();
  1919. }
  1920. return 0;
  1921. }
  1922. /* ---------------------------------------------------------------------
  1923. * I2C device detection and registration
  1924. * --------------------------------------------------------------------- */
  1925. static struct i2c_driver dme1737_i2c_driver;
  1926. static int dme1737_i2c_get_features(int sio_cip, struct dme1737_data *data)
  1927. {
  1928. int err = 0, reg;
  1929. u16 addr;
  1930. dme1737_sio_enter(sio_cip);
  1931. /* Check device ID
  1932. * The DME1737 can return either 0x78 or 0x77 as its device ID.
  1933. * The SCH5027 returns 0x89 as its device ID. */
  1934. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  1935. if (!(reg == 0x77 || reg == 0x78 || reg == 0x89)) {
  1936. err = -ENODEV;
  1937. goto exit;
  1938. }
  1939. /* Select logical device A (runtime registers) */
  1940. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  1941. /* Get the base address of the runtime registers */
  1942. if (!(addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  1943. dme1737_sio_inb(sio_cip, 0x61))) {
  1944. err = -ENODEV;
  1945. goto exit;
  1946. }
  1947. /* Read the runtime registers to determine which optional features
  1948. * are enabled and available. Bits [3:2] of registers 0x43-0x46 are set
  1949. * to '10' if the respective feature is enabled. */
  1950. if ((inb(addr + 0x43) & 0x0c) == 0x08) { /* fan6 */
  1951. data->has_fan |= (1 << 5);
  1952. }
  1953. if ((inb(addr + 0x44) & 0x0c) == 0x08) { /* pwm6 */
  1954. data->has_pwm |= (1 << 5);
  1955. }
  1956. if ((inb(addr + 0x45) & 0x0c) == 0x08) { /* fan5 */
  1957. data->has_fan |= (1 << 4);
  1958. }
  1959. if ((inb(addr + 0x46) & 0x0c) == 0x08) { /* pwm5 */
  1960. data->has_pwm |= (1 << 4);
  1961. }
  1962. exit:
  1963. dme1737_sio_exit(sio_cip);
  1964. return err;
  1965. }
  1966. /* Return 0 if detection is successful, -ENODEV otherwise */
  1967. static int dme1737_i2c_detect(struct i2c_client *client, int kind,
  1968. struct i2c_board_info *info)
  1969. {
  1970. struct i2c_adapter *adapter = client->adapter;
  1971. struct device *dev = &adapter->dev;
  1972. u8 company, verstep = 0;
  1973. const char *name;
  1974. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
  1975. return -ENODEV;
  1976. }
  1977. /* A negative kind means that the driver was loaded with no force
  1978. * parameter (default), so we must identify the chip. */
  1979. if (kind < 0) {
  1980. company = i2c_smbus_read_byte_data(client, DME1737_REG_COMPANY);
  1981. verstep = i2c_smbus_read_byte_data(client, DME1737_REG_VERSTEP);
  1982. if (company == DME1737_COMPANY_SMSC &&
  1983. (verstep & DME1737_VERSTEP_MASK) == DME1737_VERSTEP) {
  1984. kind = dme1737;
  1985. } else if (company == DME1737_COMPANY_SMSC &&
  1986. verstep == SCH5027_VERSTEP) {
  1987. kind = sch5027;
  1988. } else {
  1989. return -ENODEV;
  1990. }
  1991. }
  1992. if (kind == sch5027) {
  1993. name = "sch5027";
  1994. } else {
  1995. kind = dme1737;
  1996. name = "dme1737";
  1997. }
  1998. dev_info(dev, "Found a %s chip at 0x%02x (rev 0x%02x).\n",
  1999. kind == sch5027 ? "SCH5027" : "DME1737", client->addr,
  2000. verstep);
  2001. strlcpy(info->type, name, I2C_NAME_SIZE);
  2002. return 0;
  2003. }
  2004. static int dme1737_i2c_probe(struct i2c_client *client,
  2005. const struct i2c_device_id *id)
  2006. {
  2007. struct dme1737_data *data;
  2008. struct device *dev = &client->dev;
  2009. int err;
  2010. data = kzalloc(sizeof(struct dme1737_data), GFP_KERNEL);
  2011. if (!data) {
  2012. err = -ENOMEM;
  2013. goto exit;
  2014. }
  2015. i2c_set_clientdata(client, data);
  2016. data->type = id->driver_data;
  2017. data->client = client;
  2018. data->name = client->name;
  2019. mutex_init(&data->update_lock);
  2020. /* Initialize the DME1737 chip */
  2021. if ((err = dme1737_init_device(dev))) {
  2022. dev_err(dev, "Failed to initialize device.\n");
  2023. goto exit_kfree;
  2024. }
  2025. /* Create sysfs files */
  2026. if ((err = dme1737_create_files(dev))) {
  2027. dev_err(dev, "Failed to create sysfs files.\n");
  2028. goto exit_kfree;
  2029. }
  2030. /* Register device */
  2031. data->hwmon_dev = hwmon_device_register(dev);
  2032. if (IS_ERR(data->hwmon_dev)) {
  2033. dev_err(dev, "Failed to register device.\n");
  2034. err = PTR_ERR(data->hwmon_dev);
  2035. goto exit_remove;
  2036. }
  2037. return 0;
  2038. exit_remove:
  2039. dme1737_remove_files(dev);
  2040. exit_kfree:
  2041. kfree(data);
  2042. exit:
  2043. return err;
  2044. }
  2045. static int dme1737_i2c_remove(struct i2c_client *client)
  2046. {
  2047. struct dme1737_data *data = i2c_get_clientdata(client);
  2048. hwmon_device_unregister(data->hwmon_dev);
  2049. dme1737_remove_files(&client->dev);
  2050. kfree(data);
  2051. return 0;
  2052. }
  2053. static const struct i2c_device_id dme1737_id[] = {
  2054. { "dme1737", dme1737 },
  2055. { "sch5027", sch5027 },
  2056. { }
  2057. };
  2058. MODULE_DEVICE_TABLE(i2c, dme1737_id);
  2059. static struct i2c_driver dme1737_i2c_driver = {
  2060. .class = I2C_CLASS_HWMON,
  2061. .driver = {
  2062. .name = "dme1737",
  2063. },
  2064. .probe = dme1737_i2c_probe,
  2065. .remove = dme1737_i2c_remove,
  2066. .id_table = dme1737_id,
  2067. .detect = dme1737_i2c_detect,
  2068. .address_data = &addr_data,
  2069. };
  2070. /* ---------------------------------------------------------------------
  2071. * ISA device detection and registration
  2072. * --------------------------------------------------------------------- */
  2073. static int __init dme1737_isa_detect(int sio_cip, unsigned short *addr)
  2074. {
  2075. int err = 0, reg;
  2076. unsigned short base_addr;
  2077. dme1737_sio_enter(sio_cip);
  2078. /* Check device ID
  2079. * We currently know about SCH3112 (0x7c), SCH3114 (0x7d), and
  2080. * SCH3116 (0x7f). */
  2081. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  2082. if (!(reg == 0x7c || reg == 0x7d || reg == 0x7f)) {
  2083. err = -ENODEV;
  2084. goto exit;
  2085. }
  2086. /* Select logical device A (runtime registers) */
  2087. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  2088. /* Get the base address of the runtime registers */
  2089. if (!(base_addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  2090. dme1737_sio_inb(sio_cip, 0x61))) {
  2091. printk(KERN_ERR "dme1737: Base address not set.\n");
  2092. err = -ENODEV;
  2093. goto exit;
  2094. }
  2095. /* Access to the hwmon registers is through an index/data register
  2096. * pair located at offset 0x70/0x71. */
  2097. *addr = base_addr + 0x70;
  2098. exit:
  2099. dme1737_sio_exit(sio_cip);
  2100. return err;
  2101. }
  2102. static int __init dme1737_isa_device_add(unsigned short addr)
  2103. {
  2104. struct resource res = {
  2105. .start = addr,
  2106. .end = addr + DME1737_EXTENT - 1,
  2107. .name = "dme1737",
  2108. .flags = IORESOURCE_IO,
  2109. };
  2110. int err;
  2111. err = acpi_check_resource_conflict(&res);
  2112. if (err)
  2113. goto exit;
  2114. if (!(pdev = platform_device_alloc("dme1737", addr))) {
  2115. printk(KERN_ERR "dme1737: Failed to allocate device.\n");
  2116. err = -ENOMEM;
  2117. goto exit;
  2118. }
  2119. if ((err = platform_device_add_resources(pdev, &res, 1))) {
  2120. printk(KERN_ERR "dme1737: Failed to add device resource "
  2121. "(err = %d).\n", err);
  2122. goto exit_device_put;
  2123. }
  2124. if ((err = platform_device_add(pdev))) {
  2125. printk(KERN_ERR "dme1737: Failed to add device (err = %d).\n",
  2126. err);
  2127. goto exit_device_put;
  2128. }
  2129. return 0;
  2130. exit_device_put:
  2131. platform_device_put(pdev);
  2132. pdev = NULL;
  2133. exit:
  2134. return err;
  2135. }
  2136. static int __devinit dme1737_isa_probe(struct platform_device *pdev)
  2137. {
  2138. u8 company, device;
  2139. struct resource *res;
  2140. struct dme1737_data *data;
  2141. struct device *dev = &pdev->dev;
  2142. int err;
  2143. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  2144. if (!request_region(res->start, DME1737_EXTENT, "dme1737")) {
  2145. dev_err(dev, "Failed to request region 0x%04x-0x%04x.\n",
  2146. (unsigned short)res->start,
  2147. (unsigned short)res->start + DME1737_EXTENT - 1);
  2148. err = -EBUSY;
  2149. goto exit;
  2150. }
  2151. if (!(data = kzalloc(sizeof(struct dme1737_data), GFP_KERNEL))) {
  2152. err = -ENOMEM;
  2153. goto exit_release_region;
  2154. }
  2155. data->addr = res->start;
  2156. platform_set_drvdata(pdev, data);
  2157. /* Skip chip detection if module is loaded with force_id parameter */
  2158. if (!force_id) {
  2159. company = dme1737_read(data, DME1737_REG_COMPANY);
  2160. device = dme1737_read(data, DME1737_REG_DEVICE);
  2161. if (!((company == DME1737_COMPANY_SMSC) &&
  2162. (device == SCH311X_DEVICE))) {
  2163. err = -ENODEV;
  2164. goto exit_kfree;
  2165. }
  2166. }
  2167. data->type = sch311x;
  2168. /* Fill in the remaining client fields and initialize the mutex */
  2169. data->name = "sch311x";
  2170. mutex_init(&data->update_lock);
  2171. dev_info(dev, "Found a SCH311x chip at 0x%04x\n", data->addr);
  2172. /* Initialize the chip */
  2173. if ((err = dme1737_init_device(dev))) {
  2174. dev_err(dev, "Failed to initialize device.\n");
  2175. goto exit_kfree;
  2176. }
  2177. /* Create sysfs files */
  2178. if ((err = dme1737_create_files(dev))) {
  2179. dev_err(dev, "Failed to create sysfs files.\n");
  2180. goto exit_kfree;
  2181. }
  2182. /* Register device */
  2183. data->hwmon_dev = hwmon_device_register(dev);
  2184. if (IS_ERR(data->hwmon_dev)) {
  2185. dev_err(dev, "Failed to register device.\n");
  2186. err = PTR_ERR(data->hwmon_dev);
  2187. goto exit_remove_files;
  2188. }
  2189. return 0;
  2190. exit_remove_files:
  2191. dme1737_remove_files(dev);
  2192. exit_kfree:
  2193. platform_set_drvdata(pdev, NULL);
  2194. kfree(data);
  2195. exit_release_region:
  2196. release_region(res->start, DME1737_EXTENT);
  2197. exit:
  2198. return err;
  2199. }
  2200. static int __devexit dme1737_isa_remove(struct platform_device *pdev)
  2201. {
  2202. struct dme1737_data *data = platform_get_drvdata(pdev);
  2203. hwmon_device_unregister(data->hwmon_dev);
  2204. dme1737_remove_files(&pdev->dev);
  2205. release_region(data->addr, DME1737_EXTENT);
  2206. platform_set_drvdata(pdev, NULL);
  2207. kfree(data);
  2208. return 0;
  2209. }
  2210. static struct platform_driver dme1737_isa_driver = {
  2211. .driver = {
  2212. .owner = THIS_MODULE,
  2213. .name = "dme1737",
  2214. },
  2215. .probe = dme1737_isa_probe,
  2216. .remove = __devexit_p(dme1737_isa_remove),
  2217. };
  2218. /* ---------------------------------------------------------------------
  2219. * Module initialization and cleanup
  2220. * --------------------------------------------------------------------- */
  2221. static int __init dme1737_init(void)
  2222. {
  2223. int err;
  2224. unsigned short addr;
  2225. if ((err = i2c_add_driver(&dme1737_i2c_driver))) {
  2226. goto exit;
  2227. }
  2228. if (dme1737_isa_detect(0x2e, &addr) &&
  2229. dme1737_isa_detect(0x4e, &addr) &&
  2230. (!probe_all_addr ||
  2231. (dme1737_isa_detect(0x162e, &addr) &&
  2232. dme1737_isa_detect(0x164e, &addr)))) {
  2233. /* Return 0 if we didn't find an ISA device */
  2234. return 0;
  2235. }
  2236. if ((err = platform_driver_register(&dme1737_isa_driver))) {
  2237. goto exit_del_i2c_driver;
  2238. }
  2239. /* Sets global pdev as a side effect */
  2240. if ((err = dme1737_isa_device_add(addr))) {
  2241. goto exit_del_isa_driver;
  2242. }
  2243. return 0;
  2244. exit_del_isa_driver:
  2245. platform_driver_unregister(&dme1737_isa_driver);
  2246. exit_del_i2c_driver:
  2247. i2c_del_driver(&dme1737_i2c_driver);
  2248. exit:
  2249. return err;
  2250. }
  2251. static void __exit dme1737_exit(void)
  2252. {
  2253. if (pdev) {
  2254. platform_device_unregister(pdev);
  2255. platform_driver_unregister(&dme1737_isa_driver);
  2256. }
  2257. i2c_del_driver(&dme1737_i2c_driver);
  2258. }
  2259. MODULE_AUTHOR("Juerg Haefliger <juergh@gmail.com>");
  2260. MODULE_DESCRIPTION("DME1737 sensors");
  2261. MODULE_LICENSE("GPL");
  2262. module_init(dme1737_init);
  2263. module_exit(dme1737_exit);