rv770.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include "drmP.h"
  31. #include "radeon.h"
  32. #include "radeon_drm.h"
  33. #include "rv770d.h"
  34. #include "atom.h"
  35. #include "avivod.h"
  36. #define R700_PFP_UCODE_SIZE 848
  37. #define R700_PM4_UCODE_SIZE 1360
  38. static void rv770_gpu_init(struct radeon_device *rdev);
  39. void rv770_fini(struct radeon_device *rdev);
  40. /*
  41. * GART
  42. */
  43. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  44. {
  45. u32 tmp;
  46. int r, i;
  47. if (rdev->gart.table.vram.robj == NULL) {
  48. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  49. return -EINVAL;
  50. }
  51. r = radeon_gart_table_vram_pin(rdev);
  52. if (r)
  53. return r;
  54. /* Setup L2 cache */
  55. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  56. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  57. EFFECTIVE_L2_QUEUE_SIZE(7));
  58. WREG32(VM_L2_CNTL2, 0);
  59. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  60. /* Setup TLB control */
  61. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  62. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  63. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  64. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  65. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  66. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  67. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  68. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  69. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  70. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  71. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  72. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  73. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  74. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  75. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  76. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  77. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  78. (u32)(rdev->dummy_page.addr >> 12));
  79. for (i = 1; i < 7; i++)
  80. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  81. r600_pcie_gart_tlb_flush(rdev);
  82. rdev->gart.ready = true;
  83. return 0;
  84. }
  85. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  86. {
  87. u32 tmp;
  88. int i;
  89. /* Disable all tables */
  90. for (i = 0; i < 7; i++)
  91. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  92. /* Setup L2 cache */
  93. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  94. EFFECTIVE_L2_QUEUE_SIZE(7));
  95. WREG32(VM_L2_CNTL2, 0);
  96. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  97. /* Setup TLB control */
  98. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  99. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  100. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  101. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  102. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  103. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  104. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  105. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  106. if (rdev->gart.table.vram.robj) {
  107. radeon_object_kunmap(rdev->gart.table.vram.robj);
  108. radeon_object_unpin(rdev->gart.table.vram.robj);
  109. }
  110. }
  111. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  112. {
  113. rv770_pcie_gart_disable(rdev);
  114. radeon_gart_table_vram_free(rdev);
  115. radeon_gart_fini(rdev);
  116. }
  117. void rv770_agp_enable(struct radeon_device *rdev)
  118. {
  119. u32 tmp;
  120. int i;
  121. /* Setup L2 cache */
  122. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  123. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  124. EFFECTIVE_L2_QUEUE_SIZE(7));
  125. WREG32(VM_L2_CNTL2, 0);
  126. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  127. /* Setup TLB control */
  128. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  129. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  130. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  131. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  132. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  133. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  134. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  135. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  136. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  137. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  138. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  139. for (i = 0; i < 7; i++)
  140. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  141. }
  142. static void rv770_mc_program(struct radeon_device *rdev)
  143. {
  144. struct rv515_mc_save save;
  145. u32 tmp;
  146. int i, j;
  147. /* Initialize HDP */
  148. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  149. WREG32((0x2c14 + j), 0x00000000);
  150. WREG32((0x2c18 + j), 0x00000000);
  151. WREG32((0x2c1c + j), 0x00000000);
  152. WREG32((0x2c20 + j), 0x00000000);
  153. WREG32((0x2c24 + j), 0x00000000);
  154. }
  155. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  156. rv515_mc_stop(rdev, &save);
  157. if (r600_mc_wait_for_idle(rdev)) {
  158. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  159. }
  160. /* Lockout access through VGA aperture*/
  161. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  162. /* Update configuration */
  163. if (rdev->flags & RADEON_IS_AGP) {
  164. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  165. /* VRAM before AGP */
  166. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  167. rdev->mc.vram_start >> 12);
  168. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  169. rdev->mc.gtt_end >> 12);
  170. } else {
  171. /* VRAM after AGP */
  172. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  173. rdev->mc.gtt_start >> 12);
  174. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  175. rdev->mc.vram_end >> 12);
  176. }
  177. } else {
  178. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  179. rdev->mc.vram_start >> 12);
  180. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  181. rdev->mc.vram_end >> 12);
  182. }
  183. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  184. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  185. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  186. WREG32(MC_VM_FB_LOCATION, tmp);
  187. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  188. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  189. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  190. if (rdev->flags & RADEON_IS_AGP) {
  191. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  192. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  193. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  194. } else {
  195. WREG32(MC_VM_AGP_BASE, 0);
  196. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  197. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  198. }
  199. if (r600_mc_wait_for_idle(rdev)) {
  200. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  201. }
  202. rv515_mc_resume(rdev, &save);
  203. /* we need to own VRAM, so turn off the VGA renderer here
  204. * to stop it overwriting our objects */
  205. rv515_vga_render_disable(rdev);
  206. }
  207. /*
  208. * CP.
  209. */
  210. void r700_cp_stop(struct radeon_device *rdev)
  211. {
  212. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  213. }
  214. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  215. {
  216. const __be32 *fw_data;
  217. int i;
  218. if (!rdev->me_fw || !rdev->pfp_fw)
  219. return -EINVAL;
  220. r700_cp_stop(rdev);
  221. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  222. /* Reset cp */
  223. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  224. RREG32(GRBM_SOFT_RESET);
  225. mdelay(15);
  226. WREG32(GRBM_SOFT_RESET, 0);
  227. fw_data = (const __be32 *)rdev->pfp_fw->data;
  228. WREG32(CP_PFP_UCODE_ADDR, 0);
  229. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  230. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  231. WREG32(CP_PFP_UCODE_ADDR, 0);
  232. fw_data = (const __be32 *)rdev->me_fw->data;
  233. WREG32(CP_ME_RAM_WADDR, 0);
  234. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  235. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  236. WREG32(CP_PFP_UCODE_ADDR, 0);
  237. WREG32(CP_ME_RAM_WADDR, 0);
  238. WREG32(CP_ME_RAM_RADDR, 0);
  239. return 0;
  240. }
  241. /*
  242. * Core functions
  243. */
  244. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  245. u32 num_backends,
  246. u32 backend_disable_mask)
  247. {
  248. u32 backend_map = 0;
  249. u32 enabled_backends_mask;
  250. u32 enabled_backends_count;
  251. u32 cur_pipe;
  252. u32 swizzle_pipe[R7XX_MAX_PIPES];
  253. u32 cur_backend;
  254. u32 i;
  255. if (num_tile_pipes > R7XX_MAX_PIPES)
  256. num_tile_pipes = R7XX_MAX_PIPES;
  257. if (num_tile_pipes < 1)
  258. num_tile_pipes = 1;
  259. if (num_backends > R7XX_MAX_BACKENDS)
  260. num_backends = R7XX_MAX_BACKENDS;
  261. if (num_backends < 1)
  262. num_backends = 1;
  263. enabled_backends_mask = 0;
  264. enabled_backends_count = 0;
  265. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  266. if (((backend_disable_mask >> i) & 1) == 0) {
  267. enabled_backends_mask |= (1 << i);
  268. ++enabled_backends_count;
  269. }
  270. if (enabled_backends_count == num_backends)
  271. break;
  272. }
  273. if (enabled_backends_count == 0) {
  274. enabled_backends_mask = 1;
  275. enabled_backends_count = 1;
  276. }
  277. if (enabled_backends_count != num_backends)
  278. num_backends = enabled_backends_count;
  279. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  280. switch (num_tile_pipes) {
  281. case 1:
  282. swizzle_pipe[0] = 0;
  283. break;
  284. case 2:
  285. swizzle_pipe[0] = 0;
  286. swizzle_pipe[1] = 1;
  287. break;
  288. case 3:
  289. swizzle_pipe[0] = 0;
  290. swizzle_pipe[1] = 2;
  291. swizzle_pipe[2] = 1;
  292. break;
  293. case 4:
  294. swizzle_pipe[0] = 0;
  295. swizzle_pipe[1] = 2;
  296. swizzle_pipe[2] = 3;
  297. swizzle_pipe[3] = 1;
  298. break;
  299. case 5:
  300. swizzle_pipe[0] = 0;
  301. swizzle_pipe[1] = 2;
  302. swizzle_pipe[2] = 4;
  303. swizzle_pipe[3] = 1;
  304. swizzle_pipe[4] = 3;
  305. break;
  306. case 6:
  307. swizzle_pipe[0] = 0;
  308. swizzle_pipe[1] = 2;
  309. swizzle_pipe[2] = 4;
  310. swizzle_pipe[3] = 5;
  311. swizzle_pipe[4] = 3;
  312. swizzle_pipe[5] = 1;
  313. break;
  314. case 7:
  315. swizzle_pipe[0] = 0;
  316. swizzle_pipe[1] = 2;
  317. swizzle_pipe[2] = 4;
  318. swizzle_pipe[3] = 6;
  319. swizzle_pipe[4] = 3;
  320. swizzle_pipe[5] = 1;
  321. swizzle_pipe[6] = 5;
  322. break;
  323. case 8:
  324. swizzle_pipe[0] = 0;
  325. swizzle_pipe[1] = 2;
  326. swizzle_pipe[2] = 4;
  327. swizzle_pipe[3] = 6;
  328. swizzle_pipe[4] = 3;
  329. swizzle_pipe[5] = 1;
  330. swizzle_pipe[6] = 7;
  331. swizzle_pipe[7] = 5;
  332. break;
  333. }
  334. cur_backend = 0;
  335. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  336. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  337. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  338. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  339. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  340. }
  341. return backend_map;
  342. }
  343. static void rv770_gpu_init(struct radeon_device *rdev)
  344. {
  345. int i, j, num_qd_pipes;
  346. u32 sx_debug_1;
  347. u32 smx_dc_ctl0;
  348. u32 num_gs_verts_per_thread;
  349. u32 vgt_gs_per_es;
  350. u32 gs_prim_buffer_depth = 0;
  351. u32 sq_ms_fifo_sizes;
  352. u32 sq_config;
  353. u32 sq_thread_resource_mgmt;
  354. u32 hdp_host_path_cntl;
  355. u32 sq_dyn_gpr_size_simd_ab_0;
  356. u32 backend_map;
  357. u32 gb_tiling_config = 0;
  358. u32 cc_rb_backend_disable = 0;
  359. u32 cc_gc_shader_pipe_config = 0;
  360. u32 mc_arb_ramcfg;
  361. u32 db_debug4;
  362. /* setup chip specs */
  363. switch (rdev->family) {
  364. case CHIP_RV770:
  365. rdev->config.rv770.max_pipes = 4;
  366. rdev->config.rv770.max_tile_pipes = 8;
  367. rdev->config.rv770.max_simds = 10;
  368. rdev->config.rv770.max_backends = 4;
  369. rdev->config.rv770.max_gprs = 256;
  370. rdev->config.rv770.max_threads = 248;
  371. rdev->config.rv770.max_stack_entries = 512;
  372. rdev->config.rv770.max_hw_contexts = 8;
  373. rdev->config.rv770.max_gs_threads = 16 * 2;
  374. rdev->config.rv770.sx_max_export_size = 128;
  375. rdev->config.rv770.sx_max_export_pos_size = 16;
  376. rdev->config.rv770.sx_max_export_smx_size = 112;
  377. rdev->config.rv770.sq_num_cf_insts = 2;
  378. rdev->config.rv770.sx_num_of_sets = 7;
  379. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  380. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  381. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  382. break;
  383. case CHIP_RV730:
  384. rdev->config.rv770.max_pipes = 2;
  385. rdev->config.rv770.max_tile_pipes = 4;
  386. rdev->config.rv770.max_simds = 8;
  387. rdev->config.rv770.max_backends = 2;
  388. rdev->config.rv770.max_gprs = 128;
  389. rdev->config.rv770.max_threads = 248;
  390. rdev->config.rv770.max_stack_entries = 256;
  391. rdev->config.rv770.max_hw_contexts = 8;
  392. rdev->config.rv770.max_gs_threads = 16 * 2;
  393. rdev->config.rv770.sx_max_export_size = 256;
  394. rdev->config.rv770.sx_max_export_pos_size = 32;
  395. rdev->config.rv770.sx_max_export_smx_size = 224;
  396. rdev->config.rv770.sq_num_cf_insts = 2;
  397. rdev->config.rv770.sx_num_of_sets = 7;
  398. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  399. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  400. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  401. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  402. rdev->config.rv770.sx_max_export_pos_size -= 16;
  403. rdev->config.rv770.sx_max_export_smx_size += 16;
  404. }
  405. break;
  406. case CHIP_RV710:
  407. rdev->config.rv770.max_pipes = 2;
  408. rdev->config.rv770.max_tile_pipes = 2;
  409. rdev->config.rv770.max_simds = 2;
  410. rdev->config.rv770.max_backends = 1;
  411. rdev->config.rv770.max_gprs = 256;
  412. rdev->config.rv770.max_threads = 192;
  413. rdev->config.rv770.max_stack_entries = 256;
  414. rdev->config.rv770.max_hw_contexts = 4;
  415. rdev->config.rv770.max_gs_threads = 8 * 2;
  416. rdev->config.rv770.sx_max_export_size = 128;
  417. rdev->config.rv770.sx_max_export_pos_size = 16;
  418. rdev->config.rv770.sx_max_export_smx_size = 112;
  419. rdev->config.rv770.sq_num_cf_insts = 1;
  420. rdev->config.rv770.sx_num_of_sets = 7;
  421. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  422. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  423. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  424. break;
  425. case CHIP_RV740:
  426. rdev->config.rv770.max_pipes = 4;
  427. rdev->config.rv770.max_tile_pipes = 4;
  428. rdev->config.rv770.max_simds = 8;
  429. rdev->config.rv770.max_backends = 4;
  430. rdev->config.rv770.max_gprs = 256;
  431. rdev->config.rv770.max_threads = 248;
  432. rdev->config.rv770.max_stack_entries = 512;
  433. rdev->config.rv770.max_hw_contexts = 8;
  434. rdev->config.rv770.max_gs_threads = 16 * 2;
  435. rdev->config.rv770.sx_max_export_size = 256;
  436. rdev->config.rv770.sx_max_export_pos_size = 32;
  437. rdev->config.rv770.sx_max_export_smx_size = 224;
  438. rdev->config.rv770.sq_num_cf_insts = 2;
  439. rdev->config.rv770.sx_num_of_sets = 7;
  440. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  441. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  442. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  443. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  444. rdev->config.rv770.sx_max_export_pos_size -= 16;
  445. rdev->config.rv770.sx_max_export_smx_size += 16;
  446. }
  447. break;
  448. default:
  449. break;
  450. }
  451. /* Initialize HDP */
  452. j = 0;
  453. for (i = 0; i < 32; i++) {
  454. WREG32((0x2c14 + j), 0x00000000);
  455. WREG32((0x2c18 + j), 0x00000000);
  456. WREG32((0x2c1c + j), 0x00000000);
  457. WREG32((0x2c20 + j), 0x00000000);
  458. WREG32((0x2c24 + j), 0x00000000);
  459. j += 0x18;
  460. }
  461. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  462. /* setup tiling, simd, pipe config */
  463. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  464. switch (rdev->config.rv770.max_tile_pipes) {
  465. case 1:
  466. gb_tiling_config |= PIPE_TILING(0);
  467. break;
  468. case 2:
  469. gb_tiling_config |= PIPE_TILING(1);
  470. break;
  471. case 4:
  472. gb_tiling_config |= PIPE_TILING(2);
  473. break;
  474. case 8:
  475. gb_tiling_config |= PIPE_TILING(3);
  476. break;
  477. default:
  478. break;
  479. }
  480. if (rdev->family == CHIP_RV770)
  481. gb_tiling_config |= BANK_TILING(1);
  482. else
  483. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  484. gb_tiling_config |= GROUP_SIZE(0);
  485. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  486. gb_tiling_config |= ROW_TILING(3);
  487. gb_tiling_config |= SAMPLE_SPLIT(3);
  488. } else {
  489. gb_tiling_config |=
  490. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  491. gb_tiling_config |=
  492. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  493. }
  494. gb_tiling_config |= BANK_SWAPS(1);
  495. backend_map = r700_get_tile_pipe_to_backend_map(rdev->config.rv770.max_tile_pipes,
  496. rdev->config.rv770.max_backends,
  497. (0xff << rdev->config.rv770.max_backends) & 0xff);
  498. gb_tiling_config |= BACKEND_MAP(backend_map);
  499. cc_gc_shader_pipe_config =
  500. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  501. cc_gc_shader_pipe_config |=
  502. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  503. cc_rb_backend_disable =
  504. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  505. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  506. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  507. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  508. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  509. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  510. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  511. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  512. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  513. WREG32(CGTS_TCC_DISABLE, 0);
  514. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  515. WREG32(CGTS_USER_TCC_DISABLE, 0);
  516. num_qd_pipes =
  517. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK);
  518. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  519. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  520. /* set HW defaults for 3D engine */
  521. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  522. ROQ_IB2_START(0x2b)));
  523. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  524. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  525. SYNC_GRADIENT |
  526. SYNC_WALKER |
  527. SYNC_ALIGNER));
  528. sx_debug_1 = RREG32(SX_DEBUG_1);
  529. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  530. WREG32(SX_DEBUG_1, sx_debug_1);
  531. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  532. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  533. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  534. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  535. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  536. GS_FLUSH_CTL(4) |
  537. ACK_FLUSH_CTL(3) |
  538. SYNC_FLUSH_CTL));
  539. if (rdev->family == CHIP_RV770)
  540. WREG32(DB_DEBUG3, DB_CLK_OFF_DELAY(0x1f));
  541. else {
  542. db_debug4 = RREG32(DB_DEBUG4);
  543. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  544. WREG32(DB_DEBUG4, db_debug4);
  545. }
  546. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  547. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  548. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  549. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  550. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  551. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  552. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  553. WREG32(VGT_NUM_INSTANCES, 1);
  554. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  555. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  556. WREG32(CP_PERFMON_CNTL, 0);
  557. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  558. DONE_FIFO_HIWATER(0xe0) |
  559. ALU_UPDATE_FIFO_HIWATER(0x8));
  560. switch (rdev->family) {
  561. case CHIP_RV770:
  562. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  563. break;
  564. case CHIP_RV730:
  565. case CHIP_RV710:
  566. case CHIP_RV740:
  567. default:
  568. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  569. break;
  570. }
  571. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  572. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  573. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  574. */
  575. sq_config = RREG32(SQ_CONFIG);
  576. sq_config &= ~(PS_PRIO(3) |
  577. VS_PRIO(3) |
  578. GS_PRIO(3) |
  579. ES_PRIO(3));
  580. sq_config |= (DX9_CONSTS |
  581. VC_ENABLE |
  582. EXPORT_SRC_C |
  583. PS_PRIO(0) |
  584. VS_PRIO(1) |
  585. GS_PRIO(2) |
  586. ES_PRIO(3));
  587. if (rdev->family == CHIP_RV710)
  588. /* no vertex cache */
  589. sq_config &= ~VC_ENABLE;
  590. WREG32(SQ_CONFIG, sq_config);
  591. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  592. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  593. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  594. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  595. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  596. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  597. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  598. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  599. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  600. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  601. else
  602. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  603. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  604. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  605. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  606. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  607. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  608. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  609. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  610. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  611. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  612. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  613. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  614. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  615. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  616. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  617. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  618. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  619. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  620. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  621. FORCE_EOV_MAX_REZ_CNT(255)));
  622. if (rdev->family == CHIP_RV710)
  623. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  624. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  625. else
  626. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  627. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  628. switch (rdev->family) {
  629. case CHIP_RV770:
  630. case CHIP_RV730:
  631. case CHIP_RV740:
  632. gs_prim_buffer_depth = 384;
  633. break;
  634. case CHIP_RV710:
  635. gs_prim_buffer_depth = 128;
  636. break;
  637. default:
  638. break;
  639. }
  640. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  641. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  642. /* Max value for this is 256 */
  643. if (vgt_gs_per_es > 256)
  644. vgt_gs_per_es = 256;
  645. WREG32(VGT_ES_PER_GS, 128);
  646. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  647. WREG32(VGT_GS_PER_VS, 2);
  648. /* more default values. 2D/3D driver should adjust as needed */
  649. WREG32(VGT_GS_VERTEX_REUSE, 16);
  650. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  651. WREG32(VGT_STRMOUT_EN, 0);
  652. WREG32(SX_MISC, 0);
  653. WREG32(PA_SC_MODE_CNTL, 0);
  654. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  655. WREG32(PA_SC_AA_CONFIG, 0);
  656. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  657. WREG32(PA_SC_LINE_STIPPLE, 0);
  658. WREG32(SPI_INPUT_Z, 0);
  659. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  660. WREG32(CB_COLOR7_FRAG, 0);
  661. /* clear render buffer base addresses */
  662. WREG32(CB_COLOR0_BASE, 0);
  663. WREG32(CB_COLOR1_BASE, 0);
  664. WREG32(CB_COLOR2_BASE, 0);
  665. WREG32(CB_COLOR3_BASE, 0);
  666. WREG32(CB_COLOR4_BASE, 0);
  667. WREG32(CB_COLOR5_BASE, 0);
  668. WREG32(CB_COLOR6_BASE, 0);
  669. WREG32(CB_COLOR7_BASE, 0);
  670. WREG32(TCP_CNTL, 0);
  671. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  672. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  673. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  674. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  675. NUM_CLIP_SEQ(3)));
  676. }
  677. int rv770_mc_init(struct radeon_device *rdev)
  678. {
  679. fixed20_12 a;
  680. u32 tmp;
  681. int chansize, numchan;
  682. int r;
  683. /* Get VRAM informations */
  684. rdev->mc.vram_is_ddr = true;
  685. tmp = RREG32(MC_ARB_RAMCFG);
  686. if (tmp & CHANSIZE_OVERRIDE) {
  687. chansize = 16;
  688. } else if (tmp & CHANSIZE_MASK) {
  689. chansize = 64;
  690. } else {
  691. chansize = 32;
  692. }
  693. tmp = RREG32(MC_SHARED_CHMAP);
  694. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  695. case 0:
  696. default:
  697. numchan = 1;
  698. break;
  699. case 1:
  700. numchan = 2;
  701. break;
  702. case 2:
  703. numchan = 4;
  704. break;
  705. case 3:
  706. numchan = 8;
  707. break;
  708. }
  709. rdev->mc.vram_width = numchan * chansize;
  710. /* Could aper size report 0 ? */
  711. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  712. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  713. /* Setup GPU memory space */
  714. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  715. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  716. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  717. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  718. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  719. rdev->mc.real_vram_size = rdev->mc.aper_size;
  720. if (rdev->flags & RADEON_IS_AGP) {
  721. r = radeon_agp_init(rdev);
  722. if (r)
  723. return r;
  724. /* gtt_size is setup by radeon_agp_init */
  725. rdev->mc.gtt_location = rdev->mc.agp_base;
  726. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  727. /* Try to put vram before or after AGP because we
  728. * we want SYSTEM_APERTURE to cover both VRAM and
  729. * AGP so that GPU can catch out of VRAM/AGP access
  730. */
  731. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  732. /* Enought place before */
  733. rdev->mc.vram_location = rdev->mc.gtt_location -
  734. rdev->mc.mc_vram_size;
  735. } else if (tmp > rdev->mc.mc_vram_size) {
  736. /* Enought place after */
  737. rdev->mc.vram_location = rdev->mc.gtt_location +
  738. rdev->mc.gtt_size;
  739. } else {
  740. /* Try to setup VRAM then AGP might not
  741. * not work on some card
  742. */
  743. rdev->mc.vram_location = 0x00000000UL;
  744. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  745. }
  746. } else {
  747. rdev->mc.vram_location = 0x00000000UL;
  748. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  749. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  750. }
  751. rdev->mc.vram_start = rdev->mc.vram_location;
  752. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  753. rdev->mc.gtt_start = rdev->mc.gtt_location;
  754. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  755. /* FIXME: we should enforce default clock in case GPU is not in
  756. * default setup
  757. */
  758. a.full = rfixed_const(100);
  759. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  760. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  761. return 0;
  762. }
  763. int rv770_gpu_reset(struct radeon_device *rdev)
  764. {
  765. /* FIXME: implement any rv770 specific bits */
  766. return r600_gpu_reset(rdev);
  767. }
  768. static int rv770_startup(struct radeon_device *rdev)
  769. {
  770. int r;
  771. rv770_mc_program(rdev);
  772. if (rdev->flags & RADEON_IS_AGP) {
  773. rv770_agp_enable(rdev);
  774. } else {
  775. r = rv770_pcie_gart_enable(rdev);
  776. if (r)
  777. return r;
  778. }
  779. rv770_gpu_init(rdev);
  780. r = radeon_object_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  781. &rdev->r600_blit.shader_gpu_addr);
  782. if (r) {
  783. DRM_ERROR("failed to pin blit object %d\n", r);
  784. return r;
  785. }
  786. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  787. if (r)
  788. return r;
  789. r = rv770_cp_load_microcode(rdev);
  790. if (r)
  791. return r;
  792. r = r600_cp_resume(rdev);
  793. if (r)
  794. return r;
  795. /* write back buffer are not vital so don't worry about failure */
  796. r600_wb_enable(rdev);
  797. return 0;
  798. }
  799. int rv770_resume(struct radeon_device *rdev)
  800. {
  801. int r;
  802. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  803. * posting will perform necessary task to bring back GPU into good
  804. * shape.
  805. */
  806. /* post card */
  807. atom_asic_init(rdev->mode_info.atom_context);
  808. /* Initialize clocks */
  809. r = radeon_clocks_init(rdev);
  810. if (r) {
  811. return r;
  812. }
  813. r = rv770_startup(rdev);
  814. if (r) {
  815. DRM_ERROR("r600 startup failed on resume\n");
  816. return r;
  817. }
  818. r = r600_ib_test(rdev);
  819. if (r) {
  820. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  821. return r;
  822. }
  823. return r;
  824. }
  825. int rv770_suspend(struct radeon_device *rdev)
  826. {
  827. /* FIXME: we should wait for ring to be empty */
  828. r700_cp_stop(rdev);
  829. rdev->cp.ready = false;
  830. r600_wb_disable(rdev);
  831. rv770_pcie_gart_disable(rdev);
  832. /* unpin shaders bo */
  833. radeon_object_unpin(rdev->r600_blit.shader_obj);
  834. return 0;
  835. }
  836. /* Plan is to move initialization in that function and use
  837. * helper function so that radeon_device_init pretty much
  838. * do nothing more than calling asic specific function. This
  839. * should also allow to remove a bunch of callback function
  840. * like vram_info.
  841. */
  842. int rv770_init(struct radeon_device *rdev)
  843. {
  844. int r;
  845. r = radeon_dummy_page_init(rdev);
  846. if (r)
  847. return r;
  848. /* This don't do much */
  849. r = radeon_gem_init(rdev);
  850. if (r)
  851. return r;
  852. /* Read BIOS */
  853. if (!radeon_get_bios(rdev)) {
  854. if (ASIC_IS_AVIVO(rdev))
  855. return -EINVAL;
  856. }
  857. /* Must be an ATOMBIOS */
  858. if (!rdev->is_atom_bios) {
  859. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  860. return -EINVAL;
  861. }
  862. r = radeon_atombios_init(rdev);
  863. if (r)
  864. return r;
  865. /* Post card if necessary */
  866. if (!r600_card_posted(rdev) && rdev->bios) {
  867. DRM_INFO("GPU not posted. posting now...\n");
  868. atom_asic_init(rdev->mode_info.atom_context);
  869. }
  870. /* Initialize scratch registers */
  871. r600_scratch_init(rdev);
  872. /* Initialize surface registers */
  873. radeon_surface_init(rdev);
  874. /* Initialize clocks */
  875. radeon_get_clock_info(rdev->ddev);
  876. r = radeon_clocks_init(rdev);
  877. if (r)
  878. return r;
  879. /* Initialize power management */
  880. radeon_pm_init(rdev);
  881. /* Fence driver */
  882. r = radeon_fence_driver_init(rdev);
  883. if (r)
  884. return r;
  885. r = rv770_mc_init(rdev);
  886. if (r)
  887. return r;
  888. /* Memory manager */
  889. r = radeon_object_init(rdev);
  890. if (r)
  891. return r;
  892. rdev->cp.ring_obj = NULL;
  893. r600_ring_init(rdev, 1024 * 1024);
  894. if (!rdev->me_fw || !rdev->pfp_fw) {
  895. r = r600_cp_init_microcode(rdev);
  896. if (r) {
  897. DRM_ERROR("Failed to load firmware!\n");
  898. return r;
  899. }
  900. }
  901. r = r600_pcie_gart_init(rdev);
  902. if (r)
  903. return r;
  904. rdev->accel_working = true;
  905. r = r600_blit_init(rdev);
  906. if (r) {
  907. DRM_ERROR("radeon: failled blitter (%d).\n", r);
  908. rdev->accel_working = false;
  909. }
  910. r = rv770_startup(rdev);
  911. if (r) {
  912. rv770_suspend(rdev);
  913. r600_wb_fini(rdev);
  914. radeon_ring_fini(rdev);
  915. rv770_pcie_gart_fini(rdev);
  916. rdev->accel_working = false;
  917. }
  918. if (rdev->accel_working) {
  919. r = radeon_ib_pool_init(rdev);
  920. if (r) {
  921. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  922. rdev->accel_working = false;
  923. }
  924. r = r600_ib_test(rdev);
  925. if (r) {
  926. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  927. rdev->accel_working = false;
  928. }
  929. }
  930. return 0;
  931. }
  932. void rv770_fini(struct radeon_device *rdev)
  933. {
  934. rv770_suspend(rdev);
  935. r600_blit_fini(rdev);
  936. radeon_ring_fini(rdev);
  937. r600_wb_fini(rdev);
  938. rv770_pcie_gart_fini(rdev);
  939. radeon_gem_fini(rdev);
  940. radeon_fence_driver_fini(rdev);
  941. radeon_clocks_fini(rdev);
  942. if (rdev->flags & RADEON_IS_AGP)
  943. radeon_agp_fini(rdev);
  944. radeon_object_fini(rdev);
  945. radeon_atombios_fini(rdev);
  946. kfree(rdev->bios);
  947. rdev->bios = NULL;
  948. radeon_dummy_page_fini(rdev);
  949. }