r600.c 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_mode.h"
  35. #include "r600d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define PFP_UCODE_SIZE 576
  39. #define PM4_UCODE_SIZE 1792
  40. #define R700_PFP_UCODE_SIZE 848
  41. #define R700_PM4_UCODE_SIZE 1360
  42. /* Firmware Names */
  43. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  44. MODULE_FIRMWARE("radeon/R600_me.bin");
  45. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  46. MODULE_FIRMWARE("radeon/RV610_me.bin");
  47. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV630_me.bin");
  49. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RV620_me.bin");
  51. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV635_me.bin");
  53. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV670_me.bin");
  55. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RS780_me.bin");
  57. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV770_me.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV710_me.bin");
  63. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  64. /* r600,rv610,rv630,rv620,rv635,rv670 */
  65. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  66. void r600_gpu_init(struct radeon_device *rdev);
  67. void r600_fini(struct radeon_device *rdev);
  68. /*
  69. * R600 PCIE GART
  70. */
  71. int r600_gart_clear_page(struct radeon_device *rdev, int i)
  72. {
  73. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  74. u64 pte;
  75. if (i < 0 || i > rdev->gart.num_gpu_pages)
  76. return -EINVAL;
  77. pte = 0;
  78. writeq(pte, ((void __iomem *)ptr) + (i * 8));
  79. return 0;
  80. }
  81. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  82. {
  83. unsigned i;
  84. u32 tmp;
  85. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  86. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  87. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  88. for (i = 0; i < rdev->usec_timeout; i++) {
  89. /* read MC_STATUS */
  90. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  91. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  92. if (tmp == 2) {
  93. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  94. return;
  95. }
  96. if (tmp) {
  97. return;
  98. }
  99. udelay(1);
  100. }
  101. }
  102. int r600_pcie_gart_init(struct radeon_device *rdev)
  103. {
  104. int r;
  105. if (rdev->gart.table.vram.robj) {
  106. WARN(1, "R600 PCIE GART already initialized.\n");
  107. return 0;
  108. }
  109. /* Initialize common gart structure */
  110. r = radeon_gart_init(rdev);
  111. if (r)
  112. return r;
  113. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  114. return radeon_gart_table_vram_alloc(rdev);
  115. }
  116. int r600_pcie_gart_enable(struct radeon_device *rdev)
  117. {
  118. u32 tmp;
  119. int r, i;
  120. if (rdev->gart.table.vram.robj == NULL) {
  121. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  122. return -EINVAL;
  123. }
  124. r = radeon_gart_table_vram_pin(rdev);
  125. if (r)
  126. return r;
  127. /* Setup L2 cache */
  128. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  129. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  130. EFFECTIVE_L2_QUEUE_SIZE(7));
  131. WREG32(VM_L2_CNTL2, 0);
  132. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  133. /* Setup TLB control */
  134. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  135. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  136. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  137. ENABLE_WAIT_L2_QUERY;
  138. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  139. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  140. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  141. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  142. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  143. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  144. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  145. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  146. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  147. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  148. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  149. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  150. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  151. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  152. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  153. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  154. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  155. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  156. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  157. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  158. (u32)(rdev->dummy_page.addr >> 12));
  159. for (i = 1; i < 7; i++)
  160. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  161. r600_pcie_gart_tlb_flush(rdev);
  162. rdev->gart.ready = true;
  163. return 0;
  164. }
  165. void r600_pcie_gart_disable(struct radeon_device *rdev)
  166. {
  167. u32 tmp;
  168. int i;
  169. /* Disable all tables */
  170. for (i = 0; i < 7; i++)
  171. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  172. /* Disable L2 cache */
  173. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  174. EFFECTIVE_L2_QUEUE_SIZE(7));
  175. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  176. /* Setup L1 TLB control */
  177. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  178. ENABLE_WAIT_L2_QUERY;
  179. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  180. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  181. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  182. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  183. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  184. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  185. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  186. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  187. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  188. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  189. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  190. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  191. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  192. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  193. if (rdev->gart.table.vram.robj) {
  194. radeon_object_kunmap(rdev->gart.table.vram.robj);
  195. radeon_object_unpin(rdev->gart.table.vram.robj);
  196. }
  197. }
  198. void r600_pcie_gart_fini(struct radeon_device *rdev)
  199. {
  200. r600_pcie_gart_disable(rdev);
  201. radeon_gart_table_vram_free(rdev);
  202. radeon_gart_fini(rdev);
  203. }
  204. void r600_agp_enable(struct radeon_device *rdev)
  205. {
  206. u32 tmp;
  207. int i;
  208. /* Setup L2 cache */
  209. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  210. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  211. EFFECTIVE_L2_QUEUE_SIZE(7));
  212. WREG32(VM_L2_CNTL2, 0);
  213. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  214. /* Setup TLB control */
  215. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  216. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  217. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  218. ENABLE_WAIT_L2_QUERY;
  219. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  220. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  221. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  222. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  223. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  224. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  225. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  226. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  227. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  228. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  229. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  230. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  231. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  232. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  233. for (i = 0; i < 7; i++)
  234. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  235. }
  236. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  237. {
  238. unsigned i;
  239. u32 tmp;
  240. for (i = 0; i < rdev->usec_timeout; i++) {
  241. /* read MC_STATUS */
  242. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  243. if (!tmp)
  244. return 0;
  245. udelay(1);
  246. }
  247. return -1;
  248. }
  249. static void r600_mc_program(struct radeon_device *rdev)
  250. {
  251. struct rv515_mc_save save;
  252. u32 tmp;
  253. int i, j;
  254. /* Initialize HDP */
  255. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  256. WREG32((0x2c14 + j), 0x00000000);
  257. WREG32((0x2c18 + j), 0x00000000);
  258. WREG32((0x2c1c + j), 0x00000000);
  259. WREG32((0x2c20 + j), 0x00000000);
  260. WREG32((0x2c24 + j), 0x00000000);
  261. }
  262. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  263. rv515_mc_stop(rdev, &save);
  264. if (r600_mc_wait_for_idle(rdev)) {
  265. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  266. }
  267. /* Lockout access through VGA aperture (doesn't exist before R600) */
  268. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  269. /* Update configuration */
  270. if (rdev->flags & RADEON_IS_AGP) {
  271. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  272. /* VRAM before AGP */
  273. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  274. rdev->mc.vram_start >> 12);
  275. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  276. rdev->mc.gtt_end >> 12);
  277. } else {
  278. /* VRAM after AGP */
  279. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  280. rdev->mc.gtt_start >> 12);
  281. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  282. rdev->mc.vram_end >> 12);
  283. }
  284. } else {
  285. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  286. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  287. }
  288. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  289. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  290. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  291. WREG32(MC_VM_FB_LOCATION, tmp);
  292. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  293. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  294. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  295. if (rdev->flags & RADEON_IS_AGP) {
  296. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  297. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  298. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  299. } else {
  300. WREG32(MC_VM_AGP_BASE, 0);
  301. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  302. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  303. }
  304. if (r600_mc_wait_for_idle(rdev)) {
  305. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  306. }
  307. rv515_mc_resume(rdev, &save);
  308. /* we need to own VRAM, so turn off the VGA renderer here
  309. * to stop it overwriting our objects */
  310. rv515_vga_render_disable(rdev);
  311. }
  312. int r600_mc_init(struct radeon_device *rdev)
  313. {
  314. fixed20_12 a;
  315. u32 tmp;
  316. int chansize, numchan;
  317. int r;
  318. /* Get VRAM informations */
  319. rdev->mc.vram_is_ddr = true;
  320. tmp = RREG32(RAMCFG);
  321. if (tmp & CHANSIZE_OVERRIDE) {
  322. chansize = 16;
  323. } else if (tmp & CHANSIZE_MASK) {
  324. chansize = 64;
  325. } else {
  326. chansize = 32;
  327. }
  328. tmp = RREG32(CHMAP);
  329. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  330. case 0:
  331. default:
  332. numchan = 1;
  333. break;
  334. case 1:
  335. numchan = 2;
  336. break;
  337. case 2:
  338. numchan = 4;
  339. break;
  340. case 3:
  341. numchan = 8;
  342. break;
  343. }
  344. rdev->mc.vram_width = numchan * chansize;
  345. /* Could aper size report 0 ? */
  346. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  347. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  348. /* Setup GPU memory space */
  349. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  350. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  351. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  352. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  353. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  354. rdev->mc.real_vram_size = rdev->mc.aper_size;
  355. if (rdev->flags & RADEON_IS_AGP) {
  356. r = radeon_agp_init(rdev);
  357. if (r)
  358. return r;
  359. /* gtt_size is setup by radeon_agp_init */
  360. rdev->mc.gtt_location = rdev->mc.agp_base;
  361. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  362. /* Try to put vram before or after AGP because we
  363. * we want SYSTEM_APERTURE to cover both VRAM and
  364. * AGP so that GPU can catch out of VRAM/AGP access
  365. */
  366. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  367. /* Enought place before */
  368. rdev->mc.vram_location = rdev->mc.gtt_location -
  369. rdev->mc.mc_vram_size;
  370. } else if (tmp > rdev->mc.mc_vram_size) {
  371. /* Enought place after */
  372. rdev->mc.vram_location = rdev->mc.gtt_location +
  373. rdev->mc.gtt_size;
  374. } else {
  375. /* Try to setup VRAM then AGP might not
  376. * not work on some card
  377. */
  378. rdev->mc.vram_location = 0x00000000UL;
  379. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  380. }
  381. } else {
  382. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  383. rdev->mc.vram_location = (RREG32(MC_VM_FB_LOCATION) &
  384. 0xFFFF) << 24;
  385. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  386. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  387. /* Enough place after vram */
  388. rdev->mc.gtt_location = tmp;
  389. } else if (rdev->mc.vram_location >= rdev->mc.gtt_size) {
  390. /* Enough place before vram */
  391. rdev->mc.gtt_location = 0;
  392. } else {
  393. /* Not enough place after or before shrink
  394. * gart size
  395. */
  396. if (rdev->mc.vram_location > (0xFFFFFFFFUL - tmp)) {
  397. rdev->mc.gtt_location = 0;
  398. rdev->mc.gtt_size = rdev->mc.vram_location;
  399. } else {
  400. rdev->mc.gtt_location = tmp;
  401. rdev->mc.gtt_size = 0xFFFFFFFFUL - tmp;
  402. }
  403. }
  404. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  405. }
  406. rdev->mc.vram_start = rdev->mc.vram_location;
  407. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  408. rdev->mc.gtt_start = rdev->mc.gtt_location;
  409. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  410. /* FIXME: we should enforce default clock in case GPU is not in
  411. * default setup
  412. */
  413. a.full = rfixed_const(100);
  414. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  415. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  416. return 0;
  417. }
  418. /* We doesn't check that the GPU really needs a reset we simply do the
  419. * reset, it's up to the caller to determine if the GPU needs one. We
  420. * might add an helper function to check that.
  421. */
  422. int r600_gpu_soft_reset(struct radeon_device *rdev)
  423. {
  424. struct rv515_mc_save save;
  425. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  426. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  427. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  428. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  429. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  430. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  431. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  432. S_008010_GUI_ACTIVE(1);
  433. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  434. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  435. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  436. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  437. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  438. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  439. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  440. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  441. u32 srbm_reset = 0;
  442. u32 tmp;
  443. dev_info(rdev->dev, "GPU softreset \n");
  444. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  445. RREG32(R_008010_GRBM_STATUS));
  446. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  447. RREG32(R_008014_GRBM_STATUS2));
  448. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  449. RREG32(R_000E50_SRBM_STATUS));
  450. rv515_mc_stop(rdev, &save);
  451. if (r600_mc_wait_for_idle(rdev)) {
  452. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  453. }
  454. /* Disable CP parsing/prefetching */
  455. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
  456. /* Check if any of the rendering block is busy and reset it */
  457. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  458. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  459. tmp = S_008020_SOFT_RESET_CR(1) |
  460. S_008020_SOFT_RESET_DB(1) |
  461. S_008020_SOFT_RESET_CB(1) |
  462. S_008020_SOFT_RESET_PA(1) |
  463. S_008020_SOFT_RESET_SC(1) |
  464. S_008020_SOFT_RESET_SMX(1) |
  465. S_008020_SOFT_RESET_SPI(1) |
  466. S_008020_SOFT_RESET_SX(1) |
  467. S_008020_SOFT_RESET_SH(1) |
  468. S_008020_SOFT_RESET_TC(1) |
  469. S_008020_SOFT_RESET_TA(1) |
  470. S_008020_SOFT_RESET_VC(1) |
  471. S_008020_SOFT_RESET_VGT(1);
  472. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  473. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  474. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  475. udelay(50);
  476. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  477. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  478. }
  479. /* Reset CP (we always reset CP) */
  480. tmp = S_008020_SOFT_RESET_CP(1);
  481. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  482. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  483. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  484. udelay(50);
  485. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  486. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  487. /* Reset others GPU block if necessary */
  488. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  489. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  490. if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  491. srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
  492. if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  493. srbm_reset |= S_000E60_SOFT_RESET_IH(1);
  494. if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  495. srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
  496. if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  497. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  498. if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  499. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  500. if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  501. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  502. if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  503. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  504. if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  505. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  506. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  507. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  508. if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  509. srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
  510. if (G_000E50_BIF_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  511. srbm_reset |= S_000E60_SOFT_RESET_BIF(1);
  512. dev_info(rdev->dev, " R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  513. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  514. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  515. udelay(50);
  516. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  517. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  518. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  519. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  520. udelay(50);
  521. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  522. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  523. /* Wait a little for things to settle down */
  524. udelay(50);
  525. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  526. RREG32(R_008010_GRBM_STATUS));
  527. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  528. RREG32(R_008014_GRBM_STATUS2));
  529. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  530. RREG32(R_000E50_SRBM_STATUS));
  531. /* After reset we need to reinit the asic as GPU often endup in an
  532. * incoherent state.
  533. */
  534. atom_asic_init(rdev->mode_info.atom_context);
  535. rv515_mc_resume(rdev, &save);
  536. return 0;
  537. }
  538. int r600_gpu_reset(struct radeon_device *rdev)
  539. {
  540. return r600_gpu_soft_reset(rdev);
  541. }
  542. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  543. u32 num_backends,
  544. u32 backend_disable_mask)
  545. {
  546. u32 backend_map = 0;
  547. u32 enabled_backends_mask;
  548. u32 enabled_backends_count;
  549. u32 cur_pipe;
  550. u32 swizzle_pipe[R6XX_MAX_PIPES];
  551. u32 cur_backend;
  552. u32 i;
  553. if (num_tile_pipes > R6XX_MAX_PIPES)
  554. num_tile_pipes = R6XX_MAX_PIPES;
  555. if (num_tile_pipes < 1)
  556. num_tile_pipes = 1;
  557. if (num_backends > R6XX_MAX_BACKENDS)
  558. num_backends = R6XX_MAX_BACKENDS;
  559. if (num_backends < 1)
  560. num_backends = 1;
  561. enabled_backends_mask = 0;
  562. enabled_backends_count = 0;
  563. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  564. if (((backend_disable_mask >> i) & 1) == 0) {
  565. enabled_backends_mask |= (1 << i);
  566. ++enabled_backends_count;
  567. }
  568. if (enabled_backends_count == num_backends)
  569. break;
  570. }
  571. if (enabled_backends_count == 0) {
  572. enabled_backends_mask = 1;
  573. enabled_backends_count = 1;
  574. }
  575. if (enabled_backends_count != num_backends)
  576. num_backends = enabled_backends_count;
  577. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  578. switch (num_tile_pipes) {
  579. case 1:
  580. swizzle_pipe[0] = 0;
  581. break;
  582. case 2:
  583. swizzle_pipe[0] = 0;
  584. swizzle_pipe[1] = 1;
  585. break;
  586. case 3:
  587. swizzle_pipe[0] = 0;
  588. swizzle_pipe[1] = 1;
  589. swizzle_pipe[2] = 2;
  590. break;
  591. case 4:
  592. swizzle_pipe[0] = 0;
  593. swizzle_pipe[1] = 1;
  594. swizzle_pipe[2] = 2;
  595. swizzle_pipe[3] = 3;
  596. break;
  597. case 5:
  598. swizzle_pipe[0] = 0;
  599. swizzle_pipe[1] = 1;
  600. swizzle_pipe[2] = 2;
  601. swizzle_pipe[3] = 3;
  602. swizzle_pipe[4] = 4;
  603. break;
  604. case 6:
  605. swizzle_pipe[0] = 0;
  606. swizzle_pipe[1] = 2;
  607. swizzle_pipe[2] = 4;
  608. swizzle_pipe[3] = 5;
  609. swizzle_pipe[4] = 1;
  610. swizzle_pipe[5] = 3;
  611. break;
  612. case 7:
  613. swizzle_pipe[0] = 0;
  614. swizzle_pipe[1] = 2;
  615. swizzle_pipe[2] = 4;
  616. swizzle_pipe[3] = 6;
  617. swizzle_pipe[4] = 1;
  618. swizzle_pipe[5] = 3;
  619. swizzle_pipe[6] = 5;
  620. break;
  621. case 8:
  622. swizzle_pipe[0] = 0;
  623. swizzle_pipe[1] = 2;
  624. swizzle_pipe[2] = 4;
  625. swizzle_pipe[3] = 6;
  626. swizzle_pipe[4] = 1;
  627. swizzle_pipe[5] = 3;
  628. swizzle_pipe[6] = 5;
  629. swizzle_pipe[7] = 7;
  630. break;
  631. }
  632. cur_backend = 0;
  633. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  634. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  635. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  636. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  637. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  638. }
  639. return backend_map;
  640. }
  641. int r600_count_pipe_bits(uint32_t val)
  642. {
  643. int i, ret = 0;
  644. for (i = 0; i < 32; i++) {
  645. ret += val & 1;
  646. val >>= 1;
  647. }
  648. return ret;
  649. }
  650. void r600_gpu_init(struct radeon_device *rdev)
  651. {
  652. u32 tiling_config;
  653. u32 ramcfg;
  654. u32 tmp;
  655. int i, j;
  656. u32 sq_config;
  657. u32 sq_gpr_resource_mgmt_1 = 0;
  658. u32 sq_gpr_resource_mgmt_2 = 0;
  659. u32 sq_thread_resource_mgmt = 0;
  660. u32 sq_stack_resource_mgmt_1 = 0;
  661. u32 sq_stack_resource_mgmt_2 = 0;
  662. /* FIXME: implement */
  663. switch (rdev->family) {
  664. case CHIP_R600:
  665. rdev->config.r600.max_pipes = 4;
  666. rdev->config.r600.max_tile_pipes = 8;
  667. rdev->config.r600.max_simds = 4;
  668. rdev->config.r600.max_backends = 4;
  669. rdev->config.r600.max_gprs = 256;
  670. rdev->config.r600.max_threads = 192;
  671. rdev->config.r600.max_stack_entries = 256;
  672. rdev->config.r600.max_hw_contexts = 8;
  673. rdev->config.r600.max_gs_threads = 16;
  674. rdev->config.r600.sx_max_export_size = 128;
  675. rdev->config.r600.sx_max_export_pos_size = 16;
  676. rdev->config.r600.sx_max_export_smx_size = 128;
  677. rdev->config.r600.sq_num_cf_insts = 2;
  678. break;
  679. case CHIP_RV630:
  680. case CHIP_RV635:
  681. rdev->config.r600.max_pipes = 2;
  682. rdev->config.r600.max_tile_pipes = 2;
  683. rdev->config.r600.max_simds = 3;
  684. rdev->config.r600.max_backends = 1;
  685. rdev->config.r600.max_gprs = 128;
  686. rdev->config.r600.max_threads = 192;
  687. rdev->config.r600.max_stack_entries = 128;
  688. rdev->config.r600.max_hw_contexts = 8;
  689. rdev->config.r600.max_gs_threads = 4;
  690. rdev->config.r600.sx_max_export_size = 128;
  691. rdev->config.r600.sx_max_export_pos_size = 16;
  692. rdev->config.r600.sx_max_export_smx_size = 128;
  693. rdev->config.r600.sq_num_cf_insts = 2;
  694. break;
  695. case CHIP_RV610:
  696. case CHIP_RV620:
  697. case CHIP_RS780:
  698. case CHIP_RS880:
  699. rdev->config.r600.max_pipes = 1;
  700. rdev->config.r600.max_tile_pipes = 1;
  701. rdev->config.r600.max_simds = 2;
  702. rdev->config.r600.max_backends = 1;
  703. rdev->config.r600.max_gprs = 128;
  704. rdev->config.r600.max_threads = 192;
  705. rdev->config.r600.max_stack_entries = 128;
  706. rdev->config.r600.max_hw_contexts = 4;
  707. rdev->config.r600.max_gs_threads = 4;
  708. rdev->config.r600.sx_max_export_size = 128;
  709. rdev->config.r600.sx_max_export_pos_size = 16;
  710. rdev->config.r600.sx_max_export_smx_size = 128;
  711. rdev->config.r600.sq_num_cf_insts = 1;
  712. break;
  713. case CHIP_RV670:
  714. rdev->config.r600.max_pipes = 4;
  715. rdev->config.r600.max_tile_pipes = 4;
  716. rdev->config.r600.max_simds = 4;
  717. rdev->config.r600.max_backends = 4;
  718. rdev->config.r600.max_gprs = 192;
  719. rdev->config.r600.max_threads = 192;
  720. rdev->config.r600.max_stack_entries = 256;
  721. rdev->config.r600.max_hw_contexts = 8;
  722. rdev->config.r600.max_gs_threads = 16;
  723. rdev->config.r600.sx_max_export_size = 128;
  724. rdev->config.r600.sx_max_export_pos_size = 16;
  725. rdev->config.r600.sx_max_export_smx_size = 128;
  726. rdev->config.r600.sq_num_cf_insts = 2;
  727. break;
  728. default:
  729. break;
  730. }
  731. /* Initialize HDP */
  732. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  733. WREG32((0x2c14 + j), 0x00000000);
  734. WREG32((0x2c18 + j), 0x00000000);
  735. WREG32((0x2c1c + j), 0x00000000);
  736. WREG32((0x2c20 + j), 0x00000000);
  737. WREG32((0x2c24 + j), 0x00000000);
  738. }
  739. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  740. /* Setup tiling */
  741. tiling_config = 0;
  742. ramcfg = RREG32(RAMCFG);
  743. switch (rdev->config.r600.max_tile_pipes) {
  744. case 1:
  745. tiling_config |= PIPE_TILING(0);
  746. break;
  747. case 2:
  748. tiling_config |= PIPE_TILING(1);
  749. break;
  750. case 4:
  751. tiling_config |= PIPE_TILING(2);
  752. break;
  753. case 8:
  754. tiling_config |= PIPE_TILING(3);
  755. break;
  756. default:
  757. break;
  758. }
  759. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  760. tiling_config |= GROUP_SIZE(0);
  761. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  762. if (tmp > 3) {
  763. tiling_config |= ROW_TILING(3);
  764. tiling_config |= SAMPLE_SPLIT(3);
  765. } else {
  766. tiling_config |= ROW_TILING(tmp);
  767. tiling_config |= SAMPLE_SPLIT(tmp);
  768. }
  769. tiling_config |= BANK_SWAPS(1);
  770. tmp = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  771. rdev->config.r600.max_backends,
  772. (0xff << rdev->config.r600.max_backends) & 0xff);
  773. tiling_config |= BACKEND_MAP(tmp);
  774. WREG32(GB_TILING_CONFIG, tiling_config);
  775. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  776. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  777. tmp = BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  778. WREG32(CC_RB_BACKEND_DISABLE, tmp);
  779. /* Setup pipes */
  780. tmp = INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  781. tmp |= INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  782. WREG32(CC_GC_SHADER_PIPE_CONFIG, tmp);
  783. WREG32(GC_USER_SHADER_PIPE_CONFIG, tmp);
  784. tmp = R6XX_MAX_BACKENDS - r600_count_pipe_bits(tmp & INACTIVE_QD_PIPES_MASK);
  785. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  786. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  787. /* Setup some CP states */
  788. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  789. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  790. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  791. SYNC_WALKER | SYNC_ALIGNER));
  792. /* Setup various GPU states */
  793. if (rdev->family == CHIP_RV670)
  794. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  795. tmp = RREG32(SX_DEBUG_1);
  796. tmp |= SMX_EVENT_RELEASE;
  797. if ((rdev->family > CHIP_R600))
  798. tmp |= ENABLE_NEW_SMX_ADDRESS;
  799. WREG32(SX_DEBUG_1, tmp);
  800. if (((rdev->family) == CHIP_R600) ||
  801. ((rdev->family) == CHIP_RV630) ||
  802. ((rdev->family) == CHIP_RV610) ||
  803. ((rdev->family) == CHIP_RV620) ||
  804. ((rdev->family) == CHIP_RS780) ||
  805. ((rdev->family) == CHIP_RS880)) {
  806. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  807. } else {
  808. WREG32(DB_DEBUG, 0);
  809. }
  810. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  811. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  812. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  813. WREG32(VGT_NUM_INSTANCES, 0);
  814. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  815. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  816. tmp = RREG32(SQ_MS_FIFO_SIZES);
  817. if (((rdev->family) == CHIP_RV610) ||
  818. ((rdev->family) == CHIP_RV620) ||
  819. ((rdev->family) == CHIP_RS780) ||
  820. ((rdev->family) == CHIP_RS880)) {
  821. tmp = (CACHE_FIFO_SIZE(0xa) |
  822. FETCH_FIFO_HIWATER(0xa) |
  823. DONE_FIFO_HIWATER(0xe0) |
  824. ALU_UPDATE_FIFO_HIWATER(0x8));
  825. } else if (((rdev->family) == CHIP_R600) ||
  826. ((rdev->family) == CHIP_RV630)) {
  827. tmp &= ~DONE_FIFO_HIWATER(0xff);
  828. tmp |= DONE_FIFO_HIWATER(0x4);
  829. }
  830. WREG32(SQ_MS_FIFO_SIZES, tmp);
  831. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  832. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  833. */
  834. sq_config = RREG32(SQ_CONFIG);
  835. sq_config &= ~(PS_PRIO(3) |
  836. VS_PRIO(3) |
  837. GS_PRIO(3) |
  838. ES_PRIO(3));
  839. sq_config |= (DX9_CONSTS |
  840. VC_ENABLE |
  841. PS_PRIO(0) |
  842. VS_PRIO(1) |
  843. GS_PRIO(2) |
  844. ES_PRIO(3));
  845. if ((rdev->family) == CHIP_R600) {
  846. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  847. NUM_VS_GPRS(124) |
  848. NUM_CLAUSE_TEMP_GPRS(4));
  849. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  850. NUM_ES_GPRS(0));
  851. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  852. NUM_VS_THREADS(48) |
  853. NUM_GS_THREADS(4) |
  854. NUM_ES_THREADS(4));
  855. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  856. NUM_VS_STACK_ENTRIES(128));
  857. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  858. NUM_ES_STACK_ENTRIES(0));
  859. } else if (((rdev->family) == CHIP_RV610) ||
  860. ((rdev->family) == CHIP_RV620) ||
  861. ((rdev->family) == CHIP_RS780) ||
  862. ((rdev->family) == CHIP_RS880)) {
  863. /* no vertex cache */
  864. sq_config &= ~VC_ENABLE;
  865. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  866. NUM_VS_GPRS(44) |
  867. NUM_CLAUSE_TEMP_GPRS(2));
  868. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  869. NUM_ES_GPRS(17));
  870. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  871. NUM_VS_THREADS(78) |
  872. NUM_GS_THREADS(4) |
  873. NUM_ES_THREADS(31));
  874. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  875. NUM_VS_STACK_ENTRIES(40));
  876. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  877. NUM_ES_STACK_ENTRIES(16));
  878. } else if (((rdev->family) == CHIP_RV630) ||
  879. ((rdev->family) == CHIP_RV635)) {
  880. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  881. NUM_VS_GPRS(44) |
  882. NUM_CLAUSE_TEMP_GPRS(2));
  883. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  884. NUM_ES_GPRS(18));
  885. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  886. NUM_VS_THREADS(78) |
  887. NUM_GS_THREADS(4) |
  888. NUM_ES_THREADS(31));
  889. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  890. NUM_VS_STACK_ENTRIES(40));
  891. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  892. NUM_ES_STACK_ENTRIES(16));
  893. } else if ((rdev->family) == CHIP_RV670) {
  894. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  895. NUM_VS_GPRS(44) |
  896. NUM_CLAUSE_TEMP_GPRS(2));
  897. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  898. NUM_ES_GPRS(17));
  899. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  900. NUM_VS_THREADS(78) |
  901. NUM_GS_THREADS(4) |
  902. NUM_ES_THREADS(31));
  903. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  904. NUM_VS_STACK_ENTRIES(64));
  905. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  906. NUM_ES_STACK_ENTRIES(64));
  907. }
  908. WREG32(SQ_CONFIG, sq_config);
  909. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  910. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  911. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  912. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  913. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  914. if (((rdev->family) == CHIP_RV610) ||
  915. ((rdev->family) == CHIP_RV620) ||
  916. ((rdev->family) == CHIP_RS780) ||
  917. ((rdev->family) == CHIP_RS880)) {
  918. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  919. } else {
  920. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  921. }
  922. /* More default values. 2D/3D driver should adjust as needed */
  923. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  924. S1_X(0x4) | S1_Y(0xc)));
  925. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  926. S1_X(0x2) | S1_Y(0x2) |
  927. S2_X(0xa) | S2_Y(0x6) |
  928. S3_X(0x6) | S3_Y(0xa)));
  929. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  930. S1_X(0x4) | S1_Y(0xc) |
  931. S2_X(0x1) | S2_Y(0x6) |
  932. S3_X(0xa) | S3_Y(0xe)));
  933. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  934. S5_X(0x0) | S5_Y(0x0) |
  935. S6_X(0xb) | S6_Y(0x4) |
  936. S7_X(0x7) | S7_Y(0x8)));
  937. WREG32(VGT_STRMOUT_EN, 0);
  938. tmp = rdev->config.r600.max_pipes * 16;
  939. switch (rdev->family) {
  940. case CHIP_RV610:
  941. case CHIP_RV620:
  942. case CHIP_RS780:
  943. case CHIP_RS880:
  944. tmp += 32;
  945. break;
  946. case CHIP_RV670:
  947. tmp += 128;
  948. break;
  949. default:
  950. break;
  951. }
  952. if (tmp > 256) {
  953. tmp = 256;
  954. }
  955. WREG32(VGT_ES_PER_GS, 128);
  956. WREG32(VGT_GS_PER_ES, tmp);
  957. WREG32(VGT_GS_PER_VS, 2);
  958. WREG32(VGT_GS_VERTEX_REUSE, 16);
  959. /* more default values. 2D/3D driver should adjust as needed */
  960. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  961. WREG32(VGT_STRMOUT_EN, 0);
  962. WREG32(SX_MISC, 0);
  963. WREG32(PA_SC_MODE_CNTL, 0);
  964. WREG32(PA_SC_AA_CONFIG, 0);
  965. WREG32(PA_SC_LINE_STIPPLE, 0);
  966. WREG32(SPI_INPUT_Z, 0);
  967. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  968. WREG32(CB_COLOR7_FRAG, 0);
  969. /* Clear render buffer base addresses */
  970. WREG32(CB_COLOR0_BASE, 0);
  971. WREG32(CB_COLOR1_BASE, 0);
  972. WREG32(CB_COLOR2_BASE, 0);
  973. WREG32(CB_COLOR3_BASE, 0);
  974. WREG32(CB_COLOR4_BASE, 0);
  975. WREG32(CB_COLOR5_BASE, 0);
  976. WREG32(CB_COLOR6_BASE, 0);
  977. WREG32(CB_COLOR7_BASE, 0);
  978. WREG32(CB_COLOR7_FRAG, 0);
  979. switch (rdev->family) {
  980. case CHIP_RV610:
  981. case CHIP_RV620:
  982. case CHIP_RS780:
  983. case CHIP_RS880:
  984. tmp = TC_L2_SIZE(8);
  985. break;
  986. case CHIP_RV630:
  987. case CHIP_RV635:
  988. tmp = TC_L2_SIZE(4);
  989. break;
  990. case CHIP_R600:
  991. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  992. break;
  993. default:
  994. tmp = TC_L2_SIZE(0);
  995. break;
  996. }
  997. WREG32(TC_CNTL, tmp);
  998. tmp = RREG32(HDP_HOST_PATH_CNTL);
  999. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1000. tmp = RREG32(ARB_POP);
  1001. tmp |= ENABLE_TC128;
  1002. WREG32(ARB_POP, tmp);
  1003. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1004. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1005. NUM_CLIP_SEQ(3)));
  1006. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1007. }
  1008. /*
  1009. * Indirect registers accessor
  1010. */
  1011. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1012. {
  1013. u32 r;
  1014. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1015. (void)RREG32(PCIE_PORT_INDEX);
  1016. r = RREG32(PCIE_PORT_DATA);
  1017. return r;
  1018. }
  1019. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1020. {
  1021. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1022. (void)RREG32(PCIE_PORT_INDEX);
  1023. WREG32(PCIE_PORT_DATA, (v));
  1024. (void)RREG32(PCIE_PORT_DATA);
  1025. }
  1026. /*
  1027. * CP & Ring
  1028. */
  1029. void r600_cp_stop(struct radeon_device *rdev)
  1030. {
  1031. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1032. }
  1033. int r600_cp_init_microcode(struct radeon_device *rdev)
  1034. {
  1035. struct platform_device *pdev;
  1036. const char *chip_name;
  1037. size_t pfp_req_size, me_req_size;
  1038. char fw_name[30];
  1039. int err;
  1040. DRM_DEBUG("\n");
  1041. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1042. err = IS_ERR(pdev);
  1043. if (err) {
  1044. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1045. return -EINVAL;
  1046. }
  1047. switch (rdev->family) {
  1048. case CHIP_R600: chip_name = "R600"; break;
  1049. case CHIP_RV610: chip_name = "RV610"; break;
  1050. case CHIP_RV630: chip_name = "RV630"; break;
  1051. case CHIP_RV620: chip_name = "RV620"; break;
  1052. case CHIP_RV635: chip_name = "RV635"; break;
  1053. case CHIP_RV670: chip_name = "RV670"; break;
  1054. case CHIP_RS780:
  1055. case CHIP_RS880: chip_name = "RS780"; break;
  1056. case CHIP_RV770: chip_name = "RV770"; break;
  1057. case CHIP_RV730:
  1058. case CHIP_RV740: chip_name = "RV730"; break;
  1059. case CHIP_RV710: chip_name = "RV710"; break;
  1060. default: BUG();
  1061. }
  1062. if (rdev->family >= CHIP_RV770) {
  1063. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1064. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1065. } else {
  1066. pfp_req_size = PFP_UCODE_SIZE * 4;
  1067. me_req_size = PM4_UCODE_SIZE * 12;
  1068. }
  1069. DRM_INFO("Loading %s CP Microcode\n", chip_name);
  1070. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1071. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1072. if (err)
  1073. goto out;
  1074. if (rdev->pfp_fw->size != pfp_req_size) {
  1075. printk(KERN_ERR
  1076. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1077. rdev->pfp_fw->size, fw_name);
  1078. err = -EINVAL;
  1079. goto out;
  1080. }
  1081. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1082. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1083. if (err)
  1084. goto out;
  1085. if (rdev->me_fw->size != me_req_size) {
  1086. printk(KERN_ERR
  1087. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1088. rdev->me_fw->size, fw_name);
  1089. err = -EINVAL;
  1090. }
  1091. out:
  1092. platform_device_unregister(pdev);
  1093. if (err) {
  1094. if (err != -EINVAL)
  1095. printk(KERN_ERR
  1096. "r600_cp: Failed to load firmware \"%s\"\n",
  1097. fw_name);
  1098. release_firmware(rdev->pfp_fw);
  1099. rdev->pfp_fw = NULL;
  1100. release_firmware(rdev->me_fw);
  1101. rdev->me_fw = NULL;
  1102. }
  1103. return err;
  1104. }
  1105. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1106. {
  1107. const __be32 *fw_data;
  1108. int i;
  1109. if (!rdev->me_fw || !rdev->pfp_fw)
  1110. return -EINVAL;
  1111. r600_cp_stop(rdev);
  1112. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1113. /* Reset cp */
  1114. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1115. RREG32(GRBM_SOFT_RESET);
  1116. mdelay(15);
  1117. WREG32(GRBM_SOFT_RESET, 0);
  1118. WREG32(CP_ME_RAM_WADDR, 0);
  1119. fw_data = (const __be32 *)rdev->me_fw->data;
  1120. WREG32(CP_ME_RAM_WADDR, 0);
  1121. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1122. WREG32(CP_ME_RAM_DATA,
  1123. be32_to_cpup(fw_data++));
  1124. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1125. WREG32(CP_PFP_UCODE_ADDR, 0);
  1126. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1127. WREG32(CP_PFP_UCODE_DATA,
  1128. be32_to_cpup(fw_data++));
  1129. WREG32(CP_PFP_UCODE_ADDR, 0);
  1130. WREG32(CP_ME_RAM_WADDR, 0);
  1131. WREG32(CP_ME_RAM_RADDR, 0);
  1132. return 0;
  1133. }
  1134. int r600_cp_start(struct radeon_device *rdev)
  1135. {
  1136. int r;
  1137. uint32_t cp_me;
  1138. r = radeon_ring_lock(rdev, 7);
  1139. if (r) {
  1140. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1141. return r;
  1142. }
  1143. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1144. radeon_ring_write(rdev, 0x1);
  1145. if (rdev->family < CHIP_RV770) {
  1146. radeon_ring_write(rdev, 0x3);
  1147. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1148. } else {
  1149. radeon_ring_write(rdev, 0x0);
  1150. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1151. }
  1152. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1153. radeon_ring_write(rdev, 0);
  1154. radeon_ring_write(rdev, 0);
  1155. radeon_ring_unlock_commit(rdev);
  1156. cp_me = 0xff;
  1157. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1158. return 0;
  1159. }
  1160. int r600_cp_resume(struct radeon_device *rdev)
  1161. {
  1162. u32 tmp;
  1163. u32 rb_bufsz;
  1164. int r;
  1165. /* Reset cp */
  1166. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1167. RREG32(GRBM_SOFT_RESET);
  1168. mdelay(15);
  1169. WREG32(GRBM_SOFT_RESET, 0);
  1170. /* Set ring buffer size */
  1171. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1172. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1173. #ifdef __BIG_ENDIAN
  1174. tmp |= BUF_SWAP_32BIT;
  1175. #endif
  1176. WREG32(CP_RB_CNTL, tmp);
  1177. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1178. /* Set the write pointer delay */
  1179. WREG32(CP_RB_WPTR_DELAY, 0);
  1180. /* Initialize the ring buffer's read and write pointers */
  1181. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1182. WREG32(CP_RB_RPTR_WR, 0);
  1183. WREG32(CP_RB_WPTR, 0);
  1184. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1185. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1186. mdelay(1);
  1187. WREG32(CP_RB_CNTL, tmp);
  1188. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1189. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1190. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1191. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1192. r600_cp_start(rdev);
  1193. rdev->cp.ready = true;
  1194. r = radeon_ring_test(rdev);
  1195. if (r) {
  1196. rdev->cp.ready = false;
  1197. return r;
  1198. }
  1199. return 0;
  1200. }
  1201. void r600_cp_commit(struct radeon_device *rdev)
  1202. {
  1203. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1204. (void)RREG32(CP_RB_WPTR);
  1205. }
  1206. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1207. {
  1208. u32 rb_bufsz;
  1209. /* Align ring size */
  1210. rb_bufsz = drm_order(ring_size / 8);
  1211. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1212. rdev->cp.ring_size = ring_size;
  1213. rdev->cp.align_mask = 16 - 1;
  1214. }
  1215. /*
  1216. * GPU scratch registers helpers function.
  1217. */
  1218. void r600_scratch_init(struct radeon_device *rdev)
  1219. {
  1220. int i;
  1221. rdev->scratch.num_reg = 7;
  1222. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1223. rdev->scratch.free[i] = true;
  1224. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1225. }
  1226. }
  1227. int r600_ring_test(struct radeon_device *rdev)
  1228. {
  1229. uint32_t scratch;
  1230. uint32_t tmp = 0;
  1231. unsigned i;
  1232. int r;
  1233. r = radeon_scratch_get(rdev, &scratch);
  1234. if (r) {
  1235. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1236. return r;
  1237. }
  1238. WREG32(scratch, 0xCAFEDEAD);
  1239. r = radeon_ring_lock(rdev, 3);
  1240. if (r) {
  1241. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1242. radeon_scratch_free(rdev, scratch);
  1243. return r;
  1244. }
  1245. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1246. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1247. radeon_ring_write(rdev, 0xDEADBEEF);
  1248. radeon_ring_unlock_commit(rdev);
  1249. for (i = 0; i < rdev->usec_timeout; i++) {
  1250. tmp = RREG32(scratch);
  1251. if (tmp == 0xDEADBEEF)
  1252. break;
  1253. DRM_UDELAY(1);
  1254. }
  1255. if (i < rdev->usec_timeout) {
  1256. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1257. } else {
  1258. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1259. scratch, tmp);
  1260. r = -EINVAL;
  1261. }
  1262. radeon_scratch_free(rdev, scratch);
  1263. return r;
  1264. }
  1265. void r600_wb_disable(struct radeon_device *rdev)
  1266. {
  1267. WREG32(SCRATCH_UMSK, 0);
  1268. if (rdev->wb.wb_obj) {
  1269. radeon_object_kunmap(rdev->wb.wb_obj);
  1270. radeon_object_unpin(rdev->wb.wb_obj);
  1271. }
  1272. }
  1273. void r600_wb_fini(struct radeon_device *rdev)
  1274. {
  1275. r600_wb_disable(rdev);
  1276. if (rdev->wb.wb_obj) {
  1277. radeon_object_unref(&rdev->wb.wb_obj);
  1278. rdev->wb.wb = NULL;
  1279. rdev->wb.wb_obj = NULL;
  1280. }
  1281. }
  1282. int r600_wb_enable(struct radeon_device *rdev)
  1283. {
  1284. int r;
  1285. if (rdev->wb.wb_obj == NULL) {
  1286. r = radeon_object_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1287. RADEON_GEM_DOMAIN_GTT, false, &rdev->wb.wb_obj);
  1288. if (r) {
  1289. dev_warn(rdev->dev, "failed to create WB buffer (%d).\n", r);
  1290. return r;
  1291. }
  1292. r = radeon_object_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1293. &rdev->wb.gpu_addr);
  1294. if (r) {
  1295. dev_warn(rdev->dev, "failed to pin WB buffer (%d).\n", r);
  1296. r600_wb_fini(rdev);
  1297. return r;
  1298. }
  1299. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1300. if (r) {
  1301. dev_warn(rdev->dev, "failed to map WB buffer (%d).\n", r);
  1302. r600_wb_fini(rdev);
  1303. return r;
  1304. }
  1305. }
  1306. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1307. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1308. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1309. WREG32(SCRATCH_UMSK, 0xff);
  1310. return 0;
  1311. }
  1312. void r600_fence_ring_emit(struct radeon_device *rdev,
  1313. struct radeon_fence *fence)
  1314. {
  1315. /* Emit fence sequence & fire IRQ */
  1316. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1317. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1318. radeon_ring_write(rdev, fence->seq);
  1319. }
  1320. int r600_copy_dma(struct radeon_device *rdev,
  1321. uint64_t src_offset,
  1322. uint64_t dst_offset,
  1323. unsigned num_pages,
  1324. struct radeon_fence *fence)
  1325. {
  1326. /* FIXME: implement */
  1327. return 0;
  1328. }
  1329. int r600_copy_blit(struct radeon_device *rdev,
  1330. uint64_t src_offset, uint64_t dst_offset,
  1331. unsigned num_pages, struct radeon_fence *fence)
  1332. {
  1333. r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1334. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1335. r600_blit_done_copy(rdev, fence);
  1336. return 0;
  1337. }
  1338. int r600_irq_process(struct radeon_device *rdev)
  1339. {
  1340. /* FIXME: implement */
  1341. return 0;
  1342. }
  1343. int r600_irq_set(struct radeon_device *rdev)
  1344. {
  1345. /* FIXME: implement */
  1346. return 0;
  1347. }
  1348. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1349. uint32_t tiling_flags, uint32_t pitch,
  1350. uint32_t offset, uint32_t obj_size)
  1351. {
  1352. /* FIXME: implement */
  1353. return 0;
  1354. }
  1355. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1356. {
  1357. /* FIXME: implement */
  1358. }
  1359. bool r600_card_posted(struct radeon_device *rdev)
  1360. {
  1361. uint32_t reg;
  1362. /* first check CRTCs */
  1363. reg = RREG32(D1CRTC_CONTROL) |
  1364. RREG32(D2CRTC_CONTROL);
  1365. if (reg & CRTC_EN)
  1366. return true;
  1367. /* then check MEM_SIZE, in case the crtcs are off */
  1368. if (RREG32(CONFIG_MEMSIZE))
  1369. return true;
  1370. return false;
  1371. }
  1372. int r600_startup(struct radeon_device *rdev)
  1373. {
  1374. int r;
  1375. r600_mc_program(rdev);
  1376. if (rdev->flags & RADEON_IS_AGP) {
  1377. r600_agp_enable(rdev);
  1378. } else {
  1379. r = r600_pcie_gart_enable(rdev);
  1380. if (r)
  1381. return r;
  1382. }
  1383. r600_gpu_init(rdev);
  1384. r = radeon_object_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1385. &rdev->r600_blit.shader_gpu_addr);
  1386. if (r) {
  1387. DRM_ERROR("failed to pin blit object %d\n", r);
  1388. return r;
  1389. }
  1390. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1391. if (r)
  1392. return r;
  1393. r = r600_cp_load_microcode(rdev);
  1394. if (r)
  1395. return r;
  1396. r = r600_cp_resume(rdev);
  1397. if (r)
  1398. return r;
  1399. /* write back buffer are not vital so don't worry about failure */
  1400. r600_wb_enable(rdev);
  1401. return 0;
  1402. }
  1403. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  1404. {
  1405. uint32_t temp;
  1406. temp = RREG32(CONFIG_CNTL);
  1407. if (state == false) {
  1408. temp &= ~(1<<0);
  1409. temp |= (1<<1);
  1410. } else {
  1411. temp &= ~(1<<1);
  1412. }
  1413. WREG32(CONFIG_CNTL, temp);
  1414. }
  1415. int r600_resume(struct radeon_device *rdev)
  1416. {
  1417. int r;
  1418. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1419. * posting will perform necessary task to bring back GPU into good
  1420. * shape.
  1421. */
  1422. /* post card */
  1423. atom_asic_init(rdev->mode_info.atom_context);
  1424. /* Initialize clocks */
  1425. r = radeon_clocks_init(rdev);
  1426. if (r) {
  1427. return r;
  1428. }
  1429. r = r600_startup(rdev);
  1430. if (r) {
  1431. DRM_ERROR("r600 startup failed on resume\n");
  1432. return r;
  1433. }
  1434. r = r600_ib_test(rdev);
  1435. if (r) {
  1436. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1437. return r;
  1438. }
  1439. return r;
  1440. }
  1441. int r600_suspend(struct radeon_device *rdev)
  1442. {
  1443. /* FIXME: we should wait for ring to be empty */
  1444. r600_cp_stop(rdev);
  1445. rdev->cp.ready = false;
  1446. r600_wb_disable(rdev);
  1447. r600_pcie_gart_disable(rdev);
  1448. /* unpin shaders bo */
  1449. radeon_object_unpin(rdev->r600_blit.shader_obj);
  1450. return 0;
  1451. }
  1452. /* Plan is to move initialization in that function and use
  1453. * helper function so that radeon_device_init pretty much
  1454. * do nothing more than calling asic specific function. This
  1455. * should also allow to remove a bunch of callback function
  1456. * like vram_info.
  1457. */
  1458. int r600_init(struct radeon_device *rdev)
  1459. {
  1460. int r;
  1461. r = radeon_dummy_page_init(rdev);
  1462. if (r)
  1463. return r;
  1464. if (r600_debugfs_mc_info_init(rdev)) {
  1465. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1466. }
  1467. /* This don't do much */
  1468. r = radeon_gem_init(rdev);
  1469. if (r)
  1470. return r;
  1471. /* Read BIOS */
  1472. if (!radeon_get_bios(rdev)) {
  1473. if (ASIC_IS_AVIVO(rdev))
  1474. return -EINVAL;
  1475. }
  1476. /* Must be an ATOMBIOS */
  1477. if (!rdev->is_atom_bios) {
  1478. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1479. return -EINVAL;
  1480. }
  1481. r = radeon_atombios_init(rdev);
  1482. if (r)
  1483. return r;
  1484. /* Post card if necessary */
  1485. if (!r600_card_posted(rdev) && rdev->bios) {
  1486. DRM_INFO("GPU not posted. posting now...\n");
  1487. atom_asic_init(rdev->mode_info.atom_context);
  1488. }
  1489. /* Initialize scratch registers */
  1490. r600_scratch_init(rdev);
  1491. /* Initialize surface registers */
  1492. radeon_surface_init(rdev);
  1493. /* Initialize clocks */
  1494. radeon_get_clock_info(rdev->ddev);
  1495. r = radeon_clocks_init(rdev);
  1496. if (r)
  1497. return r;
  1498. /* Initialize power management */
  1499. radeon_pm_init(rdev);
  1500. /* Fence driver */
  1501. r = radeon_fence_driver_init(rdev);
  1502. if (r)
  1503. return r;
  1504. r = r600_mc_init(rdev);
  1505. if (r)
  1506. return r;
  1507. /* Memory manager */
  1508. r = radeon_object_init(rdev);
  1509. if (r)
  1510. return r;
  1511. rdev->cp.ring_obj = NULL;
  1512. r600_ring_init(rdev, 1024 * 1024);
  1513. if (!rdev->me_fw || !rdev->pfp_fw) {
  1514. r = r600_cp_init_microcode(rdev);
  1515. if (r) {
  1516. DRM_ERROR("Failed to load firmware!\n");
  1517. return r;
  1518. }
  1519. }
  1520. r = r600_pcie_gart_init(rdev);
  1521. if (r)
  1522. return r;
  1523. rdev->accel_working = true;
  1524. r = r600_blit_init(rdev);
  1525. if (r) {
  1526. DRM_ERROR("radeon: failled blitter (%d).\n", r);
  1527. return r;
  1528. }
  1529. r = r600_startup(rdev);
  1530. if (r) {
  1531. r600_suspend(rdev);
  1532. r600_wb_fini(rdev);
  1533. radeon_ring_fini(rdev);
  1534. r600_pcie_gart_fini(rdev);
  1535. rdev->accel_working = false;
  1536. }
  1537. if (rdev->accel_working) {
  1538. r = radeon_ib_pool_init(rdev);
  1539. if (r) {
  1540. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  1541. rdev->accel_working = false;
  1542. }
  1543. r = r600_ib_test(rdev);
  1544. if (r) {
  1545. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1546. rdev->accel_working = false;
  1547. }
  1548. }
  1549. return 0;
  1550. }
  1551. void r600_fini(struct radeon_device *rdev)
  1552. {
  1553. /* Suspend operations */
  1554. r600_suspend(rdev);
  1555. r600_blit_fini(rdev);
  1556. radeon_ring_fini(rdev);
  1557. r600_wb_fini(rdev);
  1558. r600_pcie_gart_fini(rdev);
  1559. radeon_gem_fini(rdev);
  1560. radeon_fence_driver_fini(rdev);
  1561. radeon_clocks_fini(rdev);
  1562. if (rdev->flags & RADEON_IS_AGP)
  1563. radeon_agp_fini(rdev);
  1564. radeon_object_fini(rdev);
  1565. radeon_atombios_fini(rdev);
  1566. kfree(rdev->bios);
  1567. rdev->bios = NULL;
  1568. radeon_dummy_page_fini(rdev);
  1569. }
  1570. /*
  1571. * CS stuff
  1572. */
  1573. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1574. {
  1575. /* FIXME: implement */
  1576. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1577. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1578. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1579. radeon_ring_write(rdev, ib->length_dw);
  1580. }
  1581. int r600_ib_test(struct radeon_device *rdev)
  1582. {
  1583. struct radeon_ib *ib;
  1584. uint32_t scratch;
  1585. uint32_t tmp = 0;
  1586. unsigned i;
  1587. int r;
  1588. r = radeon_scratch_get(rdev, &scratch);
  1589. if (r) {
  1590. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1591. return r;
  1592. }
  1593. WREG32(scratch, 0xCAFEDEAD);
  1594. r = radeon_ib_get(rdev, &ib);
  1595. if (r) {
  1596. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1597. return r;
  1598. }
  1599. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1600. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1601. ib->ptr[2] = 0xDEADBEEF;
  1602. ib->ptr[3] = PACKET2(0);
  1603. ib->ptr[4] = PACKET2(0);
  1604. ib->ptr[5] = PACKET2(0);
  1605. ib->ptr[6] = PACKET2(0);
  1606. ib->ptr[7] = PACKET2(0);
  1607. ib->ptr[8] = PACKET2(0);
  1608. ib->ptr[9] = PACKET2(0);
  1609. ib->ptr[10] = PACKET2(0);
  1610. ib->ptr[11] = PACKET2(0);
  1611. ib->ptr[12] = PACKET2(0);
  1612. ib->ptr[13] = PACKET2(0);
  1613. ib->ptr[14] = PACKET2(0);
  1614. ib->ptr[15] = PACKET2(0);
  1615. ib->length_dw = 16;
  1616. r = radeon_ib_schedule(rdev, ib);
  1617. if (r) {
  1618. radeon_scratch_free(rdev, scratch);
  1619. radeon_ib_free(rdev, &ib);
  1620. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  1621. return r;
  1622. }
  1623. r = radeon_fence_wait(ib->fence, false);
  1624. if (r) {
  1625. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  1626. return r;
  1627. }
  1628. for (i = 0; i < rdev->usec_timeout; i++) {
  1629. tmp = RREG32(scratch);
  1630. if (tmp == 0xDEADBEEF)
  1631. break;
  1632. DRM_UDELAY(1);
  1633. }
  1634. if (i < rdev->usec_timeout) {
  1635. DRM_INFO("ib test succeeded in %u usecs\n", i);
  1636. } else {
  1637. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  1638. scratch, tmp);
  1639. r = -EINVAL;
  1640. }
  1641. radeon_scratch_free(rdev, scratch);
  1642. radeon_ib_free(rdev, &ib);
  1643. return r;
  1644. }
  1645. /*
  1646. * Debugfs info
  1647. */
  1648. #if defined(CONFIG_DEBUG_FS)
  1649. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1650. {
  1651. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1652. struct drm_device *dev = node->minor->dev;
  1653. struct radeon_device *rdev = dev->dev_private;
  1654. uint32_t rdp, wdp;
  1655. unsigned count, i, j;
  1656. radeon_ring_free_size(rdev);
  1657. rdp = RREG32(CP_RB_RPTR);
  1658. wdp = RREG32(CP_RB_WPTR);
  1659. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1660. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  1661. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1662. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1663. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1664. seq_printf(m, "%u dwords in ring\n", count);
  1665. for (j = 0; j <= count; j++) {
  1666. i = (rdp + j) & rdev->cp.ptr_mask;
  1667. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1668. }
  1669. return 0;
  1670. }
  1671. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  1672. {
  1673. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1674. struct drm_device *dev = node->minor->dev;
  1675. struct radeon_device *rdev = dev->dev_private;
  1676. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  1677. DREG32_SYS(m, rdev, VM_L2_STATUS);
  1678. return 0;
  1679. }
  1680. static struct drm_info_list r600_mc_info_list[] = {
  1681. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  1682. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  1683. };
  1684. #endif
  1685. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  1686. {
  1687. #if defined(CONFIG_DEBUG_FS)
  1688. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  1689. #else
  1690. return 0;
  1691. #endif
  1692. }