synclink_cs.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382
  1. /*
  2. * linux/drivers/char/pcmcia/synclink_cs.c
  3. *
  4. * $Id: synclink_cs.c,v 4.34 2005/09/08 13:20:54 paulkf Exp $
  5. *
  6. * Device driver for Microgate SyncLink PC Card
  7. * multiprotocol serial adapter.
  8. *
  9. * written by Paul Fulghum for Microgate Corporation
  10. * paulkf@microgate.com
  11. *
  12. * Microgate and SyncLink are trademarks of Microgate Corporation
  13. *
  14. * This code is released under the GNU General Public License (GPL)
  15. *
  16. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  17. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  18. * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  19. * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
  20. * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  21. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  22. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  23. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
  24. * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  25. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
  26. * OF THE POSSIBILITY OF SUCH DAMAGE.
  27. */
  28. #define VERSION(ver,rel,seq) (((ver)<<16) | ((rel)<<8) | (seq))
  29. #if defined(__i386__)
  30. # define BREAKPOINT() asm(" int $3");
  31. #else
  32. # define BREAKPOINT() { }
  33. #endif
  34. #define MAX_DEVICE_COUNT 4
  35. #include <linux/module.h>
  36. #include <linux/errno.h>
  37. #include <linux/signal.h>
  38. #include <linux/sched.h>
  39. #include <linux/timer.h>
  40. #include <linux/time.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/tty.h>
  43. #include <linux/tty_flip.h>
  44. #include <linux/serial.h>
  45. #include <linux/major.h>
  46. #include <linux/string.h>
  47. #include <linux/fcntl.h>
  48. #include <linux/ptrace.h>
  49. #include <linux/ioport.h>
  50. #include <linux/mm.h>
  51. #include <linux/seq_file.h>
  52. #include <linux/slab.h>
  53. #include <linux/netdevice.h>
  54. #include <linux/vmalloc.h>
  55. #include <linux/init.h>
  56. #include <linux/delay.h>
  57. #include <linux/ioctl.h>
  58. #include <linux/synclink.h>
  59. #include <asm/system.h>
  60. #include <asm/io.h>
  61. #include <asm/irq.h>
  62. #include <asm/dma.h>
  63. #include <linux/bitops.h>
  64. #include <asm/types.h>
  65. #include <linux/termios.h>
  66. #include <linux/workqueue.h>
  67. #include <linux/hdlc.h>
  68. #include <pcmcia/cs_types.h>
  69. #include <pcmcia/cs.h>
  70. #include <pcmcia/cistpl.h>
  71. #include <pcmcia/cisreg.h>
  72. #include <pcmcia/ds.h>
  73. #if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_CS_MODULE))
  74. #define SYNCLINK_GENERIC_HDLC 1
  75. #else
  76. #define SYNCLINK_GENERIC_HDLC 0
  77. #endif
  78. #define GET_USER(error,value,addr) error = get_user(value,addr)
  79. #define COPY_FROM_USER(error,dest,src,size) error = copy_from_user(dest,src,size) ? -EFAULT : 0
  80. #define PUT_USER(error,value,addr) error = put_user(value,addr)
  81. #define COPY_TO_USER(error,dest,src,size) error = copy_to_user(dest,src,size) ? -EFAULT : 0
  82. #include <asm/uaccess.h>
  83. static MGSL_PARAMS default_params = {
  84. MGSL_MODE_HDLC, /* unsigned long mode */
  85. 0, /* unsigned char loopback; */
  86. HDLC_FLAG_UNDERRUN_ABORT15, /* unsigned short flags; */
  87. HDLC_ENCODING_NRZI_SPACE, /* unsigned char encoding; */
  88. 0, /* unsigned long clock_speed; */
  89. 0xff, /* unsigned char addr_filter; */
  90. HDLC_CRC_16_CCITT, /* unsigned short crc_type; */
  91. HDLC_PREAMBLE_LENGTH_8BITS, /* unsigned char preamble_length; */
  92. HDLC_PREAMBLE_PATTERN_NONE, /* unsigned char preamble; */
  93. 9600, /* unsigned long data_rate; */
  94. 8, /* unsigned char data_bits; */
  95. 1, /* unsigned char stop_bits; */
  96. ASYNC_PARITY_NONE /* unsigned char parity; */
  97. };
  98. typedef struct
  99. {
  100. int count;
  101. unsigned char status;
  102. char data[1];
  103. } RXBUF;
  104. /* The queue of BH actions to be performed */
  105. #define BH_RECEIVE 1
  106. #define BH_TRANSMIT 2
  107. #define BH_STATUS 4
  108. #define IO_PIN_SHUTDOWN_LIMIT 100
  109. #define RELEVANT_IFLAG(iflag) (iflag & (IGNBRK|BRKINT|IGNPAR|PARMRK|INPCK))
  110. struct _input_signal_events {
  111. int ri_up;
  112. int ri_down;
  113. int dsr_up;
  114. int dsr_down;
  115. int dcd_up;
  116. int dcd_down;
  117. int cts_up;
  118. int cts_down;
  119. };
  120. /*
  121. * Device instance data structure
  122. */
  123. typedef struct _mgslpc_info {
  124. struct tty_port port;
  125. void *if_ptr; /* General purpose pointer (used by SPPP) */
  126. int magic;
  127. int line;
  128. struct mgsl_icount icount;
  129. int timeout;
  130. int x_char; /* xon/xoff character */
  131. unsigned char read_status_mask;
  132. unsigned char ignore_status_mask;
  133. unsigned char *tx_buf;
  134. int tx_put;
  135. int tx_get;
  136. int tx_count;
  137. /* circular list of fixed length rx buffers */
  138. unsigned char *rx_buf; /* memory allocated for all rx buffers */
  139. int rx_buf_total_size; /* size of memory allocated for rx buffers */
  140. int rx_put; /* index of next empty rx buffer */
  141. int rx_get; /* index of next full rx buffer */
  142. int rx_buf_size; /* size in bytes of single rx buffer */
  143. int rx_buf_count; /* total number of rx buffers */
  144. int rx_frame_count; /* number of full rx buffers */
  145. wait_queue_head_t status_event_wait_q;
  146. wait_queue_head_t event_wait_q;
  147. struct timer_list tx_timer; /* HDLC transmit timeout timer */
  148. struct _mgslpc_info *next_device; /* device list link */
  149. unsigned short imra_value;
  150. unsigned short imrb_value;
  151. unsigned char pim_value;
  152. spinlock_t lock;
  153. struct work_struct task; /* task structure for scheduling bh */
  154. u32 max_frame_size;
  155. u32 pending_bh;
  156. bool bh_running;
  157. bool bh_requested;
  158. int dcd_chkcount; /* check counts to prevent */
  159. int cts_chkcount; /* too many IRQs if a signal */
  160. int dsr_chkcount; /* is floating */
  161. int ri_chkcount;
  162. bool rx_enabled;
  163. bool rx_overflow;
  164. bool tx_enabled;
  165. bool tx_active;
  166. bool tx_aborting;
  167. u32 idle_mode;
  168. int if_mode; /* serial interface selection (RS-232, v.35 etc) */
  169. char device_name[25]; /* device instance name */
  170. unsigned int io_base; /* base I/O address of adapter */
  171. unsigned int irq_level;
  172. MGSL_PARAMS params; /* communications parameters */
  173. unsigned char serial_signals; /* current serial signal states */
  174. bool irq_occurred; /* for diagnostics use */
  175. char testing_irq;
  176. unsigned int init_error; /* startup error (DIAGS) */
  177. char flag_buf[MAX_ASYNC_BUFFER_SIZE];
  178. bool drop_rts_on_tx_done;
  179. struct _input_signal_events input_signal_events;
  180. /* PCMCIA support */
  181. struct pcmcia_device *p_dev;
  182. dev_node_t node;
  183. int stop;
  184. /* SPPP/Cisco HDLC device parts */
  185. int netcount;
  186. spinlock_t netlock;
  187. #if SYNCLINK_GENERIC_HDLC
  188. struct net_device *netdev;
  189. #endif
  190. } MGSLPC_INFO;
  191. #define MGSLPC_MAGIC 0x5402
  192. /*
  193. * The size of the serial xmit buffer is 1 page, or 4096 bytes
  194. */
  195. #define TXBUFSIZE 4096
  196. #define CHA 0x00 /* channel A offset */
  197. #define CHB 0x40 /* channel B offset */
  198. /*
  199. * FIXME: PPC has PVR defined in asm/reg.h. For now we just undef it.
  200. */
  201. #undef PVR
  202. #define RXFIFO 0
  203. #define TXFIFO 0
  204. #define STAR 0x20
  205. #define CMDR 0x20
  206. #define RSTA 0x21
  207. #define PRE 0x21
  208. #define MODE 0x22
  209. #define TIMR 0x23
  210. #define XAD1 0x24
  211. #define XAD2 0x25
  212. #define RAH1 0x26
  213. #define RAH2 0x27
  214. #define DAFO 0x27
  215. #define RAL1 0x28
  216. #define RFC 0x28
  217. #define RHCR 0x29
  218. #define RAL2 0x29
  219. #define RBCL 0x2a
  220. #define XBCL 0x2a
  221. #define RBCH 0x2b
  222. #define XBCH 0x2b
  223. #define CCR0 0x2c
  224. #define CCR1 0x2d
  225. #define CCR2 0x2e
  226. #define CCR3 0x2f
  227. #define VSTR 0x34
  228. #define BGR 0x34
  229. #define RLCR 0x35
  230. #define AML 0x36
  231. #define AMH 0x37
  232. #define GIS 0x38
  233. #define IVA 0x38
  234. #define IPC 0x39
  235. #define ISR 0x3a
  236. #define IMR 0x3a
  237. #define PVR 0x3c
  238. #define PIS 0x3d
  239. #define PIM 0x3d
  240. #define PCR 0x3e
  241. #define CCR4 0x3f
  242. // IMR/ISR
  243. #define IRQ_BREAK_ON BIT15 // rx break detected
  244. #define IRQ_DATAOVERRUN BIT14 // receive data overflow
  245. #define IRQ_ALLSENT BIT13 // all sent
  246. #define IRQ_UNDERRUN BIT12 // transmit data underrun
  247. #define IRQ_TIMER BIT11 // timer interrupt
  248. #define IRQ_CTS BIT10 // CTS status change
  249. #define IRQ_TXREPEAT BIT9 // tx message repeat
  250. #define IRQ_TXFIFO BIT8 // transmit pool ready
  251. #define IRQ_RXEOM BIT7 // receive message end
  252. #define IRQ_EXITHUNT BIT6 // receive frame start
  253. #define IRQ_RXTIME BIT6 // rx char timeout
  254. #define IRQ_DCD BIT2 // carrier detect status change
  255. #define IRQ_OVERRUN BIT1 // receive frame overflow
  256. #define IRQ_RXFIFO BIT0 // receive pool full
  257. // STAR
  258. #define XFW BIT6 // transmit FIFO write enable
  259. #define CEC BIT2 // command executing
  260. #define CTS BIT1 // CTS state
  261. #define PVR_DTR BIT0
  262. #define PVR_DSR BIT1
  263. #define PVR_RI BIT2
  264. #define PVR_AUTOCTS BIT3
  265. #define PVR_RS232 0x20 /* 0010b */
  266. #define PVR_V35 0xe0 /* 1110b */
  267. #define PVR_RS422 0x40 /* 0100b */
  268. /* Register access functions */
  269. #define write_reg(info, reg, val) outb((val),(info)->io_base + (reg))
  270. #define read_reg(info, reg) inb((info)->io_base + (reg))
  271. #define read_reg16(info, reg) inw((info)->io_base + (reg))
  272. #define write_reg16(info, reg, val) outw((val), (info)->io_base + (reg))
  273. #define set_reg_bits(info, reg, mask) \
  274. write_reg(info, (reg), \
  275. (unsigned char) (read_reg(info, (reg)) | (mask)))
  276. #define clear_reg_bits(info, reg, mask) \
  277. write_reg(info, (reg), \
  278. (unsigned char) (read_reg(info, (reg)) & ~(mask)))
  279. /*
  280. * interrupt enable/disable routines
  281. */
  282. static void irq_disable(MGSLPC_INFO *info, unsigned char channel, unsigned short mask)
  283. {
  284. if (channel == CHA) {
  285. info->imra_value |= mask;
  286. write_reg16(info, CHA + IMR, info->imra_value);
  287. } else {
  288. info->imrb_value |= mask;
  289. write_reg16(info, CHB + IMR, info->imrb_value);
  290. }
  291. }
  292. static void irq_enable(MGSLPC_INFO *info, unsigned char channel, unsigned short mask)
  293. {
  294. if (channel == CHA) {
  295. info->imra_value &= ~mask;
  296. write_reg16(info, CHA + IMR, info->imra_value);
  297. } else {
  298. info->imrb_value &= ~mask;
  299. write_reg16(info, CHB + IMR, info->imrb_value);
  300. }
  301. }
  302. #define port_irq_disable(info, mask) \
  303. { info->pim_value |= (mask); write_reg(info, PIM, info->pim_value); }
  304. #define port_irq_enable(info, mask) \
  305. { info->pim_value &= ~(mask); write_reg(info, PIM, info->pim_value); }
  306. static void rx_start(MGSLPC_INFO *info);
  307. static void rx_stop(MGSLPC_INFO *info);
  308. static void tx_start(MGSLPC_INFO *info, struct tty_struct *tty);
  309. static void tx_stop(MGSLPC_INFO *info);
  310. static void tx_set_idle(MGSLPC_INFO *info);
  311. static void get_signals(MGSLPC_INFO *info);
  312. static void set_signals(MGSLPC_INFO *info);
  313. static void reset_device(MGSLPC_INFO *info);
  314. static void hdlc_mode(MGSLPC_INFO *info);
  315. static void async_mode(MGSLPC_INFO *info);
  316. static void tx_timeout(unsigned long context);
  317. static int carrier_raised(struct tty_port *port);
  318. static void dtr_rts(struct tty_port *port, int onoff);
  319. #if SYNCLINK_GENERIC_HDLC
  320. #define dev_to_port(D) (dev_to_hdlc(D)->priv)
  321. static void hdlcdev_tx_done(MGSLPC_INFO *info);
  322. static void hdlcdev_rx(MGSLPC_INFO *info, char *buf, int size);
  323. static int hdlcdev_init(MGSLPC_INFO *info);
  324. static void hdlcdev_exit(MGSLPC_INFO *info);
  325. #endif
  326. static void trace_block(MGSLPC_INFO *info,const char* data, int count, int xmit);
  327. static bool register_test(MGSLPC_INFO *info);
  328. static bool irq_test(MGSLPC_INFO *info);
  329. static int adapter_test(MGSLPC_INFO *info);
  330. static int claim_resources(MGSLPC_INFO *info);
  331. static void release_resources(MGSLPC_INFO *info);
  332. static void mgslpc_add_device(MGSLPC_INFO *info);
  333. static void mgslpc_remove_device(MGSLPC_INFO *info);
  334. static bool rx_get_frame(MGSLPC_INFO *info, struct tty_struct *tty);
  335. static void rx_reset_buffers(MGSLPC_INFO *info);
  336. static int rx_alloc_buffers(MGSLPC_INFO *info);
  337. static void rx_free_buffers(MGSLPC_INFO *info);
  338. static irqreturn_t mgslpc_isr(int irq, void *dev_id);
  339. /*
  340. * Bottom half interrupt handlers
  341. */
  342. static void bh_handler(struct work_struct *work);
  343. static void bh_transmit(MGSLPC_INFO *info, struct tty_struct *tty);
  344. static void bh_status(MGSLPC_INFO *info);
  345. /*
  346. * ioctl handlers
  347. */
  348. static int tiocmget(struct tty_struct *tty, struct file *file);
  349. static int tiocmset(struct tty_struct *tty, struct file *file,
  350. unsigned int set, unsigned int clear);
  351. static int get_stats(MGSLPC_INFO *info, struct mgsl_icount __user *user_icount);
  352. static int get_params(MGSLPC_INFO *info, MGSL_PARAMS __user *user_params);
  353. static int set_params(MGSLPC_INFO *info, MGSL_PARAMS __user *new_params, struct tty_struct *tty);
  354. static int get_txidle(MGSLPC_INFO *info, int __user *idle_mode);
  355. static int set_txidle(MGSLPC_INFO *info, int idle_mode);
  356. static int set_txenable(MGSLPC_INFO *info, int enable, struct tty_struct *tty);
  357. static int tx_abort(MGSLPC_INFO *info);
  358. static int set_rxenable(MGSLPC_INFO *info, int enable);
  359. static int wait_events(MGSLPC_INFO *info, int __user *mask);
  360. static MGSLPC_INFO *mgslpc_device_list = NULL;
  361. static int mgslpc_device_count = 0;
  362. /*
  363. * Set this param to non-zero to load eax with the
  364. * .text section address and breakpoint on module load.
  365. * This is useful for use with gdb and add-symbol-file command.
  366. */
  367. static int break_on_load=0;
  368. /*
  369. * Driver major number, defaults to zero to get auto
  370. * assigned major number. May be forced as module parameter.
  371. */
  372. static int ttymajor=0;
  373. static int debug_level = 0;
  374. static int maxframe[MAX_DEVICE_COUNT] = {0,};
  375. module_param(break_on_load, bool, 0);
  376. module_param(ttymajor, int, 0);
  377. module_param(debug_level, int, 0);
  378. module_param_array(maxframe, int, NULL, 0);
  379. MODULE_LICENSE("GPL");
  380. static char *driver_name = "SyncLink PC Card driver";
  381. static char *driver_version = "$Revision: 4.34 $";
  382. static struct tty_driver *serial_driver;
  383. /* number of characters left in xmit buffer before we ask for more */
  384. #define WAKEUP_CHARS 256
  385. static void mgslpc_change_params(MGSLPC_INFO *info, struct tty_struct *tty);
  386. static void mgslpc_wait_until_sent(struct tty_struct *tty, int timeout);
  387. /* PCMCIA prototypes */
  388. static int mgslpc_config(struct pcmcia_device *link);
  389. static void mgslpc_release(u_long arg);
  390. static void mgslpc_detach(struct pcmcia_device *p_dev);
  391. /*
  392. * 1st function defined in .text section. Calling this function in
  393. * init_module() followed by a breakpoint allows a remote debugger
  394. * (gdb) to get the .text address for the add-symbol-file command.
  395. * This allows remote debugging of dynamically loadable modules.
  396. */
  397. static void* mgslpc_get_text_ptr(void)
  398. {
  399. return mgslpc_get_text_ptr;
  400. }
  401. /**
  402. * line discipline callback wrappers
  403. *
  404. * The wrappers maintain line discipline references
  405. * while calling into the line discipline.
  406. *
  407. * ldisc_receive_buf - pass receive data to line discipline
  408. */
  409. static void ldisc_receive_buf(struct tty_struct *tty,
  410. const __u8 *data, char *flags, int count)
  411. {
  412. struct tty_ldisc *ld;
  413. if (!tty)
  414. return;
  415. ld = tty_ldisc_ref(tty);
  416. if (ld) {
  417. if (ld->ops->receive_buf)
  418. ld->ops->receive_buf(tty, data, flags, count);
  419. tty_ldisc_deref(ld);
  420. }
  421. }
  422. static const struct tty_port_operations mgslpc_port_ops = {
  423. .carrier_raised = carrier_raised,
  424. .dtr_rts = dtr_rts
  425. };
  426. static int mgslpc_probe(struct pcmcia_device *link)
  427. {
  428. MGSLPC_INFO *info;
  429. int ret;
  430. if (debug_level >= DEBUG_LEVEL_INFO)
  431. printk("mgslpc_attach\n");
  432. info = kzalloc(sizeof(MGSLPC_INFO), GFP_KERNEL);
  433. if (!info) {
  434. printk("Error can't allocate device instance data\n");
  435. return -ENOMEM;
  436. }
  437. info->magic = MGSLPC_MAGIC;
  438. tty_port_init(&info->port);
  439. info->port.ops = &mgslpc_port_ops;
  440. INIT_WORK(&info->task, bh_handler);
  441. info->max_frame_size = 4096;
  442. info->port.close_delay = 5*HZ/10;
  443. info->port.closing_wait = 30*HZ;
  444. init_waitqueue_head(&info->status_event_wait_q);
  445. init_waitqueue_head(&info->event_wait_q);
  446. spin_lock_init(&info->lock);
  447. spin_lock_init(&info->netlock);
  448. memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
  449. info->idle_mode = HDLC_TXIDLE_FLAGS;
  450. info->imra_value = 0xffff;
  451. info->imrb_value = 0xffff;
  452. info->pim_value = 0xff;
  453. info->p_dev = link;
  454. link->priv = info;
  455. /* Initialize the struct pcmcia_device structure */
  456. /* Interrupt setup */
  457. link->irq.Attributes = IRQ_TYPE_DYNAMIC_SHARING;
  458. link->irq.IRQInfo1 = IRQ_LEVEL_ID;
  459. link->irq.Handler = NULL;
  460. link->conf.Attributes = 0;
  461. link->conf.IntType = INT_MEMORY_AND_IO;
  462. ret = mgslpc_config(link);
  463. if (ret)
  464. return ret;
  465. mgslpc_add_device(info);
  466. return 0;
  467. }
  468. /* Card has been inserted.
  469. */
  470. #define CS_CHECK(fn, ret) \
  471. do { last_fn = (fn); if ((last_ret = (ret)) != 0) goto cs_failed; } while (0)
  472. static int mgslpc_config(struct pcmcia_device *link)
  473. {
  474. MGSLPC_INFO *info = link->priv;
  475. tuple_t tuple;
  476. cisparse_t parse;
  477. int last_fn, last_ret;
  478. u_char buf[64];
  479. cistpl_cftable_entry_t dflt = { 0 };
  480. cistpl_cftable_entry_t *cfg;
  481. if (debug_level >= DEBUG_LEVEL_INFO)
  482. printk("mgslpc_config(0x%p)\n", link);
  483. tuple.Attributes = 0;
  484. tuple.TupleData = buf;
  485. tuple.TupleDataMax = sizeof(buf);
  486. tuple.TupleOffset = 0;
  487. /* get CIS configuration entry */
  488. tuple.DesiredTuple = CISTPL_CFTABLE_ENTRY;
  489. CS_CHECK(GetFirstTuple, pcmcia_get_first_tuple(link, &tuple));
  490. cfg = &(parse.cftable_entry);
  491. CS_CHECK(GetTupleData, pcmcia_get_tuple_data(link, &tuple));
  492. CS_CHECK(ParseTuple, pcmcia_parse_tuple(&tuple, &parse));
  493. if (cfg->flags & CISTPL_CFTABLE_DEFAULT) dflt = *cfg;
  494. if (cfg->index == 0)
  495. goto cs_failed;
  496. link->conf.ConfigIndex = cfg->index;
  497. link->conf.Attributes |= CONF_ENABLE_IRQ;
  498. /* IO window settings */
  499. link->io.NumPorts1 = 0;
  500. if ((cfg->io.nwin > 0) || (dflt.io.nwin > 0)) {
  501. cistpl_io_t *io = (cfg->io.nwin) ? &cfg->io : &dflt.io;
  502. link->io.Attributes1 = IO_DATA_PATH_WIDTH_AUTO;
  503. if (!(io->flags & CISTPL_IO_8BIT))
  504. link->io.Attributes1 = IO_DATA_PATH_WIDTH_16;
  505. if (!(io->flags & CISTPL_IO_16BIT))
  506. link->io.Attributes1 = IO_DATA_PATH_WIDTH_8;
  507. link->io.IOAddrLines = io->flags & CISTPL_IO_LINES_MASK;
  508. link->io.BasePort1 = io->win[0].base;
  509. link->io.NumPorts1 = io->win[0].len;
  510. CS_CHECK(RequestIO, pcmcia_request_io(link, &link->io));
  511. }
  512. link->conf.Attributes = CONF_ENABLE_IRQ;
  513. link->conf.IntType = INT_MEMORY_AND_IO;
  514. link->conf.ConfigIndex = 8;
  515. link->conf.Present = PRESENT_OPTION;
  516. link->irq.Attributes |= IRQ_HANDLE_PRESENT;
  517. link->irq.Handler = mgslpc_isr;
  518. link->irq.Instance = info;
  519. CS_CHECK(RequestIRQ, pcmcia_request_irq(link, &link->irq));
  520. CS_CHECK(RequestConfiguration, pcmcia_request_configuration(link, &link->conf));
  521. info->io_base = link->io.BasePort1;
  522. info->irq_level = link->irq.AssignedIRQ;
  523. /* add to linked list of devices */
  524. sprintf(info->node.dev_name, "mgslpc0");
  525. info->node.major = info->node.minor = 0;
  526. link->dev_node = &info->node;
  527. printk(KERN_INFO "%s: index 0x%02x:",
  528. info->node.dev_name, link->conf.ConfigIndex);
  529. if (link->conf.Attributes & CONF_ENABLE_IRQ)
  530. printk(", irq %d", link->irq.AssignedIRQ);
  531. if (link->io.NumPorts1)
  532. printk(", io 0x%04x-0x%04x", link->io.BasePort1,
  533. link->io.BasePort1+link->io.NumPorts1-1);
  534. printk("\n");
  535. return 0;
  536. cs_failed:
  537. cs_error(link, last_fn, last_ret);
  538. mgslpc_release((u_long)link);
  539. return -ENODEV;
  540. }
  541. /* Card has been removed.
  542. * Unregister device and release PCMCIA configuration.
  543. * If device is open, postpone until it is closed.
  544. */
  545. static void mgslpc_release(u_long arg)
  546. {
  547. struct pcmcia_device *link = (struct pcmcia_device *)arg;
  548. if (debug_level >= DEBUG_LEVEL_INFO)
  549. printk("mgslpc_release(0x%p)\n", link);
  550. pcmcia_disable_device(link);
  551. }
  552. static void mgslpc_detach(struct pcmcia_device *link)
  553. {
  554. if (debug_level >= DEBUG_LEVEL_INFO)
  555. printk("mgslpc_detach(0x%p)\n", link);
  556. ((MGSLPC_INFO *)link->priv)->stop = 1;
  557. mgslpc_release((u_long)link);
  558. mgslpc_remove_device((MGSLPC_INFO *)link->priv);
  559. }
  560. static int mgslpc_suspend(struct pcmcia_device *link)
  561. {
  562. MGSLPC_INFO *info = link->priv;
  563. info->stop = 1;
  564. return 0;
  565. }
  566. static int mgslpc_resume(struct pcmcia_device *link)
  567. {
  568. MGSLPC_INFO *info = link->priv;
  569. info->stop = 0;
  570. return 0;
  571. }
  572. static inline bool mgslpc_paranoia_check(MGSLPC_INFO *info,
  573. char *name, const char *routine)
  574. {
  575. #ifdef MGSLPC_PARANOIA_CHECK
  576. static const char *badmagic =
  577. "Warning: bad magic number for mgsl struct (%s) in %s\n";
  578. static const char *badinfo =
  579. "Warning: null mgslpc_info for (%s) in %s\n";
  580. if (!info) {
  581. printk(badinfo, name, routine);
  582. return true;
  583. }
  584. if (info->magic != MGSLPC_MAGIC) {
  585. printk(badmagic, name, routine);
  586. return true;
  587. }
  588. #else
  589. if (!info)
  590. return true;
  591. #endif
  592. return false;
  593. }
  594. #define CMD_RXFIFO BIT7 // release current rx FIFO
  595. #define CMD_RXRESET BIT6 // receiver reset
  596. #define CMD_RXFIFO_READ BIT5
  597. #define CMD_START_TIMER BIT4
  598. #define CMD_TXFIFO BIT3 // release current tx FIFO
  599. #define CMD_TXEOM BIT1 // transmit end message
  600. #define CMD_TXRESET BIT0 // transmit reset
  601. static bool wait_command_complete(MGSLPC_INFO *info, unsigned char channel)
  602. {
  603. int i = 0;
  604. /* wait for command completion */
  605. while (read_reg(info, (unsigned char)(channel+STAR)) & BIT2) {
  606. udelay(1);
  607. if (i++ == 1000)
  608. return false;
  609. }
  610. return true;
  611. }
  612. static void issue_command(MGSLPC_INFO *info, unsigned char channel, unsigned char cmd)
  613. {
  614. wait_command_complete(info, channel);
  615. write_reg(info, (unsigned char) (channel + CMDR), cmd);
  616. }
  617. static void tx_pause(struct tty_struct *tty)
  618. {
  619. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  620. unsigned long flags;
  621. if (mgslpc_paranoia_check(info, tty->name, "tx_pause"))
  622. return;
  623. if (debug_level >= DEBUG_LEVEL_INFO)
  624. printk("tx_pause(%s)\n",info->device_name);
  625. spin_lock_irqsave(&info->lock,flags);
  626. if (info->tx_enabled)
  627. tx_stop(info);
  628. spin_unlock_irqrestore(&info->lock,flags);
  629. }
  630. static void tx_release(struct tty_struct *tty)
  631. {
  632. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  633. unsigned long flags;
  634. if (mgslpc_paranoia_check(info, tty->name, "tx_release"))
  635. return;
  636. if (debug_level >= DEBUG_LEVEL_INFO)
  637. printk("tx_release(%s)\n",info->device_name);
  638. spin_lock_irqsave(&info->lock,flags);
  639. if (!info->tx_enabled)
  640. tx_start(info, tty);
  641. spin_unlock_irqrestore(&info->lock,flags);
  642. }
  643. /* Return next bottom half action to perform.
  644. * or 0 if nothing to do.
  645. */
  646. static int bh_action(MGSLPC_INFO *info)
  647. {
  648. unsigned long flags;
  649. int rc = 0;
  650. spin_lock_irqsave(&info->lock,flags);
  651. if (info->pending_bh & BH_RECEIVE) {
  652. info->pending_bh &= ~BH_RECEIVE;
  653. rc = BH_RECEIVE;
  654. } else if (info->pending_bh & BH_TRANSMIT) {
  655. info->pending_bh &= ~BH_TRANSMIT;
  656. rc = BH_TRANSMIT;
  657. } else if (info->pending_bh & BH_STATUS) {
  658. info->pending_bh &= ~BH_STATUS;
  659. rc = BH_STATUS;
  660. }
  661. if (!rc) {
  662. /* Mark BH routine as complete */
  663. info->bh_running = false;
  664. info->bh_requested = false;
  665. }
  666. spin_unlock_irqrestore(&info->lock,flags);
  667. return rc;
  668. }
  669. static void bh_handler(struct work_struct *work)
  670. {
  671. MGSLPC_INFO *info = container_of(work, MGSLPC_INFO, task);
  672. struct tty_struct *tty;
  673. int action;
  674. if (!info)
  675. return;
  676. if (debug_level >= DEBUG_LEVEL_BH)
  677. printk( "%s(%d):bh_handler(%s) entry\n",
  678. __FILE__,__LINE__,info->device_name);
  679. info->bh_running = true;
  680. tty = tty_port_tty_get(&info->port);
  681. while((action = bh_action(info)) != 0) {
  682. /* Process work item */
  683. if ( debug_level >= DEBUG_LEVEL_BH )
  684. printk( "%s(%d):bh_handler() work item action=%d\n",
  685. __FILE__,__LINE__,action);
  686. switch (action) {
  687. case BH_RECEIVE:
  688. while(rx_get_frame(info, tty));
  689. break;
  690. case BH_TRANSMIT:
  691. bh_transmit(info, tty);
  692. break;
  693. case BH_STATUS:
  694. bh_status(info);
  695. break;
  696. default:
  697. /* unknown work item ID */
  698. printk("Unknown work item ID=%08X!\n", action);
  699. break;
  700. }
  701. }
  702. tty_kref_put(tty);
  703. if (debug_level >= DEBUG_LEVEL_BH)
  704. printk( "%s(%d):bh_handler(%s) exit\n",
  705. __FILE__,__LINE__,info->device_name);
  706. }
  707. static void bh_transmit(MGSLPC_INFO *info, struct tty_struct *tty)
  708. {
  709. if (debug_level >= DEBUG_LEVEL_BH)
  710. printk("bh_transmit() entry on %s\n", info->device_name);
  711. if (tty)
  712. tty_wakeup(tty);
  713. }
  714. static void bh_status(MGSLPC_INFO *info)
  715. {
  716. info->ri_chkcount = 0;
  717. info->dsr_chkcount = 0;
  718. info->dcd_chkcount = 0;
  719. info->cts_chkcount = 0;
  720. }
  721. /* eom: non-zero = end of frame */
  722. static void rx_ready_hdlc(MGSLPC_INFO *info, int eom)
  723. {
  724. unsigned char data[2];
  725. unsigned char fifo_count, read_count, i;
  726. RXBUF *buf = (RXBUF*)(info->rx_buf + (info->rx_put * info->rx_buf_size));
  727. if (debug_level >= DEBUG_LEVEL_ISR)
  728. printk("%s(%d):rx_ready_hdlc(eom=%d)\n",__FILE__,__LINE__,eom);
  729. if (!info->rx_enabled)
  730. return;
  731. if (info->rx_frame_count >= info->rx_buf_count) {
  732. /* no more free buffers */
  733. issue_command(info, CHA, CMD_RXRESET);
  734. info->pending_bh |= BH_RECEIVE;
  735. info->rx_overflow = true;
  736. info->icount.buf_overrun++;
  737. return;
  738. }
  739. if (eom) {
  740. /* end of frame, get FIFO count from RBCL register */
  741. if (!(fifo_count = (unsigned char)(read_reg(info, CHA+RBCL) & 0x1f)))
  742. fifo_count = 32;
  743. } else
  744. fifo_count = 32;
  745. do {
  746. if (fifo_count == 1) {
  747. read_count = 1;
  748. data[0] = read_reg(info, CHA + RXFIFO);
  749. } else {
  750. read_count = 2;
  751. *((unsigned short *) data) = read_reg16(info, CHA + RXFIFO);
  752. }
  753. fifo_count -= read_count;
  754. if (!fifo_count && eom)
  755. buf->status = data[--read_count];
  756. for (i = 0; i < read_count; i++) {
  757. if (buf->count >= info->max_frame_size) {
  758. /* frame too large, reset receiver and reset current buffer */
  759. issue_command(info, CHA, CMD_RXRESET);
  760. buf->count = 0;
  761. return;
  762. }
  763. *(buf->data + buf->count) = data[i];
  764. buf->count++;
  765. }
  766. } while (fifo_count);
  767. if (eom) {
  768. info->pending_bh |= BH_RECEIVE;
  769. info->rx_frame_count++;
  770. info->rx_put++;
  771. if (info->rx_put >= info->rx_buf_count)
  772. info->rx_put = 0;
  773. }
  774. issue_command(info, CHA, CMD_RXFIFO);
  775. }
  776. static void rx_ready_async(MGSLPC_INFO *info, int tcd, struct tty_struct *tty)
  777. {
  778. unsigned char data, status, flag;
  779. int fifo_count;
  780. int work = 0;
  781. struct mgsl_icount *icount = &info->icount;
  782. if (tcd) {
  783. /* early termination, get FIFO count from RBCL register */
  784. fifo_count = (unsigned char)(read_reg(info, CHA+RBCL) & 0x1f);
  785. /* Zero fifo count could mean 0 or 32 bytes available.
  786. * If BIT5 of STAR is set then at least 1 byte is available.
  787. */
  788. if (!fifo_count && (read_reg(info,CHA+STAR) & BIT5))
  789. fifo_count = 32;
  790. } else
  791. fifo_count = 32;
  792. tty_buffer_request_room(tty, fifo_count);
  793. /* Flush received async data to receive data buffer. */
  794. while (fifo_count) {
  795. data = read_reg(info, CHA + RXFIFO);
  796. status = read_reg(info, CHA + RXFIFO);
  797. fifo_count -= 2;
  798. icount->rx++;
  799. flag = TTY_NORMAL;
  800. // if no frameing/crc error then save data
  801. // BIT7:parity error
  802. // BIT6:framing error
  803. if (status & (BIT7 + BIT6)) {
  804. if (status & BIT7)
  805. icount->parity++;
  806. else
  807. icount->frame++;
  808. /* discard char if tty control flags say so */
  809. if (status & info->ignore_status_mask)
  810. continue;
  811. status &= info->read_status_mask;
  812. if (status & BIT7)
  813. flag = TTY_PARITY;
  814. else if (status & BIT6)
  815. flag = TTY_FRAME;
  816. }
  817. work += tty_insert_flip_char(tty, data, flag);
  818. }
  819. issue_command(info, CHA, CMD_RXFIFO);
  820. if (debug_level >= DEBUG_LEVEL_ISR) {
  821. printk("%s(%d):rx_ready_async",
  822. __FILE__,__LINE__);
  823. printk("%s(%d):rx=%d brk=%d parity=%d frame=%d overrun=%d\n",
  824. __FILE__,__LINE__,icount->rx,icount->brk,
  825. icount->parity,icount->frame,icount->overrun);
  826. }
  827. if (work)
  828. tty_flip_buffer_push(tty);
  829. }
  830. static void tx_done(MGSLPC_INFO *info, struct tty_struct *tty)
  831. {
  832. if (!info->tx_active)
  833. return;
  834. info->tx_active = false;
  835. info->tx_aborting = false;
  836. if (info->params.mode == MGSL_MODE_ASYNC)
  837. return;
  838. info->tx_count = info->tx_put = info->tx_get = 0;
  839. del_timer(&info->tx_timer);
  840. if (info->drop_rts_on_tx_done) {
  841. get_signals(info);
  842. if (info->serial_signals & SerialSignal_RTS) {
  843. info->serial_signals &= ~SerialSignal_RTS;
  844. set_signals(info);
  845. }
  846. info->drop_rts_on_tx_done = false;
  847. }
  848. #if SYNCLINK_GENERIC_HDLC
  849. if (info->netcount)
  850. hdlcdev_tx_done(info);
  851. else
  852. #endif
  853. {
  854. if (tty->stopped || tty->hw_stopped) {
  855. tx_stop(info);
  856. return;
  857. }
  858. info->pending_bh |= BH_TRANSMIT;
  859. }
  860. }
  861. static void tx_ready(MGSLPC_INFO *info, struct tty_struct *tty)
  862. {
  863. unsigned char fifo_count = 32;
  864. int c;
  865. if (debug_level >= DEBUG_LEVEL_ISR)
  866. printk("%s(%d):tx_ready(%s)\n", __FILE__,__LINE__,info->device_name);
  867. if (info->params.mode == MGSL_MODE_HDLC) {
  868. if (!info->tx_active)
  869. return;
  870. } else {
  871. if (tty->stopped || tty->hw_stopped) {
  872. tx_stop(info);
  873. return;
  874. }
  875. if (!info->tx_count)
  876. info->tx_active = false;
  877. }
  878. if (!info->tx_count)
  879. return;
  880. while (info->tx_count && fifo_count) {
  881. c = min(2, min_t(int, fifo_count, min(info->tx_count, TXBUFSIZE - info->tx_get)));
  882. if (c == 1) {
  883. write_reg(info, CHA + TXFIFO, *(info->tx_buf + info->tx_get));
  884. } else {
  885. write_reg16(info, CHA + TXFIFO,
  886. *((unsigned short*)(info->tx_buf + info->tx_get)));
  887. }
  888. info->tx_count -= c;
  889. info->tx_get = (info->tx_get + c) & (TXBUFSIZE - 1);
  890. fifo_count -= c;
  891. }
  892. if (info->params.mode == MGSL_MODE_ASYNC) {
  893. if (info->tx_count < WAKEUP_CHARS)
  894. info->pending_bh |= BH_TRANSMIT;
  895. issue_command(info, CHA, CMD_TXFIFO);
  896. } else {
  897. if (info->tx_count)
  898. issue_command(info, CHA, CMD_TXFIFO);
  899. else
  900. issue_command(info, CHA, CMD_TXFIFO + CMD_TXEOM);
  901. }
  902. }
  903. static void cts_change(MGSLPC_INFO *info, struct tty_struct *tty)
  904. {
  905. get_signals(info);
  906. if ((info->cts_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
  907. irq_disable(info, CHB, IRQ_CTS);
  908. info->icount.cts++;
  909. if (info->serial_signals & SerialSignal_CTS)
  910. info->input_signal_events.cts_up++;
  911. else
  912. info->input_signal_events.cts_down++;
  913. wake_up_interruptible(&info->status_event_wait_q);
  914. wake_up_interruptible(&info->event_wait_q);
  915. if (info->port.flags & ASYNC_CTS_FLOW) {
  916. if (tty->hw_stopped) {
  917. if (info->serial_signals & SerialSignal_CTS) {
  918. if (debug_level >= DEBUG_LEVEL_ISR)
  919. printk("CTS tx start...");
  920. if (tty)
  921. tty->hw_stopped = 0;
  922. tx_start(info, tty);
  923. info->pending_bh |= BH_TRANSMIT;
  924. return;
  925. }
  926. } else {
  927. if (!(info->serial_signals & SerialSignal_CTS)) {
  928. if (debug_level >= DEBUG_LEVEL_ISR)
  929. printk("CTS tx stop...");
  930. if (tty)
  931. tty->hw_stopped = 1;
  932. tx_stop(info);
  933. }
  934. }
  935. }
  936. info->pending_bh |= BH_STATUS;
  937. }
  938. static void dcd_change(MGSLPC_INFO *info, struct tty_struct *tty)
  939. {
  940. get_signals(info);
  941. if ((info->dcd_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
  942. irq_disable(info, CHB, IRQ_DCD);
  943. info->icount.dcd++;
  944. if (info->serial_signals & SerialSignal_DCD) {
  945. info->input_signal_events.dcd_up++;
  946. }
  947. else
  948. info->input_signal_events.dcd_down++;
  949. #if SYNCLINK_GENERIC_HDLC
  950. if (info->netcount) {
  951. if (info->serial_signals & SerialSignal_DCD)
  952. netif_carrier_on(info->netdev);
  953. else
  954. netif_carrier_off(info->netdev);
  955. }
  956. #endif
  957. wake_up_interruptible(&info->status_event_wait_q);
  958. wake_up_interruptible(&info->event_wait_q);
  959. if (info->port.flags & ASYNC_CHECK_CD) {
  960. if (debug_level >= DEBUG_LEVEL_ISR)
  961. printk("%s CD now %s...", info->device_name,
  962. (info->serial_signals & SerialSignal_DCD) ? "on" : "off");
  963. if (info->serial_signals & SerialSignal_DCD)
  964. wake_up_interruptible(&info->port.open_wait);
  965. else {
  966. if (debug_level >= DEBUG_LEVEL_ISR)
  967. printk("doing serial hangup...");
  968. if (tty)
  969. tty_hangup(tty);
  970. }
  971. }
  972. info->pending_bh |= BH_STATUS;
  973. }
  974. static void dsr_change(MGSLPC_INFO *info)
  975. {
  976. get_signals(info);
  977. if ((info->dsr_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
  978. port_irq_disable(info, PVR_DSR);
  979. info->icount.dsr++;
  980. if (info->serial_signals & SerialSignal_DSR)
  981. info->input_signal_events.dsr_up++;
  982. else
  983. info->input_signal_events.dsr_down++;
  984. wake_up_interruptible(&info->status_event_wait_q);
  985. wake_up_interruptible(&info->event_wait_q);
  986. info->pending_bh |= BH_STATUS;
  987. }
  988. static void ri_change(MGSLPC_INFO *info)
  989. {
  990. get_signals(info);
  991. if ((info->ri_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
  992. port_irq_disable(info, PVR_RI);
  993. info->icount.rng++;
  994. if (info->serial_signals & SerialSignal_RI)
  995. info->input_signal_events.ri_up++;
  996. else
  997. info->input_signal_events.ri_down++;
  998. wake_up_interruptible(&info->status_event_wait_q);
  999. wake_up_interruptible(&info->event_wait_q);
  1000. info->pending_bh |= BH_STATUS;
  1001. }
  1002. /* Interrupt service routine entry point.
  1003. *
  1004. * Arguments:
  1005. *
  1006. * irq interrupt number that caused interrupt
  1007. * dev_id device ID supplied during interrupt registration
  1008. */
  1009. static irqreturn_t mgslpc_isr(int dummy, void *dev_id)
  1010. {
  1011. MGSLPC_INFO *info = dev_id;
  1012. struct tty_struct *tty;
  1013. unsigned short isr;
  1014. unsigned char gis, pis;
  1015. int count=0;
  1016. if (debug_level >= DEBUG_LEVEL_ISR)
  1017. printk("mgslpc_isr(%d) entry.\n", info->irq_level);
  1018. if (!(info->p_dev->_locked))
  1019. return IRQ_HANDLED;
  1020. tty = tty_port_tty_get(&info->port);
  1021. spin_lock(&info->lock);
  1022. while ((gis = read_reg(info, CHA + GIS))) {
  1023. if (debug_level >= DEBUG_LEVEL_ISR)
  1024. printk("mgslpc_isr %s gis=%04X\n", info->device_name,gis);
  1025. if ((gis & 0x70) || count > 1000) {
  1026. printk("synclink_cs:hardware failed or ejected\n");
  1027. break;
  1028. }
  1029. count++;
  1030. if (gis & (BIT1 + BIT0)) {
  1031. isr = read_reg16(info, CHB + ISR);
  1032. if (isr & IRQ_DCD)
  1033. dcd_change(info, tty);
  1034. if (isr & IRQ_CTS)
  1035. cts_change(info, tty);
  1036. }
  1037. if (gis & (BIT3 + BIT2))
  1038. {
  1039. isr = read_reg16(info, CHA + ISR);
  1040. if (isr & IRQ_TIMER) {
  1041. info->irq_occurred = true;
  1042. irq_disable(info, CHA, IRQ_TIMER);
  1043. }
  1044. /* receive IRQs */
  1045. if (isr & IRQ_EXITHUNT) {
  1046. info->icount.exithunt++;
  1047. wake_up_interruptible(&info->event_wait_q);
  1048. }
  1049. if (isr & IRQ_BREAK_ON) {
  1050. info->icount.brk++;
  1051. if (info->port.flags & ASYNC_SAK)
  1052. do_SAK(tty);
  1053. }
  1054. if (isr & IRQ_RXTIME) {
  1055. issue_command(info, CHA, CMD_RXFIFO_READ);
  1056. }
  1057. if (isr & (IRQ_RXEOM + IRQ_RXFIFO)) {
  1058. if (info->params.mode == MGSL_MODE_HDLC)
  1059. rx_ready_hdlc(info, isr & IRQ_RXEOM);
  1060. else
  1061. rx_ready_async(info, isr & IRQ_RXEOM, tty);
  1062. }
  1063. /* transmit IRQs */
  1064. if (isr & IRQ_UNDERRUN) {
  1065. if (info->tx_aborting)
  1066. info->icount.txabort++;
  1067. else
  1068. info->icount.txunder++;
  1069. tx_done(info, tty);
  1070. }
  1071. else if (isr & IRQ_ALLSENT) {
  1072. info->icount.txok++;
  1073. tx_done(info, tty);
  1074. }
  1075. else if (isr & IRQ_TXFIFO)
  1076. tx_ready(info, tty);
  1077. }
  1078. if (gis & BIT7) {
  1079. pis = read_reg(info, CHA + PIS);
  1080. if (pis & BIT1)
  1081. dsr_change(info);
  1082. if (pis & BIT2)
  1083. ri_change(info);
  1084. }
  1085. }
  1086. /* Request bottom half processing if there's something
  1087. * for it to do and the bh is not already running
  1088. */
  1089. if (info->pending_bh && !info->bh_running && !info->bh_requested) {
  1090. if ( debug_level >= DEBUG_LEVEL_ISR )
  1091. printk("%s(%d):%s queueing bh task.\n",
  1092. __FILE__,__LINE__,info->device_name);
  1093. schedule_work(&info->task);
  1094. info->bh_requested = true;
  1095. }
  1096. spin_unlock(&info->lock);
  1097. tty_kref_put(tty);
  1098. if (debug_level >= DEBUG_LEVEL_ISR)
  1099. printk("%s(%d):mgslpc_isr(%d)exit.\n",
  1100. __FILE__, __LINE__, info->irq_level);
  1101. return IRQ_HANDLED;
  1102. }
  1103. /* Initialize and start device.
  1104. */
  1105. static int startup(MGSLPC_INFO * info, struct tty_struct *tty)
  1106. {
  1107. int retval = 0;
  1108. if (debug_level >= DEBUG_LEVEL_INFO)
  1109. printk("%s(%d):startup(%s)\n",__FILE__,__LINE__,info->device_name);
  1110. if (info->port.flags & ASYNC_INITIALIZED)
  1111. return 0;
  1112. if (!info->tx_buf) {
  1113. /* allocate a page of memory for a transmit buffer */
  1114. info->tx_buf = (unsigned char *)get_zeroed_page(GFP_KERNEL);
  1115. if (!info->tx_buf) {
  1116. printk(KERN_ERR"%s(%d):%s can't allocate transmit buffer\n",
  1117. __FILE__,__LINE__,info->device_name);
  1118. return -ENOMEM;
  1119. }
  1120. }
  1121. info->pending_bh = 0;
  1122. memset(&info->icount, 0, sizeof(info->icount));
  1123. setup_timer(&info->tx_timer, tx_timeout, (unsigned long)info);
  1124. /* Allocate and claim adapter resources */
  1125. retval = claim_resources(info);
  1126. /* perform existance check and diagnostics */
  1127. if ( !retval )
  1128. retval = adapter_test(info);
  1129. if ( retval ) {
  1130. if (capable(CAP_SYS_ADMIN) && tty)
  1131. set_bit(TTY_IO_ERROR, &tty->flags);
  1132. release_resources(info);
  1133. return retval;
  1134. }
  1135. /* program hardware for current parameters */
  1136. mgslpc_change_params(info, tty);
  1137. if (tty)
  1138. clear_bit(TTY_IO_ERROR, &tty->flags);
  1139. info->port.flags |= ASYNC_INITIALIZED;
  1140. return 0;
  1141. }
  1142. /* Called by mgslpc_close() and mgslpc_hangup() to shutdown hardware
  1143. */
  1144. static void shutdown(MGSLPC_INFO * info, struct tty_struct *tty)
  1145. {
  1146. unsigned long flags;
  1147. if (!(info->port.flags & ASYNC_INITIALIZED))
  1148. return;
  1149. if (debug_level >= DEBUG_LEVEL_INFO)
  1150. printk("%s(%d):mgslpc_shutdown(%s)\n",
  1151. __FILE__,__LINE__, info->device_name );
  1152. /* clear status wait queue because status changes */
  1153. /* can't happen after shutting down the hardware */
  1154. wake_up_interruptible(&info->status_event_wait_q);
  1155. wake_up_interruptible(&info->event_wait_q);
  1156. del_timer_sync(&info->tx_timer);
  1157. if (info->tx_buf) {
  1158. free_page((unsigned long) info->tx_buf);
  1159. info->tx_buf = NULL;
  1160. }
  1161. spin_lock_irqsave(&info->lock,flags);
  1162. rx_stop(info);
  1163. tx_stop(info);
  1164. /* TODO:disable interrupts instead of reset to preserve signal states */
  1165. reset_device(info);
  1166. if (!tty || tty->termios->c_cflag & HUPCL) {
  1167. info->serial_signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
  1168. set_signals(info);
  1169. }
  1170. spin_unlock_irqrestore(&info->lock,flags);
  1171. release_resources(info);
  1172. if (tty)
  1173. set_bit(TTY_IO_ERROR, &tty->flags);
  1174. info->port.flags &= ~ASYNC_INITIALIZED;
  1175. }
  1176. static void mgslpc_program_hw(MGSLPC_INFO *info, struct tty_struct *tty)
  1177. {
  1178. unsigned long flags;
  1179. spin_lock_irqsave(&info->lock,flags);
  1180. rx_stop(info);
  1181. tx_stop(info);
  1182. info->tx_count = info->tx_put = info->tx_get = 0;
  1183. if (info->params.mode == MGSL_MODE_HDLC || info->netcount)
  1184. hdlc_mode(info);
  1185. else
  1186. async_mode(info);
  1187. set_signals(info);
  1188. info->dcd_chkcount = 0;
  1189. info->cts_chkcount = 0;
  1190. info->ri_chkcount = 0;
  1191. info->dsr_chkcount = 0;
  1192. irq_enable(info, CHB, IRQ_DCD | IRQ_CTS);
  1193. port_irq_enable(info, (unsigned char) PVR_DSR | PVR_RI);
  1194. get_signals(info);
  1195. if (info->netcount || (tty && (tty->termios->c_cflag & CREAD)))
  1196. rx_start(info);
  1197. spin_unlock_irqrestore(&info->lock,flags);
  1198. }
  1199. /* Reconfigure adapter based on new parameters
  1200. */
  1201. static void mgslpc_change_params(MGSLPC_INFO *info, struct tty_struct *tty)
  1202. {
  1203. unsigned cflag;
  1204. int bits_per_char;
  1205. if (!tty || !tty->termios)
  1206. return;
  1207. if (debug_level >= DEBUG_LEVEL_INFO)
  1208. printk("%s(%d):mgslpc_change_params(%s)\n",
  1209. __FILE__,__LINE__, info->device_name );
  1210. cflag = tty->termios->c_cflag;
  1211. /* if B0 rate (hangup) specified then negate DTR and RTS */
  1212. /* otherwise assert DTR and RTS */
  1213. if (cflag & CBAUD)
  1214. info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
  1215. else
  1216. info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
  1217. /* byte size and parity */
  1218. switch (cflag & CSIZE) {
  1219. case CS5: info->params.data_bits = 5; break;
  1220. case CS6: info->params.data_bits = 6; break;
  1221. case CS7: info->params.data_bits = 7; break;
  1222. case CS8: info->params.data_bits = 8; break;
  1223. default: info->params.data_bits = 7; break;
  1224. }
  1225. if (cflag & CSTOPB)
  1226. info->params.stop_bits = 2;
  1227. else
  1228. info->params.stop_bits = 1;
  1229. info->params.parity = ASYNC_PARITY_NONE;
  1230. if (cflag & PARENB) {
  1231. if (cflag & PARODD)
  1232. info->params.parity = ASYNC_PARITY_ODD;
  1233. else
  1234. info->params.parity = ASYNC_PARITY_EVEN;
  1235. #ifdef CMSPAR
  1236. if (cflag & CMSPAR)
  1237. info->params.parity = ASYNC_PARITY_SPACE;
  1238. #endif
  1239. }
  1240. /* calculate number of jiffies to transmit a full
  1241. * FIFO (32 bytes) at specified data rate
  1242. */
  1243. bits_per_char = info->params.data_bits +
  1244. info->params.stop_bits + 1;
  1245. /* if port data rate is set to 460800 or less then
  1246. * allow tty settings to override, otherwise keep the
  1247. * current data rate.
  1248. */
  1249. if (info->params.data_rate <= 460800) {
  1250. info->params.data_rate = tty_get_baud_rate(tty);
  1251. }
  1252. if ( info->params.data_rate ) {
  1253. info->timeout = (32*HZ*bits_per_char) /
  1254. info->params.data_rate;
  1255. }
  1256. info->timeout += HZ/50; /* Add .02 seconds of slop */
  1257. if (cflag & CRTSCTS)
  1258. info->port.flags |= ASYNC_CTS_FLOW;
  1259. else
  1260. info->port.flags &= ~ASYNC_CTS_FLOW;
  1261. if (cflag & CLOCAL)
  1262. info->port.flags &= ~ASYNC_CHECK_CD;
  1263. else
  1264. info->port.flags |= ASYNC_CHECK_CD;
  1265. /* process tty input control flags */
  1266. info->read_status_mask = 0;
  1267. if (I_INPCK(tty))
  1268. info->read_status_mask |= BIT7 | BIT6;
  1269. if (I_IGNPAR(tty))
  1270. info->ignore_status_mask |= BIT7 | BIT6;
  1271. mgslpc_program_hw(info, tty);
  1272. }
  1273. /* Add a character to the transmit buffer
  1274. */
  1275. static int mgslpc_put_char(struct tty_struct *tty, unsigned char ch)
  1276. {
  1277. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  1278. unsigned long flags;
  1279. if (debug_level >= DEBUG_LEVEL_INFO) {
  1280. printk( "%s(%d):mgslpc_put_char(%d) on %s\n",
  1281. __FILE__,__LINE__,ch,info->device_name);
  1282. }
  1283. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_put_char"))
  1284. return 0;
  1285. if (!info->tx_buf)
  1286. return 0;
  1287. spin_lock_irqsave(&info->lock,flags);
  1288. if (info->params.mode == MGSL_MODE_ASYNC || !info->tx_active) {
  1289. if (info->tx_count < TXBUFSIZE - 1) {
  1290. info->tx_buf[info->tx_put++] = ch;
  1291. info->tx_put &= TXBUFSIZE-1;
  1292. info->tx_count++;
  1293. }
  1294. }
  1295. spin_unlock_irqrestore(&info->lock,flags);
  1296. return 1;
  1297. }
  1298. /* Enable transmitter so remaining characters in the
  1299. * transmit buffer are sent.
  1300. */
  1301. static void mgslpc_flush_chars(struct tty_struct *tty)
  1302. {
  1303. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  1304. unsigned long flags;
  1305. if (debug_level >= DEBUG_LEVEL_INFO)
  1306. printk( "%s(%d):mgslpc_flush_chars() entry on %s tx_count=%d\n",
  1307. __FILE__,__LINE__,info->device_name,info->tx_count);
  1308. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_flush_chars"))
  1309. return;
  1310. if (info->tx_count <= 0 || tty->stopped ||
  1311. tty->hw_stopped || !info->tx_buf)
  1312. return;
  1313. if (debug_level >= DEBUG_LEVEL_INFO)
  1314. printk( "%s(%d):mgslpc_flush_chars() entry on %s starting transmitter\n",
  1315. __FILE__,__LINE__,info->device_name);
  1316. spin_lock_irqsave(&info->lock,flags);
  1317. if (!info->tx_active)
  1318. tx_start(info, tty);
  1319. spin_unlock_irqrestore(&info->lock,flags);
  1320. }
  1321. /* Send a block of data
  1322. *
  1323. * Arguments:
  1324. *
  1325. * tty pointer to tty information structure
  1326. * buf pointer to buffer containing send data
  1327. * count size of send data in bytes
  1328. *
  1329. * Returns: number of characters written
  1330. */
  1331. static int mgslpc_write(struct tty_struct * tty,
  1332. const unsigned char *buf, int count)
  1333. {
  1334. int c, ret = 0;
  1335. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  1336. unsigned long flags;
  1337. if (debug_level >= DEBUG_LEVEL_INFO)
  1338. printk( "%s(%d):mgslpc_write(%s) count=%d\n",
  1339. __FILE__,__LINE__,info->device_name,count);
  1340. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_write") ||
  1341. !info->tx_buf)
  1342. goto cleanup;
  1343. if (info->params.mode == MGSL_MODE_HDLC) {
  1344. if (count > TXBUFSIZE) {
  1345. ret = -EIO;
  1346. goto cleanup;
  1347. }
  1348. if (info->tx_active)
  1349. goto cleanup;
  1350. else if (info->tx_count)
  1351. goto start;
  1352. }
  1353. for (;;) {
  1354. c = min(count,
  1355. min(TXBUFSIZE - info->tx_count - 1,
  1356. TXBUFSIZE - info->tx_put));
  1357. if (c <= 0)
  1358. break;
  1359. memcpy(info->tx_buf + info->tx_put, buf, c);
  1360. spin_lock_irqsave(&info->lock,flags);
  1361. info->tx_put = (info->tx_put + c) & (TXBUFSIZE-1);
  1362. info->tx_count += c;
  1363. spin_unlock_irqrestore(&info->lock,flags);
  1364. buf += c;
  1365. count -= c;
  1366. ret += c;
  1367. }
  1368. start:
  1369. if (info->tx_count && !tty->stopped && !tty->hw_stopped) {
  1370. spin_lock_irqsave(&info->lock,flags);
  1371. if (!info->tx_active)
  1372. tx_start(info, tty);
  1373. spin_unlock_irqrestore(&info->lock,flags);
  1374. }
  1375. cleanup:
  1376. if (debug_level >= DEBUG_LEVEL_INFO)
  1377. printk( "%s(%d):mgslpc_write(%s) returning=%d\n",
  1378. __FILE__,__LINE__,info->device_name,ret);
  1379. return ret;
  1380. }
  1381. /* Return the count of free bytes in transmit buffer
  1382. */
  1383. static int mgslpc_write_room(struct tty_struct *tty)
  1384. {
  1385. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  1386. int ret;
  1387. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_write_room"))
  1388. return 0;
  1389. if (info->params.mode == MGSL_MODE_HDLC) {
  1390. /* HDLC (frame oriented) mode */
  1391. if (info->tx_active)
  1392. return 0;
  1393. else
  1394. return HDLC_MAX_FRAME_SIZE;
  1395. } else {
  1396. ret = TXBUFSIZE - info->tx_count - 1;
  1397. if (ret < 0)
  1398. ret = 0;
  1399. }
  1400. if (debug_level >= DEBUG_LEVEL_INFO)
  1401. printk("%s(%d):mgslpc_write_room(%s)=%d\n",
  1402. __FILE__,__LINE__, info->device_name, ret);
  1403. return ret;
  1404. }
  1405. /* Return the count of bytes in transmit buffer
  1406. */
  1407. static int mgslpc_chars_in_buffer(struct tty_struct *tty)
  1408. {
  1409. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  1410. int rc;
  1411. if (debug_level >= DEBUG_LEVEL_INFO)
  1412. printk("%s(%d):mgslpc_chars_in_buffer(%s)\n",
  1413. __FILE__,__LINE__, info->device_name );
  1414. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_chars_in_buffer"))
  1415. return 0;
  1416. if (info->params.mode == MGSL_MODE_HDLC)
  1417. rc = info->tx_active ? info->max_frame_size : 0;
  1418. else
  1419. rc = info->tx_count;
  1420. if (debug_level >= DEBUG_LEVEL_INFO)
  1421. printk("%s(%d):mgslpc_chars_in_buffer(%s)=%d\n",
  1422. __FILE__,__LINE__, info->device_name, rc);
  1423. return rc;
  1424. }
  1425. /* Discard all data in the send buffer
  1426. */
  1427. static void mgslpc_flush_buffer(struct tty_struct *tty)
  1428. {
  1429. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  1430. unsigned long flags;
  1431. if (debug_level >= DEBUG_LEVEL_INFO)
  1432. printk("%s(%d):mgslpc_flush_buffer(%s) entry\n",
  1433. __FILE__,__LINE__, info->device_name );
  1434. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_flush_buffer"))
  1435. return;
  1436. spin_lock_irqsave(&info->lock,flags);
  1437. info->tx_count = info->tx_put = info->tx_get = 0;
  1438. del_timer(&info->tx_timer);
  1439. spin_unlock_irqrestore(&info->lock,flags);
  1440. wake_up_interruptible(&tty->write_wait);
  1441. tty_wakeup(tty);
  1442. }
  1443. /* Send a high-priority XON/XOFF character
  1444. */
  1445. static void mgslpc_send_xchar(struct tty_struct *tty, char ch)
  1446. {
  1447. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  1448. unsigned long flags;
  1449. if (debug_level >= DEBUG_LEVEL_INFO)
  1450. printk("%s(%d):mgslpc_send_xchar(%s,%d)\n",
  1451. __FILE__,__LINE__, info->device_name, ch );
  1452. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_send_xchar"))
  1453. return;
  1454. info->x_char = ch;
  1455. if (ch) {
  1456. spin_lock_irqsave(&info->lock,flags);
  1457. if (!info->tx_enabled)
  1458. tx_start(info, tty);
  1459. spin_unlock_irqrestore(&info->lock,flags);
  1460. }
  1461. }
  1462. /* Signal remote device to throttle send data (our receive data)
  1463. */
  1464. static void mgslpc_throttle(struct tty_struct * tty)
  1465. {
  1466. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  1467. unsigned long flags;
  1468. if (debug_level >= DEBUG_LEVEL_INFO)
  1469. printk("%s(%d):mgslpc_throttle(%s) entry\n",
  1470. __FILE__,__LINE__, info->device_name );
  1471. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_throttle"))
  1472. return;
  1473. if (I_IXOFF(tty))
  1474. mgslpc_send_xchar(tty, STOP_CHAR(tty));
  1475. if (tty->termios->c_cflag & CRTSCTS) {
  1476. spin_lock_irqsave(&info->lock,flags);
  1477. info->serial_signals &= ~SerialSignal_RTS;
  1478. set_signals(info);
  1479. spin_unlock_irqrestore(&info->lock,flags);
  1480. }
  1481. }
  1482. /* Signal remote device to stop throttling send data (our receive data)
  1483. */
  1484. static void mgslpc_unthrottle(struct tty_struct * tty)
  1485. {
  1486. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  1487. unsigned long flags;
  1488. if (debug_level >= DEBUG_LEVEL_INFO)
  1489. printk("%s(%d):mgslpc_unthrottle(%s) entry\n",
  1490. __FILE__,__LINE__, info->device_name );
  1491. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_unthrottle"))
  1492. return;
  1493. if (I_IXOFF(tty)) {
  1494. if (info->x_char)
  1495. info->x_char = 0;
  1496. else
  1497. mgslpc_send_xchar(tty, START_CHAR(tty));
  1498. }
  1499. if (tty->termios->c_cflag & CRTSCTS) {
  1500. spin_lock_irqsave(&info->lock,flags);
  1501. info->serial_signals |= SerialSignal_RTS;
  1502. set_signals(info);
  1503. spin_unlock_irqrestore(&info->lock,flags);
  1504. }
  1505. }
  1506. /* get the current serial statistics
  1507. */
  1508. static int get_stats(MGSLPC_INFO * info, struct mgsl_icount __user *user_icount)
  1509. {
  1510. int err;
  1511. if (debug_level >= DEBUG_LEVEL_INFO)
  1512. printk("get_params(%s)\n", info->device_name);
  1513. if (!user_icount) {
  1514. memset(&info->icount, 0, sizeof(info->icount));
  1515. } else {
  1516. COPY_TO_USER(err, user_icount, &info->icount, sizeof(struct mgsl_icount));
  1517. if (err)
  1518. return -EFAULT;
  1519. }
  1520. return 0;
  1521. }
  1522. /* get the current serial parameters
  1523. */
  1524. static int get_params(MGSLPC_INFO * info, MGSL_PARAMS __user *user_params)
  1525. {
  1526. int err;
  1527. if (debug_level >= DEBUG_LEVEL_INFO)
  1528. printk("get_params(%s)\n", info->device_name);
  1529. COPY_TO_USER(err,user_params, &info->params, sizeof(MGSL_PARAMS));
  1530. if (err)
  1531. return -EFAULT;
  1532. return 0;
  1533. }
  1534. /* set the serial parameters
  1535. *
  1536. * Arguments:
  1537. *
  1538. * info pointer to device instance data
  1539. * new_params user buffer containing new serial params
  1540. *
  1541. * Returns: 0 if success, otherwise error code
  1542. */
  1543. static int set_params(MGSLPC_INFO * info, MGSL_PARAMS __user *new_params, struct tty_struct *tty)
  1544. {
  1545. unsigned long flags;
  1546. MGSL_PARAMS tmp_params;
  1547. int err;
  1548. if (debug_level >= DEBUG_LEVEL_INFO)
  1549. printk("%s(%d):set_params %s\n", __FILE__,__LINE__,
  1550. info->device_name );
  1551. COPY_FROM_USER(err,&tmp_params, new_params, sizeof(MGSL_PARAMS));
  1552. if (err) {
  1553. if ( debug_level >= DEBUG_LEVEL_INFO )
  1554. printk( "%s(%d):set_params(%s) user buffer copy failed\n",
  1555. __FILE__,__LINE__,info->device_name);
  1556. return -EFAULT;
  1557. }
  1558. spin_lock_irqsave(&info->lock,flags);
  1559. memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
  1560. spin_unlock_irqrestore(&info->lock,flags);
  1561. mgslpc_change_params(info, tty);
  1562. return 0;
  1563. }
  1564. static int get_txidle(MGSLPC_INFO * info, int __user *idle_mode)
  1565. {
  1566. int err;
  1567. if (debug_level >= DEBUG_LEVEL_INFO)
  1568. printk("get_txidle(%s)=%d\n", info->device_name, info->idle_mode);
  1569. COPY_TO_USER(err,idle_mode, &info->idle_mode, sizeof(int));
  1570. if (err)
  1571. return -EFAULT;
  1572. return 0;
  1573. }
  1574. static int set_txidle(MGSLPC_INFO * info, int idle_mode)
  1575. {
  1576. unsigned long flags;
  1577. if (debug_level >= DEBUG_LEVEL_INFO)
  1578. printk("set_txidle(%s,%d)\n", info->device_name, idle_mode);
  1579. spin_lock_irqsave(&info->lock,flags);
  1580. info->idle_mode = idle_mode;
  1581. tx_set_idle(info);
  1582. spin_unlock_irqrestore(&info->lock,flags);
  1583. return 0;
  1584. }
  1585. static int get_interface(MGSLPC_INFO * info, int __user *if_mode)
  1586. {
  1587. int err;
  1588. if (debug_level >= DEBUG_LEVEL_INFO)
  1589. printk("get_interface(%s)=%d\n", info->device_name, info->if_mode);
  1590. COPY_TO_USER(err,if_mode, &info->if_mode, sizeof(int));
  1591. if (err)
  1592. return -EFAULT;
  1593. return 0;
  1594. }
  1595. static int set_interface(MGSLPC_INFO * info, int if_mode)
  1596. {
  1597. unsigned long flags;
  1598. unsigned char val;
  1599. if (debug_level >= DEBUG_LEVEL_INFO)
  1600. printk("set_interface(%s,%d)\n", info->device_name, if_mode);
  1601. spin_lock_irqsave(&info->lock,flags);
  1602. info->if_mode = if_mode;
  1603. val = read_reg(info, PVR) & 0x0f;
  1604. switch (info->if_mode)
  1605. {
  1606. case MGSL_INTERFACE_RS232: val |= PVR_RS232; break;
  1607. case MGSL_INTERFACE_V35: val |= PVR_V35; break;
  1608. case MGSL_INTERFACE_RS422: val |= PVR_RS422; break;
  1609. }
  1610. write_reg(info, PVR, val);
  1611. spin_unlock_irqrestore(&info->lock,flags);
  1612. return 0;
  1613. }
  1614. static int set_txenable(MGSLPC_INFO * info, int enable, struct tty_struct *tty)
  1615. {
  1616. unsigned long flags;
  1617. if (debug_level >= DEBUG_LEVEL_INFO)
  1618. printk("set_txenable(%s,%d)\n", info->device_name, enable);
  1619. spin_lock_irqsave(&info->lock,flags);
  1620. if (enable) {
  1621. if (!info->tx_enabled)
  1622. tx_start(info, tty);
  1623. } else {
  1624. if (info->tx_enabled)
  1625. tx_stop(info);
  1626. }
  1627. spin_unlock_irqrestore(&info->lock,flags);
  1628. return 0;
  1629. }
  1630. static int tx_abort(MGSLPC_INFO * info)
  1631. {
  1632. unsigned long flags;
  1633. if (debug_level >= DEBUG_LEVEL_INFO)
  1634. printk("tx_abort(%s)\n", info->device_name);
  1635. spin_lock_irqsave(&info->lock,flags);
  1636. if (info->tx_active && info->tx_count &&
  1637. info->params.mode == MGSL_MODE_HDLC) {
  1638. /* clear data count so FIFO is not filled on next IRQ.
  1639. * This results in underrun and abort transmission.
  1640. */
  1641. info->tx_count = info->tx_put = info->tx_get = 0;
  1642. info->tx_aborting = true;
  1643. }
  1644. spin_unlock_irqrestore(&info->lock,flags);
  1645. return 0;
  1646. }
  1647. static int set_rxenable(MGSLPC_INFO * info, int enable)
  1648. {
  1649. unsigned long flags;
  1650. if (debug_level >= DEBUG_LEVEL_INFO)
  1651. printk("set_rxenable(%s,%d)\n", info->device_name, enable);
  1652. spin_lock_irqsave(&info->lock,flags);
  1653. if (enable) {
  1654. if (!info->rx_enabled)
  1655. rx_start(info);
  1656. } else {
  1657. if (info->rx_enabled)
  1658. rx_stop(info);
  1659. }
  1660. spin_unlock_irqrestore(&info->lock,flags);
  1661. return 0;
  1662. }
  1663. /* wait for specified event to occur
  1664. *
  1665. * Arguments: info pointer to device instance data
  1666. * mask pointer to bitmask of events to wait for
  1667. * Return Value: 0 if successful and bit mask updated with
  1668. * of events triggerred,
  1669. * otherwise error code
  1670. */
  1671. static int wait_events(MGSLPC_INFO * info, int __user *mask_ptr)
  1672. {
  1673. unsigned long flags;
  1674. int s;
  1675. int rc=0;
  1676. struct mgsl_icount cprev, cnow;
  1677. int events;
  1678. int mask;
  1679. struct _input_signal_events oldsigs, newsigs;
  1680. DECLARE_WAITQUEUE(wait, current);
  1681. COPY_FROM_USER(rc,&mask, mask_ptr, sizeof(int));
  1682. if (rc)
  1683. return -EFAULT;
  1684. if (debug_level >= DEBUG_LEVEL_INFO)
  1685. printk("wait_events(%s,%d)\n", info->device_name, mask);
  1686. spin_lock_irqsave(&info->lock,flags);
  1687. /* return immediately if state matches requested events */
  1688. get_signals(info);
  1689. s = info->serial_signals;
  1690. events = mask &
  1691. ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
  1692. ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
  1693. ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
  1694. ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
  1695. if (events) {
  1696. spin_unlock_irqrestore(&info->lock,flags);
  1697. goto exit;
  1698. }
  1699. /* save current irq counts */
  1700. cprev = info->icount;
  1701. oldsigs = info->input_signal_events;
  1702. if ((info->params.mode == MGSL_MODE_HDLC) &&
  1703. (mask & MgslEvent_ExitHuntMode))
  1704. irq_enable(info, CHA, IRQ_EXITHUNT);
  1705. set_current_state(TASK_INTERRUPTIBLE);
  1706. add_wait_queue(&info->event_wait_q, &wait);
  1707. spin_unlock_irqrestore(&info->lock,flags);
  1708. for(;;) {
  1709. schedule();
  1710. if (signal_pending(current)) {
  1711. rc = -ERESTARTSYS;
  1712. break;
  1713. }
  1714. /* get current irq counts */
  1715. spin_lock_irqsave(&info->lock,flags);
  1716. cnow = info->icount;
  1717. newsigs = info->input_signal_events;
  1718. set_current_state(TASK_INTERRUPTIBLE);
  1719. spin_unlock_irqrestore(&info->lock,flags);
  1720. /* if no change, wait aborted for some reason */
  1721. if (newsigs.dsr_up == oldsigs.dsr_up &&
  1722. newsigs.dsr_down == oldsigs.dsr_down &&
  1723. newsigs.dcd_up == oldsigs.dcd_up &&
  1724. newsigs.dcd_down == oldsigs.dcd_down &&
  1725. newsigs.cts_up == oldsigs.cts_up &&
  1726. newsigs.cts_down == oldsigs.cts_down &&
  1727. newsigs.ri_up == oldsigs.ri_up &&
  1728. newsigs.ri_down == oldsigs.ri_down &&
  1729. cnow.exithunt == cprev.exithunt &&
  1730. cnow.rxidle == cprev.rxidle) {
  1731. rc = -EIO;
  1732. break;
  1733. }
  1734. events = mask &
  1735. ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
  1736. (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
  1737. (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
  1738. (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
  1739. (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
  1740. (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
  1741. (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
  1742. (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
  1743. (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
  1744. (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
  1745. if (events)
  1746. break;
  1747. cprev = cnow;
  1748. oldsigs = newsigs;
  1749. }
  1750. remove_wait_queue(&info->event_wait_q, &wait);
  1751. set_current_state(TASK_RUNNING);
  1752. if (mask & MgslEvent_ExitHuntMode) {
  1753. spin_lock_irqsave(&info->lock,flags);
  1754. if (!waitqueue_active(&info->event_wait_q))
  1755. irq_disable(info, CHA, IRQ_EXITHUNT);
  1756. spin_unlock_irqrestore(&info->lock,flags);
  1757. }
  1758. exit:
  1759. if (rc == 0)
  1760. PUT_USER(rc, events, mask_ptr);
  1761. return rc;
  1762. }
  1763. static int modem_input_wait(MGSLPC_INFO *info,int arg)
  1764. {
  1765. unsigned long flags;
  1766. int rc;
  1767. struct mgsl_icount cprev, cnow;
  1768. DECLARE_WAITQUEUE(wait, current);
  1769. /* save current irq counts */
  1770. spin_lock_irqsave(&info->lock,flags);
  1771. cprev = info->icount;
  1772. add_wait_queue(&info->status_event_wait_q, &wait);
  1773. set_current_state(TASK_INTERRUPTIBLE);
  1774. spin_unlock_irqrestore(&info->lock,flags);
  1775. for(;;) {
  1776. schedule();
  1777. if (signal_pending(current)) {
  1778. rc = -ERESTARTSYS;
  1779. break;
  1780. }
  1781. /* get new irq counts */
  1782. spin_lock_irqsave(&info->lock,flags);
  1783. cnow = info->icount;
  1784. set_current_state(TASK_INTERRUPTIBLE);
  1785. spin_unlock_irqrestore(&info->lock,flags);
  1786. /* if no change, wait aborted for some reason */
  1787. if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
  1788. cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
  1789. rc = -EIO;
  1790. break;
  1791. }
  1792. /* check for change in caller specified modem input */
  1793. if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
  1794. (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
  1795. (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
  1796. (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
  1797. rc = 0;
  1798. break;
  1799. }
  1800. cprev = cnow;
  1801. }
  1802. remove_wait_queue(&info->status_event_wait_q, &wait);
  1803. set_current_state(TASK_RUNNING);
  1804. return rc;
  1805. }
  1806. /* return the state of the serial control and status signals
  1807. */
  1808. static int tiocmget(struct tty_struct *tty, struct file *file)
  1809. {
  1810. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  1811. unsigned int result;
  1812. unsigned long flags;
  1813. spin_lock_irqsave(&info->lock,flags);
  1814. get_signals(info);
  1815. spin_unlock_irqrestore(&info->lock,flags);
  1816. result = ((info->serial_signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
  1817. ((info->serial_signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
  1818. ((info->serial_signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
  1819. ((info->serial_signals & SerialSignal_RI) ? TIOCM_RNG:0) +
  1820. ((info->serial_signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
  1821. ((info->serial_signals & SerialSignal_CTS) ? TIOCM_CTS:0);
  1822. if (debug_level >= DEBUG_LEVEL_INFO)
  1823. printk("%s(%d):%s tiocmget() value=%08X\n",
  1824. __FILE__,__LINE__, info->device_name, result );
  1825. return result;
  1826. }
  1827. /* set modem control signals (DTR/RTS)
  1828. */
  1829. static int tiocmset(struct tty_struct *tty, struct file *file,
  1830. unsigned int set, unsigned int clear)
  1831. {
  1832. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  1833. unsigned long flags;
  1834. if (debug_level >= DEBUG_LEVEL_INFO)
  1835. printk("%s(%d):%s tiocmset(%x,%x)\n",
  1836. __FILE__,__LINE__,info->device_name, set, clear);
  1837. if (set & TIOCM_RTS)
  1838. info->serial_signals |= SerialSignal_RTS;
  1839. if (set & TIOCM_DTR)
  1840. info->serial_signals |= SerialSignal_DTR;
  1841. if (clear & TIOCM_RTS)
  1842. info->serial_signals &= ~SerialSignal_RTS;
  1843. if (clear & TIOCM_DTR)
  1844. info->serial_signals &= ~SerialSignal_DTR;
  1845. spin_lock_irqsave(&info->lock,flags);
  1846. set_signals(info);
  1847. spin_unlock_irqrestore(&info->lock,flags);
  1848. return 0;
  1849. }
  1850. /* Set or clear transmit break condition
  1851. *
  1852. * Arguments: tty pointer to tty instance data
  1853. * break_state -1=set break condition, 0=clear
  1854. */
  1855. static int mgslpc_break(struct tty_struct *tty, int break_state)
  1856. {
  1857. MGSLPC_INFO * info = (MGSLPC_INFO *)tty->driver_data;
  1858. unsigned long flags;
  1859. if (debug_level >= DEBUG_LEVEL_INFO)
  1860. printk("%s(%d):mgslpc_break(%s,%d)\n",
  1861. __FILE__,__LINE__, info->device_name, break_state);
  1862. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_break"))
  1863. return -EINVAL;
  1864. spin_lock_irqsave(&info->lock,flags);
  1865. if (break_state == -1)
  1866. set_reg_bits(info, CHA+DAFO, BIT6);
  1867. else
  1868. clear_reg_bits(info, CHA+DAFO, BIT6);
  1869. spin_unlock_irqrestore(&info->lock,flags);
  1870. return 0;
  1871. }
  1872. /* Service an IOCTL request
  1873. *
  1874. * Arguments:
  1875. *
  1876. * tty pointer to tty instance data
  1877. * file pointer to associated file object for device
  1878. * cmd IOCTL command code
  1879. * arg command argument/context
  1880. *
  1881. * Return Value: 0 if success, otherwise error code
  1882. */
  1883. static int mgslpc_ioctl(struct tty_struct *tty, struct file * file,
  1884. unsigned int cmd, unsigned long arg)
  1885. {
  1886. MGSLPC_INFO * info = (MGSLPC_INFO *)tty->driver_data;
  1887. int error;
  1888. struct mgsl_icount cnow; /* kernel counter temps */
  1889. struct serial_icounter_struct __user *p_cuser; /* user space */
  1890. void __user *argp = (void __user *)arg;
  1891. unsigned long flags;
  1892. if (debug_level >= DEBUG_LEVEL_INFO)
  1893. printk("%s(%d):mgslpc_ioctl %s cmd=%08X\n", __FILE__,__LINE__,
  1894. info->device_name, cmd );
  1895. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_ioctl"))
  1896. return -ENODEV;
  1897. if ((cmd != TIOCGSERIAL) && (cmd != TIOCSSERIAL) &&
  1898. (cmd != TIOCMIWAIT) && (cmd != TIOCGICOUNT)) {
  1899. if (tty->flags & (1 << TTY_IO_ERROR))
  1900. return -EIO;
  1901. }
  1902. switch (cmd) {
  1903. case MGSL_IOCGPARAMS:
  1904. return get_params(info, argp);
  1905. case MGSL_IOCSPARAMS:
  1906. return set_params(info, argp, tty);
  1907. case MGSL_IOCGTXIDLE:
  1908. return get_txidle(info, argp);
  1909. case MGSL_IOCSTXIDLE:
  1910. return set_txidle(info, (int)arg);
  1911. case MGSL_IOCGIF:
  1912. return get_interface(info, argp);
  1913. case MGSL_IOCSIF:
  1914. return set_interface(info,(int)arg);
  1915. case MGSL_IOCTXENABLE:
  1916. return set_txenable(info,(int)arg, tty);
  1917. case MGSL_IOCRXENABLE:
  1918. return set_rxenable(info,(int)arg);
  1919. case MGSL_IOCTXABORT:
  1920. return tx_abort(info);
  1921. case MGSL_IOCGSTATS:
  1922. return get_stats(info, argp);
  1923. case MGSL_IOCWAITEVENT:
  1924. return wait_events(info, argp);
  1925. case TIOCMIWAIT:
  1926. return modem_input_wait(info,(int)arg);
  1927. case TIOCGICOUNT:
  1928. spin_lock_irqsave(&info->lock,flags);
  1929. cnow = info->icount;
  1930. spin_unlock_irqrestore(&info->lock,flags);
  1931. p_cuser = argp;
  1932. PUT_USER(error,cnow.cts, &p_cuser->cts);
  1933. if (error) return error;
  1934. PUT_USER(error,cnow.dsr, &p_cuser->dsr);
  1935. if (error) return error;
  1936. PUT_USER(error,cnow.rng, &p_cuser->rng);
  1937. if (error) return error;
  1938. PUT_USER(error,cnow.dcd, &p_cuser->dcd);
  1939. if (error) return error;
  1940. PUT_USER(error,cnow.rx, &p_cuser->rx);
  1941. if (error) return error;
  1942. PUT_USER(error,cnow.tx, &p_cuser->tx);
  1943. if (error) return error;
  1944. PUT_USER(error,cnow.frame, &p_cuser->frame);
  1945. if (error) return error;
  1946. PUT_USER(error,cnow.overrun, &p_cuser->overrun);
  1947. if (error) return error;
  1948. PUT_USER(error,cnow.parity, &p_cuser->parity);
  1949. if (error) return error;
  1950. PUT_USER(error,cnow.brk, &p_cuser->brk);
  1951. if (error) return error;
  1952. PUT_USER(error,cnow.buf_overrun, &p_cuser->buf_overrun);
  1953. if (error) return error;
  1954. return 0;
  1955. default:
  1956. return -ENOIOCTLCMD;
  1957. }
  1958. return 0;
  1959. }
  1960. /* Set new termios settings
  1961. *
  1962. * Arguments:
  1963. *
  1964. * tty pointer to tty structure
  1965. * termios pointer to buffer to hold returned old termios
  1966. */
  1967. static void mgslpc_set_termios(struct tty_struct *tty, struct ktermios *old_termios)
  1968. {
  1969. MGSLPC_INFO *info = (MGSLPC_INFO *)tty->driver_data;
  1970. unsigned long flags;
  1971. if (debug_level >= DEBUG_LEVEL_INFO)
  1972. printk("%s(%d):mgslpc_set_termios %s\n", __FILE__,__LINE__,
  1973. tty->driver->name );
  1974. /* just return if nothing has changed */
  1975. if ((tty->termios->c_cflag == old_termios->c_cflag)
  1976. && (RELEVANT_IFLAG(tty->termios->c_iflag)
  1977. == RELEVANT_IFLAG(old_termios->c_iflag)))
  1978. return;
  1979. mgslpc_change_params(info, tty);
  1980. /* Handle transition to B0 status */
  1981. if (old_termios->c_cflag & CBAUD &&
  1982. !(tty->termios->c_cflag & CBAUD)) {
  1983. info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
  1984. spin_lock_irqsave(&info->lock,flags);
  1985. set_signals(info);
  1986. spin_unlock_irqrestore(&info->lock,flags);
  1987. }
  1988. /* Handle transition away from B0 status */
  1989. if (!(old_termios->c_cflag & CBAUD) &&
  1990. tty->termios->c_cflag & CBAUD) {
  1991. info->serial_signals |= SerialSignal_DTR;
  1992. if (!(tty->termios->c_cflag & CRTSCTS) ||
  1993. !test_bit(TTY_THROTTLED, &tty->flags)) {
  1994. info->serial_signals |= SerialSignal_RTS;
  1995. }
  1996. spin_lock_irqsave(&info->lock,flags);
  1997. set_signals(info);
  1998. spin_unlock_irqrestore(&info->lock,flags);
  1999. }
  2000. /* Handle turning off CRTSCTS */
  2001. if (old_termios->c_cflag & CRTSCTS &&
  2002. !(tty->termios->c_cflag & CRTSCTS)) {
  2003. tty->hw_stopped = 0;
  2004. tx_release(tty);
  2005. }
  2006. }
  2007. static void mgslpc_close(struct tty_struct *tty, struct file * filp)
  2008. {
  2009. MGSLPC_INFO * info = (MGSLPC_INFO *)tty->driver_data;
  2010. struct tty_port *port = &info->port;
  2011. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_close"))
  2012. return;
  2013. if (debug_level >= DEBUG_LEVEL_INFO)
  2014. printk("%s(%d):mgslpc_close(%s) entry, count=%d\n",
  2015. __FILE__,__LINE__, info->device_name, port->count);
  2016. WARN_ON(!port->count);
  2017. if (tty_port_close_start(port, tty, filp) == 0)
  2018. goto cleanup;
  2019. if (port->flags & ASYNC_INITIALIZED)
  2020. mgslpc_wait_until_sent(tty, info->timeout);
  2021. mgslpc_flush_buffer(tty);
  2022. tty_ldisc_flush(tty);
  2023. shutdown(info, tty);
  2024. tty_port_close_end(port, tty);
  2025. tty_port_tty_set(port, NULL);
  2026. cleanup:
  2027. if (debug_level >= DEBUG_LEVEL_INFO)
  2028. printk("%s(%d):mgslpc_close(%s) exit, count=%d\n", __FILE__,__LINE__,
  2029. tty->driver->name, port->count);
  2030. }
  2031. /* Wait until the transmitter is empty.
  2032. */
  2033. static void mgslpc_wait_until_sent(struct tty_struct *tty, int timeout)
  2034. {
  2035. MGSLPC_INFO * info = (MGSLPC_INFO *)tty->driver_data;
  2036. unsigned long orig_jiffies, char_time;
  2037. if (!info )
  2038. return;
  2039. if (debug_level >= DEBUG_LEVEL_INFO)
  2040. printk("%s(%d):mgslpc_wait_until_sent(%s) entry\n",
  2041. __FILE__,__LINE__, info->device_name );
  2042. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_wait_until_sent"))
  2043. return;
  2044. if (!(info->port.flags & ASYNC_INITIALIZED))
  2045. goto exit;
  2046. orig_jiffies = jiffies;
  2047. /* Set check interval to 1/5 of estimated time to
  2048. * send a character, and make it at least 1. The check
  2049. * interval should also be less than the timeout.
  2050. * Note: use tight timings here to satisfy the NIST-PCTS.
  2051. */
  2052. if ( info->params.data_rate ) {
  2053. char_time = info->timeout/(32 * 5);
  2054. if (!char_time)
  2055. char_time++;
  2056. } else
  2057. char_time = 1;
  2058. if (timeout)
  2059. char_time = min_t(unsigned long, char_time, timeout);
  2060. if (info->params.mode == MGSL_MODE_HDLC) {
  2061. while (info->tx_active) {
  2062. msleep_interruptible(jiffies_to_msecs(char_time));
  2063. if (signal_pending(current))
  2064. break;
  2065. if (timeout && time_after(jiffies, orig_jiffies + timeout))
  2066. break;
  2067. }
  2068. } else {
  2069. while ((info->tx_count || info->tx_active) &&
  2070. info->tx_enabled) {
  2071. msleep_interruptible(jiffies_to_msecs(char_time));
  2072. if (signal_pending(current))
  2073. break;
  2074. if (timeout && time_after(jiffies, orig_jiffies + timeout))
  2075. break;
  2076. }
  2077. }
  2078. exit:
  2079. if (debug_level >= DEBUG_LEVEL_INFO)
  2080. printk("%s(%d):mgslpc_wait_until_sent(%s) exit\n",
  2081. __FILE__,__LINE__, info->device_name );
  2082. }
  2083. /* Called by tty_hangup() when a hangup is signaled.
  2084. * This is the same as closing all open files for the port.
  2085. */
  2086. static void mgslpc_hangup(struct tty_struct *tty)
  2087. {
  2088. MGSLPC_INFO * info = (MGSLPC_INFO *)tty->driver_data;
  2089. if (debug_level >= DEBUG_LEVEL_INFO)
  2090. printk("%s(%d):mgslpc_hangup(%s)\n",
  2091. __FILE__,__LINE__, info->device_name );
  2092. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_hangup"))
  2093. return;
  2094. mgslpc_flush_buffer(tty);
  2095. shutdown(info, tty);
  2096. tty_port_hangup(&info->port);
  2097. }
  2098. static int carrier_raised(struct tty_port *port)
  2099. {
  2100. MGSLPC_INFO *info = container_of(port, MGSLPC_INFO, port);
  2101. unsigned long flags;
  2102. spin_lock_irqsave(&info->lock,flags);
  2103. get_signals(info);
  2104. spin_unlock_irqrestore(&info->lock,flags);
  2105. if (info->serial_signals & SerialSignal_DCD)
  2106. return 1;
  2107. return 0;
  2108. }
  2109. static void dtr_rts(struct tty_port *port, int onoff)
  2110. {
  2111. MGSLPC_INFO *info = container_of(port, MGSLPC_INFO, port);
  2112. unsigned long flags;
  2113. spin_lock_irqsave(&info->lock,flags);
  2114. if (onoff)
  2115. info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
  2116. else
  2117. info->serial_signals &= ~SerialSignal_RTS + SerialSignal_DTR;
  2118. set_signals(info);
  2119. spin_unlock_irqrestore(&info->lock,flags);
  2120. }
  2121. static int mgslpc_open(struct tty_struct *tty, struct file * filp)
  2122. {
  2123. MGSLPC_INFO *info;
  2124. struct tty_port *port;
  2125. int retval, line;
  2126. unsigned long flags;
  2127. /* verify range of specified line number */
  2128. line = tty->index;
  2129. if ((line < 0) || (line >= mgslpc_device_count)) {
  2130. printk("%s(%d):mgslpc_open with invalid line #%d.\n",
  2131. __FILE__,__LINE__,line);
  2132. return -ENODEV;
  2133. }
  2134. /* find the info structure for the specified line */
  2135. info = mgslpc_device_list;
  2136. while(info && info->line != line)
  2137. info = info->next_device;
  2138. if (mgslpc_paranoia_check(info, tty->name, "mgslpc_open"))
  2139. return -ENODEV;
  2140. port = &info->port;
  2141. tty->driver_data = info;
  2142. tty_port_tty_set(port, tty);
  2143. if (debug_level >= DEBUG_LEVEL_INFO)
  2144. printk("%s(%d):mgslpc_open(%s), old ref count = %d\n",
  2145. __FILE__,__LINE__,tty->driver->name, port->count);
  2146. /* If port is closing, signal caller to try again */
  2147. if (tty_hung_up_p(filp) || port->flags & ASYNC_CLOSING){
  2148. if (port->flags & ASYNC_CLOSING)
  2149. interruptible_sleep_on(&port->close_wait);
  2150. retval = ((port->flags & ASYNC_HUP_NOTIFY) ?
  2151. -EAGAIN : -ERESTARTSYS);
  2152. goto cleanup;
  2153. }
  2154. tty->low_latency = (port->flags & ASYNC_LOW_LATENCY) ? 1 : 0;
  2155. spin_lock_irqsave(&info->netlock, flags);
  2156. if (info->netcount) {
  2157. retval = -EBUSY;
  2158. spin_unlock_irqrestore(&info->netlock, flags);
  2159. goto cleanup;
  2160. }
  2161. spin_lock(&port->lock);
  2162. port->count++;
  2163. spin_unlock(&port->lock);
  2164. spin_unlock_irqrestore(&info->netlock, flags);
  2165. if (port->count == 1) {
  2166. /* 1st open on this device, init hardware */
  2167. retval = startup(info, tty);
  2168. if (retval < 0)
  2169. goto cleanup;
  2170. }
  2171. retval = tty_port_block_til_ready(&info->port, tty, filp);
  2172. if (retval) {
  2173. if (debug_level >= DEBUG_LEVEL_INFO)
  2174. printk("%s(%d):block_til_ready(%s) returned %d\n",
  2175. __FILE__,__LINE__, info->device_name, retval);
  2176. goto cleanup;
  2177. }
  2178. if (debug_level >= DEBUG_LEVEL_INFO)
  2179. printk("%s(%d):mgslpc_open(%s) success\n",
  2180. __FILE__,__LINE__, info->device_name);
  2181. retval = 0;
  2182. cleanup:
  2183. return retval;
  2184. }
  2185. /*
  2186. * /proc fs routines....
  2187. */
  2188. static inline void line_info(struct seq_file *m, MGSLPC_INFO *info)
  2189. {
  2190. char stat_buf[30];
  2191. unsigned long flags;
  2192. seq_printf(m, "%s:io:%04X irq:%d",
  2193. info->device_name, info->io_base, info->irq_level);
  2194. /* output current serial signal states */
  2195. spin_lock_irqsave(&info->lock,flags);
  2196. get_signals(info);
  2197. spin_unlock_irqrestore(&info->lock,flags);
  2198. stat_buf[0] = 0;
  2199. stat_buf[1] = 0;
  2200. if (info->serial_signals & SerialSignal_RTS)
  2201. strcat(stat_buf, "|RTS");
  2202. if (info->serial_signals & SerialSignal_CTS)
  2203. strcat(stat_buf, "|CTS");
  2204. if (info->serial_signals & SerialSignal_DTR)
  2205. strcat(stat_buf, "|DTR");
  2206. if (info->serial_signals & SerialSignal_DSR)
  2207. strcat(stat_buf, "|DSR");
  2208. if (info->serial_signals & SerialSignal_DCD)
  2209. strcat(stat_buf, "|CD");
  2210. if (info->serial_signals & SerialSignal_RI)
  2211. strcat(stat_buf, "|RI");
  2212. if (info->params.mode == MGSL_MODE_HDLC) {
  2213. seq_printf(m, " HDLC txok:%d rxok:%d",
  2214. info->icount.txok, info->icount.rxok);
  2215. if (info->icount.txunder)
  2216. seq_printf(m, " txunder:%d", info->icount.txunder);
  2217. if (info->icount.txabort)
  2218. seq_printf(m, " txabort:%d", info->icount.txabort);
  2219. if (info->icount.rxshort)
  2220. seq_printf(m, " rxshort:%d", info->icount.rxshort);
  2221. if (info->icount.rxlong)
  2222. seq_printf(m, " rxlong:%d", info->icount.rxlong);
  2223. if (info->icount.rxover)
  2224. seq_printf(m, " rxover:%d", info->icount.rxover);
  2225. if (info->icount.rxcrc)
  2226. seq_printf(m, " rxcrc:%d", info->icount.rxcrc);
  2227. } else {
  2228. seq_printf(m, " ASYNC tx:%d rx:%d",
  2229. info->icount.tx, info->icount.rx);
  2230. if (info->icount.frame)
  2231. seq_printf(m, " fe:%d", info->icount.frame);
  2232. if (info->icount.parity)
  2233. seq_printf(m, " pe:%d", info->icount.parity);
  2234. if (info->icount.brk)
  2235. seq_printf(m, " brk:%d", info->icount.brk);
  2236. if (info->icount.overrun)
  2237. seq_printf(m, " oe:%d", info->icount.overrun);
  2238. }
  2239. /* Append serial signal status to end */
  2240. seq_printf(m, " %s\n", stat_buf+1);
  2241. seq_printf(m, "txactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
  2242. info->tx_active,info->bh_requested,info->bh_running,
  2243. info->pending_bh);
  2244. }
  2245. /* Called to print information about devices
  2246. */
  2247. static int mgslpc_proc_show(struct seq_file *m, void *v)
  2248. {
  2249. MGSLPC_INFO *info;
  2250. seq_printf(m, "synclink driver:%s\n", driver_version);
  2251. info = mgslpc_device_list;
  2252. while( info ) {
  2253. line_info(m, info);
  2254. info = info->next_device;
  2255. }
  2256. return 0;
  2257. }
  2258. static int mgslpc_proc_open(struct inode *inode, struct file *file)
  2259. {
  2260. return single_open(file, mgslpc_proc_show, NULL);
  2261. }
  2262. static const struct file_operations mgslpc_proc_fops = {
  2263. .owner = THIS_MODULE,
  2264. .open = mgslpc_proc_open,
  2265. .read = seq_read,
  2266. .llseek = seq_lseek,
  2267. .release = single_release,
  2268. };
  2269. static int rx_alloc_buffers(MGSLPC_INFO *info)
  2270. {
  2271. /* each buffer has header and data */
  2272. info->rx_buf_size = sizeof(RXBUF) + info->max_frame_size;
  2273. /* calculate total allocation size for 8 buffers */
  2274. info->rx_buf_total_size = info->rx_buf_size * 8;
  2275. /* limit total allocated memory */
  2276. if (info->rx_buf_total_size > 0x10000)
  2277. info->rx_buf_total_size = 0x10000;
  2278. /* calculate number of buffers */
  2279. info->rx_buf_count = info->rx_buf_total_size / info->rx_buf_size;
  2280. info->rx_buf = kmalloc(info->rx_buf_total_size, GFP_KERNEL);
  2281. if (info->rx_buf == NULL)
  2282. return -ENOMEM;
  2283. rx_reset_buffers(info);
  2284. return 0;
  2285. }
  2286. static void rx_free_buffers(MGSLPC_INFO *info)
  2287. {
  2288. kfree(info->rx_buf);
  2289. info->rx_buf = NULL;
  2290. }
  2291. static int claim_resources(MGSLPC_INFO *info)
  2292. {
  2293. if (rx_alloc_buffers(info) < 0 ) {
  2294. printk( "Cant allocate rx buffer %s\n", info->device_name);
  2295. release_resources(info);
  2296. return -ENODEV;
  2297. }
  2298. return 0;
  2299. }
  2300. static void release_resources(MGSLPC_INFO *info)
  2301. {
  2302. if (debug_level >= DEBUG_LEVEL_INFO)
  2303. printk("release_resources(%s)\n", info->device_name);
  2304. rx_free_buffers(info);
  2305. }
  2306. /* Add the specified device instance data structure to the
  2307. * global linked list of devices and increment the device count.
  2308. *
  2309. * Arguments: info pointer to device instance data
  2310. */
  2311. static void mgslpc_add_device(MGSLPC_INFO *info)
  2312. {
  2313. info->next_device = NULL;
  2314. info->line = mgslpc_device_count;
  2315. sprintf(info->device_name,"ttySLP%d",info->line);
  2316. if (info->line < MAX_DEVICE_COUNT) {
  2317. if (maxframe[info->line])
  2318. info->max_frame_size = maxframe[info->line];
  2319. }
  2320. mgslpc_device_count++;
  2321. if (!mgslpc_device_list)
  2322. mgslpc_device_list = info;
  2323. else {
  2324. MGSLPC_INFO *current_dev = mgslpc_device_list;
  2325. while( current_dev->next_device )
  2326. current_dev = current_dev->next_device;
  2327. current_dev->next_device = info;
  2328. }
  2329. if (info->max_frame_size < 4096)
  2330. info->max_frame_size = 4096;
  2331. else if (info->max_frame_size > 65535)
  2332. info->max_frame_size = 65535;
  2333. printk( "SyncLink PC Card %s:IO=%04X IRQ=%d\n",
  2334. info->device_name, info->io_base, info->irq_level);
  2335. #if SYNCLINK_GENERIC_HDLC
  2336. hdlcdev_init(info);
  2337. #endif
  2338. }
  2339. static void mgslpc_remove_device(MGSLPC_INFO *remove_info)
  2340. {
  2341. MGSLPC_INFO *info = mgslpc_device_list;
  2342. MGSLPC_INFO *last = NULL;
  2343. while(info) {
  2344. if (info == remove_info) {
  2345. if (last)
  2346. last->next_device = info->next_device;
  2347. else
  2348. mgslpc_device_list = info->next_device;
  2349. #if SYNCLINK_GENERIC_HDLC
  2350. hdlcdev_exit(info);
  2351. #endif
  2352. release_resources(info);
  2353. kfree(info);
  2354. mgslpc_device_count--;
  2355. return;
  2356. }
  2357. last = info;
  2358. info = info->next_device;
  2359. }
  2360. }
  2361. static struct pcmcia_device_id mgslpc_ids[] = {
  2362. PCMCIA_DEVICE_MANF_CARD(0x02c5, 0x0050),
  2363. PCMCIA_DEVICE_NULL
  2364. };
  2365. MODULE_DEVICE_TABLE(pcmcia, mgslpc_ids);
  2366. static struct pcmcia_driver mgslpc_driver = {
  2367. .owner = THIS_MODULE,
  2368. .drv = {
  2369. .name = "synclink_cs",
  2370. },
  2371. .probe = mgslpc_probe,
  2372. .remove = mgslpc_detach,
  2373. .id_table = mgslpc_ids,
  2374. .suspend = mgslpc_suspend,
  2375. .resume = mgslpc_resume,
  2376. };
  2377. static const struct tty_operations mgslpc_ops = {
  2378. .open = mgslpc_open,
  2379. .close = mgslpc_close,
  2380. .write = mgslpc_write,
  2381. .put_char = mgslpc_put_char,
  2382. .flush_chars = mgslpc_flush_chars,
  2383. .write_room = mgslpc_write_room,
  2384. .chars_in_buffer = mgslpc_chars_in_buffer,
  2385. .flush_buffer = mgslpc_flush_buffer,
  2386. .ioctl = mgslpc_ioctl,
  2387. .throttle = mgslpc_throttle,
  2388. .unthrottle = mgslpc_unthrottle,
  2389. .send_xchar = mgslpc_send_xchar,
  2390. .break_ctl = mgslpc_break,
  2391. .wait_until_sent = mgslpc_wait_until_sent,
  2392. .set_termios = mgslpc_set_termios,
  2393. .stop = tx_pause,
  2394. .start = tx_release,
  2395. .hangup = mgslpc_hangup,
  2396. .tiocmget = tiocmget,
  2397. .tiocmset = tiocmset,
  2398. .proc_fops = &mgslpc_proc_fops,
  2399. };
  2400. static void synclink_cs_cleanup(void)
  2401. {
  2402. int rc;
  2403. printk("Unloading %s: version %s\n", driver_name, driver_version);
  2404. while(mgslpc_device_list)
  2405. mgslpc_remove_device(mgslpc_device_list);
  2406. if (serial_driver) {
  2407. if ((rc = tty_unregister_driver(serial_driver)))
  2408. printk("%s(%d) failed to unregister tty driver err=%d\n",
  2409. __FILE__,__LINE__,rc);
  2410. put_tty_driver(serial_driver);
  2411. }
  2412. pcmcia_unregister_driver(&mgslpc_driver);
  2413. }
  2414. static int __init synclink_cs_init(void)
  2415. {
  2416. int rc;
  2417. if (break_on_load) {
  2418. mgslpc_get_text_ptr();
  2419. BREAKPOINT();
  2420. }
  2421. printk("%s %s\n", driver_name, driver_version);
  2422. if ((rc = pcmcia_register_driver(&mgslpc_driver)) < 0)
  2423. return rc;
  2424. serial_driver = alloc_tty_driver(MAX_DEVICE_COUNT);
  2425. if (!serial_driver) {
  2426. rc = -ENOMEM;
  2427. goto error;
  2428. }
  2429. /* Initialize the tty_driver structure */
  2430. serial_driver->owner = THIS_MODULE;
  2431. serial_driver->driver_name = "synclink_cs";
  2432. serial_driver->name = "ttySLP";
  2433. serial_driver->major = ttymajor;
  2434. serial_driver->minor_start = 64;
  2435. serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
  2436. serial_driver->subtype = SERIAL_TYPE_NORMAL;
  2437. serial_driver->init_termios = tty_std_termios;
  2438. serial_driver->init_termios.c_cflag =
  2439. B9600 | CS8 | CREAD | HUPCL | CLOCAL;
  2440. serial_driver->flags = TTY_DRIVER_REAL_RAW;
  2441. tty_set_operations(serial_driver, &mgslpc_ops);
  2442. if ((rc = tty_register_driver(serial_driver)) < 0) {
  2443. printk("%s(%d):Couldn't register serial driver\n",
  2444. __FILE__,__LINE__);
  2445. put_tty_driver(serial_driver);
  2446. serial_driver = NULL;
  2447. goto error;
  2448. }
  2449. printk("%s %s, tty major#%d\n",
  2450. driver_name, driver_version,
  2451. serial_driver->major);
  2452. return 0;
  2453. error:
  2454. synclink_cs_cleanup();
  2455. return rc;
  2456. }
  2457. static void __exit synclink_cs_exit(void)
  2458. {
  2459. synclink_cs_cleanup();
  2460. }
  2461. module_init(synclink_cs_init);
  2462. module_exit(synclink_cs_exit);
  2463. static void mgslpc_set_rate(MGSLPC_INFO *info, unsigned char channel, unsigned int rate)
  2464. {
  2465. unsigned int M, N;
  2466. unsigned char val;
  2467. /* note:standard BRG mode is broken in V3.2 chip
  2468. * so enhanced mode is always used
  2469. */
  2470. if (rate) {
  2471. N = 3686400 / rate;
  2472. if (!N)
  2473. N = 1;
  2474. N >>= 1;
  2475. for (M = 1; N > 64 && M < 16; M++)
  2476. N >>= 1;
  2477. N--;
  2478. /* BGR[5..0] = N
  2479. * BGR[9..6] = M
  2480. * BGR[7..0] contained in BGR register
  2481. * BGR[9..8] contained in CCR2[7..6]
  2482. * divisor = (N+1)*2^M
  2483. *
  2484. * Note: M *must* not be zero (causes asymetric duty cycle)
  2485. */
  2486. write_reg(info, (unsigned char) (channel + BGR),
  2487. (unsigned char) ((M << 6) + N));
  2488. val = read_reg(info, (unsigned char) (channel + CCR2)) & 0x3f;
  2489. val |= ((M << 4) & 0xc0);
  2490. write_reg(info, (unsigned char) (channel + CCR2), val);
  2491. }
  2492. }
  2493. /* Enabled the AUX clock output at the specified frequency.
  2494. */
  2495. static void enable_auxclk(MGSLPC_INFO *info)
  2496. {
  2497. unsigned char val;
  2498. /* MODE
  2499. *
  2500. * 07..06 MDS[1..0] 10 = transparent HDLC mode
  2501. * 05 ADM Address Mode, 0 = no addr recognition
  2502. * 04 TMD Timer Mode, 0 = external
  2503. * 03 RAC Receiver Active, 0 = inactive
  2504. * 02 RTS 0=RTS active during xmit, 1=RTS always active
  2505. * 01 TRS Timer Resolution, 1=512
  2506. * 00 TLP Test Loop, 0 = no loop
  2507. *
  2508. * 1000 0010
  2509. */
  2510. val = 0x82;
  2511. /* channel B RTS is used to enable AUXCLK driver on SP505 */
  2512. if (info->params.mode == MGSL_MODE_HDLC && info->params.clock_speed)
  2513. val |= BIT2;
  2514. write_reg(info, CHB + MODE, val);
  2515. /* CCR0
  2516. *
  2517. * 07 PU Power Up, 1=active, 0=power down
  2518. * 06 MCE Master Clock Enable, 1=enabled
  2519. * 05 Reserved, 0
  2520. * 04..02 SC[2..0] Encoding
  2521. * 01..00 SM[1..0] Serial Mode, 00=HDLC
  2522. *
  2523. * 11000000
  2524. */
  2525. write_reg(info, CHB + CCR0, 0xc0);
  2526. /* CCR1
  2527. *
  2528. * 07 SFLG Shared Flag, 0 = disable shared flags
  2529. * 06 GALP Go Active On Loop, 0 = not used
  2530. * 05 GLP Go On Loop, 0 = not used
  2531. * 04 ODS Output Driver Select, 1=TxD is push-pull output
  2532. * 03 ITF Interframe Time Fill, 0=mark, 1=flag
  2533. * 02..00 CM[2..0] Clock Mode
  2534. *
  2535. * 0001 0111
  2536. */
  2537. write_reg(info, CHB + CCR1, 0x17);
  2538. /* CCR2 (Channel B)
  2539. *
  2540. * 07..06 BGR[9..8] Baud rate bits 9..8
  2541. * 05 BDF Baud rate divisor factor, 0=1, 1=BGR value
  2542. * 04 SSEL Clock source select, 1=submode b
  2543. * 03 TOE 0=TxCLK is input, 1=TxCLK is output
  2544. * 02 RWX Read/Write Exchange 0=disabled
  2545. * 01 C32, CRC select, 0=CRC-16, 1=CRC-32
  2546. * 00 DIV, data inversion 0=disabled, 1=enabled
  2547. *
  2548. * 0011 1000
  2549. */
  2550. if (info->params.mode == MGSL_MODE_HDLC && info->params.clock_speed)
  2551. write_reg(info, CHB + CCR2, 0x38);
  2552. else
  2553. write_reg(info, CHB + CCR2, 0x30);
  2554. /* CCR4
  2555. *
  2556. * 07 MCK4 Master Clock Divide by 4, 1=enabled
  2557. * 06 EBRG Enhanced Baud Rate Generator Mode, 1=enabled
  2558. * 05 TST1 Test Pin, 0=normal operation
  2559. * 04 ICD Ivert Carrier Detect, 1=enabled (active low)
  2560. * 03..02 Reserved, must be 0
  2561. * 01..00 RFT[1..0] RxFIFO Threshold 00=32 bytes
  2562. *
  2563. * 0101 0000
  2564. */
  2565. write_reg(info, CHB + CCR4, 0x50);
  2566. /* if auxclk not enabled, set internal BRG so
  2567. * CTS transitions can be detected (requires TxC)
  2568. */
  2569. if (info->params.mode == MGSL_MODE_HDLC && info->params.clock_speed)
  2570. mgslpc_set_rate(info, CHB, info->params.clock_speed);
  2571. else
  2572. mgslpc_set_rate(info, CHB, 921600);
  2573. }
  2574. static void loopback_enable(MGSLPC_INFO *info)
  2575. {
  2576. unsigned char val;
  2577. /* CCR1:02..00 CM[2..0] Clock Mode = 111 (clock mode 7) */
  2578. val = read_reg(info, CHA + CCR1) | (BIT2 + BIT1 + BIT0);
  2579. write_reg(info, CHA + CCR1, val);
  2580. /* CCR2:04 SSEL Clock source select, 1=submode b */
  2581. val = read_reg(info, CHA + CCR2) | (BIT4 + BIT5);
  2582. write_reg(info, CHA + CCR2, val);
  2583. /* set LinkSpeed if available, otherwise default to 2Mbps */
  2584. if (info->params.clock_speed)
  2585. mgslpc_set_rate(info, CHA, info->params.clock_speed);
  2586. else
  2587. mgslpc_set_rate(info, CHA, 1843200);
  2588. /* MODE:00 TLP Test Loop, 1=loopback enabled */
  2589. val = read_reg(info, CHA + MODE) | BIT0;
  2590. write_reg(info, CHA + MODE, val);
  2591. }
  2592. static void hdlc_mode(MGSLPC_INFO *info)
  2593. {
  2594. unsigned char val;
  2595. unsigned char clkmode, clksubmode;
  2596. /* disable all interrupts */
  2597. irq_disable(info, CHA, 0xffff);
  2598. irq_disable(info, CHB, 0xffff);
  2599. port_irq_disable(info, 0xff);
  2600. /* assume clock mode 0a, rcv=RxC xmt=TxC */
  2601. clkmode = clksubmode = 0;
  2602. if (info->params.flags & HDLC_FLAG_RXC_DPLL
  2603. && info->params.flags & HDLC_FLAG_TXC_DPLL) {
  2604. /* clock mode 7a, rcv = DPLL, xmt = DPLL */
  2605. clkmode = 7;
  2606. } else if (info->params.flags & HDLC_FLAG_RXC_BRG
  2607. && info->params.flags & HDLC_FLAG_TXC_BRG) {
  2608. /* clock mode 7b, rcv = BRG, xmt = BRG */
  2609. clkmode = 7;
  2610. clksubmode = 1;
  2611. } else if (info->params.flags & HDLC_FLAG_RXC_DPLL) {
  2612. if (info->params.flags & HDLC_FLAG_TXC_BRG) {
  2613. /* clock mode 6b, rcv = DPLL, xmt = BRG/16 */
  2614. clkmode = 6;
  2615. clksubmode = 1;
  2616. } else {
  2617. /* clock mode 6a, rcv = DPLL, xmt = TxC */
  2618. clkmode = 6;
  2619. }
  2620. } else if (info->params.flags & HDLC_FLAG_TXC_BRG) {
  2621. /* clock mode 0b, rcv = RxC, xmt = BRG */
  2622. clksubmode = 1;
  2623. }
  2624. /* MODE
  2625. *
  2626. * 07..06 MDS[1..0] 10 = transparent HDLC mode
  2627. * 05 ADM Address Mode, 0 = no addr recognition
  2628. * 04 TMD Timer Mode, 0 = external
  2629. * 03 RAC Receiver Active, 0 = inactive
  2630. * 02 RTS 0=RTS active during xmit, 1=RTS always active
  2631. * 01 TRS Timer Resolution, 1=512
  2632. * 00 TLP Test Loop, 0 = no loop
  2633. *
  2634. * 1000 0010
  2635. */
  2636. val = 0x82;
  2637. if (info->params.loopback)
  2638. val |= BIT0;
  2639. /* preserve RTS state */
  2640. if (info->serial_signals & SerialSignal_RTS)
  2641. val |= BIT2;
  2642. write_reg(info, CHA + MODE, val);
  2643. /* CCR0
  2644. *
  2645. * 07 PU Power Up, 1=active, 0=power down
  2646. * 06 MCE Master Clock Enable, 1=enabled
  2647. * 05 Reserved, 0
  2648. * 04..02 SC[2..0] Encoding
  2649. * 01..00 SM[1..0] Serial Mode, 00=HDLC
  2650. *
  2651. * 11000000
  2652. */
  2653. val = 0xc0;
  2654. switch (info->params.encoding)
  2655. {
  2656. case HDLC_ENCODING_NRZI:
  2657. val |= BIT3;
  2658. break;
  2659. case HDLC_ENCODING_BIPHASE_SPACE:
  2660. val |= BIT4;
  2661. break; // FM0
  2662. case HDLC_ENCODING_BIPHASE_MARK:
  2663. val |= BIT4 + BIT2;
  2664. break; // FM1
  2665. case HDLC_ENCODING_BIPHASE_LEVEL:
  2666. val |= BIT4 + BIT3;
  2667. break; // Manchester
  2668. }
  2669. write_reg(info, CHA + CCR0, val);
  2670. /* CCR1
  2671. *
  2672. * 07 SFLG Shared Flag, 0 = disable shared flags
  2673. * 06 GALP Go Active On Loop, 0 = not used
  2674. * 05 GLP Go On Loop, 0 = not used
  2675. * 04 ODS Output Driver Select, 1=TxD is push-pull output
  2676. * 03 ITF Interframe Time Fill, 0=mark, 1=flag
  2677. * 02..00 CM[2..0] Clock Mode
  2678. *
  2679. * 0001 0000
  2680. */
  2681. val = 0x10 + clkmode;
  2682. write_reg(info, CHA + CCR1, val);
  2683. /* CCR2
  2684. *
  2685. * 07..06 BGR[9..8] Baud rate bits 9..8
  2686. * 05 BDF Baud rate divisor factor, 0=1, 1=BGR value
  2687. * 04 SSEL Clock source select, 1=submode b
  2688. * 03 TOE 0=TxCLK is input, 0=TxCLK is input
  2689. * 02 RWX Read/Write Exchange 0=disabled
  2690. * 01 C32, CRC select, 0=CRC-16, 1=CRC-32
  2691. * 00 DIV, data inversion 0=disabled, 1=enabled
  2692. *
  2693. * 0000 0000
  2694. */
  2695. val = 0x00;
  2696. if (clkmode == 2 || clkmode == 3 || clkmode == 6
  2697. || clkmode == 7 || (clkmode == 0 && clksubmode == 1))
  2698. val |= BIT5;
  2699. if (clksubmode)
  2700. val |= BIT4;
  2701. if (info->params.crc_type == HDLC_CRC_32_CCITT)
  2702. val |= BIT1;
  2703. if (info->params.encoding == HDLC_ENCODING_NRZB)
  2704. val |= BIT0;
  2705. write_reg(info, CHA + CCR2, val);
  2706. /* CCR3
  2707. *
  2708. * 07..06 PRE[1..0] Preamble count 00=1, 01=2, 10=4, 11=8
  2709. * 05 EPT Enable preamble transmission, 1=enabled
  2710. * 04 RADD Receive address pushed to FIFO, 0=disabled
  2711. * 03 CRL CRC Reset Level, 0=FFFF
  2712. * 02 RCRC Rx CRC 0=On 1=Off
  2713. * 01 TCRC Tx CRC 0=On 1=Off
  2714. * 00 PSD DPLL Phase Shift Disable
  2715. *
  2716. * 0000 0000
  2717. */
  2718. val = 0x00;
  2719. if (info->params.crc_type == HDLC_CRC_NONE)
  2720. val |= BIT2 + BIT1;
  2721. if (info->params.preamble != HDLC_PREAMBLE_PATTERN_NONE)
  2722. val |= BIT5;
  2723. switch (info->params.preamble_length)
  2724. {
  2725. case HDLC_PREAMBLE_LENGTH_16BITS:
  2726. val |= BIT6;
  2727. break;
  2728. case HDLC_PREAMBLE_LENGTH_32BITS:
  2729. val |= BIT6;
  2730. break;
  2731. case HDLC_PREAMBLE_LENGTH_64BITS:
  2732. val |= BIT7 + BIT6;
  2733. break;
  2734. }
  2735. write_reg(info, CHA + CCR3, val);
  2736. /* PRE - Preamble pattern */
  2737. val = 0;
  2738. switch (info->params.preamble)
  2739. {
  2740. case HDLC_PREAMBLE_PATTERN_FLAGS: val = 0x7e; break;
  2741. case HDLC_PREAMBLE_PATTERN_10: val = 0xaa; break;
  2742. case HDLC_PREAMBLE_PATTERN_01: val = 0x55; break;
  2743. case HDLC_PREAMBLE_PATTERN_ONES: val = 0xff; break;
  2744. }
  2745. write_reg(info, CHA + PRE, val);
  2746. /* CCR4
  2747. *
  2748. * 07 MCK4 Master Clock Divide by 4, 1=enabled
  2749. * 06 EBRG Enhanced Baud Rate Generator Mode, 1=enabled
  2750. * 05 TST1 Test Pin, 0=normal operation
  2751. * 04 ICD Ivert Carrier Detect, 1=enabled (active low)
  2752. * 03..02 Reserved, must be 0
  2753. * 01..00 RFT[1..0] RxFIFO Threshold 00=32 bytes
  2754. *
  2755. * 0101 0000
  2756. */
  2757. val = 0x50;
  2758. write_reg(info, CHA + CCR4, val);
  2759. if (info->params.flags & HDLC_FLAG_RXC_DPLL)
  2760. mgslpc_set_rate(info, CHA, info->params.clock_speed * 16);
  2761. else
  2762. mgslpc_set_rate(info, CHA, info->params.clock_speed);
  2763. /* RLCR Receive length check register
  2764. *
  2765. * 7 1=enable receive length check
  2766. * 6..0 Max frame length = (RL + 1) * 32
  2767. */
  2768. write_reg(info, CHA + RLCR, 0);
  2769. /* XBCH Transmit Byte Count High
  2770. *
  2771. * 07 DMA mode, 0 = interrupt driven
  2772. * 06 NRM, 0=ABM (ignored)
  2773. * 05 CAS Carrier Auto Start
  2774. * 04 XC Transmit Continuously (ignored)
  2775. * 03..00 XBC[10..8] Transmit byte count bits 10..8
  2776. *
  2777. * 0000 0000
  2778. */
  2779. val = 0x00;
  2780. if (info->params.flags & HDLC_FLAG_AUTO_DCD)
  2781. val |= BIT5;
  2782. write_reg(info, CHA + XBCH, val);
  2783. enable_auxclk(info);
  2784. if (info->params.loopback || info->testing_irq)
  2785. loopback_enable(info);
  2786. if (info->params.flags & HDLC_FLAG_AUTO_CTS)
  2787. {
  2788. irq_enable(info, CHB, IRQ_CTS);
  2789. /* PVR[3] 1=AUTO CTS active */
  2790. set_reg_bits(info, CHA + PVR, BIT3);
  2791. } else
  2792. clear_reg_bits(info, CHA + PVR, BIT3);
  2793. irq_enable(info, CHA,
  2794. IRQ_RXEOM + IRQ_RXFIFO + IRQ_ALLSENT +
  2795. IRQ_UNDERRUN + IRQ_TXFIFO);
  2796. issue_command(info, CHA, CMD_TXRESET + CMD_RXRESET);
  2797. wait_command_complete(info, CHA);
  2798. read_reg16(info, CHA + ISR); /* clear pending IRQs */
  2799. /* Master clock mode enabled above to allow reset commands
  2800. * to complete even if no data clocks are present.
  2801. *
  2802. * Disable master clock mode for normal communications because
  2803. * V3.2 of the ESCC2 has a bug that prevents the transmit all sent
  2804. * IRQ when in master clock mode.
  2805. *
  2806. * Leave master clock mode enabled for IRQ test because the
  2807. * timer IRQ used by the test can only happen in master clock mode.
  2808. */
  2809. if (!info->testing_irq)
  2810. clear_reg_bits(info, CHA + CCR0, BIT6);
  2811. tx_set_idle(info);
  2812. tx_stop(info);
  2813. rx_stop(info);
  2814. }
  2815. static void rx_stop(MGSLPC_INFO *info)
  2816. {
  2817. if (debug_level >= DEBUG_LEVEL_ISR)
  2818. printk("%s(%d):rx_stop(%s)\n",
  2819. __FILE__,__LINE__, info->device_name );
  2820. /* MODE:03 RAC Receiver Active, 0=inactive */
  2821. clear_reg_bits(info, CHA + MODE, BIT3);
  2822. info->rx_enabled = false;
  2823. info->rx_overflow = false;
  2824. }
  2825. static void rx_start(MGSLPC_INFO *info)
  2826. {
  2827. if (debug_level >= DEBUG_LEVEL_ISR)
  2828. printk("%s(%d):rx_start(%s)\n",
  2829. __FILE__,__LINE__, info->device_name );
  2830. rx_reset_buffers(info);
  2831. info->rx_enabled = false;
  2832. info->rx_overflow = false;
  2833. /* MODE:03 RAC Receiver Active, 1=active */
  2834. set_reg_bits(info, CHA + MODE, BIT3);
  2835. info->rx_enabled = true;
  2836. }
  2837. static void tx_start(MGSLPC_INFO *info, struct tty_struct *tty)
  2838. {
  2839. if (debug_level >= DEBUG_LEVEL_ISR)
  2840. printk("%s(%d):tx_start(%s)\n",
  2841. __FILE__,__LINE__, info->device_name );
  2842. if (info->tx_count) {
  2843. /* If auto RTS enabled and RTS is inactive, then assert */
  2844. /* RTS and set a flag indicating that the driver should */
  2845. /* negate RTS when the transmission completes. */
  2846. info->drop_rts_on_tx_done = false;
  2847. if (info->params.flags & HDLC_FLAG_AUTO_RTS) {
  2848. get_signals(info);
  2849. if (!(info->serial_signals & SerialSignal_RTS)) {
  2850. info->serial_signals |= SerialSignal_RTS;
  2851. set_signals(info);
  2852. info->drop_rts_on_tx_done = true;
  2853. }
  2854. }
  2855. if (info->params.mode == MGSL_MODE_ASYNC) {
  2856. if (!info->tx_active) {
  2857. info->tx_active = true;
  2858. tx_ready(info, tty);
  2859. }
  2860. } else {
  2861. info->tx_active = true;
  2862. tx_ready(info, tty);
  2863. mod_timer(&info->tx_timer, jiffies +
  2864. msecs_to_jiffies(5000));
  2865. }
  2866. }
  2867. if (!info->tx_enabled)
  2868. info->tx_enabled = true;
  2869. }
  2870. static void tx_stop(MGSLPC_INFO *info)
  2871. {
  2872. if (debug_level >= DEBUG_LEVEL_ISR)
  2873. printk("%s(%d):tx_stop(%s)\n",
  2874. __FILE__,__LINE__, info->device_name );
  2875. del_timer(&info->tx_timer);
  2876. info->tx_enabled = false;
  2877. info->tx_active = false;
  2878. }
  2879. /* Reset the adapter to a known state and prepare it for further use.
  2880. */
  2881. static void reset_device(MGSLPC_INFO *info)
  2882. {
  2883. /* power up both channels (set BIT7) */
  2884. write_reg(info, CHA + CCR0, 0x80);
  2885. write_reg(info, CHB + CCR0, 0x80);
  2886. write_reg(info, CHA + MODE, 0);
  2887. write_reg(info, CHB + MODE, 0);
  2888. /* disable all interrupts */
  2889. irq_disable(info, CHA, 0xffff);
  2890. irq_disable(info, CHB, 0xffff);
  2891. port_irq_disable(info, 0xff);
  2892. /* PCR Port Configuration Register
  2893. *
  2894. * 07..04 DEC[3..0] Serial I/F select outputs
  2895. * 03 output, 1=AUTO CTS control enabled
  2896. * 02 RI Ring Indicator input 0=active
  2897. * 01 DSR input 0=active
  2898. * 00 DTR output 0=active
  2899. *
  2900. * 0000 0110
  2901. */
  2902. write_reg(info, PCR, 0x06);
  2903. /* PVR Port Value Register
  2904. *
  2905. * 07..04 DEC[3..0] Serial I/F select (0000=disabled)
  2906. * 03 AUTO CTS output 1=enabled
  2907. * 02 RI Ring Indicator input
  2908. * 01 DSR input
  2909. * 00 DTR output (1=inactive)
  2910. *
  2911. * 0000 0001
  2912. */
  2913. // write_reg(info, PVR, PVR_DTR);
  2914. /* IPC Interrupt Port Configuration
  2915. *
  2916. * 07 VIS 1=Masked interrupts visible
  2917. * 06..05 Reserved, 0
  2918. * 04..03 SLA Slave address, 00 ignored
  2919. * 02 CASM Cascading Mode, 1=daisy chain
  2920. * 01..00 IC[1..0] Interrupt Config, 01=push-pull output, active low
  2921. *
  2922. * 0000 0101
  2923. */
  2924. write_reg(info, IPC, 0x05);
  2925. }
  2926. static void async_mode(MGSLPC_INFO *info)
  2927. {
  2928. unsigned char val;
  2929. /* disable all interrupts */
  2930. irq_disable(info, CHA, 0xffff);
  2931. irq_disable(info, CHB, 0xffff);
  2932. port_irq_disable(info, 0xff);
  2933. /* MODE
  2934. *
  2935. * 07 Reserved, 0
  2936. * 06 FRTS RTS State, 0=active
  2937. * 05 FCTS Flow Control on CTS
  2938. * 04 FLON Flow Control Enable
  2939. * 03 RAC Receiver Active, 0 = inactive
  2940. * 02 RTS 0=Auto RTS, 1=manual RTS
  2941. * 01 TRS Timer Resolution, 1=512
  2942. * 00 TLP Test Loop, 0 = no loop
  2943. *
  2944. * 0000 0110
  2945. */
  2946. val = 0x06;
  2947. if (info->params.loopback)
  2948. val |= BIT0;
  2949. /* preserve RTS state */
  2950. if (!(info->serial_signals & SerialSignal_RTS))
  2951. val |= BIT6;
  2952. write_reg(info, CHA + MODE, val);
  2953. /* CCR0
  2954. *
  2955. * 07 PU Power Up, 1=active, 0=power down
  2956. * 06 MCE Master Clock Enable, 1=enabled
  2957. * 05 Reserved, 0
  2958. * 04..02 SC[2..0] Encoding, 000=NRZ
  2959. * 01..00 SM[1..0] Serial Mode, 11=Async
  2960. *
  2961. * 1000 0011
  2962. */
  2963. write_reg(info, CHA + CCR0, 0x83);
  2964. /* CCR1
  2965. *
  2966. * 07..05 Reserved, 0
  2967. * 04 ODS Output Driver Select, 1=TxD is push-pull output
  2968. * 03 BCR Bit Clock Rate, 1=16x
  2969. * 02..00 CM[2..0] Clock Mode, 111=BRG
  2970. *
  2971. * 0001 1111
  2972. */
  2973. write_reg(info, CHA + CCR1, 0x1f);
  2974. /* CCR2 (channel A)
  2975. *
  2976. * 07..06 BGR[9..8] Baud rate bits 9..8
  2977. * 05 BDF Baud rate divisor factor, 0=1, 1=BGR value
  2978. * 04 SSEL Clock source select, 1=submode b
  2979. * 03 TOE 0=TxCLK is input, 0=TxCLK is input
  2980. * 02 RWX Read/Write Exchange 0=disabled
  2981. * 01 Reserved, 0
  2982. * 00 DIV, data inversion 0=disabled, 1=enabled
  2983. *
  2984. * 0001 0000
  2985. */
  2986. write_reg(info, CHA + CCR2, 0x10);
  2987. /* CCR3
  2988. *
  2989. * 07..01 Reserved, 0
  2990. * 00 PSD DPLL Phase Shift Disable
  2991. *
  2992. * 0000 0000
  2993. */
  2994. write_reg(info, CHA + CCR3, 0);
  2995. /* CCR4
  2996. *
  2997. * 07 MCK4 Master Clock Divide by 4, 1=enabled
  2998. * 06 EBRG Enhanced Baud Rate Generator Mode, 1=enabled
  2999. * 05 TST1 Test Pin, 0=normal operation
  3000. * 04 ICD Ivert Carrier Detect, 1=enabled (active low)
  3001. * 03..00 Reserved, must be 0
  3002. *
  3003. * 0101 0000
  3004. */
  3005. write_reg(info, CHA + CCR4, 0x50);
  3006. mgslpc_set_rate(info, CHA, info->params.data_rate * 16);
  3007. /* DAFO Data Format
  3008. *
  3009. * 07 Reserved, 0
  3010. * 06 XBRK transmit break, 0=normal operation
  3011. * 05 Stop bits (0=1, 1=2)
  3012. * 04..03 PAR[1..0] Parity (01=odd, 10=even)
  3013. * 02 PAREN Parity Enable
  3014. * 01..00 CHL[1..0] Character Length (00=8, 01=7)
  3015. *
  3016. */
  3017. val = 0x00;
  3018. if (info->params.data_bits != 8)
  3019. val |= BIT0; /* 7 bits */
  3020. if (info->params.stop_bits != 1)
  3021. val |= BIT5;
  3022. if (info->params.parity != ASYNC_PARITY_NONE)
  3023. {
  3024. val |= BIT2; /* Parity enable */
  3025. if (info->params.parity == ASYNC_PARITY_ODD)
  3026. val |= BIT3;
  3027. else
  3028. val |= BIT4;
  3029. }
  3030. write_reg(info, CHA + DAFO, val);
  3031. /* RFC Rx FIFO Control
  3032. *
  3033. * 07 Reserved, 0
  3034. * 06 DPS, 1=parity bit not stored in data byte
  3035. * 05 DXS, 0=all data stored in FIFO (including XON/XOFF)
  3036. * 04 RFDF Rx FIFO Data Format, 1=status byte stored in FIFO
  3037. * 03..02 RFTH[1..0], rx threshold, 11=16 status + 16 data byte
  3038. * 01 Reserved, 0
  3039. * 00 TCDE Terminate Char Detect Enable, 0=disabled
  3040. *
  3041. * 0101 1100
  3042. */
  3043. write_reg(info, CHA + RFC, 0x5c);
  3044. /* RLCR Receive length check register
  3045. *
  3046. * Max frame length = (RL + 1) * 32
  3047. */
  3048. write_reg(info, CHA + RLCR, 0);
  3049. /* XBCH Transmit Byte Count High
  3050. *
  3051. * 07 DMA mode, 0 = interrupt driven
  3052. * 06 NRM, 0=ABM (ignored)
  3053. * 05 CAS Carrier Auto Start
  3054. * 04 XC Transmit Continuously (ignored)
  3055. * 03..00 XBC[10..8] Transmit byte count bits 10..8
  3056. *
  3057. * 0000 0000
  3058. */
  3059. val = 0x00;
  3060. if (info->params.flags & HDLC_FLAG_AUTO_DCD)
  3061. val |= BIT5;
  3062. write_reg(info, CHA + XBCH, val);
  3063. if (info->params.flags & HDLC_FLAG_AUTO_CTS)
  3064. irq_enable(info, CHA, IRQ_CTS);
  3065. /* MODE:03 RAC Receiver Active, 1=active */
  3066. set_reg_bits(info, CHA + MODE, BIT3);
  3067. enable_auxclk(info);
  3068. if (info->params.flags & HDLC_FLAG_AUTO_CTS) {
  3069. irq_enable(info, CHB, IRQ_CTS);
  3070. /* PVR[3] 1=AUTO CTS active */
  3071. set_reg_bits(info, CHA + PVR, BIT3);
  3072. } else
  3073. clear_reg_bits(info, CHA + PVR, BIT3);
  3074. irq_enable(info, CHA,
  3075. IRQ_RXEOM + IRQ_RXFIFO + IRQ_BREAK_ON + IRQ_RXTIME +
  3076. IRQ_ALLSENT + IRQ_TXFIFO);
  3077. issue_command(info, CHA, CMD_TXRESET + CMD_RXRESET);
  3078. wait_command_complete(info, CHA);
  3079. read_reg16(info, CHA + ISR); /* clear pending IRQs */
  3080. }
  3081. /* Set the HDLC idle mode for the transmitter.
  3082. */
  3083. static void tx_set_idle(MGSLPC_INFO *info)
  3084. {
  3085. /* Note: ESCC2 only supports flags and one idle modes */
  3086. if (info->idle_mode == HDLC_TXIDLE_FLAGS)
  3087. set_reg_bits(info, CHA + CCR1, BIT3);
  3088. else
  3089. clear_reg_bits(info, CHA + CCR1, BIT3);
  3090. }
  3091. /* get state of the V24 status (input) signals.
  3092. */
  3093. static void get_signals(MGSLPC_INFO *info)
  3094. {
  3095. unsigned char status = 0;
  3096. /* preserve DTR and RTS */
  3097. info->serial_signals &= SerialSignal_DTR + SerialSignal_RTS;
  3098. if (read_reg(info, CHB + VSTR) & BIT7)
  3099. info->serial_signals |= SerialSignal_DCD;
  3100. if (read_reg(info, CHB + STAR) & BIT1)
  3101. info->serial_signals |= SerialSignal_CTS;
  3102. status = read_reg(info, CHA + PVR);
  3103. if (!(status & PVR_RI))
  3104. info->serial_signals |= SerialSignal_RI;
  3105. if (!(status & PVR_DSR))
  3106. info->serial_signals |= SerialSignal_DSR;
  3107. }
  3108. /* Set the state of DTR and RTS based on contents of
  3109. * serial_signals member of device extension.
  3110. */
  3111. static void set_signals(MGSLPC_INFO *info)
  3112. {
  3113. unsigned char val;
  3114. val = read_reg(info, CHA + MODE);
  3115. if (info->params.mode == MGSL_MODE_ASYNC) {
  3116. if (info->serial_signals & SerialSignal_RTS)
  3117. val &= ~BIT6;
  3118. else
  3119. val |= BIT6;
  3120. } else {
  3121. if (info->serial_signals & SerialSignal_RTS)
  3122. val |= BIT2;
  3123. else
  3124. val &= ~BIT2;
  3125. }
  3126. write_reg(info, CHA + MODE, val);
  3127. if (info->serial_signals & SerialSignal_DTR)
  3128. clear_reg_bits(info, CHA + PVR, PVR_DTR);
  3129. else
  3130. set_reg_bits(info, CHA + PVR, PVR_DTR);
  3131. }
  3132. static void rx_reset_buffers(MGSLPC_INFO *info)
  3133. {
  3134. RXBUF *buf;
  3135. int i;
  3136. info->rx_put = 0;
  3137. info->rx_get = 0;
  3138. info->rx_frame_count = 0;
  3139. for (i=0 ; i < info->rx_buf_count ; i++) {
  3140. buf = (RXBUF*)(info->rx_buf + (i * info->rx_buf_size));
  3141. buf->status = buf->count = 0;
  3142. }
  3143. }
  3144. /* Attempt to return a received HDLC frame
  3145. * Only frames received without errors are returned.
  3146. *
  3147. * Returns true if frame returned, otherwise false
  3148. */
  3149. static bool rx_get_frame(MGSLPC_INFO *info, struct tty_struct *tty)
  3150. {
  3151. unsigned short status;
  3152. RXBUF *buf;
  3153. unsigned int framesize = 0;
  3154. unsigned long flags;
  3155. bool return_frame = false;
  3156. if (info->rx_frame_count == 0)
  3157. return false;
  3158. buf = (RXBUF*)(info->rx_buf + (info->rx_get * info->rx_buf_size));
  3159. status = buf->status;
  3160. /* 07 VFR 1=valid frame
  3161. * 06 RDO 1=data overrun
  3162. * 05 CRC 1=OK, 0=error
  3163. * 04 RAB 1=frame aborted
  3164. */
  3165. if ((status & 0xf0) != 0xA0) {
  3166. if (!(status & BIT7) || (status & BIT4))
  3167. info->icount.rxabort++;
  3168. else if (status & BIT6)
  3169. info->icount.rxover++;
  3170. else if (!(status & BIT5)) {
  3171. info->icount.rxcrc++;
  3172. if (info->params.crc_type & HDLC_CRC_RETURN_EX)
  3173. return_frame = true;
  3174. }
  3175. framesize = 0;
  3176. #if SYNCLINK_GENERIC_HDLC
  3177. {
  3178. info->netdev->stats.rx_errors++;
  3179. info->netdev->stats.rx_frame_errors++;
  3180. }
  3181. #endif
  3182. } else
  3183. return_frame = true;
  3184. if (return_frame)
  3185. framesize = buf->count;
  3186. if (debug_level >= DEBUG_LEVEL_BH)
  3187. printk("%s(%d):rx_get_frame(%s) status=%04X size=%d\n",
  3188. __FILE__,__LINE__,info->device_name,status,framesize);
  3189. if (debug_level >= DEBUG_LEVEL_DATA)
  3190. trace_block(info, buf->data, framesize, 0);
  3191. if (framesize) {
  3192. if ((info->params.crc_type & HDLC_CRC_RETURN_EX &&
  3193. framesize+1 > info->max_frame_size) ||
  3194. framesize > info->max_frame_size)
  3195. info->icount.rxlong++;
  3196. else {
  3197. if (status & BIT5)
  3198. info->icount.rxok++;
  3199. if (info->params.crc_type & HDLC_CRC_RETURN_EX) {
  3200. *(buf->data + framesize) = status & BIT5 ? RX_OK:RX_CRC_ERROR;
  3201. ++framesize;
  3202. }
  3203. #if SYNCLINK_GENERIC_HDLC
  3204. if (info->netcount)
  3205. hdlcdev_rx(info, buf->data, framesize);
  3206. else
  3207. #endif
  3208. ldisc_receive_buf(tty, buf->data, info->flag_buf, framesize);
  3209. }
  3210. }
  3211. spin_lock_irqsave(&info->lock,flags);
  3212. buf->status = buf->count = 0;
  3213. info->rx_frame_count--;
  3214. info->rx_get++;
  3215. if (info->rx_get >= info->rx_buf_count)
  3216. info->rx_get = 0;
  3217. spin_unlock_irqrestore(&info->lock,flags);
  3218. return true;
  3219. }
  3220. static bool register_test(MGSLPC_INFO *info)
  3221. {
  3222. static unsigned char patterns[] =
  3223. { 0x00, 0xff, 0xaa, 0x55, 0x69, 0x96, 0x0f };
  3224. static unsigned int count = ARRAY_SIZE(patterns);
  3225. unsigned int i;
  3226. bool rc = true;
  3227. unsigned long flags;
  3228. spin_lock_irqsave(&info->lock,flags);
  3229. reset_device(info);
  3230. for (i = 0; i < count; i++) {
  3231. write_reg(info, XAD1, patterns[i]);
  3232. write_reg(info, XAD2, patterns[(i + 1) % count]);
  3233. if ((read_reg(info, XAD1) != patterns[i]) ||
  3234. (read_reg(info, XAD2) != patterns[(i + 1) % count])) {
  3235. rc = false;
  3236. break;
  3237. }
  3238. }
  3239. spin_unlock_irqrestore(&info->lock,flags);
  3240. return rc;
  3241. }
  3242. static bool irq_test(MGSLPC_INFO *info)
  3243. {
  3244. unsigned long end_time;
  3245. unsigned long flags;
  3246. spin_lock_irqsave(&info->lock,flags);
  3247. reset_device(info);
  3248. info->testing_irq = true;
  3249. hdlc_mode(info);
  3250. info->irq_occurred = false;
  3251. /* init hdlc mode */
  3252. irq_enable(info, CHA, IRQ_TIMER);
  3253. write_reg(info, CHA + TIMR, 0); /* 512 cycles */
  3254. issue_command(info, CHA, CMD_START_TIMER);
  3255. spin_unlock_irqrestore(&info->lock,flags);
  3256. end_time=100;
  3257. while(end_time-- && !info->irq_occurred) {
  3258. msleep_interruptible(10);
  3259. }
  3260. info->testing_irq = false;
  3261. spin_lock_irqsave(&info->lock,flags);
  3262. reset_device(info);
  3263. spin_unlock_irqrestore(&info->lock,flags);
  3264. return info->irq_occurred;
  3265. }
  3266. static int adapter_test(MGSLPC_INFO *info)
  3267. {
  3268. if (!register_test(info)) {
  3269. info->init_error = DiagStatus_AddressFailure;
  3270. printk( "%s(%d):Register test failure for device %s Addr=%04X\n",
  3271. __FILE__,__LINE__,info->device_name, (unsigned short)(info->io_base) );
  3272. return -ENODEV;
  3273. }
  3274. if (!irq_test(info)) {
  3275. info->init_error = DiagStatus_IrqFailure;
  3276. printk( "%s(%d):Interrupt test failure for device %s IRQ=%d\n",
  3277. __FILE__,__LINE__,info->device_name, (unsigned short)(info->irq_level) );
  3278. return -ENODEV;
  3279. }
  3280. if (debug_level >= DEBUG_LEVEL_INFO)
  3281. printk("%s(%d):device %s passed diagnostics\n",
  3282. __FILE__,__LINE__,info->device_name);
  3283. return 0;
  3284. }
  3285. static void trace_block(MGSLPC_INFO *info,const char* data, int count, int xmit)
  3286. {
  3287. int i;
  3288. int linecount;
  3289. if (xmit)
  3290. printk("%s tx data:\n",info->device_name);
  3291. else
  3292. printk("%s rx data:\n",info->device_name);
  3293. while(count) {
  3294. if (count > 16)
  3295. linecount = 16;
  3296. else
  3297. linecount = count;
  3298. for(i=0;i<linecount;i++)
  3299. printk("%02X ",(unsigned char)data[i]);
  3300. for(;i<17;i++)
  3301. printk(" ");
  3302. for(i=0;i<linecount;i++) {
  3303. if (data[i]>=040 && data[i]<=0176)
  3304. printk("%c",data[i]);
  3305. else
  3306. printk(".");
  3307. }
  3308. printk("\n");
  3309. data += linecount;
  3310. count -= linecount;
  3311. }
  3312. }
  3313. /* HDLC frame time out
  3314. * update stats and do tx completion processing
  3315. */
  3316. static void tx_timeout(unsigned long context)
  3317. {
  3318. MGSLPC_INFO *info = (MGSLPC_INFO*)context;
  3319. unsigned long flags;
  3320. if ( debug_level >= DEBUG_LEVEL_INFO )
  3321. printk( "%s(%d):tx_timeout(%s)\n",
  3322. __FILE__,__LINE__,info->device_name);
  3323. if(info->tx_active &&
  3324. info->params.mode == MGSL_MODE_HDLC) {
  3325. info->icount.txtimeout++;
  3326. }
  3327. spin_lock_irqsave(&info->lock,flags);
  3328. info->tx_active = false;
  3329. info->tx_count = info->tx_put = info->tx_get = 0;
  3330. spin_unlock_irqrestore(&info->lock,flags);
  3331. #if SYNCLINK_GENERIC_HDLC
  3332. if (info->netcount)
  3333. hdlcdev_tx_done(info);
  3334. else
  3335. #endif
  3336. {
  3337. struct tty_struct *tty = tty_port_tty_get(&info->port);
  3338. bh_transmit(info, tty);
  3339. tty_kref_put(tty);
  3340. }
  3341. }
  3342. #if SYNCLINK_GENERIC_HDLC
  3343. /**
  3344. * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
  3345. * set encoding and frame check sequence (FCS) options
  3346. *
  3347. * dev pointer to network device structure
  3348. * encoding serial encoding setting
  3349. * parity FCS setting
  3350. *
  3351. * returns 0 if success, otherwise error code
  3352. */
  3353. static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
  3354. unsigned short parity)
  3355. {
  3356. MGSLPC_INFO *info = dev_to_port(dev);
  3357. struct tty_struct *tty;
  3358. unsigned char new_encoding;
  3359. unsigned short new_crctype;
  3360. /* return error if TTY interface open */
  3361. if (info->port.count)
  3362. return -EBUSY;
  3363. switch (encoding)
  3364. {
  3365. case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
  3366. case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
  3367. case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
  3368. case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
  3369. case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
  3370. default: return -EINVAL;
  3371. }
  3372. switch (parity)
  3373. {
  3374. case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
  3375. case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
  3376. case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
  3377. default: return -EINVAL;
  3378. }
  3379. info->params.encoding = new_encoding;
  3380. info->params.crc_type = new_crctype;
  3381. /* if network interface up, reprogram hardware */
  3382. if (info->netcount) {
  3383. tty = tty_port_tty_get(&info->port);
  3384. mgslpc_program_hw(info, tty);
  3385. tty_kref_put(tty);
  3386. }
  3387. return 0;
  3388. }
  3389. /**
  3390. * called by generic HDLC layer to send frame
  3391. *
  3392. * skb socket buffer containing HDLC frame
  3393. * dev pointer to network device structure
  3394. */
  3395. static netdev_tx_t hdlcdev_xmit(struct sk_buff *skb,
  3396. struct net_device *dev)
  3397. {
  3398. MGSLPC_INFO *info = dev_to_port(dev);
  3399. unsigned long flags;
  3400. if (debug_level >= DEBUG_LEVEL_INFO)
  3401. printk(KERN_INFO "%s:hdlc_xmit(%s)\n",__FILE__,dev->name);
  3402. /* stop sending until this frame completes */
  3403. netif_stop_queue(dev);
  3404. /* copy data to device buffers */
  3405. skb_copy_from_linear_data(skb, info->tx_buf, skb->len);
  3406. info->tx_get = 0;
  3407. info->tx_put = info->tx_count = skb->len;
  3408. /* update network statistics */
  3409. dev->stats.tx_packets++;
  3410. dev->stats.tx_bytes += skb->len;
  3411. /* done with socket buffer, so free it */
  3412. dev_kfree_skb(skb);
  3413. /* save start time for transmit timeout detection */
  3414. dev->trans_start = jiffies;
  3415. /* start hardware transmitter if necessary */
  3416. spin_lock_irqsave(&info->lock,flags);
  3417. if (!info->tx_active) {
  3418. struct tty_struct *tty = tty_port_tty_get(&info->port);
  3419. tx_start(info, tty);
  3420. tty_kref_put(tty);
  3421. }
  3422. spin_unlock_irqrestore(&info->lock,flags);
  3423. return NETDEV_TX_OK;
  3424. }
  3425. /**
  3426. * called by network layer when interface enabled
  3427. * claim resources and initialize hardware
  3428. *
  3429. * dev pointer to network device structure
  3430. *
  3431. * returns 0 if success, otherwise error code
  3432. */
  3433. static int hdlcdev_open(struct net_device *dev)
  3434. {
  3435. MGSLPC_INFO *info = dev_to_port(dev);
  3436. struct tty_struct *tty;
  3437. int rc;
  3438. unsigned long flags;
  3439. if (debug_level >= DEBUG_LEVEL_INFO)
  3440. printk("%s:hdlcdev_open(%s)\n",__FILE__,dev->name);
  3441. /* generic HDLC layer open processing */
  3442. if ((rc = hdlc_open(dev)))
  3443. return rc;
  3444. /* arbitrate between network and tty opens */
  3445. spin_lock_irqsave(&info->netlock, flags);
  3446. if (info->port.count != 0 || info->netcount != 0) {
  3447. printk(KERN_WARNING "%s: hdlc_open returning busy\n", dev->name);
  3448. spin_unlock_irqrestore(&info->netlock, flags);
  3449. return -EBUSY;
  3450. }
  3451. info->netcount=1;
  3452. spin_unlock_irqrestore(&info->netlock, flags);
  3453. tty = tty_port_tty_get(&info->port);
  3454. /* claim resources and init adapter */
  3455. if ((rc = startup(info, tty)) != 0) {
  3456. tty_kref_put(tty);
  3457. spin_lock_irqsave(&info->netlock, flags);
  3458. info->netcount=0;
  3459. spin_unlock_irqrestore(&info->netlock, flags);
  3460. return rc;
  3461. }
  3462. /* assert DTR and RTS, apply hardware settings */
  3463. info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
  3464. mgslpc_program_hw(info, tty);
  3465. tty_kref_put(tty);
  3466. /* enable network layer transmit */
  3467. dev->trans_start = jiffies;
  3468. netif_start_queue(dev);
  3469. /* inform generic HDLC layer of current DCD status */
  3470. spin_lock_irqsave(&info->lock, flags);
  3471. get_signals(info);
  3472. spin_unlock_irqrestore(&info->lock, flags);
  3473. if (info->serial_signals & SerialSignal_DCD)
  3474. netif_carrier_on(dev);
  3475. else
  3476. netif_carrier_off(dev);
  3477. return 0;
  3478. }
  3479. /**
  3480. * called by network layer when interface is disabled
  3481. * shutdown hardware and release resources
  3482. *
  3483. * dev pointer to network device structure
  3484. *
  3485. * returns 0 if success, otherwise error code
  3486. */
  3487. static int hdlcdev_close(struct net_device *dev)
  3488. {
  3489. MGSLPC_INFO *info = dev_to_port(dev);
  3490. struct tty_struct *tty = tty_port_tty_get(&info->port);
  3491. unsigned long flags;
  3492. if (debug_level >= DEBUG_LEVEL_INFO)
  3493. printk("%s:hdlcdev_close(%s)\n",__FILE__,dev->name);
  3494. netif_stop_queue(dev);
  3495. /* shutdown adapter and release resources */
  3496. shutdown(info, tty);
  3497. tty_kref_put(tty);
  3498. hdlc_close(dev);
  3499. spin_lock_irqsave(&info->netlock, flags);
  3500. info->netcount=0;
  3501. spin_unlock_irqrestore(&info->netlock, flags);
  3502. return 0;
  3503. }
  3504. /**
  3505. * called by network layer to process IOCTL call to network device
  3506. *
  3507. * dev pointer to network device structure
  3508. * ifr pointer to network interface request structure
  3509. * cmd IOCTL command code
  3510. *
  3511. * returns 0 if success, otherwise error code
  3512. */
  3513. static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  3514. {
  3515. const size_t size = sizeof(sync_serial_settings);
  3516. sync_serial_settings new_line;
  3517. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  3518. MGSLPC_INFO *info = dev_to_port(dev);
  3519. unsigned int flags;
  3520. if (debug_level >= DEBUG_LEVEL_INFO)
  3521. printk("%s:hdlcdev_ioctl(%s)\n",__FILE__,dev->name);
  3522. /* return error if TTY interface open */
  3523. if (info->port.count)
  3524. return -EBUSY;
  3525. if (cmd != SIOCWANDEV)
  3526. return hdlc_ioctl(dev, ifr, cmd);
  3527. switch(ifr->ifr_settings.type) {
  3528. case IF_GET_IFACE: /* return current sync_serial_settings */
  3529. ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
  3530. if (ifr->ifr_settings.size < size) {
  3531. ifr->ifr_settings.size = size; /* data size wanted */
  3532. return -ENOBUFS;
  3533. }
  3534. flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  3535. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  3536. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  3537. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
  3538. switch (flags){
  3539. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
  3540. case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
  3541. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
  3542. case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
  3543. default: new_line.clock_type = CLOCK_DEFAULT;
  3544. }
  3545. new_line.clock_rate = info->params.clock_speed;
  3546. new_line.loopback = info->params.loopback ? 1:0;
  3547. if (copy_to_user(line, &new_line, size))
  3548. return -EFAULT;
  3549. return 0;
  3550. case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
  3551. if(!capable(CAP_NET_ADMIN))
  3552. return -EPERM;
  3553. if (copy_from_user(&new_line, line, size))
  3554. return -EFAULT;
  3555. switch (new_line.clock_type)
  3556. {
  3557. case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
  3558. case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
  3559. case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
  3560. case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
  3561. case CLOCK_DEFAULT: flags = info->params.flags &
  3562. (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  3563. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  3564. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  3565. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
  3566. default: return -EINVAL;
  3567. }
  3568. if (new_line.loopback != 0 && new_line.loopback != 1)
  3569. return -EINVAL;
  3570. info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
  3571. HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
  3572. HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
  3573. HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
  3574. info->params.flags |= flags;
  3575. info->params.loopback = new_line.loopback;
  3576. if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
  3577. info->params.clock_speed = new_line.clock_rate;
  3578. else
  3579. info->params.clock_speed = 0;
  3580. /* if network interface up, reprogram hardware */
  3581. if (info->netcount) {
  3582. struct tty_struct *tty = tty_port_tty_get(&info->port);
  3583. mgslpc_program_hw(info, tty);
  3584. tty_kref_put(tty);
  3585. }
  3586. return 0;
  3587. default:
  3588. return hdlc_ioctl(dev, ifr, cmd);
  3589. }
  3590. }
  3591. /**
  3592. * called by network layer when transmit timeout is detected
  3593. *
  3594. * dev pointer to network device structure
  3595. */
  3596. static void hdlcdev_tx_timeout(struct net_device *dev)
  3597. {
  3598. MGSLPC_INFO *info = dev_to_port(dev);
  3599. unsigned long flags;
  3600. if (debug_level >= DEBUG_LEVEL_INFO)
  3601. printk("hdlcdev_tx_timeout(%s)\n",dev->name);
  3602. dev->stats.tx_errors++;
  3603. dev->stats.tx_aborted_errors++;
  3604. spin_lock_irqsave(&info->lock,flags);
  3605. tx_stop(info);
  3606. spin_unlock_irqrestore(&info->lock,flags);
  3607. netif_wake_queue(dev);
  3608. }
  3609. /**
  3610. * called by device driver when transmit completes
  3611. * reenable network layer transmit if stopped
  3612. *
  3613. * info pointer to device instance information
  3614. */
  3615. static void hdlcdev_tx_done(MGSLPC_INFO *info)
  3616. {
  3617. if (netif_queue_stopped(info->netdev))
  3618. netif_wake_queue(info->netdev);
  3619. }
  3620. /**
  3621. * called by device driver when frame received
  3622. * pass frame to network layer
  3623. *
  3624. * info pointer to device instance information
  3625. * buf pointer to buffer contianing frame data
  3626. * size count of data bytes in buf
  3627. */
  3628. static void hdlcdev_rx(MGSLPC_INFO *info, char *buf, int size)
  3629. {
  3630. struct sk_buff *skb = dev_alloc_skb(size);
  3631. struct net_device *dev = info->netdev;
  3632. if (debug_level >= DEBUG_LEVEL_INFO)
  3633. printk("hdlcdev_rx(%s)\n",dev->name);
  3634. if (skb == NULL) {
  3635. printk(KERN_NOTICE "%s: can't alloc skb, dropping packet\n", dev->name);
  3636. dev->stats.rx_dropped++;
  3637. return;
  3638. }
  3639. memcpy(skb_put(skb, size), buf, size);
  3640. skb->protocol = hdlc_type_trans(skb, dev);
  3641. dev->stats.rx_packets++;
  3642. dev->stats.rx_bytes += size;
  3643. netif_rx(skb);
  3644. }
  3645. static const struct net_device_ops hdlcdev_ops = {
  3646. .ndo_open = hdlcdev_open,
  3647. .ndo_stop = hdlcdev_close,
  3648. .ndo_change_mtu = hdlc_change_mtu,
  3649. .ndo_start_xmit = hdlc_start_xmit,
  3650. .ndo_do_ioctl = hdlcdev_ioctl,
  3651. .ndo_tx_timeout = hdlcdev_tx_timeout,
  3652. };
  3653. /**
  3654. * called by device driver when adding device instance
  3655. * do generic HDLC initialization
  3656. *
  3657. * info pointer to device instance information
  3658. *
  3659. * returns 0 if success, otherwise error code
  3660. */
  3661. static int hdlcdev_init(MGSLPC_INFO *info)
  3662. {
  3663. int rc;
  3664. struct net_device *dev;
  3665. hdlc_device *hdlc;
  3666. /* allocate and initialize network and HDLC layer objects */
  3667. if (!(dev = alloc_hdlcdev(info))) {
  3668. printk(KERN_ERR "%s:hdlc device allocation failure\n",__FILE__);
  3669. return -ENOMEM;
  3670. }
  3671. /* for network layer reporting purposes only */
  3672. dev->base_addr = info->io_base;
  3673. dev->irq = info->irq_level;
  3674. /* network layer callbacks and settings */
  3675. dev->netdev_ops = &hdlcdev_ops;
  3676. dev->watchdog_timeo = 10 * HZ;
  3677. dev->tx_queue_len = 50;
  3678. /* generic HDLC layer callbacks and settings */
  3679. hdlc = dev_to_hdlc(dev);
  3680. hdlc->attach = hdlcdev_attach;
  3681. hdlc->xmit = hdlcdev_xmit;
  3682. /* register objects with HDLC layer */
  3683. if ((rc = register_hdlc_device(dev))) {
  3684. printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
  3685. free_netdev(dev);
  3686. return rc;
  3687. }
  3688. info->netdev = dev;
  3689. return 0;
  3690. }
  3691. /**
  3692. * called by device driver when removing device instance
  3693. * do generic HDLC cleanup
  3694. *
  3695. * info pointer to device instance information
  3696. */
  3697. static void hdlcdev_exit(MGSLPC_INFO *info)
  3698. {
  3699. unregister_hdlc_device(info->netdev);
  3700. free_netdev(info->netdev);
  3701. info->netdev = NULL;
  3702. }
  3703. #endif /* CONFIG_HDLC */