intel-agp.c 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. /*
  12. * If we have Intel graphics, we're not going to have anything other than
  13. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  14. * on the Intel IOMMU support (CONFIG_DMAR).
  15. * Only newer chipsets need to bother with this, of course.
  16. */
  17. #ifdef CONFIG_DMAR
  18. #define USE_PCI_DMA_API 1
  19. #endif
  20. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  21. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  22. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  23. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  24. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  25. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  26. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  27. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  28. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  29. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  30. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  31. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  32. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  33. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  34. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  35. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  36. #define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
  37. #define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
  38. #define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
  39. #define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
  40. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  41. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  42. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  43. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  44. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  45. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  46. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  47. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  48. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  49. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  50. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  51. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  52. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  53. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  54. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  55. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  56. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  57. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  58. #define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
  59. #define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
  60. #define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
  61. #define PCI_DEVICE_ID_INTEL_IGDNG_MA_HB 0x0062
  62. #define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
  63. /* cover 915 and 945 variants */
  64. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  65. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  66. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  67. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  68. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  69. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  70. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  71. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  72. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  73. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  74. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  75. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  76. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  77. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  78. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  79. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  80. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  81. #define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
  82. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
  83. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  84. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  85. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  86. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  87. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  88. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  89. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
  90. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB || \
  91. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_MA_HB)
  92. extern int agp_memory_reserved;
  93. /* Intel 815 register */
  94. #define INTEL_815_APCONT 0x51
  95. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  96. /* Intel i820 registers */
  97. #define INTEL_I820_RDCR 0x51
  98. #define INTEL_I820_ERRSTS 0xc8
  99. /* Intel i840 registers */
  100. #define INTEL_I840_MCHCFG 0x50
  101. #define INTEL_I840_ERRSTS 0xc8
  102. /* Intel i850 registers */
  103. #define INTEL_I850_MCHCFG 0x50
  104. #define INTEL_I850_ERRSTS 0xc8
  105. /* intel 915G registers */
  106. #define I915_GMADDR 0x18
  107. #define I915_MMADDR 0x10
  108. #define I915_PTEADDR 0x1C
  109. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  110. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  111. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  112. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  113. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  114. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  115. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  116. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  117. #define I915_IFPADDR 0x60
  118. /* Intel 965G registers */
  119. #define I965_MSAC 0x62
  120. #define I965_IFPADDR 0x70
  121. /* Intel 7505 registers */
  122. #define INTEL_I7505_APSIZE 0x74
  123. #define INTEL_I7505_NCAPID 0x60
  124. #define INTEL_I7505_NISTAT 0x6c
  125. #define INTEL_I7505_ATTBASE 0x78
  126. #define INTEL_I7505_ERRSTS 0x42
  127. #define INTEL_I7505_AGPCTRL 0x70
  128. #define INTEL_I7505_MCHCFG 0x50
  129. static const struct aper_size_info_fixed intel_i810_sizes[] =
  130. {
  131. {64, 16384, 4},
  132. /* The 32M mode still requires a 64k gatt */
  133. {32, 8192, 4}
  134. };
  135. #define AGP_DCACHE_MEMORY 1
  136. #define AGP_PHYS_MEMORY 2
  137. #define INTEL_AGP_CACHED_MEMORY 3
  138. static struct gatt_mask intel_i810_masks[] =
  139. {
  140. {.mask = I810_PTE_VALID, .type = 0},
  141. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  142. {.mask = I810_PTE_VALID, .type = 0},
  143. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  144. .type = INTEL_AGP_CACHED_MEMORY}
  145. };
  146. static struct _intel_private {
  147. struct pci_dev *pcidev; /* device one */
  148. u8 __iomem *registers;
  149. u32 __iomem *gtt; /* I915G */
  150. int num_dcache_entries;
  151. /* gtt_entries is the number of gtt entries that are already mapped
  152. * to stolen memory. Stolen memory is larger than the memory mapped
  153. * through gtt_entries, as it includes some reserved space for the BIOS
  154. * popup and for the GTT.
  155. */
  156. int gtt_entries; /* i830+ */
  157. union {
  158. void __iomem *i9xx_flush_page;
  159. void *i8xx_flush_page;
  160. };
  161. struct page *i8xx_page;
  162. struct resource ifp_resource;
  163. int resource_valid;
  164. } intel_private;
  165. #ifdef USE_PCI_DMA_API
  166. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  167. {
  168. *ret = pci_map_page(intel_private.pcidev, page, 0,
  169. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  170. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  171. return -EINVAL;
  172. return 0;
  173. }
  174. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  175. {
  176. pci_unmap_page(intel_private.pcidev, dma,
  177. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  178. }
  179. static void intel_agp_free_sglist(struct agp_memory *mem)
  180. {
  181. struct sg_table st;
  182. st.sgl = mem->sg_list;
  183. st.orig_nents = st.nents = mem->page_count;
  184. sg_free_table(&st);
  185. mem->sg_list = NULL;
  186. mem->num_sg = 0;
  187. }
  188. static int intel_agp_map_memory(struct agp_memory *mem)
  189. {
  190. struct sg_table st;
  191. struct scatterlist *sg;
  192. int i;
  193. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  194. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  195. return -ENOMEM;
  196. mem->sg_list = sg = st.sgl;
  197. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  198. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  199. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  200. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  201. if (unlikely(!mem->num_sg)) {
  202. intel_agp_free_sglist(mem);
  203. return -ENOMEM;
  204. }
  205. return 0;
  206. }
  207. static void intel_agp_unmap_memory(struct agp_memory *mem)
  208. {
  209. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  210. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  211. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  212. intel_agp_free_sglist(mem);
  213. }
  214. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  215. off_t pg_start, int mask_type)
  216. {
  217. struct scatterlist *sg;
  218. int i, j;
  219. j = pg_start;
  220. WARN_ON(!mem->num_sg);
  221. if (mem->num_sg == mem->page_count) {
  222. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  223. writel(agp_bridge->driver->mask_memory(agp_bridge,
  224. sg_dma_address(sg), mask_type),
  225. intel_private.gtt+j);
  226. j++;
  227. }
  228. } else {
  229. /* sg may merge pages, but we have to seperate
  230. * per-page addr for GTT */
  231. unsigned int len, m;
  232. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  233. len = sg_dma_len(sg) / PAGE_SIZE;
  234. for (m = 0; m < len; m++) {
  235. writel(agp_bridge->driver->mask_memory(agp_bridge,
  236. sg_dma_address(sg) + m * PAGE_SIZE,
  237. mask_type),
  238. intel_private.gtt+j);
  239. j++;
  240. }
  241. }
  242. }
  243. readl(intel_private.gtt+j-1);
  244. }
  245. #else
  246. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  247. off_t pg_start, int mask_type)
  248. {
  249. int i, j;
  250. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  251. writel(agp_bridge->driver->mask_memory(agp_bridge,
  252. page_to_phys(mem->pages[i]), mask_type),
  253. intel_private.gtt+j);
  254. }
  255. readl(intel_private.gtt+j-1);
  256. }
  257. #endif
  258. static int intel_i810_fetch_size(void)
  259. {
  260. u32 smram_miscc;
  261. struct aper_size_info_fixed *values;
  262. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  263. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  264. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  265. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  266. return 0;
  267. }
  268. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  269. agp_bridge->previous_size =
  270. agp_bridge->current_size = (void *) (values + 1);
  271. agp_bridge->aperture_size_idx = 1;
  272. return values[1].size;
  273. } else {
  274. agp_bridge->previous_size =
  275. agp_bridge->current_size = (void *) (values);
  276. agp_bridge->aperture_size_idx = 0;
  277. return values[0].size;
  278. }
  279. return 0;
  280. }
  281. static int intel_i810_configure(void)
  282. {
  283. struct aper_size_info_fixed *current_size;
  284. u32 temp;
  285. int i;
  286. current_size = A_SIZE_FIX(agp_bridge->current_size);
  287. if (!intel_private.registers) {
  288. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  289. temp &= 0xfff80000;
  290. intel_private.registers = ioremap(temp, 128 * 4096);
  291. if (!intel_private.registers) {
  292. dev_err(&intel_private.pcidev->dev,
  293. "can't remap memory\n");
  294. return -ENOMEM;
  295. }
  296. }
  297. if ((readl(intel_private.registers+I810_DRAM_CTL)
  298. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  299. /* This will need to be dynamically assigned */
  300. dev_info(&intel_private.pcidev->dev,
  301. "detected 4MB dedicated video ram\n");
  302. intel_private.num_dcache_entries = 1024;
  303. }
  304. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  305. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  306. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  307. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  308. if (agp_bridge->driver->needs_scratch_page) {
  309. for (i = 0; i < current_size->num_entries; i++) {
  310. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  311. }
  312. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  313. }
  314. global_cache_flush();
  315. return 0;
  316. }
  317. static void intel_i810_cleanup(void)
  318. {
  319. writel(0, intel_private.registers+I810_PGETBL_CTL);
  320. readl(intel_private.registers); /* PCI Posting. */
  321. iounmap(intel_private.registers);
  322. }
  323. static void intel_i810_tlbflush(struct agp_memory *mem)
  324. {
  325. return;
  326. }
  327. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  328. {
  329. return;
  330. }
  331. /* Exists to support ARGB cursors */
  332. static struct page *i8xx_alloc_pages(void)
  333. {
  334. struct page *page;
  335. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  336. if (page == NULL)
  337. return NULL;
  338. if (set_pages_uc(page, 4) < 0) {
  339. set_pages_wb(page, 4);
  340. __free_pages(page, 2);
  341. return NULL;
  342. }
  343. get_page(page);
  344. atomic_inc(&agp_bridge->current_memory_agp);
  345. return page;
  346. }
  347. static void i8xx_destroy_pages(struct page *page)
  348. {
  349. if (page == NULL)
  350. return;
  351. set_pages_wb(page, 4);
  352. put_page(page);
  353. __free_pages(page, 2);
  354. atomic_dec(&agp_bridge->current_memory_agp);
  355. }
  356. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  357. int type)
  358. {
  359. if (type < AGP_USER_TYPES)
  360. return type;
  361. else if (type == AGP_USER_CACHED_MEMORY)
  362. return INTEL_AGP_CACHED_MEMORY;
  363. else
  364. return 0;
  365. }
  366. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  367. int type)
  368. {
  369. int i, j, num_entries;
  370. void *temp;
  371. int ret = -EINVAL;
  372. int mask_type;
  373. if (mem->page_count == 0)
  374. goto out;
  375. temp = agp_bridge->current_size;
  376. num_entries = A_SIZE_FIX(temp)->num_entries;
  377. if ((pg_start + mem->page_count) > num_entries)
  378. goto out_err;
  379. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  380. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  381. ret = -EBUSY;
  382. goto out_err;
  383. }
  384. }
  385. if (type != mem->type)
  386. goto out_err;
  387. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  388. switch (mask_type) {
  389. case AGP_DCACHE_MEMORY:
  390. if (!mem->is_flushed)
  391. global_cache_flush();
  392. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  393. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  394. intel_private.registers+I810_PTE_BASE+(i*4));
  395. }
  396. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  397. break;
  398. case AGP_PHYS_MEMORY:
  399. case AGP_NORMAL_MEMORY:
  400. if (!mem->is_flushed)
  401. global_cache_flush();
  402. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  403. writel(agp_bridge->driver->mask_memory(agp_bridge,
  404. page_to_phys(mem->pages[i]), mask_type),
  405. intel_private.registers+I810_PTE_BASE+(j*4));
  406. }
  407. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  408. break;
  409. default:
  410. goto out_err;
  411. }
  412. agp_bridge->driver->tlb_flush(mem);
  413. out:
  414. ret = 0;
  415. out_err:
  416. mem->is_flushed = true;
  417. return ret;
  418. }
  419. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  420. int type)
  421. {
  422. int i;
  423. if (mem->page_count == 0)
  424. return 0;
  425. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  426. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  427. }
  428. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  429. agp_bridge->driver->tlb_flush(mem);
  430. return 0;
  431. }
  432. /*
  433. * The i810/i830 requires a physical address to program its mouse
  434. * pointer into hardware.
  435. * However the Xserver still writes to it through the agp aperture.
  436. */
  437. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  438. {
  439. struct agp_memory *new;
  440. struct page *page;
  441. switch (pg_count) {
  442. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  443. break;
  444. case 4:
  445. /* kludge to get 4 physical pages for ARGB cursor */
  446. page = i8xx_alloc_pages();
  447. break;
  448. default:
  449. return NULL;
  450. }
  451. if (page == NULL)
  452. return NULL;
  453. new = agp_create_memory(pg_count);
  454. if (new == NULL)
  455. return NULL;
  456. new->pages[0] = page;
  457. if (pg_count == 4) {
  458. /* kludge to get 4 physical pages for ARGB cursor */
  459. new->pages[1] = new->pages[0] + 1;
  460. new->pages[2] = new->pages[1] + 1;
  461. new->pages[3] = new->pages[2] + 1;
  462. }
  463. new->page_count = pg_count;
  464. new->num_scratch_pages = pg_count;
  465. new->type = AGP_PHYS_MEMORY;
  466. new->physical = page_to_phys(new->pages[0]);
  467. return new;
  468. }
  469. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  470. {
  471. struct agp_memory *new;
  472. if (type == AGP_DCACHE_MEMORY) {
  473. if (pg_count != intel_private.num_dcache_entries)
  474. return NULL;
  475. new = agp_create_memory(1);
  476. if (new == NULL)
  477. return NULL;
  478. new->type = AGP_DCACHE_MEMORY;
  479. new->page_count = pg_count;
  480. new->num_scratch_pages = 0;
  481. agp_free_page_array(new);
  482. return new;
  483. }
  484. if (type == AGP_PHYS_MEMORY)
  485. return alloc_agpphysmem_i8xx(pg_count, type);
  486. return NULL;
  487. }
  488. static void intel_i810_free_by_type(struct agp_memory *curr)
  489. {
  490. agp_free_key(curr->key);
  491. if (curr->type == AGP_PHYS_MEMORY) {
  492. if (curr->page_count == 4)
  493. i8xx_destroy_pages(curr->pages[0]);
  494. else {
  495. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  496. AGP_PAGE_DESTROY_UNMAP);
  497. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  498. AGP_PAGE_DESTROY_FREE);
  499. }
  500. agp_free_page_array(curr);
  501. }
  502. kfree(curr);
  503. }
  504. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  505. dma_addr_t addr, int type)
  506. {
  507. /* Type checking must be done elsewhere */
  508. return addr | bridge->driver->masks[type].mask;
  509. }
  510. static struct aper_size_info_fixed intel_i830_sizes[] =
  511. {
  512. {128, 32768, 5},
  513. /* The 64M mode still requires a 128k gatt */
  514. {64, 16384, 5},
  515. {256, 65536, 6},
  516. {512, 131072, 7},
  517. };
  518. static void intel_i830_init_gtt_entries(void)
  519. {
  520. u16 gmch_ctrl;
  521. int gtt_entries;
  522. u8 rdct;
  523. int local = 0;
  524. static const int ddt[4] = { 0, 16, 32, 64 };
  525. int size; /* reserved space (in kb) at the top of stolen memory */
  526. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  527. if (IS_I965) {
  528. u32 pgetbl_ctl;
  529. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  530. /* The 965 has a field telling us the size of the GTT,
  531. * which may be larger than what is necessary to map the
  532. * aperture.
  533. */
  534. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  535. case I965_PGETBL_SIZE_128KB:
  536. size = 128;
  537. break;
  538. case I965_PGETBL_SIZE_256KB:
  539. size = 256;
  540. break;
  541. case I965_PGETBL_SIZE_512KB:
  542. size = 512;
  543. break;
  544. case I965_PGETBL_SIZE_1MB:
  545. size = 1024;
  546. break;
  547. case I965_PGETBL_SIZE_2MB:
  548. size = 2048;
  549. break;
  550. case I965_PGETBL_SIZE_1_5MB:
  551. size = 1024 + 512;
  552. break;
  553. default:
  554. dev_info(&intel_private.pcidev->dev,
  555. "unknown page table size, assuming 512KB\n");
  556. size = 512;
  557. }
  558. size += 4; /* add in BIOS popup space */
  559. } else if (IS_G33 && !IS_IGD) {
  560. /* G33's GTT size defined in gmch_ctrl */
  561. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  562. case G33_PGETBL_SIZE_1M:
  563. size = 1024;
  564. break;
  565. case G33_PGETBL_SIZE_2M:
  566. size = 2048;
  567. break;
  568. default:
  569. dev_info(&agp_bridge->dev->dev,
  570. "unknown page table size 0x%x, assuming 512KB\n",
  571. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  572. size = 512;
  573. }
  574. size += 4;
  575. } else if (IS_G4X || IS_IGD) {
  576. /* On 4 series hardware, GTT stolen is separate from graphics
  577. * stolen, ignore it in stolen gtt entries counting. However,
  578. * 4KB of the stolen memory doesn't get mapped to the GTT.
  579. */
  580. size = 4;
  581. } else {
  582. /* On previous hardware, the GTT size was just what was
  583. * required to map the aperture.
  584. */
  585. size = agp_bridge->driver->fetch_size() + 4;
  586. }
  587. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  588. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  589. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  590. case I830_GMCH_GMS_STOLEN_512:
  591. gtt_entries = KB(512) - KB(size);
  592. break;
  593. case I830_GMCH_GMS_STOLEN_1024:
  594. gtt_entries = MB(1) - KB(size);
  595. break;
  596. case I830_GMCH_GMS_STOLEN_8192:
  597. gtt_entries = MB(8) - KB(size);
  598. break;
  599. case I830_GMCH_GMS_LOCAL:
  600. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  601. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  602. MB(ddt[I830_RDRAM_DDT(rdct)]);
  603. local = 1;
  604. break;
  605. default:
  606. gtt_entries = 0;
  607. break;
  608. }
  609. } else {
  610. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  611. case I855_GMCH_GMS_STOLEN_1M:
  612. gtt_entries = MB(1) - KB(size);
  613. break;
  614. case I855_GMCH_GMS_STOLEN_4M:
  615. gtt_entries = MB(4) - KB(size);
  616. break;
  617. case I855_GMCH_GMS_STOLEN_8M:
  618. gtt_entries = MB(8) - KB(size);
  619. break;
  620. case I855_GMCH_GMS_STOLEN_16M:
  621. gtt_entries = MB(16) - KB(size);
  622. break;
  623. case I855_GMCH_GMS_STOLEN_32M:
  624. gtt_entries = MB(32) - KB(size);
  625. break;
  626. case I915_GMCH_GMS_STOLEN_48M:
  627. /* Check it's really I915G */
  628. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  629. gtt_entries = MB(48) - KB(size);
  630. else
  631. gtt_entries = 0;
  632. break;
  633. case I915_GMCH_GMS_STOLEN_64M:
  634. /* Check it's really I915G */
  635. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  636. gtt_entries = MB(64) - KB(size);
  637. else
  638. gtt_entries = 0;
  639. break;
  640. case G33_GMCH_GMS_STOLEN_128M:
  641. if (IS_G33 || IS_I965 || IS_G4X)
  642. gtt_entries = MB(128) - KB(size);
  643. else
  644. gtt_entries = 0;
  645. break;
  646. case G33_GMCH_GMS_STOLEN_256M:
  647. if (IS_G33 || IS_I965 || IS_G4X)
  648. gtt_entries = MB(256) - KB(size);
  649. else
  650. gtt_entries = 0;
  651. break;
  652. case INTEL_GMCH_GMS_STOLEN_96M:
  653. if (IS_I965 || IS_G4X)
  654. gtt_entries = MB(96) - KB(size);
  655. else
  656. gtt_entries = 0;
  657. break;
  658. case INTEL_GMCH_GMS_STOLEN_160M:
  659. if (IS_I965 || IS_G4X)
  660. gtt_entries = MB(160) - KB(size);
  661. else
  662. gtt_entries = 0;
  663. break;
  664. case INTEL_GMCH_GMS_STOLEN_224M:
  665. if (IS_I965 || IS_G4X)
  666. gtt_entries = MB(224) - KB(size);
  667. else
  668. gtt_entries = 0;
  669. break;
  670. case INTEL_GMCH_GMS_STOLEN_352M:
  671. if (IS_I965 || IS_G4X)
  672. gtt_entries = MB(352) - KB(size);
  673. else
  674. gtt_entries = 0;
  675. break;
  676. default:
  677. gtt_entries = 0;
  678. break;
  679. }
  680. }
  681. if (gtt_entries > 0) {
  682. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  683. gtt_entries / KB(1), local ? "local" : "stolen");
  684. gtt_entries /= KB(4);
  685. } else {
  686. dev_info(&agp_bridge->dev->dev,
  687. "no pre-allocated video memory detected\n");
  688. gtt_entries = 0;
  689. }
  690. intel_private.gtt_entries = gtt_entries;
  691. }
  692. static void intel_i830_fini_flush(void)
  693. {
  694. kunmap(intel_private.i8xx_page);
  695. intel_private.i8xx_flush_page = NULL;
  696. unmap_page_from_agp(intel_private.i8xx_page);
  697. __free_page(intel_private.i8xx_page);
  698. intel_private.i8xx_page = NULL;
  699. }
  700. static void intel_i830_setup_flush(void)
  701. {
  702. /* return if we've already set the flush mechanism up */
  703. if (intel_private.i8xx_page)
  704. return;
  705. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  706. if (!intel_private.i8xx_page)
  707. return;
  708. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  709. if (!intel_private.i8xx_flush_page)
  710. intel_i830_fini_flush();
  711. }
  712. static void
  713. do_wbinvd(void *null)
  714. {
  715. wbinvd();
  716. }
  717. /* The chipset_flush interface needs to get data that has already been
  718. * flushed out of the CPU all the way out to main memory, because the GPU
  719. * doesn't snoop those buffers.
  720. *
  721. * The 8xx series doesn't have the same lovely interface for flushing the
  722. * chipset write buffers that the later chips do. According to the 865
  723. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  724. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  725. * that it'll push whatever was in there out. It appears to work.
  726. */
  727. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  728. {
  729. unsigned int *pg = intel_private.i8xx_flush_page;
  730. memset(pg, 0, 1024);
  731. if (cpu_has_clflush) {
  732. clflush_cache_range(pg, 1024);
  733. } else {
  734. if (on_each_cpu(do_wbinvd, NULL, 1) != 0)
  735. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  736. }
  737. }
  738. /* The intel i830 automatically initializes the agp aperture during POST.
  739. * Use the memory already set aside for in the GTT.
  740. */
  741. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  742. {
  743. int page_order;
  744. struct aper_size_info_fixed *size;
  745. int num_entries;
  746. u32 temp;
  747. size = agp_bridge->current_size;
  748. page_order = size->page_order;
  749. num_entries = size->num_entries;
  750. agp_bridge->gatt_table_real = NULL;
  751. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  752. temp &= 0xfff80000;
  753. intel_private.registers = ioremap(temp, 128 * 4096);
  754. if (!intel_private.registers)
  755. return -ENOMEM;
  756. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  757. global_cache_flush(); /* FIXME: ?? */
  758. /* we have to call this as early as possible after the MMIO base address is known */
  759. intel_i830_init_gtt_entries();
  760. agp_bridge->gatt_table = NULL;
  761. agp_bridge->gatt_bus_addr = temp;
  762. return 0;
  763. }
  764. /* Return the gatt table to a sane state. Use the top of stolen
  765. * memory for the GTT.
  766. */
  767. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  768. {
  769. return 0;
  770. }
  771. static int intel_i830_fetch_size(void)
  772. {
  773. u16 gmch_ctrl;
  774. struct aper_size_info_fixed *values;
  775. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  776. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  777. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  778. /* 855GM/852GM/865G has 128MB aperture size */
  779. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  780. agp_bridge->aperture_size_idx = 0;
  781. return values[0].size;
  782. }
  783. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  784. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  785. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  786. agp_bridge->aperture_size_idx = 0;
  787. return values[0].size;
  788. } else {
  789. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  790. agp_bridge->aperture_size_idx = 1;
  791. return values[1].size;
  792. }
  793. return 0;
  794. }
  795. static int intel_i830_configure(void)
  796. {
  797. struct aper_size_info_fixed *current_size;
  798. u32 temp;
  799. u16 gmch_ctrl;
  800. int i;
  801. current_size = A_SIZE_FIX(agp_bridge->current_size);
  802. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  803. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  804. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  805. gmch_ctrl |= I830_GMCH_ENABLED;
  806. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  807. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  808. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  809. if (agp_bridge->driver->needs_scratch_page) {
  810. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  811. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  812. }
  813. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  814. }
  815. global_cache_flush();
  816. intel_i830_setup_flush();
  817. return 0;
  818. }
  819. static void intel_i830_cleanup(void)
  820. {
  821. iounmap(intel_private.registers);
  822. }
  823. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  824. int type)
  825. {
  826. int i, j, num_entries;
  827. void *temp;
  828. int ret = -EINVAL;
  829. int mask_type;
  830. if (mem->page_count == 0)
  831. goto out;
  832. temp = agp_bridge->current_size;
  833. num_entries = A_SIZE_FIX(temp)->num_entries;
  834. if (pg_start < intel_private.gtt_entries) {
  835. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  836. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  837. pg_start, intel_private.gtt_entries);
  838. dev_info(&intel_private.pcidev->dev,
  839. "trying to insert into local/stolen memory\n");
  840. goto out_err;
  841. }
  842. if ((pg_start + mem->page_count) > num_entries)
  843. goto out_err;
  844. /* The i830 can't check the GTT for entries since its read only,
  845. * depend on the caller to make the correct offset decisions.
  846. */
  847. if (type != mem->type)
  848. goto out_err;
  849. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  850. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  851. mask_type != INTEL_AGP_CACHED_MEMORY)
  852. goto out_err;
  853. if (!mem->is_flushed)
  854. global_cache_flush();
  855. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  856. writel(agp_bridge->driver->mask_memory(agp_bridge,
  857. page_to_phys(mem->pages[i]), mask_type),
  858. intel_private.registers+I810_PTE_BASE+(j*4));
  859. }
  860. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  861. agp_bridge->driver->tlb_flush(mem);
  862. out:
  863. ret = 0;
  864. out_err:
  865. mem->is_flushed = true;
  866. return ret;
  867. }
  868. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  869. int type)
  870. {
  871. int i;
  872. if (mem->page_count == 0)
  873. return 0;
  874. if (pg_start < intel_private.gtt_entries) {
  875. dev_info(&intel_private.pcidev->dev,
  876. "trying to disable local/stolen memory\n");
  877. return -EINVAL;
  878. }
  879. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  880. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  881. }
  882. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  883. agp_bridge->driver->tlb_flush(mem);
  884. return 0;
  885. }
  886. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  887. {
  888. if (type == AGP_PHYS_MEMORY)
  889. return alloc_agpphysmem_i8xx(pg_count, type);
  890. /* always return NULL for other allocation types for now */
  891. return NULL;
  892. }
  893. static int intel_alloc_chipset_flush_resource(void)
  894. {
  895. int ret;
  896. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  897. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  898. pcibios_align_resource, agp_bridge->dev);
  899. return ret;
  900. }
  901. static void intel_i915_setup_chipset_flush(void)
  902. {
  903. int ret;
  904. u32 temp;
  905. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  906. if (!(temp & 0x1)) {
  907. intel_alloc_chipset_flush_resource();
  908. intel_private.resource_valid = 1;
  909. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  910. } else {
  911. temp &= ~1;
  912. intel_private.resource_valid = 1;
  913. intel_private.ifp_resource.start = temp;
  914. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  915. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  916. /* some BIOSes reserve this area in a pnp some don't */
  917. if (ret)
  918. intel_private.resource_valid = 0;
  919. }
  920. }
  921. static void intel_i965_g33_setup_chipset_flush(void)
  922. {
  923. u32 temp_hi, temp_lo;
  924. int ret;
  925. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  926. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  927. if (!(temp_lo & 0x1)) {
  928. intel_alloc_chipset_flush_resource();
  929. intel_private.resource_valid = 1;
  930. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  931. upper_32_bits(intel_private.ifp_resource.start));
  932. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  933. } else {
  934. u64 l64;
  935. temp_lo &= ~0x1;
  936. l64 = ((u64)temp_hi << 32) | temp_lo;
  937. intel_private.resource_valid = 1;
  938. intel_private.ifp_resource.start = l64;
  939. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  940. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  941. /* some BIOSes reserve this area in a pnp some don't */
  942. if (ret)
  943. intel_private.resource_valid = 0;
  944. }
  945. }
  946. static void intel_i9xx_setup_flush(void)
  947. {
  948. /* return if already configured */
  949. if (intel_private.ifp_resource.start)
  950. return;
  951. /* setup a resource for this object */
  952. intel_private.ifp_resource.name = "Intel Flush Page";
  953. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  954. /* Setup chipset flush for 915 */
  955. if (IS_I965 || IS_G33 || IS_G4X) {
  956. intel_i965_g33_setup_chipset_flush();
  957. } else {
  958. intel_i915_setup_chipset_flush();
  959. }
  960. if (intel_private.ifp_resource.start) {
  961. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  962. if (!intel_private.i9xx_flush_page)
  963. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  964. }
  965. }
  966. static int intel_i915_configure(void)
  967. {
  968. struct aper_size_info_fixed *current_size;
  969. u32 temp;
  970. u16 gmch_ctrl;
  971. int i;
  972. current_size = A_SIZE_FIX(agp_bridge->current_size);
  973. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  974. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  975. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  976. gmch_ctrl |= I830_GMCH_ENABLED;
  977. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  978. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  979. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  980. if (agp_bridge->driver->needs_scratch_page) {
  981. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  982. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  983. }
  984. readl(intel_private.gtt+i-1); /* PCI Posting. */
  985. }
  986. global_cache_flush();
  987. intel_i9xx_setup_flush();
  988. return 0;
  989. }
  990. static void intel_i915_cleanup(void)
  991. {
  992. if (intel_private.i9xx_flush_page)
  993. iounmap(intel_private.i9xx_flush_page);
  994. if (intel_private.resource_valid)
  995. release_resource(&intel_private.ifp_resource);
  996. intel_private.ifp_resource.start = 0;
  997. intel_private.resource_valid = 0;
  998. iounmap(intel_private.gtt);
  999. iounmap(intel_private.registers);
  1000. }
  1001. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1002. {
  1003. if (intel_private.i9xx_flush_page)
  1004. writel(1, intel_private.i9xx_flush_page);
  1005. }
  1006. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1007. int type)
  1008. {
  1009. int num_entries;
  1010. void *temp;
  1011. int ret = -EINVAL;
  1012. int mask_type;
  1013. if (mem->page_count == 0)
  1014. goto out;
  1015. temp = agp_bridge->current_size;
  1016. num_entries = A_SIZE_FIX(temp)->num_entries;
  1017. if (pg_start < intel_private.gtt_entries) {
  1018. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1019. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1020. pg_start, intel_private.gtt_entries);
  1021. dev_info(&intel_private.pcidev->dev,
  1022. "trying to insert into local/stolen memory\n");
  1023. goto out_err;
  1024. }
  1025. if ((pg_start + mem->page_count) > num_entries)
  1026. goto out_err;
  1027. /* The i915 can't check the GTT for entries since it's read only;
  1028. * depend on the caller to make the correct offset decisions.
  1029. */
  1030. if (type != mem->type)
  1031. goto out_err;
  1032. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1033. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1034. mask_type != INTEL_AGP_CACHED_MEMORY)
  1035. goto out_err;
  1036. if (!mem->is_flushed)
  1037. global_cache_flush();
  1038. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1039. agp_bridge->driver->tlb_flush(mem);
  1040. out:
  1041. ret = 0;
  1042. out_err:
  1043. mem->is_flushed = true;
  1044. return ret;
  1045. }
  1046. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1047. int type)
  1048. {
  1049. int i;
  1050. if (mem->page_count == 0)
  1051. return 0;
  1052. if (pg_start < intel_private.gtt_entries) {
  1053. dev_info(&intel_private.pcidev->dev,
  1054. "trying to disable local/stolen memory\n");
  1055. return -EINVAL;
  1056. }
  1057. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1058. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1059. readl(intel_private.gtt+i-1);
  1060. agp_bridge->driver->tlb_flush(mem);
  1061. return 0;
  1062. }
  1063. /* Return the aperture size by just checking the resource length. The effect
  1064. * described in the spec of the MSAC registers is just changing of the
  1065. * resource size.
  1066. */
  1067. static int intel_i9xx_fetch_size(void)
  1068. {
  1069. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1070. int aper_size; /* size in megabytes */
  1071. int i;
  1072. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1073. for (i = 0; i < num_sizes; i++) {
  1074. if (aper_size == intel_i830_sizes[i].size) {
  1075. agp_bridge->current_size = intel_i830_sizes + i;
  1076. agp_bridge->previous_size = agp_bridge->current_size;
  1077. return aper_size;
  1078. }
  1079. }
  1080. return 0;
  1081. }
  1082. /* The intel i915 automatically initializes the agp aperture during POST.
  1083. * Use the memory already set aside for in the GTT.
  1084. */
  1085. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1086. {
  1087. int page_order;
  1088. struct aper_size_info_fixed *size;
  1089. int num_entries;
  1090. u32 temp, temp2;
  1091. int gtt_map_size = 256 * 1024;
  1092. size = agp_bridge->current_size;
  1093. page_order = size->page_order;
  1094. num_entries = size->num_entries;
  1095. agp_bridge->gatt_table_real = NULL;
  1096. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1097. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1098. if (IS_G33)
  1099. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  1100. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1101. if (!intel_private.gtt)
  1102. return -ENOMEM;
  1103. temp &= 0xfff80000;
  1104. intel_private.registers = ioremap(temp, 128 * 4096);
  1105. if (!intel_private.registers) {
  1106. iounmap(intel_private.gtt);
  1107. return -ENOMEM;
  1108. }
  1109. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1110. global_cache_flush(); /* FIXME: ? */
  1111. /* we have to call this as early as possible after the MMIO base address is known */
  1112. intel_i830_init_gtt_entries();
  1113. agp_bridge->gatt_table = NULL;
  1114. agp_bridge->gatt_bus_addr = temp;
  1115. return 0;
  1116. }
  1117. /*
  1118. * The i965 supports 36-bit physical addresses, but to keep
  1119. * the format of the GTT the same, the bits that don't fit
  1120. * in a 32-bit word are shifted down to bits 4..7.
  1121. *
  1122. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1123. * is always zero on 32-bit architectures, so no need to make
  1124. * this conditional.
  1125. */
  1126. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1127. dma_addr_t addr, int type)
  1128. {
  1129. /* Shift high bits down */
  1130. addr |= (addr >> 28) & 0xf0;
  1131. /* Type checking must be done elsewhere */
  1132. return addr | bridge->driver->masks[type].mask;
  1133. }
  1134. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1135. {
  1136. switch (agp_bridge->dev->device) {
  1137. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1138. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1139. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1140. case PCI_DEVICE_ID_INTEL_G45_HB:
  1141. case PCI_DEVICE_ID_INTEL_G41_HB:
  1142. case PCI_DEVICE_ID_INTEL_B43_HB:
  1143. case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
  1144. case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
  1145. case PCI_DEVICE_ID_INTEL_IGDNG_MA_HB:
  1146. *gtt_offset = *gtt_size = MB(2);
  1147. break;
  1148. default:
  1149. *gtt_offset = *gtt_size = KB(512);
  1150. }
  1151. }
  1152. /* The intel i965 automatically initializes the agp aperture during POST.
  1153. * Use the memory already set aside for in the GTT.
  1154. */
  1155. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1156. {
  1157. int page_order;
  1158. struct aper_size_info_fixed *size;
  1159. int num_entries;
  1160. u32 temp;
  1161. int gtt_offset, gtt_size;
  1162. size = agp_bridge->current_size;
  1163. page_order = size->page_order;
  1164. num_entries = size->num_entries;
  1165. agp_bridge->gatt_table_real = NULL;
  1166. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1167. temp &= 0xfff00000;
  1168. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1169. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1170. if (!intel_private.gtt)
  1171. return -ENOMEM;
  1172. intel_private.registers = ioremap(temp, 128 * 4096);
  1173. if (!intel_private.registers) {
  1174. iounmap(intel_private.gtt);
  1175. return -ENOMEM;
  1176. }
  1177. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1178. global_cache_flush(); /* FIXME: ? */
  1179. /* we have to call this as early as possible after the MMIO base address is known */
  1180. intel_i830_init_gtt_entries();
  1181. agp_bridge->gatt_table = NULL;
  1182. agp_bridge->gatt_bus_addr = temp;
  1183. return 0;
  1184. }
  1185. static int intel_fetch_size(void)
  1186. {
  1187. int i;
  1188. u16 temp;
  1189. struct aper_size_info_16 *values;
  1190. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1191. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1192. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1193. if (temp == values[i].size_value) {
  1194. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1195. agp_bridge->aperture_size_idx = i;
  1196. return values[i].size;
  1197. }
  1198. }
  1199. return 0;
  1200. }
  1201. static int __intel_8xx_fetch_size(u8 temp)
  1202. {
  1203. int i;
  1204. struct aper_size_info_8 *values;
  1205. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1206. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1207. if (temp == values[i].size_value) {
  1208. agp_bridge->previous_size =
  1209. agp_bridge->current_size = (void *) (values + i);
  1210. agp_bridge->aperture_size_idx = i;
  1211. return values[i].size;
  1212. }
  1213. }
  1214. return 0;
  1215. }
  1216. static int intel_8xx_fetch_size(void)
  1217. {
  1218. u8 temp;
  1219. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1220. return __intel_8xx_fetch_size(temp);
  1221. }
  1222. static int intel_815_fetch_size(void)
  1223. {
  1224. u8 temp;
  1225. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1226. * one non-reserved bit, so mask the others out ... */
  1227. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1228. temp &= (1 << 3);
  1229. return __intel_8xx_fetch_size(temp);
  1230. }
  1231. static void intel_tlbflush(struct agp_memory *mem)
  1232. {
  1233. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1234. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1235. }
  1236. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1237. {
  1238. u32 temp;
  1239. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1240. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1241. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1242. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1243. }
  1244. static void intel_cleanup(void)
  1245. {
  1246. u16 temp;
  1247. struct aper_size_info_16 *previous_size;
  1248. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1249. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1250. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1251. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1252. }
  1253. static void intel_8xx_cleanup(void)
  1254. {
  1255. u16 temp;
  1256. struct aper_size_info_8 *previous_size;
  1257. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1258. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1259. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1260. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1261. }
  1262. static int intel_configure(void)
  1263. {
  1264. u32 temp;
  1265. u16 temp2;
  1266. struct aper_size_info_16 *current_size;
  1267. current_size = A_SIZE_16(agp_bridge->current_size);
  1268. /* aperture size */
  1269. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1270. /* address to map to */
  1271. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1272. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1273. /* attbase - aperture base */
  1274. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1275. /* agpctrl */
  1276. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1277. /* paccfg/nbxcfg */
  1278. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1279. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1280. (temp2 & ~(1 << 10)) | (1 << 9));
  1281. /* clear any possible error conditions */
  1282. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1283. return 0;
  1284. }
  1285. static int intel_815_configure(void)
  1286. {
  1287. u32 temp, addr;
  1288. u8 temp2;
  1289. struct aper_size_info_8 *current_size;
  1290. /* attbase - aperture base */
  1291. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1292. * ATTBASE register are reserved -> try not to write them */
  1293. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1294. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1295. return -EINVAL;
  1296. }
  1297. current_size = A_SIZE_8(agp_bridge->current_size);
  1298. /* aperture size */
  1299. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1300. current_size->size_value);
  1301. /* address to map to */
  1302. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1303. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1304. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1305. addr &= INTEL_815_ATTBASE_MASK;
  1306. addr |= agp_bridge->gatt_bus_addr;
  1307. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1308. /* agpctrl */
  1309. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1310. /* apcont */
  1311. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1312. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1313. /* clear any possible error conditions */
  1314. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1315. return 0;
  1316. }
  1317. static void intel_820_tlbflush(struct agp_memory *mem)
  1318. {
  1319. return;
  1320. }
  1321. static void intel_820_cleanup(void)
  1322. {
  1323. u8 temp;
  1324. struct aper_size_info_8 *previous_size;
  1325. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1326. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1327. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1328. temp & ~(1 << 1));
  1329. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1330. previous_size->size_value);
  1331. }
  1332. static int intel_820_configure(void)
  1333. {
  1334. u32 temp;
  1335. u8 temp2;
  1336. struct aper_size_info_8 *current_size;
  1337. current_size = A_SIZE_8(agp_bridge->current_size);
  1338. /* aperture size */
  1339. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1340. /* address to map to */
  1341. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1342. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1343. /* attbase - aperture base */
  1344. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1345. /* agpctrl */
  1346. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1347. /* global enable aperture access */
  1348. /* This flag is not accessed through MCHCFG register as in */
  1349. /* i850 chipset. */
  1350. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1351. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1352. /* clear any possible AGP-related error conditions */
  1353. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1354. return 0;
  1355. }
  1356. static int intel_840_configure(void)
  1357. {
  1358. u32 temp;
  1359. u16 temp2;
  1360. struct aper_size_info_8 *current_size;
  1361. current_size = A_SIZE_8(agp_bridge->current_size);
  1362. /* aperture size */
  1363. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1364. /* address to map to */
  1365. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1366. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1367. /* attbase - aperture base */
  1368. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1369. /* agpctrl */
  1370. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1371. /* mcgcfg */
  1372. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1373. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1374. /* clear any possible error conditions */
  1375. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1376. return 0;
  1377. }
  1378. static int intel_845_configure(void)
  1379. {
  1380. u32 temp;
  1381. u8 temp2;
  1382. struct aper_size_info_8 *current_size;
  1383. current_size = A_SIZE_8(agp_bridge->current_size);
  1384. /* aperture size */
  1385. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1386. if (agp_bridge->apbase_config != 0) {
  1387. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1388. agp_bridge->apbase_config);
  1389. } else {
  1390. /* address to map to */
  1391. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1392. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1393. agp_bridge->apbase_config = temp;
  1394. }
  1395. /* attbase - aperture base */
  1396. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1397. /* agpctrl */
  1398. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1399. /* agpm */
  1400. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1401. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1402. /* clear any possible error conditions */
  1403. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1404. intel_i830_setup_flush();
  1405. return 0;
  1406. }
  1407. static int intel_850_configure(void)
  1408. {
  1409. u32 temp;
  1410. u16 temp2;
  1411. struct aper_size_info_8 *current_size;
  1412. current_size = A_SIZE_8(agp_bridge->current_size);
  1413. /* aperture size */
  1414. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1415. /* address to map to */
  1416. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1417. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1418. /* attbase - aperture base */
  1419. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1420. /* agpctrl */
  1421. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1422. /* mcgcfg */
  1423. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1424. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1425. /* clear any possible AGP-related error conditions */
  1426. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1427. return 0;
  1428. }
  1429. static int intel_860_configure(void)
  1430. {
  1431. u32 temp;
  1432. u16 temp2;
  1433. struct aper_size_info_8 *current_size;
  1434. current_size = A_SIZE_8(agp_bridge->current_size);
  1435. /* aperture size */
  1436. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1437. /* address to map to */
  1438. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1439. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1440. /* attbase - aperture base */
  1441. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1442. /* agpctrl */
  1443. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1444. /* mcgcfg */
  1445. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1446. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1447. /* clear any possible AGP-related error conditions */
  1448. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1449. return 0;
  1450. }
  1451. static int intel_830mp_configure(void)
  1452. {
  1453. u32 temp;
  1454. u16 temp2;
  1455. struct aper_size_info_8 *current_size;
  1456. current_size = A_SIZE_8(agp_bridge->current_size);
  1457. /* aperture size */
  1458. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1459. /* address to map to */
  1460. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1461. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1462. /* attbase - aperture base */
  1463. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1464. /* agpctrl */
  1465. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1466. /* gmch */
  1467. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1468. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1469. /* clear any possible AGP-related error conditions */
  1470. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1471. return 0;
  1472. }
  1473. static int intel_7505_configure(void)
  1474. {
  1475. u32 temp;
  1476. u16 temp2;
  1477. struct aper_size_info_8 *current_size;
  1478. current_size = A_SIZE_8(agp_bridge->current_size);
  1479. /* aperture size */
  1480. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1481. /* address to map to */
  1482. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1483. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1484. /* attbase - aperture base */
  1485. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1486. /* agpctrl */
  1487. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1488. /* mchcfg */
  1489. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1490. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1491. return 0;
  1492. }
  1493. /* Setup function */
  1494. static const struct gatt_mask intel_generic_masks[] =
  1495. {
  1496. {.mask = 0x00000017, .type = 0}
  1497. };
  1498. static const struct aper_size_info_8 intel_815_sizes[2] =
  1499. {
  1500. {64, 16384, 4, 0},
  1501. {32, 8192, 3, 8},
  1502. };
  1503. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1504. {
  1505. {256, 65536, 6, 0},
  1506. {128, 32768, 5, 32},
  1507. {64, 16384, 4, 48},
  1508. {32, 8192, 3, 56},
  1509. {16, 4096, 2, 60},
  1510. {8, 2048, 1, 62},
  1511. {4, 1024, 0, 63}
  1512. };
  1513. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1514. {
  1515. {256, 65536, 6, 0},
  1516. {128, 32768, 5, 32},
  1517. {64, 16384, 4, 48},
  1518. {32, 8192, 3, 56},
  1519. {16, 4096, 2, 60},
  1520. {8, 2048, 1, 62},
  1521. {4, 1024, 0, 63}
  1522. };
  1523. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1524. {
  1525. {256, 65536, 6, 0},
  1526. {128, 32768, 5, 32},
  1527. {64, 16384, 4, 48},
  1528. {32, 8192, 3, 56}
  1529. };
  1530. static const struct agp_bridge_driver intel_generic_driver = {
  1531. .owner = THIS_MODULE,
  1532. .aperture_sizes = intel_generic_sizes,
  1533. .size_type = U16_APER_SIZE,
  1534. .num_aperture_sizes = 7,
  1535. .configure = intel_configure,
  1536. .fetch_size = intel_fetch_size,
  1537. .cleanup = intel_cleanup,
  1538. .tlb_flush = intel_tlbflush,
  1539. .mask_memory = agp_generic_mask_memory,
  1540. .masks = intel_generic_masks,
  1541. .agp_enable = agp_generic_enable,
  1542. .cache_flush = global_cache_flush,
  1543. .create_gatt_table = agp_generic_create_gatt_table,
  1544. .free_gatt_table = agp_generic_free_gatt_table,
  1545. .insert_memory = agp_generic_insert_memory,
  1546. .remove_memory = agp_generic_remove_memory,
  1547. .alloc_by_type = agp_generic_alloc_by_type,
  1548. .free_by_type = agp_generic_free_by_type,
  1549. .agp_alloc_page = agp_generic_alloc_page,
  1550. .agp_alloc_pages = agp_generic_alloc_pages,
  1551. .agp_destroy_page = agp_generic_destroy_page,
  1552. .agp_destroy_pages = agp_generic_destroy_pages,
  1553. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1554. };
  1555. static const struct agp_bridge_driver intel_810_driver = {
  1556. .owner = THIS_MODULE,
  1557. .aperture_sizes = intel_i810_sizes,
  1558. .size_type = FIXED_APER_SIZE,
  1559. .num_aperture_sizes = 2,
  1560. .needs_scratch_page = true,
  1561. .configure = intel_i810_configure,
  1562. .fetch_size = intel_i810_fetch_size,
  1563. .cleanup = intel_i810_cleanup,
  1564. .tlb_flush = intel_i810_tlbflush,
  1565. .mask_memory = intel_i810_mask_memory,
  1566. .masks = intel_i810_masks,
  1567. .agp_enable = intel_i810_agp_enable,
  1568. .cache_flush = global_cache_flush,
  1569. .create_gatt_table = agp_generic_create_gatt_table,
  1570. .free_gatt_table = agp_generic_free_gatt_table,
  1571. .insert_memory = intel_i810_insert_entries,
  1572. .remove_memory = intel_i810_remove_entries,
  1573. .alloc_by_type = intel_i810_alloc_by_type,
  1574. .free_by_type = intel_i810_free_by_type,
  1575. .agp_alloc_page = agp_generic_alloc_page,
  1576. .agp_alloc_pages = agp_generic_alloc_pages,
  1577. .agp_destroy_page = agp_generic_destroy_page,
  1578. .agp_destroy_pages = agp_generic_destroy_pages,
  1579. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1580. };
  1581. static const struct agp_bridge_driver intel_815_driver = {
  1582. .owner = THIS_MODULE,
  1583. .aperture_sizes = intel_815_sizes,
  1584. .size_type = U8_APER_SIZE,
  1585. .num_aperture_sizes = 2,
  1586. .configure = intel_815_configure,
  1587. .fetch_size = intel_815_fetch_size,
  1588. .cleanup = intel_8xx_cleanup,
  1589. .tlb_flush = intel_8xx_tlbflush,
  1590. .mask_memory = agp_generic_mask_memory,
  1591. .masks = intel_generic_masks,
  1592. .agp_enable = agp_generic_enable,
  1593. .cache_flush = global_cache_flush,
  1594. .create_gatt_table = agp_generic_create_gatt_table,
  1595. .free_gatt_table = agp_generic_free_gatt_table,
  1596. .insert_memory = agp_generic_insert_memory,
  1597. .remove_memory = agp_generic_remove_memory,
  1598. .alloc_by_type = agp_generic_alloc_by_type,
  1599. .free_by_type = agp_generic_free_by_type,
  1600. .agp_alloc_page = agp_generic_alloc_page,
  1601. .agp_alloc_pages = agp_generic_alloc_pages,
  1602. .agp_destroy_page = agp_generic_destroy_page,
  1603. .agp_destroy_pages = agp_generic_destroy_pages,
  1604. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1605. };
  1606. static const struct agp_bridge_driver intel_830_driver = {
  1607. .owner = THIS_MODULE,
  1608. .aperture_sizes = intel_i830_sizes,
  1609. .size_type = FIXED_APER_SIZE,
  1610. .num_aperture_sizes = 4,
  1611. .needs_scratch_page = true,
  1612. .configure = intel_i830_configure,
  1613. .fetch_size = intel_i830_fetch_size,
  1614. .cleanup = intel_i830_cleanup,
  1615. .tlb_flush = intel_i810_tlbflush,
  1616. .mask_memory = intel_i810_mask_memory,
  1617. .masks = intel_i810_masks,
  1618. .agp_enable = intel_i810_agp_enable,
  1619. .cache_flush = global_cache_flush,
  1620. .create_gatt_table = intel_i830_create_gatt_table,
  1621. .free_gatt_table = intel_i830_free_gatt_table,
  1622. .insert_memory = intel_i830_insert_entries,
  1623. .remove_memory = intel_i830_remove_entries,
  1624. .alloc_by_type = intel_i830_alloc_by_type,
  1625. .free_by_type = intel_i810_free_by_type,
  1626. .agp_alloc_page = agp_generic_alloc_page,
  1627. .agp_alloc_pages = agp_generic_alloc_pages,
  1628. .agp_destroy_page = agp_generic_destroy_page,
  1629. .agp_destroy_pages = agp_generic_destroy_pages,
  1630. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1631. .chipset_flush = intel_i830_chipset_flush,
  1632. };
  1633. static const struct agp_bridge_driver intel_820_driver = {
  1634. .owner = THIS_MODULE,
  1635. .aperture_sizes = intel_8xx_sizes,
  1636. .size_type = U8_APER_SIZE,
  1637. .num_aperture_sizes = 7,
  1638. .configure = intel_820_configure,
  1639. .fetch_size = intel_8xx_fetch_size,
  1640. .cleanup = intel_820_cleanup,
  1641. .tlb_flush = intel_820_tlbflush,
  1642. .mask_memory = agp_generic_mask_memory,
  1643. .masks = intel_generic_masks,
  1644. .agp_enable = agp_generic_enable,
  1645. .cache_flush = global_cache_flush,
  1646. .create_gatt_table = agp_generic_create_gatt_table,
  1647. .free_gatt_table = agp_generic_free_gatt_table,
  1648. .insert_memory = agp_generic_insert_memory,
  1649. .remove_memory = agp_generic_remove_memory,
  1650. .alloc_by_type = agp_generic_alloc_by_type,
  1651. .free_by_type = agp_generic_free_by_type,
  1652. .agp_alloc_page = agp_generic_alloc_page,
  1653. .agp_alloc_pages = agp_generic_alloc_pages,
  1654. .agp_destroy_page = agp_generic_destroy_page,
  1655. .agp_destroy_pages = agp_generic_destroy_pages,
  1656. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1657. };
  1658. static const struct agp_bridge_driver intel_830mp_driver = {
  1659. .owner = THIS_MODULE,
  1660. .aperture_sizes = intel_830mp_sizes,
  1661. .size_type = U8_APER_SIZE,
  1662. .num_aperture_sizes = 4,
  1663. .configure = intel_830mp_configure,
  1664. .fetch_size = intel_8xx_fetch_size,
  1665. .cleanup = intel_8xx_cleanup,
  1666. .tlb_flush = intel_8xx_tlbflush,
  1667. .mask_memory = agp_generic_mask_memory,
  1668. .masks = intel_generic_masks,
  1669. .agp_enable = agp_generic_enable,
  1670. .cache_flush = global_cache_flush,
  1671. .create_gatt_table = agp_generic_create_gatt_table,
  1672. .free_gatt_table = agp_generic_free_gatt_table,
  1673. .insert_memory = agp_generic_insert_memory,
  1674. .remove_memory = agp_generic_remove_memory,
  1675. .alloc_by_type = agp_generic_alloc_by_type,
  1676. .free_by_type = agp_generic_free_by_type,
  1677. .agp_alloc_page = agp_generic_alloc_page,
  1678. .agp_alloc_pages = agp_generic_alloc_pages,
  1679. .agp_destroy_page = agp_generic_destroy_page,
  1680. .agp_destroy_pages = agp_generic_destroy_pages,
  1681. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1682. };
  1683. static const struct agp_bridge_driver intel_840_driver = {
  1684. .owner = THIS_MODULE,
  1685. .aperture_sizes = intel_8xx_sizes,
  1686. .size_type = U8_APER_SIZE,
  1687. .num_aperture_sizes = 7,
  1688. .configure = intel_840_configure,
  1689. .fetch_size = intel_8xx_fetch_size,
  1690. .cleanup = intel_8xx_cleanup,
  1691. .tlb_flush = intel_8xx_tlbflush,
  1692. .mask_memory = agp_generic_mask_memory,
  1693. .masks = intel_generic_masks,
  1694. .agp_enable = agp_generic_enable,
  1695. .cache_flush = global_cache_flush,
  1696. .create_gatt_table = agp_generic_create_gatt_table,
  1697. .free_gatt_table = agp_generic_free_gatt_table,
  1698. .insert_memory = agp_generic_insert_memory,
  1699. .remove_memory = agp_generic_remove_memory,
  1700. .alloc_by_type = agp_generic_alloc_by_type,
  1701. .free_by_type = agp_generic_free_by_type,
  1702. .agp_alloc_page = agp_generic_alloc_page,
  1703. .agp_alloc_pages = agp_generic_alloc_pages,
  1704. .agp_destroy_page = agp_generic_destroy_page,
  1705. .agp_destroy_pages = agp_generic_destroy_pages,
  1706. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1707. };
  1708. static const struct agp_bridge_driver intel_845_driver = {
  1709. .owner = THIS_MODULE,
  1710. .aperture_sizes = intel_8xx_sizes,
  1711. .size_type = U8_APER_SIZE,
  1712. .num_aperture_sizes = 7,
  1713. .configure = intel_845_configure,
  1714. .fetch_size = intel_8xx_fetch_size,
  1715. .cleanup = intel_8xx_cleanup,
  1716. .tlb_flush = intel_8xx_tlbflush,
  1717. .mask_memory = agp_generic_mask_memory,
  1718. .masks = intel_generic_masks,
  1719. .agp_enable = agp_generic_enable,
  1720. .cache_flush = global_cache_flush,
  1721. .create_gatt_table = agp_generic_create_gatt_table,
  1722. .free_gatt_table = agp_generic_free_gatt_table,
  1723. .insert_memory = agp_generic_insert_memory,
  1724. .remove_memory = agp_generic_remove_memory,
  1725. .alloc_by_type = agp_generic_alloc_by_type,
  1726. .free_by_type = agp_generic_free_by_type,
  1727. .agp_alloc_page = agp_generic_alloc_page,
  1728. .agp_alloc_pages = agp_generic_alloc_pages,
  1729. .agp_destroy_page = agp_generic_destroy_page,
  1730. .agp_destroy_pages = agp_generic_destroy_pages,
  1731. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1732. .chipset_flush = intel_i830_chipset_flush,
  1733. };
  1734. static const struct agp_bridge_driver intel_850_driver = {
  1735. .owner = THIS_MODULE,
  1736. .aperture_sizes = intel_8xx_sizes,
  1737. .size_type = U8_APER_SIZE,
  1738. .num_aperture_sizes = 7,
  1739. .configure = intel_850_configure,
  1740. .fetch_size = intel_8xx_fetch_size,
  1741. .cleanup = intel_8xx_cleanup,
  1742. .tlb_flush = intel_8xx_tlbflush,
  1743. .mask_memory = agp_generic_mask_memory,
  1744. .masks = intel_generic_masks,
  1745. .agp_enable = agp_generic_enable,
  1746. .cache_flush = global_cache_flush,
  1747. .create_gatt_table = agp_generic_create_gatt_table,
  1748. .free_gatt_table = agp_generic_free_gatt_table,
  1749. .insert_memory = agp_generic_insert_memory,
  1750. .remove_memory = agp_generic_remove_memory,
  1751. .alloc_by_type = agp_generic_alloc_by_type,
  1752. .free_by_type = agp_generic_free_by_type,
  1753. .agp_alloc_page = agp_generic_alloc_page,
  1754. .agp_alloc_pages = agp_generic_alloc_pages,
  1755. .agp_destroy_page = agp_generic_destroy_page,
  1756. .agp_destroy_pages = agp_generic_destroy_pages,
  1757. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1758. };
  1759. static const struct agp_bridge_driver intel_860_driver = {
  1760. .owner = THIS_MODULE,
  1761. .aperture_sizes = intel_8xx_sizes,
  1762. .size_type = U8_APER_SIZE,
  1763. .num_aperture_sizes = 7,
  1764. .configure = intel_860_configure,
  1765. .fetch_size = intel_8xx_fetch_size,
  1766. .cleanup = intel_8xx_cleanup,
  1767. .tlb_flush = intel_8xx_tlbflush,
  1768. .mask_memory = agp_generic_mask_memory,
  1769. .masks = intel_generic_masks,
  1770. .agp_enable = agp_generic_enable,
  1771. .cache_flush = global_cache_flush,
  1772. .create_gatt_table = agp_generic_create_gatt_table,
  1773. .free_gatt_table = agp_generic_free_gatt_table,
  1774. .insert_memory = agp_generic_insert_memory,
  1775. .remove_memory = agp_generic_remove_memory,
  1776. .alloc_by_type = agp_generic_alloc_by_type,
  1777. .free_by_type = agp_generic_free_by_type,
  1778. .agp_alloc_page = agp_generic_alloc_page,
  1779. .agp_alloc_pages = agp_generic_alloc_pages,
  1780. .agp_destroy_page = agp_generic_destroy_page,
  1781. .agp_destroy_pages = agp_generic_destroy_pages,
  1782. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1783. };
  1784. static const struct agp_bridge_driver intel_915_driver = {
  1785. .owner = THIS_MODULE,
  1786. .aperture_sizes = intel_i830_sizes,
  1787. .size_type = FIXED_APER_SIZE,
  1788. .num_aperture_sizes = 4,
  1789. .needs_scratch_page = true,
  1790. .configure = intel_i915_configure,
  1791. .fetch_size = intel_i9xx_fetch_size,
  1792. .cleanup = intel_i915_cleanup,
  1793. .tlb_flush = intel_i810_tlbflush,
  1794. .mask_memory = intel_i810_mask_memory,
  1795. .masks = intel_i810_masks,
  1796. .agp_enable = intel_i810_agp_enable,
  1797. .cache_flush = global_cache_flush,
  1798. .create_gatt_table = intel_i915_create_gatt_table,
  1799. .free_gatt_table = intel_i830_free_gatt_table,
  1800. .insert_memory = intel_i915_insert_entries,
  1801. .remove_memory = intel_i915_remove_entries,
  1802. .alloc_by_type = intel_i830_alloc_by_type,
  1803. .free_by_type = intel_i810_free_by_type,
  1804. .agp_alloc_page = agp_generic_alloc_page,
  1805. .agp_alloc_pages = agp_generic_alloc_pages,
  1806. .agp_destroy_page = agp_generic_destroy_page,
  1807. .agp_destroy_pages = agp_generic_destroy_pages,
  1808. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1809. .chipset_flush = intel_i915_chipset_flush,
  1810. #ifdef USE_PCI_DMA_API
  1811. .agp_map_page = intel_agp_map_page,
  1812. .agp_unmap_page = intel_agp_unmap_page,
  1813. .agp_map_memory = intel_agp_map_memory,
  1814. .agp_unmap_memory = intel_agp_unmap_memory,
  1815. #endif
  1816. };
  1817. static const struct agp_bridge_driver intel_i965_driver = {
  1818. .owner = THIS_MODULE,
  1819. .aperture_sizes = intel_i830_sizes,
  1820. .size_type = FIXED_APER_SIZE,
  1821. .num_aperture_sizes = 4,
  1822. .needs_scratch_page = true,
  1823. .configure = intel_i915_configure,
  1824. .fetch_size = intel_i9xx_fetch_size,
  1825. .cleanup = intel_i915_cleanup,
  1826. .tlb_flush = intel_i810_tlbflush,
  1827. .mask_memory = intel_i965_mask_memory,
  1828. .masks = intel_i810_masks,
  1829. .agp_enable = intel_i810_agp_enable,
  1830. .cache_flush = global_cache_flush,
  1831. .create_gatt_table = intel_i965_create_gatt_table,
  1832. .free_gatt_table = intel_i830_free_gatt_table,
  1833. .insert_memory = intel_i915_insert_entries,
  1834. .remove_memory = intel_i915_remove_entries,
  1835. .alloc_by_type = intel_i830_alloc_by_type,
  1836. .free_by_type = intel_i810_free_by_type,
  1837. .agp_alloc_page = agp_generic_alloc_page,
  1838. .agp_alloc_pages = agp_generic_alloc_pages,
  1839. .agp_destroy_page = agp_generic_destroy_page,
  1840. .agp_destroy_pages = agp_generic_destroy_pages,
  1841. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1842. .chipset_flush = intel_i915_chipset_flush,
  1843. #ifdef USE_PCI_DMA_API
  1844. .agp_map_page = intel_agp_map_page,
  1845. .agp_unmap_page = intel_agp_unmap_page,
  1846. .agp_map_memory = intel_agp_map_memory,
  1847. .agp_unmap_memory = intel_agp_unmap_memory,
  1848. #endif
  1849. };
  1850. static const struct agp_bridge_driver intel_7505_driver = {
  1851. .owner = THIS_MODULE,
  1852. .aperture_sizes = intel_8xx_sizes,
  1853. .size_type = U8_APER_SIZE,
  1854. .num_aperture_sizes = 7,
  1855. .configure = intel_7505_configure,
  1856. .fetch_size = intel_8xx_fetch_size,
  1857. .cleanup = intel_8xx_cleanup,
  1858. .tlb_flush = intel_8xx_tlbflush,
  1859. .mask_memory = agp_generic_mask_memory,
  1860. .masks = intel_generic_masks,
  1861. .agp_enable = agp_generic_enable,
  1862. .cache_flush = global_cache_flush,
  1863. .create_gatt_table = agp_generic_create_gatt_table,
  1864. .free_gatt_table = agp_generic_free_gatt_table,
  1865. .insert_memory = agp_generic_insert_memory,
  1866. .remove_memory = agp_generic_remove_memory,
  1867. .alloc_by_type = agp_generic_alloc_by_type,
  1868. .free_by_type = agp_generic_free_by_type,
  1869. .agp_alloc_page = agp_generic_alloc_page,
  1870. .agp_alloc_pages = agp_generic_alloc_pages,
  1871. .agp_destroy_page = agp_generic_destroy_page,
  1872. .agp_destroy_pages = agp_generic_destroy_pages,
  1873. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1874. };
  1875. static const struct agp_bridge_driver intel_g33_driver = {
  1876. .owner = THIS_MODULE,
  1877. .aperture_sizes = intel_i830_sizes,
  1878. .size_type = FIXED_APER_SIZE,
  1879. .num_aperture_sizes = 4,
  1880. .needs_scratch_page = true,
  1881. .configure = intel_i915_configure,
  1882. .fetch_size = intel_i9xx_fetch_size,
  1883. .cleanup = intel_i915_cleanup,
  1884. .tlb_flush = intel_i810_tlbflush,
  1885. .mask_memory = intel_i965_mask_memory,
  1886. .masks = intel_i810_masks,
  1887. .agp_enable = intel_i810_agp_enable,
  1888. .cache_flush = global_cache_flush,
  1889. .create_gatt_table = intel_i915_create_gatt_table,
  1890. .free_gatt_table = intel_i830_free_gatt_table,
  1891. .insert_memory = intel_i915_insert_entries,
  1892. .remove_memory = intel_i915_remove_entries,
  1893. .alloc_by_type = intel_i830_alloc_by_type,
  1894. .free_by_type = intel_i810_free_by_type,
  1895. .agp_alloc_page = agp_generic_alloc_page,
  1896. .agp_alloc_pages = agp_generic_alloc_pages,
  1897. .agp_destroy_page = agp_generic_destroy_page,
  1898. .agp_destroy_pages = agp_generic_destroy_pages,
  1899. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1900. .chipset_flush = intel_i915_chipset_flush,
  1901. #ifdef USE_PCI_DMA_API
  1902. .agp_map_page = intel_agp_map_page,
  1903. .agp_unmap_page = intel_agp_unmap_page,
  1904. .agp_map_memory = intel_agp_map_memory,
  1905. .agp_unmap_memory = intel_agp_unmap_memory,
  1906. #endif
  1907. };
  1908. static int find_gmch(u16 device)
  1909. {
  1910. struct pci_dev *gmch_device;
  1911. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1912. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1913. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1914. device, gmch_device);
  1915. }
  1916. if (!gmch_device)
  1917. return 0;
  1918. intel_private.pcidev = gmch_device;
  1919. return 1;
  1920. }
  1921. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1922. * driver and gmch_driver must be non-null, and find_gmch will determine
  1923. * which one should be used if a gmch_chip_id is present.
  1924. */
  1925. static const struct intel_driver_description {
  1926. unsigned int chip_id;
  1927. unsigned int gmch_chip_id;
  1928. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1929. char *name;
  1930. const struct agp_bridge_driver *driver;
  1931. const struct agp_bridge_driver *gmch_driver;
  1932. } intel_agp_chipsets[] = {
  1933. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1934. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1935. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1936. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1937. NULL, &intel_810_driver },
  1938. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1939. NULL, &intel_810_driver },
  1940. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1941. NULL, &intel_810_driver },
  1942. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1943. &intel_815_driver, &intel_810_driver },
  1944. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1945. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1946. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1947. &intel_830mp_driver, &intel_830_driver },
  1948. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1949. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1950. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1951. &intel_845_driver, &intel_830_driver },
  1952. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1953. { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
  1954. &intel_845_driver, &intel_830_driver },
  1955. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1956. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1957. &intel_845_driver, &intel_830_driver },
  1958. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1959. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1960. &intel_845_driver, &intel_830_driver },
  1961. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1962. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1963. NULL, &intel_915_driver },
  1964. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1965. NULL, &intel_915_driver },
  1966. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1967. NULL, &intel_915_driver },
  1968. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1969. NULL, &intel_915_driver },
  1970. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1971. NULL, &intel_915_driver },
  1972. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1973. NULL, &intel_915_driver },
  1974. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1975. NULL, &intel_i965_driver },
  1976. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1977. NULL, &intel_i965_driver },
  1978. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1979. NULL, &intel_i965_driver },
  1980. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1981. NULL, &intel_i965_driver },
  1982. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1983. NULL, &intel_i965_driver },
  1984. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1985. NULL, &intel_i965_driver },
  1986. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1987. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1988. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1989. NULL, &intel_g33_driver },
  1990. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1991. NULL, &intel_g33_driver },
  1992. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1993. NULL, &intel_g33_driver },
  1994. { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
  1995. NULL, &intel_g33_driver },
  1996. { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
  1997. NULL, &intel_g33_driver },
  1998. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  1999. "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
  2000. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  2001. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  2002. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  2003. "Q45/Q43", NULL, &intel_i965_driver },
  2004. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  2005. "G45/G43", NULL, &intel_i965_driver },
  2006. { PCI_DEVICE_ID_INTEL_B43_HB, PCI_DEVICE_ID_INTEL_B43_IG, 0,
  2007. "B43", NULL, &intel_i965_driver },
  2008. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  2009. "G41", NULL, &intel_i965_driver },
  2010. { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
  2011. "IGDNG/D", NULL, &intel_i965_driver },
  2012. { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  2013. "IGDNG/M", NULL, &intel_i965_driver },
  2014. { PCI_DEVICE_ID_INTEL_IGDNG_MA_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
  2015. "IGDNG/MA", NULL, &intel_i965_driver },
  2016. { 0, 0, 0, NULL, NULL, NULL }
  2017. };
  2018. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  2019. const struct pci_device_id *ent)
  2020. {
  2021. struct agp_bridge_data *bridge;
  2022. u8 cap_ptr = 0;
  2023. struct resource *r;
  2024. int i;
  2025. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  2026. bridge = agp_alloc_bridge();
  2027. if (!bridge)
  2028. return -ENOMEM;
  2029. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  2030. /* In case that multiple models of gfx chip may
  2031. stand on same host bridge type, this can be
  2032. sure we detect the right IGD. */
  2033. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  2034. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  2035. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  2036. bridge->driver =
  2037. intel_agp_chipsets[i].gmch_driver;
  2038. break;
  2039. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  2040. continue;
  2041. } else {
  2042. bridge->driver = intel_agp_chipsets[i].driver;
  2043. break;
  2044. }
  2045. }
  2046. }
  2047. if (intel_agp_chipsets[i].name == NULL) {
  2048. if (cap_ptr)
  2049. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  2050. pdev->vendor, pdev->device);
  2051. agp_put_bridge(bridge);
  2052. return -ENODEV;
  2053. }
  2054. if (bridge->driver == NULL) {
  2055. /* bridge has no AGP and no IGD detected */
  2056. if (cap_ptr)
  2057. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  2058. intel_agp_chipsets[i].gmch_chip_id);
  2059. agp_put_bridge(bridge);
  2060. return -ENODEV;
  2061. }
  2062. bridge->dev = pdev;
  2063. bridge->capndx = cap_ptr;
  2064. bridge->dev_private_data = &intel_private;
  2065. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  2066. /*
  2067. * The following fixes the case where the BIOS has "forgotten" to
  2068. * provide an address range for the GART.
  2069. * 20030610 - hamish@zot.org
  2070. */
  2071. r = &pdev->resource[0];
  2072. if (!r->start && r->end) {
  2073. if (pci_assign_resource(pdev, 0)) {
  2074. dev_err(&pdev->dev, "can't assign resource 0\n");
  2075. agp_put_bridge(bridge);
  2076. return -ENODEV;
  2077. }
  2078. }
  2079. /*
  2080. * If the device has not been properly setup, the following will catch
  2081. * the problem and should stop the system from crashing.
  2082. * 20030610 - hamish@zot.org
  2083. */
  2084. if (pci_enable_device(pdev)) {
  2085. dev_err(&pdev->dev, "can't enable PCI device\n");
  2086. agp_put_bridge(bridge);
  2087. return -ENODEV;
  2088. }
  2089. /* Fill in the mode register */
  2090. if (cap_ptr) {
  2091. pci_read_config_dword(pdev,
  2092. bridge->capndx+PCI_AGP_STATUS,
  2093. &bridge->mode);
  2094. }
  2095. if (bridge->driver->mask_memory == intel_i965_mask_memory)
  2096. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(36)))
  2097. dev_err(&intel_private.pcidev->dev,
  2098. "set gfx device dma mask 36bit failed!\n");
  2099. pci_set_drvdata(pdev, bridge);
  2100. return agp_add_bridge(bridge);
  2101. }
  2102. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  2103. {
  2104. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2105. agp_remove_bridge(bridge);
  2106. if (intel_private.pcidev)
  2107. pci_dev_put(intel_private.pcidev);
  2108. agp_put_bridge(bridge);
  2109. }
  2110. #ifdef CONFIG_PM
  2111. static int agp_intel_resume(struct pci_dev *pdev)
  2112. {
  2113. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  2114. int ret_val;
  2115. if (bridge->driver == &intel_generic_driver)
  2116. intel_configure();
  2117. else if (bridge->driver == &intel_850_driver)
  2118. intel_850_configure();
  2119. else if (bridge->driver == &intel_845_driver)
  2120. intel_845_configure();
  2121. else if (bridge->driver == &intel_830mp_driver)
  2122. intel_830mp_configure();
  2123. else if (bridge->driver == &intel_915_driver)
  2124. intel_i915_configure();
  2125. else if (bridge->driver == &intel_830_driver)
  2126. intel_i830_configure();
  2127. else if (bridge->driver == &intel_810_driver)
  2128. intel_i810_configure();
  2129. else if (bridge->driver == &intel_i965_driver)
  2130. intel_i915_configure();
  2131. ret_val = agp_rebind_memory();
  2132. if (ret_val != 0)
  2133. return ret_val;
  2134. return 0;
  2135. }
  2136. #endif
  2137. static struct pci_device_id agp_intel_pci_table[] = {
  2138. #define ID(x) \
  2139. { \
  2140. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  2141. .class_mask = ~0, \
  2142. .vendor = PCI_VENDOR_ID_INTEL, \
  2143. .device = x, \
  2144. .subvendor = PCI_ANY_ID, \
  2145. .subdevice = PCI_ANY_ID, \
  2146. }
  2147. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  2148. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  2149. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  2150. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  2151. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  2152. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  2153. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  2154. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  2155. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  2156. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  2157. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  2158. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  2159. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  2160. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  2161. ID(PCI_DEVICE_ID_INTEL_82854_HB),
  2162. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  2163. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  2164. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2165. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2166. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2167. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2168. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2169. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2170. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2171. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2172. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2173. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2174. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2175. ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
  2176. ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
  2177. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2178. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2179. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2180. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2181. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2182. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2183. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2184. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2185. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2186. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2187. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  2188. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2189. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2190. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2191. ID(PCI_DEVICE_ID_INTEL_B43_HB),
  2192. ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
  2193. ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
  2194. ID(PCI_DEVICE_ID_INTEL_IGDNG_MA_HB),
  2195. { }
  2196. };
  2197. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2198. static struct pci_driver agp_intel_pci_driver = {
  2199. .name = "agpgart-intel",
  2200. .id_table = agp_intel_pci_table,
  2201. .probe = agp_intel_probe,
  2202. .remove = __devexit_p(agp_intel_remove),
  2203. #ifdef CONFIG_PM
  2204. .resume = agp_intel_resume,
  2205. #endif
  2206. };
  2207. static int __init agp_intel_init(void)
  2208. {
  2209. if (agp_off)
  2210. return -EINVAL;
  2211. return pci_register_driver(&agp_intel_pci_driver);
  2212. }
  2213. static void __exit agp_intel_cleanup(void)
  2214. {
  2215. pci_unregister_driver(&agp_intel_pci_driver);
  2216. }
  2217. module_init(agp_intel_init);
  2218. module_exit(agp_intel_cleanup);
  2219. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2220. MODULE_LICENSE("GPL and additional rights");