vmx.c 105 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "irq.h"
  18. #include "mmu.h"
  19. #include <linux/kvm_host.h>
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/mm.h>
  23. #include <linux/highmem.h>
  24. #include <linux/sched.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/ftrace_event.h>
  27. #include "kvm_cache_regs.h"
  28. #include "x86.h"
  29. #include <asm/io.h>
  30. #include <asm/desc.h>
  31. #include <asm/vmx.h>
  32. #include <asm/virtext.h>
  33. #include <asm/mce.h>
  34. #include "trace.h"
  35. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  36. MODULE_AUTHOR("Qumranet");
  37. MODULE_LICENSE("GPL");
  38. static int __read_mostly bypass_guest_pf = 1;
  39. module_param(bypass_guest_pf, bool, S_IRUGO);
  40. static int __read_mostly enable_vpid = 1;
  41. module_param_named(vpid, enable_vpid, bool, 0444);
  42. static int __read_mostly flexpriority_enabled = 1;
  43. module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
  44. static int __read_mostly enable_ept = 1;
  45. module_param_named(ept, enable_ept, bool, S_IRUGO);
  46. static int __read_mostly enable_unrestricted_guest = 1;
  47. module_param_named(unrestricted_guest,
  48. enable_unrestricted_guest, bool, S_IRUGO);
  49. static int __read_mostly emulate_invalid_guest_state = 0;
  50. module_param(emulate_invalid_guest_state, bool, S_IRUGO);
  51. struct vmcs {
  52. u32 revision_id;
  53. u32 abort;
  54. char data[0];
  55. };
  56. struct vcpu_vmx {
  57. struct kvm_vcpu vcpu;
  58. struct list_head local_vcpus_link;
  59. unsigned long host_rsp;
  60. int launched;
  61. u8 fail;
  62. u32 idt_vectoring_info;
  63. struct kvm_msr_entry *guest_msrs;
  64. struct kvm_msr_entry *host_msrs;
  65. int nmsrs;
  66. int save_nmsrs;
  67. int msr_offset_efer;
  68. #ifdef CONFIG_X86_64
  69. int msr_offset_kernel_gs_base;
  70. #endif
  71. struct vmcs *vmcs;
  72. struct {
  73. int loaded;
  74. u16 fs_sel, gs_sel, ldt_sel;
  75. int gs_ldt_reload_needed;
  76. int fs_reload_needed;
  77. int guest_efer_loaded;
  78. } host_state;
  79. struct {
  80. int vm86_active;
  81. u8 save_iopl;
  82. struct kvm_save_segment {
  83. u16 selector;
  84. unsigned long base;
  85. u32 limit;
  86. u32 ar;
  87. } tr, es, ds, fs, gs;
  88. struct {
  89. bool pending;
  90. u8 vector;
  91. unsigned rip;
  92. } irq;
  93. } rmode;
  94. int vpid;
  95. bool emulation_required;
  96. enum emulation_result invalid_state_emulation_result;
  97. /* Support for vnmi-less CPUs */
  98. int soft_vnmi_blocked;
  99. ktime_t entry_time;
  100. s64 vnmi_blocked_time;
  101. u32 exit_reason;
  102. };
  103. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  104. {
  105. return container_of(vcpu, struct vcpu_vmx, vcpu);
  106. }
  107. static int init_rmode(struct kvm *kvm);
  108. static u64 construct_eptp(unsigned long root_hpa);
  109. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  110. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  111. static DEFINE_PER_CPU(struct list_head, vcpus_on_cpu);
  112. static unsigned long *vmx_io_bitmap_a;
  113. static unsigned long *vmx_io_bitmap_b;
  114. static unsigned long *vmx_msr_bitmap_legacy;
  115. static unsigned long *vmx_msr_bitmap_longmode;
  116. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  117. static DEFINE_SPINLOCK(vmx_vpid_lock);
  118. static struct vmcs_config {
  119. int size;
  120. int order;
  121. u32 revision_id;
  122. u32 pin_based_exec_ctrl;
  123. u32 cpu_based_exec_ctrl;
  124. u32 cpu_based_2nd_exec_ctrl;
  125. u32 vmexit_ctrl;
  126. u32 vmentry_ctrl;
  127. } vmcs_config;
  128. static struct vmx_capability {
  129. u32 ept;
  130. u32 vpid;
  131. } vmx_capability;
  132. #define VMX_SEGMENT_FIELD(seg) \
  133. [VCPU_SREG_##seg] = { \
  134. .selector = GUEST_##seg##_SELECTOR, \
  135. .base = GUEST_##seg##_BASE, \
  136. .limit = GUEST_##seg##_LIMIT, \
  137. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  138. }
  139. static struct kvm_vmx_segment_field {
  140. unsigned selector;
  141. unsigned base;
  142. unsigned limit;
  143. unsigned ar_bytes;
  144. } kvm_vmx_segment_fields[] = {
  145. VMX_SEGMENT_FIELD(CS),
  146. VMX_SEGMENT_FIELD(DS),
  147. VMX_SEGMENT_FIELD(ES),
  148. VMX_SEGMENT_FIELD(FS),
  149. VMX_SEGMENT_FIELD(GS),
  150. VMX_SEGMENT_FIELD(SS),
  151. VMX_SEGMENT_FIELD(TR),
  152. VMX_SEGMENT_FIELD(LDTR),
  153. };
  154. static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
  155. /*
  156. * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
  157. * away by decrementing the array size.
  158. */
  159. static const u32 vmx_msr_index[] = {
  160. #ifdef CONFIG_X86_64
  161. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  162. #endif
  163. MSR_EFER, MSR_K6_STAR,
  164. };
  165. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  166. static void load_msrs(struct kvm_msr_entry *e, int n)
  167. {
  168. int i;
  169. for (i = 0; i < n; ++i)
  170. wrmsrl(e[i].index, e[i].data);
  171. }
  172. static void save_msrs(struct kvm_msr_entry *e, int n)
  173. {
  174. int i;
  175. for (i = 0; i < n; ++i)
  176. rdmsrl(e[i].index, e[i].data);
  177. }
  178. static inline int is_page_fault(u32 intr_info)
  179. {
  180. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  181. INTR_INFO_VALID_MASK)) ==
  182. (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  183. }
  184. static inline int is_no_device(u32 intr_info)
  185. {
  186. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  187. INTR_INFO_VALID_MASK)) ==
  188. (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  189. }
  190. static inline int is_invalid_opcode(u32 intr_info)
  191. {
  192. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  193. INTR_INFO_VALID_MASK)) ==
  194. (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  195. }
  196. static inline int is_external_interrupt(u32 intr_info)
  197. {
  198. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  199. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  200. }
  201. static inline int is_machine_check(u32 intr_info)
  202. {
  203. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  204. INTR_INFO_VALID_MASK)) ==
  205. (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
  206. }
  207. static inline int cpu_has_vmx_msr_bitmap(void)
  208. {
  209. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
  210. }
  211. static inline int cpu_has_vmx_tpr_shadow(void)
  212. {
  213. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
  214. }
  215. static inline int vm_need_tpr_shadow(struct kvm *kvm)
  216. {
  217. return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
  218. }
  219. static inline int cpu_has_secondary_exec_ctrls(void)
  220. {
  221. return vmcs_config.cpu_based_exec_ctrl &
  222. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  223. }
  224. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  225. {
  226. return vmcs_config.cpu_based_2nd_exec_ctrl &
  227. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  228. }
  229. static inline bool cpu_has_vmx_flexpriority(void)
  230. {
  231. return cpu_has_vmx_tpr_shadow() &&
  232. cpu_has_vmx_virtualize_apic_accesses();
  233. }
  234. static inline bool cpu_has_vmx_ept_execute_only(void)
  235. {
  236. return !!(vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT);
  237. }
  238. static inline bool cpu_has_vmx_eptp_uncacheable(void)
  239. {
  240. return !!(vmx_capability.ept & VMX_EPTP_UC_BIT);
  241. }
  242. static inline bool cpu_has_vmx_eptp_writeback(void)
  243. {
  244. return !!(vmx_capability.ept & VMX_EPTP_WB_BIT);
  245. }
  246. static inline bool cpu_has_vmx_ept_2m_page(void)
  247. {
  248. return !!(vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT);
  249. }
  250. static inline int cpu_has_vmx_invept_individual_addr(void)
  251. {
  252. return !!(vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT);
  253. }
  254. static inline int cpu_has_vmx_invept_context(void)
  255. {
  256. return !!(vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT);
  257. }
  258. static inline int cpu_has_vmx_invept_global(void)
  259. {
  260. return !!(vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT);
  261. }
  262. static inline int cpu_has_vmx_ept(void)
  263. {
  264. return vmcs_config.cpu_based_2nd_exec_ctrl &
  265. SECONDARY_EXEC_ENABLE_EPT;
  266. }
  267. static inline int cpu_has_vmx_unrestricted_guest(void)
  268. {
  269. return vmcs_config.cpu_based_2nd_exec_ctrl &
  270. SECONDARY_EXEC_UNRESTRICTED_GUEST;
  271. }
  272. static inline int vm_need_virtualize_apic_accesses(struct kvm *kvm)
  273. {
  274. return flexpriority_enabled &&
  275. (cpu_has_vmx_virtualize_apic_accesses()) &&
  276. (irqchip_in_kernel(kvm));
  277. }
  278. static inline int cpu_has_vmx_vpid(void)
  279. {
  280. return vmcs_config.cpu_based_2nd_exec_ctrl &
  281. SECONDARY_EXEC_ENABLE_VPID;
  282. }
  283. static inline int cpu_has_virtual_nmis(void)
  284. {
  285. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  286. }
  287. static inline bool report_flexpriority(void)
  288. {
  289. return flexpriority_enabled;
  290. }
  291. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  292. {
  293. int i;
  294. for (i = 0; i < vmx->nmsrs; ++i)
  295. if (vmx->guest_msrs[i].index == msr)
  296. return i;
  297. return -1;
  298. }
  299. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  300. {
  301. struct {
  302. u64 vpid : 16;
  303. u64 rsvd : 48;
  304. u64 gva;
  305. } operand = { vpid, 0, gva };
  306. asm volatile (__ex(ASM_VMX_INVVPID)
  307. /* CF==1 or ZF==1 --> rc = -1 */
  308. "; ja 1f ; ud2 ; 1:"
  309. : : "a"(&operand), "c"(ext) : "cc", "memory");
  310. }
  311. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  312. {
  313. struct {
  314. u64 eptp, gpa;
  315. } operand = {eptp, gpa};
  316. asm volatile (__ex(ASM_VMX_INVEPT)
  317. /* CF==1 or ZF==1 --> rc = -1 */
  318. "; ja 1f ; ud2 ; 1:\n"
  319. : : "a" (&operand), "c" (ext) : "cc", "memory");
  320. }
  321. static struct kvm_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  322. {
  323. int i;
  324. i = __find_msr_index(vmx, msr);
  325. if (i >= 0)
  326. return &vmx->guest_msrs[i];
  327. return NULL;
  328. }
  329. static void vmcs_clear(struct vmcs *vmcs)
  330. {
  331. u64 phys_addr = __pa(vmcs);
  332. u8 error;
  333. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  334. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  335. : "cc", "memory");
  336. if (error)
  337. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  338. vmcs, phys_addr);
  339. }
  340. static void __vcpu_clear(void *arg)
  341. {
  342. struct vcpu_vmx *vmx = arg;
  343. int cpu = raw_smp_processor_id();
  344. if (vmx->vcpu.cpu == cpu)
  345. vmcs_clear(vmx->vmcs);
  346. if (per_cpu(current_vmcs, cpu) == vmx->vmcs)
  347. per_cpu(current_vmcs, cpu) = NULL;
  348. rdtscll(vmx->vcpu.arch.host_tsc);
  349. list_del(&vmx->local_vcpus_link);
  350. vmx->vcpu.cpu = -1;
  351. vmx->launched = 0;
  352. }
  353. static void vcpu_clear(struct vcpu_vmx *vmx)
  354. {
  355. if (vmx->vcpu.cpu == -1)
  356. return;
  357. smp_call_function_single(vmx->vcpu.cpu, __vcpu_clear, vmx, 1);
  358. }
  359. static inline void vpid_sync_vcpu_all(struct vcpu_vmx *vmx)
  360. {
  361. if (vmx->vpid == 0)
  362. return;
  363. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  364. }
  365. static inline void ept_sync_global(void)
  366. {
  367. if (cpu_has_vmx_invept_global())
  368. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  369. }
  370. static inline void ept_sync_context(u64 eptp)
  371. {
  372. if (enable_ept) {
  373. if (cpu_has_vmx_invept_context())
  374. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  375. else
  376. ept_sync_global();
  377. }
  378. }
  379. static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
  380. {
  381. if (enable_ept) {
  382. if (cpu_has_vmx_invept_individual_addr())
  383. __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
  384. eptp, gpa);
  385. else
  386. ept_sync_context(eptp);
  387. }
  388. }
  389. static unsigned long vmcs_readl(unsigned long field)
  390. {
  391. unsigned long value;
  392. asm volatile (__ex(ASM_VMX_VMREAD_RDX_RAX)
  393. : "=a"(value) : "d"(field) : "cc");
  394. return value;
  395. }
  396. static u16 vmcs_read16(unsigned long field)
  397. {
  398. return vmcs_readl(field);
  399. }
  400. static u32 vmcs_read32(unsigned long field)
  401. {
  402. return vmcs_readl(field);
  403. }
  404. static u64 vmcs_read64(unsigned long field)
  405. {
  406. #ifdef CONFIG_X86_64
  407. return vmcs_readl(field);
  408. #else
  409. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  410. #endif
  411. }
  412. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  413. {
  414. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  415. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  416. dump_stack();
  417. }
  418. static void vmcs_writel(unsigned long field, unsigned long value)
  419. {
  420. u8 error;
  421. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  422. : "=q"(error) : "a"(value), "d"(field) : "cc");
  423. if (unlikely(error))
  424. vmwrite_error(field, value);
  425. }
  426. static void vmcs_write16(unsigned long field, u16 value)
  427. {
  428. vmcs_writel(field, value);
  429. }
  430. static void vmcs_write32(unsigned long field, u32 value)
  431. {
  432. vmcs_writel(field, value);
  433. }
  434. static void vmcs_write64(unsigned long field, u64 value)
  435. {
  436. vmcs_writel(field, value);
  437. #ifndef CONFIG_X86_64
  438. asm volatile ("");
  439. vmcs_writel(field+1, value >> 32);
  440. #endif
  441. }
  442. static void vmcs_clear_bits(unsigned long field, u32 mask)
  443. {
  444. vmcs_writel(field, vmcs_readl(field) & ~mask);
  445. }
  446. static void vmcs_set_bits(unsigned long field, u32 mask)
  447. {
  448. vmcs_writel(field, vmcs_readl(field) | mask);
  449. }
  450. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  451. {
  452. u32 eb;
  453. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR);
  454. if (!vcpu->fpu_active)
  455. eb |= 1u << NM_VECTOR;
  456. /*
  457. * Unconditionally intercept #DB so we can maintain dr6 without
  458. * reading it every exit.
  459. */
  460. eb |= 1u << DB_VECTOR;
  461. if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
  462. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  463. eb |= 1u << BP_VECTOR;
  464. }
  465. if (to_vmx(vcpu)->rmode.vm86_active)
  466. eb = ~0;
  467. if (enable_ept)
  468. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  469. vmcs_write32(EXCEPTION_BITMAP, eb);
  470. }
  471. static void reload_tss(void)
  472. {
  473. /*
  474. * VT restores TR but not its size. Useless.
  475. */
  476. struct descriptor_table gdt;
  477. struct desc_struct *descs;
  478. kvm_get_gdt(&gdt);
  479. descs = (void *)gdt.base;
  480. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  481. load_TR_desc();
  482. }
  483. static void load_transition_efer(struct vcpu_vmx *vmx)
  484. {
  485. int efer_offset = vmx->msr_offset_efer;
  486. u64 host_efer;
  487. u64 guest_efer;
  488. u64 ignore_bits;
  489. if (efer_offset < 0)
  490. return;
  491. host_efer = vmx->host_msrs[efer_offset].data;
  492. guest_efer = vmx->guest_msrs[efer_offset].data;
  493. /*
  494. * NX is emulated; LMA and LME handled by hardware; SCE meaninless
  495. * outside long mode
  496. */
  497. ignore_bits = EFER_NX | EFER_SCE;
  498. #ifdef CONFIG_X86_64
  499. ignore_bits |= EFER_LMA | EFER_LME;
  500. /* SCE is meaningful only in long mode on Intel */
  501. if (guest_efer & EFER_LMA)
  502. ignore_bits &= ~(u64)EFER_SCE;
  503. #endif
  504. if ((guest_efer & ~ignore_bits) == (host_efer & ~ignore_bits))
  505. return;
  506. vmx->host_state.guest_efer_loaded = 1;
  507. guest_efer &= ~ignore_bits;
  508. guest_efer |= host_efer & ignore_bits;
  509. wrmsrl(MSR_EFER, guest_efer);
  510. vmx->vcpu.stat.efer_reload++;
  511. }
  512. static void reload_host_efer(struct vcpu_vmx *vmx)
  513. {
  514. if (vmx->host_state.guest_efer_loaded) {
  515. vmx->host_state.guest_efer_loaded = 0;
  516. load_msrs(vmx->host_msrs + vmx->msr_offset_efer, 1);
  517. }
  518. }
  519. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  520. {
  521. struct vcpu_vmx *vmx = to_vmx(vcpu);
  522. if (vmx->host_state.loaded)
  523. return;
  524. vmx->host_state.loaded = 1;
  525. /*
  526. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  527. * allow segment selectors with cpl > 0 or ti == 1.
  528. */
  529. vmx->host_state.ldt_sel = kvm_read_ldt();
  530. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  531. vmx->host_state.fs_sel = kvm_read_fs();
  532. if (!(vmx->host_state.fs_sel & 7)) {
  533. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  534. vmx->host_state.fs_reload_needed = 0;
  535. } else {
  536. vmcs_write16(HOST_FS_SELECTOR, 0);
  537. vmx->host_state.fs_reload_needed = 1;
  538. }
  539. vmx->host_state.gs_sel = kvm_read_gs();
  540. if (!(vmx->host_state.gs_sel & 7))
  541. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  542. else {
  543. vmcs_write16(HOST_GS_SELECTOR, 0);
  544. vmx->host_state.gs_ldt_reload_needed = 1;
  545. }
  546. #ifdef CONFIG_X86_64
  547. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  548. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  549. #else
  550. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  551. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  552. #endif
  553. #ifdef CONFIG_X86_64
  554. if (is_long_mode(&vmx->vcpu))
  555. save_msrs(vmx->host_msrs +
  556. vmx->msr_offset_kernel_gs_base, 1);
  557. #endif
  558. load_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  559. load_transition_efer(vmx);
  560. }
  561. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  562. {
  563. unsigned long flags;
  564. if (!vmx->host_state.loaded)
  565. return;
  566. ++vmx->vcpu.stat.host_state_reload;
  567. vmx->host_state.loaded = 0;
  568. if (vmx->host_state.fs_reload_needed)
  569. kvm_load_fs(vmx->host_state.fs_sel);
  570. if (vmx->host_state.gs_ldt_reload_needed) {
  571. kvm_load_ldt(vmx->host_state.ldt_sel);
  572. /*
  573. * If we have to reload gs, we must take care to
  574. * preserve our gs base.
  575. */
  576. local_irq_save(flags);
  577. kvm_load_gs(vmx->host_state.gs_sel);
  578. #ifdef CONFIG_X86_64
  579. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  580. #endif
  581. local_irq_restore(flags);
  582. }
  583. reload_tss();
  584. save_msrs(vmx->guest_msrs, vmx->save_nmsrs);
  585. load_msrs(vmx->host_msrs, vmx->save_nmsrs);
  586. reload_host_efer(vmx);
  587. }
  588. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  589. {
  590. preempt_disable();
  591. __vmx_load_host_state(vmx);
  592. preempt_enable();
  593. }
  594. /*
  595. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  596. * vcpu mutex is already taken.
  597. */
  598. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  599. {
  600. struct vcpu_vmx *vmx = to_vmx(vcpu);
  601. u64 phys_addr = __pa(vmx->vmcs);
  602. u64 tsc_this, delta, new_offset;
  603. if (vcpu->cpu != cpu) {
  604. vcpu_clear(vmx);
  605. kvm_migrate_timers(vcpu);
  606. set_bit(KVM_REQ_TLB_FLUSH, &vcpu->requests);
  607. local_irq_disable();
  608. list_add(&vmx->local_vcpus_link,
  609. &per_cpu(vcpus_on_cpu, cpu));
  610. local_irq_enable();
  611. }
  612. if (per_cpu(current_vmcs, cpu) != vmx->vmcs) {
  613. u8 error;
  614. per_cpu(current_vmcs, cpu) = vmx->vmcs;
  615. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  616. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  617. : "cc");
  618. if (error)
  619. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  620. vmx->vmcs, phys_addr);
  621. }
  622. if (vcpu->cpu != cpu) {
  623. struct descriptor_table dt;
  624. unsigned long sysenter_esp;
  625. vcpu->cpu = cpu;
  626. /*
  627. * Linux uses per-cpu TSS and GDT, so set these when switching
  628. * processors.
  629. */
  630. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  631. kvm_get_gdt(&dt);
  632. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  633. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  634. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  635. /*
  636. * Make sure the time stamp counter is monotonous.
  637. */
  638. rdtscll(tsc_this);
  639. if (tsc_this < vcpu->arch.host_tsc) {
  640. delta = vcpu->arch.host_tsc - tsc_this;
  641. new_offset = vmcs_read64(TSC_OFFSET) + delta;
  642. vmcs_write64(TSC_OFFSET, new_offset);
  643. }
  644. }
  645. }
  646. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  647. {
  648. __vmx_load_host_state(to_vmx(vcpu));
  649. }
  650. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  651. {
  652. if (vcpu->fpu_active)
  653. return;
  654. vcpu->fpu_active = 1;
  655. vmcs_clear_bits(GUEST_CR0, X86_CR0_TS);
  656. if (vcpu->arch.cr0 & X86_CR0_TS)
  657. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  658. update_exception_bitmap(vcpu);
  659. }
  660. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  661. {
  662. if (!vcpu->fpu_active)
  663. return;
  664. vcpu->fpu_active = 0;
  665. vmcs_set_bits(GUEST_CR0, X86_CR0_TS);
  666. update_exception_bitmap(vcpu);
  667. }
  668. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  669. {
  670. unsigned long rflags;
  671. rflags = vmcs_readl(GUEST_RFLAGS);
  672. if (to_vmx(vcpu)->rmode.vm86_active)
  673. rflags &= ~(unsigned long)(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
  674. return rflags;
  675. }
  676. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  677. {
  678. if (to_vmx(vcpu)->rmode.vm86_active)
  679. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  680. vmcs_writel(GUEST_RFLAGS, rflags);
  681. }
  682. static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  683. {
  684. u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  685. int ret = 0;
  686. if (interruptibility & GUEST_INTR_STATE_STI)
  687. ret |= X86_SHADOW_INT_STI;
  688. if (interruptibility & GUEST_INTR_STATE_MOV_SS)
  689. ret |= X86_SHADOW_INT_MOV_SS;
  690. return ret & mask;
  691. }
  692. static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  693. {
  694. u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  695. u32 interruptibility = interruptibility_old;
  696. interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
  697. if (mask & X86_SHADOW_INT_MOV_SS)
  698. interruptibility |= GUEST_INTR_STATE_MOV_SS;
  699. if (mask & X86_SHADOW_INT_STI)
  700. interruptibility |= GUEST_INTR_STATE_STI;
  701. if ((interruptibility != interruptibility_old))
  702. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
  703. }
  704. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  705. {
  706. unsigned long rip;
  707. rip = kvm_rip_read(vcpu);
  708. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  709. kvm_rip_write(vcpu, rip);
  710. /* skipping an emulated instruction also counts */
  711. vmx_set_interrupt_shadow(vcpu, 0);
  712. }
  713. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  714. bool has_error_code, u32 error_code)
  715. {
  716. struct vcpu_vmx *vmx = to_vmx(vcpu);
  717. u32 intr_info = nr | INTR_INFO_VALID_MASK;
  718. if (has_error_code) {
  719. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  720. intr_info |= INTR_INFO_DELIVER_CODE_MASK;
  721. }
  722. if (vmx->rmode.vm86_active) {
  723. vmx->rmode.irq.pending = true;
  724. vmx->rmode.irq.vector = nr;
  725. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  726. if (kvm_exception_is_soft(nr))
  727. vmx->rmode.irq.rip +=
  728. vmx->vcpu.arch.event_exit_inst_len;
  729. intr_info |= INTR_TYPE_SOFT_INTR;
  730. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  731. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  732. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  733. return;
  734. }
  735. if (kvm_exception_is_soft(nr)) {
  736. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  737. vmx->vcpu.arch.event_exit_inst_len);
  738. intr_info |= INTR_TYPE_SOFT_EXCEPTION;
  739. } else
  740. intr_info |= INTR_TYPE_HARD_EXCEPTION;
  741. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  742. }
  743. /*
  744. * Swap MSR entry in host/guest MSR entry array.
  745. */
  746. #ifdef CONFIG_X86_64
  747. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  748. {
  749. struct kvm_msr_entry tmp;
  750. tmp = vmx->guest_msrs[to];
  751. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  752. vmx->guest_msrs[from] = tmp;
  753. tmp = vmx->host_msrs[to];
  754. vmx->host_msrs[to] = vmx->host_msrs[from];
  755. vmx->host_msrs[from] = tmp;
  756. }
  757. #endif
  758. /*
  759. * Set up the vmcs to automatically save and restore system
  760. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  761. * mode, as fiddling with msrs is very expensive.
  762. */
  763. static void setup_msrs(struct vcpu_vmx *vmx)
  764. {
  765. int save_nmsrs;
  766. unsigned long *msr_bitmap;
  767. vmx_load_host_state(vmx);
  768. save_nmsrs = 0;
  769. #ifdef CONFIG_X86_64
  770. if (is_long_mode(&vmx->vcpu)) {
  771. int index;
  772. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  773. if (index >= 0)
  774. move_msr_up(vmx, index, save_nmsrs++);
  775. index = __find_msr_index(vmx, MSR_LSTAR);
  776. if (index >= 0)
  777. move_msr_up(vmx, index, save_nmsrs++);
  778. index = __find_msr_index(vmx, MSR_CSTAR);
  779. if (index >= 0)
  780. move_msr_up(vmx, index, save_nmsrs++);
  781. index = __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  782. if (index >= 0)
  783. move_msr_up(vmx, index, save_nmsrs++);
  784. /*
  785. * MSR_K6_STAR is only needed on long mode guests, and only
  786. * if efer.sce is enabled.
  787. */
  788. index = __find_msr_index(vmx, MSR_K6_STAR);
  789. if ((index >= 0) && (vmx->vcpu.arch.shadow_efer & EFER_SCE))
  790. move_msr_up(vmx, index, save_nmsrs++);
  791. }
  792. #endif
  793. vmx->save_nmsrs = save_nmsrs;
  794. #ifdef CONFIG_X86_64
  795. vmx->msr_offset_kernel_gs_base =
  796. __find_msr_index(vmx, MSR_KERNEL_GS_BASE);
  797. #endif
  798. vmx->msr_offset_efer = __find_msr_index(vmx, MSR_EFER);
  799. if (cpu_has_vmx_msr_bitmap()) {
  800. if (is_long_mode(&vmx->vcpu))
  801. msr_bitmap = vmx_msr_bitmap_longmode;
  802. else
  803. msr_bitmap = vmx_msr_bitmap_legacy;
  804. vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
  805. }
  806. }
  807. /*
  808. * reads and returns guest's timestamp counter "register"
  809. * guest_tsc = host_tsc + tsc_offset -- 21.3
  810. */
  811. static u64 guest_read_tsc(void)
  812. {
  813. u64 host_tsc, tsc_offset;
  814. rdtscll(host_tsc);
  815. tsc_offset = vmcs_read64(TSC_OFFSET);
  816. return host_tsc + tsc_offset;
  817. }
  818. /*
  819. * writes 'guest_tsc' into guest's timestamp counter "register"
  820. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  821. */
  822. static void guest_write_tsc(u64 guest_tsc, u64 host_tsc)
  823. {
  824. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  825. }
  826. /*
  827. * Reads an msr value (of 'msr_index') into 'pdata'.
  828. * Returns 0 on success, non-0 otherwise.
  829. * Assumes vcpu_load() was already called.
  830. */
  831. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  832. {
  833. u64 data;
  834. struct kvm_msr_entry *msr;
  835. if (!pdata) {
  836. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  837. return -EINVAL;
  838. }
  839. switch (msr_index) {
  840. #ifdef CONFIG_X86_64
  841. case MSR_FS_BASE:
  842. data = vmcs_readl(GUEST_FS_BASE);
  843. break;
  844. case MSR_GS_BASE:
  845. data = vmcs_readl(GUEST_GS_BASE);
  846. break;
  847. case MSR_EFER:
  848. return kvm_get_msr_common(vcpu, msr_index, pdata);
  849. #endif
  850. case MSR_IA32_TSC:
  851. data = guest_read_tsc();
  852. break;
  853. case MSR_IA32_SYSENTER_CS:
  854. data = vmcs_read32(GUEST_SYSENTER_CS);
  855. break;
  856. case MSR_IA32_SYSENTER_EIP:
  857. data = vmcs_readl(GUEST_SYSENTER_EIP);
  858. break;
  859. case MSR_IA32_SYSENTER_ESP:
  860. data = vmcs_readl(GUEST_SYSENTER_ESP);
  861. break;
  862. default:
  863. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  864. if (msr) {
  865. vmx_load_host_state(to_vmx(vcpu));
  866. data = msr->data;
  867. break;
  868. }
  869. return kvm_get_msr_common(vcpu, msr_index, pdata);
  870. }
  871. *pdata = data;
  872. return 0;
  873. }
  874. /*
  875. * Writes msr value into into the appropriate "register".
  876. * Returns 0 on success, non-0 otherwise.
  877. * Assumes vcpu_load() was already called.
  878. */
  879. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  880. {
  881. struct vcpu_vmx *vmx = to_vmx(vcpu);
  882. struct kvm_msr_entry *msr;
  883. u64 host_tsc;
  884. int ret = 0;
  885. switch (msr_index) {
  886. case MSR_EFER:
  887. vmx_load_host_state(vmx);
  888. ret = kvm_set_msr_common(vcpu, msr_index, data);
  889. break;
  890. #ifdef CONFIG_X86_64
  891. case MSR_FS_BASE:
  892. vmcs_writel(GUEST_FS_BASE, data);
  893. break;
  894. case MSR_GS_BASE:
  895. vmcs_writel(GUEST_GS_BASE, data);
  896. break;
  897. #endif
  898. case MSR_IA32_SYSENTER_CS:
  899. vmcs_write32(GUEST_SYSENTER_CS, data);
  900. break;
  901. case MSR_IA32_SYSENTER_EIP:
  902. vmcs_writel(GUEST_SYSENTER_EIP, data);
  903. break;
  904. case MSR_IA32_SYSENTER_ESP:
  905. vmcs_writel(GUEST_SYSENTER_ESP, data);
  906. break;
  907. case MSR_IA32_TSC:
  908. rdtscll(host_tsc);
  909. guest_write_tsc(data, host_tsc);
  910. break;
  911. case MSR_IA32_CR_PAT:
  912. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  913. vmcs_write64(GUEST_IA32_PAT, data);
  914. vcpu->arch.pat = data;
  915. break;
  916. }
  917. /* Otherwise falls through to kvm_set_msr_common */
  918. default:
  919. msr = find_msr_entry(vmx, msr_index);
  920. if (msr) {
  921. vmx_load_host_state(vmx);
  922. msr->data = data;
  923. break;
  924. }
  925. ret = kvm_set_msr_common(vcpu, msr_index, data);
  926. }
  927. return ret;
  928. }
  929. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  930. {
  931. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  932. switch (reg) {
  933. case VCPU_REGS_RSP:
  934. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  935. break;
  936. case VCPU_REGS_RIP:
  937. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  938. break;
  939. case VCPU_EXREG_PDPTR:
  940. if (enable_ept)
  941. ept_save_pdptrs(vcpu);
  942. break;
  943. default:
  944. break;
  945. }
  946. }
  947. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
  948. {
  949. int old_debug = vcpu->guest_debug;
  950. unsigned long flags;
  951. vcpu->guest_debug = dbg->control;
  952. if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
  953. vcpu->guest_debug = 0;
  954. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
  955. vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
  956. else
  957. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  958. flags = vmcs_readl(GUEST_RFLAGS);
  959. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  960. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  961. else if (old_debug & KVM_GUESTDBG_SINGLESTEP)
  962. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  963. vmcs_writel(GUEST_RFLAGS, flags);
  964. update_exception_bitmap(vcpu);
  965. return 0;
  966. }
  967. static __init int cpu_has_kvm_support(void)
  968. {
  969. return cpu_has_vmx();
  970. }
  971. static __init int vmx_disabled_by_bios(void)
  972. {
  973. u64 msr;
  974. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  975. return (msr & (FEATURE_CONTROL_LOCKED |
  976. FEATURE_CONTROL_VMXON_ENABLED))
  977. == FEATURE_CONTROL_LOCKED;
  978. /* locked but not enabled */
  979. }
  980. static void hardware_enable(void *garbage)
  981. {
  982. int cpu = raw_smp_processor_id();
  983. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  984. u64 old;
  985. INIT_LIST_HEAD(&per_cpu(vcpus_on_cpu, cpu));
  986. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  987. if ((old & (FEATURE_CONTROL_LOCKED |
  988. FEATURE_CONTROL_VMXON_ENABLED))
  989. != (FEATURE_CONTROL_LOCKED |
  990. FEATURE_CONTROL_VMXON_ENABLED))
  991. /* enable and lock */
  992. wrmsrl(MSR_IA32_FEATURE_CONTROL, old |
  993. FEATURE_CONTROL_LOCKED |
  994. FEATURE_CONTROL_VMXON_ENABLED);
  995. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  996. asm volatile (ASM_VMX_VMXON_RAX
  997. : : "a"(&phys_addr), "m"(phys_addr)
  998. : "memory", "cc");
  999. }
  1000. static void vmclear_local_vcpus(void)
  1001. {
  1002. int cpu = raw_smp_processor_id();
  1003. struct vcpu_vmx *vmx, *n;
  1004. list_for_each_entry_safe(vmx, n, &per_cpu(vcpus_on_cpu, cpu),
  1005. local_vcpus_link)
  1006. __vcpu_clear(vmx);
  1007. }
  1008. /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
  1009. * tricks.
  1010. */
  1011. static void kvm_cpu_vmxoff(void)
  1012. {
  1013. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  1014. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  1015. }
  1016. static void hardware_disable(void *garbage)
  1017. {
  1018. vmclear_local_vcpus();
  1019. kvm_cpu_vmxoff();
  1020. }
  1021. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  1022. u32 msr, u32 *result)
  1023. {
  1024. u32 vmx_msr_low, vmx_msr_high;
  1025. u32 ctl = ctl_min | ctl_opt;
  1026. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  1027. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  1028. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  1029. /* Ensure minimum (required) set of control bits are supported. */
  1030. if (ctl_min & ~ctl)
  1031. return -EIO;
  1032. *result = ctl;
  1033. return 0;
  1034. }
  1035. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  1036. {
  1037. u32 vmx_msr_low, vmx_msr_high;
  1038. u32 min, opt, min2, opt2;
  1039. u32 _pin_based_exec_control = 0;
  1040. u32 _cpu_based_exec_control = 0;
  1041. u32 _cpu_based_2nd_exec_control = 0;
  1042. u32 _vmexit_control = 0;
  1043. u32 _vmentry_control = 0;
  1044. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  1045. opt = PIN_BASED_VIRTUAL_NMIS;
  1046. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  1047. &_pin_based_exec_control) < 0)
  1048. return -EIO;
  1049. min = CPU_BASED_HLT_EXITING |
  1050. #ifdef CONFIG_X86_64
  1051. CPU_BASED_CR8_LOAD_EXITING |
  1052. CPU_BASED_CR8_STORE_EXITING |
  1053. #endif
  1054. CPU_BASED_CR3_LOAD_EXITING |
  1055. CPU_BASED_CR3_STORE_EXITING |
  1056. CPU_BASED_USE_IO_BITMAPS |
  1057. CPU_BASED_MOV_DR_EXITING |
  1058. CPU_BASED_USE_TSC_OFFSETING |
  1059. CPU_BASED_INVLPG_EXITING;
  1060. opt = CPU_BASED_TPR_SHADOW |
  1061. CPU_BASED_USE_MSR_BITMAPS |
  1062. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1063. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  1064. &_cpu_based_exec_control) < 0)
  1065. return -EIO;
  1066. #ifdef CONFIG_X86_64
  1067. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  1068. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  1069. ~CPU_BASED_CR8_STORE_EXITING;
  1070. #endif
  1071. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  1072. min2 = 0;
  1073. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  1074. SECONDARY_EXEC_WBINVD_EXITING |
  1075. SECONDARY_EXEC_ENABLE_VPID |
  1076. SECONDARY_EXEC_ENABLE_EPT |
  1077. SECONDARY_EXEC_UNRESTRICTED_GUEST;
  1078. if (adjust_vmx_controls(min2, opt2,
  1079. MSR_IA32_VMX_PROCBASED_CTLS2,
  1080. &_cpu_based_2nd_exec_control) < 0)
  1081. return -EIO;
  1082. }
  1083. #ifndef CONFIG_X86_64
  1084. if (!(_cpu_based_2nd_exec_control &
  1085. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  1086. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  1087. #endif
  1088. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  1089. /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
  1090. enabled */
  1091. _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
  1092. CPU_BASED_CR3_STORE_EXITING |
  1093. CPU_BASED_INVLPG_EXITING);
  1094. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  1095. vmx_capability.ept, vmx_capability.vpid);
  1096. }
  1097. min = 0;
  1098. #ifdef CONFIG_X86_64
  1099. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1100. #endif
  1101. opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
  1102. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  1103. &_vmexit_control) < 0)
  1104. return -EIO;
  1105. min = 0;
  1106. opt = VM_ENTRY_LOAD_IA32_PAT;
  1107. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  1108. &_vmentry_control) < 0)
  1109. return -EIO;
  1110. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  1111. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  1112. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  1113. return -EIO;
  1114. #ifdef CONFIG_X86_64
  1115. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  1116. if (vmx_msr_high & (1u<<16))
  1117. return -EIO;
  1118. #endif
  1119. /* Require Write-Back (WB) memory type for VMCS accesses. */
  1120. if (((vmx_msr_high >> 18) & 15) != 6)
  1121. return -EIO;
  1122. vmcs_conf->size = vmx_msr_high & 0x1fff;
  1123. vmcs_conf->order = get_order(vmcs_config.size);
  1124. vmcs_conf->revision_id = vmx_msr_low;
  1125. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  1126. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  1127. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  1128. vmcs_conf->vmexit_ctrl = _vmexit_control;
  1129. vmcs_conf->vmentry_ctrl = _vmentry_control;
  1130. return 0;
  1131. }
  1132. static struct vmcs *alloc_vmcs_cpu(int cpu)
  1133. {
  1134. int node = cpu_to_node(cpu);
  1135. struct page *pages;
  1136. struct vmcs *vmcs;
  1137. pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
  1138. if (!pages)
  1139. return NULL;
  1140. vmcs = page_address(pages);
  1141. memset(vmcs, 0, vmcs_config.size);
  1142. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  1143. return vmcs;
  1144. }
  1145. static struct vmcs *alloc_vmcs(void)
  1146. {
  1147. return alloc_vmcs_cpu(raw_smp_processor_id());
  1148. }
  1149. static void free_vmcs(struct vmcs *vmcs)
  1150. {
  1151. free_pages((unsigned long)vmcs, vmcs_config.order);
  1152. }
  1153. static void free_kvm_area(void)
  1154. {
  1155. int cpu;
  1156. for_each_online_cpu(cpu)
  1157. free_vmcs(per_cpu(vmxarea, cpu));
  1158. }
  1159. static __init int alloc_kvm_area(void)
  1160. {
  1161. int cpu;
  1162. for_each_online_cpu(cpu) {
  1163. struct vmcs *vmcs;
  1164. vmcs = alloc_vmcs_cpu(cpu);
  1165. if (!vmcs) {
  1166. free_kvm_area();
  1167. return -ENOMEM;
  1168. }
  1169. per_cpu(vmxarea, cpu) = vmcs;
  1170. }
  1171. return 0;
  1172. }
  1173. static __init int hardware_setup(void)
  1174. {
  1175. if (setup_vmcs_config(&vmcs_config) < 0)
  1176. return -EIO;
  1177. if (boot_cpu_has(X86_FEATURE_NX))
  1178. kvm_enable_efer_bits(EFER_NX);
  1179. if (!cpu_has_vmx_vpid())
  1180. enable_vpid = 0;
  1181. if (!cpu_has_vmx_ept()) {
  1182. enable_ept = 0;
  1183. enable_unrestricted_guest = 0;
  1184. }
  1185. if (!cpu_has_vmx_unrestricted_guest())
  1186. enable_unrestricted_guest = 0;
  1187. if (!cpu_has_vmx_flexpriority())
  1188. flexpriority_enabled = 0;
  1189. if (!cpu_has_vmx_tpr_shadow())
  1190. kvm_x86_ops->update_cr8_intercept = NULL;
  1191. if (enable_ept && !cpu_has_vmx_ept_2m_page())
  1192. kvm_disable_largepages();
  1193. return alloc_kvm_area();
  1194. }
  1195. static __exit void hardware_unsetup(void)
  1196. {
  1197. free_kvm_area();
  1198. }
  1199. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  1200. {
  1201. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1202. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  1203. vmcs_write16(sf->selector, save->selector);
  1204. vmcs_writel(sf->base, save->base);
  1205. vmcs_write32(sf->limit, save->limit);
  1206. vmcs_write32(sf->ar_bytes, save->ar);
  1207. } else {
  1208. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  1209. << AR_DPL_SHIFT;
  1210. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  1211. }
  1212. }
  1213. static void enter_pmode(struct kvm_vcpu *vcpu)
  1214. {
  1215. unsigned long flags;
  1216. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1217. vmx->emulation_required = 1;
  1218. vmx->rmode.vm86_active = 0;
  1219. vmcs_writel(GUEST_TR_BASE, vmx->rmode.tr.base);
  1220. vmcs_write32(GUEST_TR_LIMIT, vmx->rmode.tr.limit);
  1221. vmcs_write32(GUEST_TR_AR_BYTES, vmx->rmode.tr.ar);
  1222. flags = vmcs_readl(GUEST_RFLAGS);
  1223. flags &= ~(X86_EFLAGS_IOPL | X86_EFLAGS_VM);
  1224. flags |= (vmx->rmode.save_iopl << IOPL_SHIFT);
  1225. vmcs_writel(GUEST_RFLAGS, flags);
  1226. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  1227. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  1228. update_exception_bitmap(vcpu);
  1229. if (emulate_invalid_guest_state)
  1230. return;
  1231. fix_pmode_dataseg(VCPU_SREG_ES, &vmx->rmode.es);
  1232. fix_pmode_dataseg(VCPU_SREG_DS, &vmx->rmode.ds);
  1233. fix_pmode_dataseg(VCPU_SREG_GS, &vmx->rmode.gs);
  1234. fix_pmode_dataseg(VCPU_SREG_FS, &vmx->rmode.fs);
  1235. vmcs_write16(GUEST_SS_SELECTOR, 0);
  1236. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  1237. vmcs_write16(GUEST_CS_SELECTOR,
  1238. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  1239. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  1240. }
  1241. static gva_t rmode_tss_base(struct kvm *kvm)
  1242. {
  1243. if (!kvm->arch.tss_addr) {
  1244. gfn_t base_gfn = kvm->memslots[0].base_gfn +
  1245. kvm->memslots[0].npages - 3;
  1246. return base_gfn << PAGE_SHIFT;
  1247. }
  1248. return kvm->arch.tss_addr;
  1249. }
  1250. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  1251. {
  1252. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1253. save->selector = vmcs_read16(sf->selector);
  1254. save->base = vmcs_readl(sf->base);
  1255. save->limit = vmcs_read32(sf->limit);
  1256. save->ar = vmcs_read32(sf->ar_bytes);
  1257. vmcs_write16(sf->selector, save->base >> 4);
  1258. vmcs_write32(sf->base, save->base & 0xfffff);
  1259. vmcs_write32(sf->limit, 0xffff);
  1260. vmcs_write32(sf->ar_bytes, 0xf3);
  1261. }
  1262. static void enter_rmode(struct kvm_vcpu *vcpu)
  1263. {
  1264. unsigned long flags;
  1265. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1266. if (enable_unrestricted_guest)
  1267. return;
  1268. vmx->emulation_required = 1;
  1269. vmx->rmode.vm86_active = 1;
  1270. vmx->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  1271. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  1272. vmx->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  1273. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  1274. vmx->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1275. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  1276. flags = vmcs_readl(GUEST_RFLAGS);
  1277. vmx->rmode.save_iopl
  1278. = (flags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1279. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1280. vmcs_writel(GUEST_RFLAGS, flags);
  1281. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  1282. update_exception_bitmap(vcpu);
  1283. if (emulate_invalid_guest_state)
  1284. goto continue_rmode;
  1285. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  1286. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  1287. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  1288. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  1289. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  1290. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  1291. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  1292. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  1293. fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.es);
  1294. fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.ds);
  1295. fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.gs);
  1296. fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.fs);
  1297. continue_rmode:
  1298. kvm_mmu_reset_context(vcpu);
  1299. init_rmode(vcpu->kvm);
  1300. }
  1301. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  1302. {
  1303. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1304. struct kvm_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  1305. vcpu->arch.shadow_efer = efer;
  1306. if (!msr)
  1307. return;
  1308. if (efer & EFER_LMA) {
  1309. vmcs_write32(VM_ENTRY_CONTROLS,
  1310. vmcs_read32(VM_ENTRY_CONTROLS) |
  1311. VM_ENTRY_IA32E_MODE);
  1312. msr->data = efer;
  1313. } else {
  1314. vmcs_write32(VM_ENTRY_CONTROLS,
  1315. vmcs_read32(VM_ENTRY_CONTROLS) &
  1316. ~VM_ENTRY_IA32E_MODE);
  1317. msr->data = efer & ~EFER_LME;
  1318. }
  1319. setup_msrs(vmx);
  1320. }
  1321. #ifdef CONFIG_X86_64
  1322. static void enter_lmode(struct kvm_vcpu *vcpu)
  1323. {
  1324. u32 guest_tr_ar;
  1325. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  1326. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  1327. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  1328. __func__);
  1329. vmcs_write32(GUEST_TR_AR_BYTES,
  1330. (guest_tr_ar & ~AR_TYPE_MASK)
  1331. | AR_TYPE_BUSY_64_TSS);
  1332. }
  1333. vcpu->arch.shadow_efer |= EFER_LMA;
  1334. vmx_set_efer(vcpu, vcpu->arch.shadow_efer);
  1335. }
  1336. static void exit_lmode(struct kvm_vcpu *vcpu)
  1337. {
  1338. vcpu->arch.shadow_efer &= ~EFER_LMA;
  1339. vmcs_write32(VM_ENTRY_CONTROLS,
  1340. vmcs_read32(VM_ENTRY_CONTROLS)
  1341. & ~VM_ENTRY_IA32E_MODE);
  1342. }
  1343. #endif
  1344. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1345. {
  1346. vpid_sync_vcpu_all(to_vmx(vcpu));
  1347. if (enable_ept)
  1348. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  1349. }
  1350. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  1351. {
  1352. vcpu->arch.cr4 &= KVM_GUEST_CR4_MASK;
  1353. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  1354. }
  1355. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  1356. {
  1357. if (!test_bit(VCPU_EXREG_PDPTR,
  1358. (unsigned long *)&vcpu->arch.regs_dirty))
  1359. return;
  1360. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1361. vmcs_write64(GUEST_PDPTR0, vcpu->arch.pdptrs[0]);
  1362. vmcs_write64(GUEST_PDPTR1, vcpu->arch.pdptrs[1]);
  1363. vmcs_write64(GUEST_PDPTR2, vcpu->arch.pdptrs[2]);
  1364. vmcs_write64(GUEST_PDPTR3, vcpu->arch.pdptrs[3]);
  1365. }
  1366. }
  1367. static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
  1368. {
  1369. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  1370. vcpu->arch.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
  1371. vcpu->arch.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
  1372. vcpu->arch.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
  1373. vcpu->arch.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
  1374. }
  1375. __set_bit(VCPU_EXREG_PDPTR,
  1376. (unsigned long *)&vcpu->arch.regs_avail);
  1377. __set_bit(VCPU_EXREG_PDPTR,
  1378. (unsigned long *)&vcpu->arch.regs_dirty);
  1379. }
  1380. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  1381. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  1382. unsigned long cr0,
  1383. struct kvm_vcpu *vcpu)
  1384. {
  1385. if (!(cr0 & X86_CR0_PG)) {
  1386. /* From paging/starting to nonpaging */
  1387. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1388. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  1389. (CPU_BASED_CR3_LOAD_EXITING |
  1390. CPU_BASED_CR3_STORE_EXITING));
  1391. vcpu->arch.cr0 = cr0;
  1392. vmx_set_cr4(vcpu, vcpu->arch.cr4);
  1393. } else if (!is_paging(vcpu)) {
  1394. /* From nonpaging to paging */
  1395. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  1396. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  1397. ~(CPU_BASED_CR3_LOAD_EXITING |
  1398. CPU_BASED_CR3_STORE_EXITING));
  1399. vcpu->arch.cr0 = cr0;
  1400. vmx_set_cr4(vcpu, vcpu->arch.cr4);
  1401. }
  1402. if (!(cr0 & X86_CR0_WP))
  1403. *hw_cr0 &= ~X86_CR0_WP;
  1404. }
  1405. static void ept_update_paging_mode_cr4(unsigned long *hw_cr4,
  1406. struct kvm_vcpu *vcpu)
  1407. {
  1408. if (!is_paging(vcpu)) {
  1409. *hw_cr4 &= ~X86_CR4_PAE;
  1410. *hw_cr4 |= X86_CR4_PSE;
  1411. } else if (!(vcpu->arch.cr4 & X86_CR4_PAE))
  1412. *hw_cr4 &= ~X86_CR4_PAE;
  1413. }
  1414. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  1415. {
  1416. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1417. unsigned long hw_cr0;
  1418. if (enable_unrestricted_guest)
  1419. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
  1420. | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
  1421. else
  1422. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
  1423. vmx_fpu_deactivate(vcpu);
  1424. if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
  1425. enter_pmode(vcpu);
  1426. if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
  1427. enter_rmode(vcpu);
  1428. #ifdef CONFIG_X86_64
  1429. if (vcpu->arch.shadow_efer & EFER_LME) {
  1430. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  1431. enter_lmode(vcpu);
  1432. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  1433. exit_lmode(vcpu);
  1434. }
  1435. #endif
  1436. if (enable_ept)
  1437. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  1438. vmcs_writel(CR0_READ_SHADOW, cr0);
  1439. vmcs_writel(GUEST_CR0, hw_cr0);
  1440. vcpu->arch.cr0 = cr0;
  1441. if (!(cr0 & X86_CR0_TS) || !(cr0 & X86_CR0_PE))
  1442. vmx_fpu_activate(vcpu);
  1443. }
  1444. static u64 construct_eptp(unsigned long root_hpa)
  1445. {
  1446. u64 eptp;
  1447. /* TODO write the value reading from MSR */
  1448. eptp = VMX_EPT_DEFAULT_MT |
  1449. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  1450. eptp |= (root_hpa & PAGE_MASK);
  1451. return eptp;
  1452. }
  1453. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  1454. {
  1455. unsigned long guest_cr3;
  1456. u64 eptp;
  1457. guest_cr3 = cr3;
  1458. if (enable_ept) {
  1459. eptp = construct_eptp(cr3);
  1460. vmcs_write64(EPT_POINTER, eptp);
  1461. guest_cr3 = is_paging(vcpu) ? vcpu->arch.cr3 :
  1462. vcpu->kvm->arch.ept_identity_map_addr;
  1463. }
  1464. vmx_flush_tlb(vcpu);
  1465. vmcs_writel(GUEST_CR3, guest_cr3);
  1466. if (vcpu->arch.cr0 & X86_CR0_PE)
  1467. vmx_fpu_deactivate(vcpu);
  1468. }
  1469. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  1470. {
  1471. unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
  1472. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  1473. vcpu->arch.cr4 = cr4;
  1474. if (enable_ept)
  1475. ept_update_paging_mode_cr4(&hw_cr4, vcpu);
  1476. vmcs_writel(CR4_READ_SHADOW, cr4);
  1477. vmcs_writel(GUEST_CR4, hw_cr4);
  1478. }
  1479. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  1480. {
  1481. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1482. return vmcs_readl(sf->base);
  1483. }
  1484. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  1485. struct kvm_segment *var, int seg)
  1486. {
  1487. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1488. u32 ar;
  1489. var->base = vmcs_readl(sf->base);
  1490. var->limit = vmcs_read32(sf->limit);
  1491. var->selector = vmcs_read16(sf->selector);
  1492. ar = vmcs_read32(sf->ar_bytes);
  1493. if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
  1494. ar = 0;
  1495. var->type = ar & 15;
  1496. var->s = (ar >> 4) & 1;
  1497. var->dpl = (ar >> 5) & 3;
  1498. var->present = (ar >> 7) & 1;
  1499. var->avl = (ar >> 12) & 1;
  1500. var->l = (ar >> 13) & 1;
  1501. var->db = (ar >> 14) & 1;
  1502. var->g = (ar >> 15) & 1;
  1503. var->unusable = (ar >> 16) & 1;
  1504. }
  1505. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  1506. {
  1507. if (!(vcpu->arch.cr0 & X86_CR0_PE)) /* if real mode */
  1508. return 0;
  1509. if (vmx_get_rflags(vcpu) & X86_EFLAGS_VM) /* if virtual 8086 */
  1510. return 3;
  1511. return vmcs_read16(GUEST_CS_SELECTOR) & 3;
  1512. }
  1513. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  1514. {
  1515. u32 ar;
  1516. if (var->unusable)
  1517. ar = 1 << 16;
  1518. else {
  1519. ar = var->type & 15;
  1520. ar |= (var->s & 1) << 4;
  1521. ar |= (var->dpl & 3) << 5;
  1522. ar |= (var->present & 1) << 7;
  1523. ar |= (var->avl & 1) << 12;
  1524. ar |= (var->l & 1) << 13;
  1525. ar |= (var->db & 1) << 14;
  1526. ar |= (var->g & 1) << 15;
  1527. }
  1528. if (ar == 0) /* a 0 value means unusable */
  1529. ar = AR_UNUSABLE_MASK;
  1530. return ar;
  1531. }
  1532. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  1533. struct kvm_segment *var, int seg)
  1534. {
  1535. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1536. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1537. u32 ar;
  1538. if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
  1539. vmx->rmode.tr.selector = var->selector;
  1540. vmx->rmode.tr.base = var->base;
  1541. vmx->rmode.tr.limit = var->limit;
  1542. vmx->rmode.tr.ar = vmx_segment_access_rights(var);
  1543. return;
  1544. }
  1545. vmcs_writel(sf->base, var->base);
  1546. vmcs_write32(sf->limit, var->limit);
  1547. vmcs_write16(sf->selector, var->selector);
  1548. if (vmx->rmode.vm86_active && var->s) {
  1549. /*
  1550. * Hack real-mode segments into vm86 compatibility.
  1551. */
  1552. if (var->base == 0xffff0000 && var->selector == 0xf000)
  1553. vmcs_writel(sf->base, 0xf0000);
  1554. ar = 0xf3;
  1555. } else
  1556. ar = vmx_segment_access_rights(var);
  1557. /*
  1558. * Fix the "Accessed" bit in AR field of segment registers for older
  1559. * qemu binaries.
  1560. * IA32 arch specifies that at the time of processor reset the
  1561. * "Accessed" bit in the AR field of segment registers is 1. And qemu
  1562. * is setting it to 0 in the usedland code. This causes invalid guest
  1563. * state vmexit when "unrestricted guest" mode is turned on.
  1564. * Fix for this setup issue in cpu_reset is being pushed in the qemu
  1565. * tree. Newer qemu binaries with that qemu fix would not need this
  1566. * kvm hack.
  1567. */
  1568. if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
  1569. ar |= 0x1; /* Accessed */
  1570. vmcs_write32(sf->ar_bytes, ar);
  1571. }
  1572. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  1573. {
  1574. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1575. *db = (ar >> 14) & 1;
  1576. *l = (ar >> 13) & 1;
  1577. }
  1578. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1579. {
  1580. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  1581. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  1582. }
  1583. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1584. {
  1585. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  1586. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  1587. }
  1588. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1589. {
  1590. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  1591. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  1592. }
  1593. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  1594. {
  1595. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  1596. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  1597. }
  1598. static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
  1599. {
  1600. struct kvm_segment var;
  1601. u32 ar;
  1602. vmx_get_segment(vcpu, &var, seg);
  1603. ar = vmx_segment_access_rights(&var);
  1604. if (var.base != (var.selector << 4))
  1605. return false;
  1606. if (var.limit != 0xffff)
  1607. return false;
  1608. if (ar != 0xf3)
  1609. return false;
  1610. return true;
  1611. }
  1612. static bool code_segment_valid(struct kvm_vcpu *vcpu)
  1613. {
  1614. struct kvm_segment cs;
  1615. unsigned int cs_rpl;
  1616. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  1617. cs_rpl = cs.selector & SELECTOR_RPL_MASK;
  1618. if (cs.unusable)
  1619. return false;
  1620. if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
  1621. return false;
  1622. if (!cs.s)
  1623. return false;
  1624. if (cs.type & AR_TYPE_WRITEABLE_MASK) {
  1625. if (cs.dpl > cs_rpl)
  1626. return false;
  1627. } else {
  1628. if (cs.dpl != cs_rpl)
  1629. return false;
  1630. }
  1631. if (!cs.present)
  1632. return false;
  1633. /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
  1634. return true;
  1635. }
  1636. static bool stack_segment_valid(struct kvm_vcpu *vcpu)
  1637. {
  1638. struct kvm_segment ss;
  1639. unsigned int ss_rpl;
  1640. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  1641. ss_rpl = ss.selector & SELECTOR_RPL_MASK;
  1642. if (ss.unusable)
  1643. return true;
  1644. if (ss.type != 3 && ss.type != 7)
  1645. return false;
  1646. if (!ss.s)
  1647. return false;
  1648. if (ss.dpl != ss_rpl) /* DPL != RPL */
  1649. return false;
  1650. if (!ss.present)
  1651. return false;
  1652. return true;
  1653. }
  1654. static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
  1655. {
  1656. struct kvm_segment var;
  1657. unsigned int rpl;
  1658. vmx_get_segment(vcpu, &var, seg);
  1659. rpl = var.selector & SELECTOR_RPL_MASK;
  1660. if (var.unusable)
  1661. return true;
  1662. if (!var.s)
  1663. return false;
  1664. if (!var.present)
  1665. return false;
  1666. if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
  1667. if (var.dpl < rpl) /* DPL < RPL */
  1668. return false;
  1669. }
  1670. /* TODO: Add other members to kvm_segment_field to allow checking for other access
  1671. * rights flags
  1672. */
  1673. return true;
  1674. }
  1675. static bool tr_valid(struct kvm_vcpu *vcpu)
  1676. {
  1677. struct kvm_segment tr;
  1678. vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
  1679. if (tr.unusable)
  1680. return false;
  1681. if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  1682. return false;
  1683. if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
  1684. return false;
  1685. if (!tr.present)
  1686. return false;
  1687. return true;
  1688. }
  1689. static bool ldtr_valid(struct kvm_vcpu *vcpu)
  1690. {
  1691. struct kvm_segment ldtr;
  1692. vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
  1693. if (ldtr.unusable)
  1694. return true;
  1695. if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  1696. return false;
  1697. if (ldtr.type != 2)
  1698. return false;
  1699. if (!ldtr.present)
  1700. return false;
  1701. return true;
  1702. }
  1703. static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
  1704. {
  1705. struct kvm_segment cs, ss;
  1706. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  1707. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  1708. return ((cs.selector & SELECTOR_RPL_MASK) ==
  1709. (ss.selector & SELECTOR_RPL_MASK));
  1710. }
  1711. /*
  1712. * Check if guest state is valid. Returns true if valid, false if
  1713. * not.
  1714. * We assume that registers are always usable
  1715. */
  1716. static bool guest_state_valid(struct kvm_vcpu *vcpu)
  1717. {
  1718. /* real mode guest state checks */
  1719. if (!(vcpu->arch.cr0 & X86_CR0_PE)) {
  1720. if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
  1721. return false;
  1722. if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
  1723. return false;
  1724. if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
  1725. return false;
  1726. if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
  1727. return false;
  1728. if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
  1729. return false;
  1730. if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
  1731. return false;
  1732. } else {
  1733. /* protected mode guest state checks */
  1734. if (!cs_ss_rpl_check(vcpu))
  1735. return false;
  1736. if (!code_segment_valid(vcpu))
  1737. return false;
  1738. if (!stack_segment_valid(vcpu))
  1739. return false;
  1740. if (!data_segment_valid(vcpu, VCPU_SREG_DS))
  1741. return false;
  1742. if (!data_segment_valid(vcpu, VCPU_SREG_ES))
  1743. return false;
  1744. if (!data_segment_valid(vcpu, VCPU_SREG_FS))
  1745. return false;
  1746. if (!data_segment_valid(vcpu, VCPU_SREG_GS))
  1747. return false;
  1748. if (!tr_valid(vcpu))
  1749. return false;
  1750. if (!ldtr_valid(vcpu))
  1751. return false;
  1752. }
  1753. /* TODO:
  1754. * - Add checks on RIP
  1755. * - Add checks on RFLAGS
  1756. */
  1757. return true;
  1758. }
  1759. static int init_rmode_tss(struct kvm *kvm)
  1760. {
  1761. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  1762. u16 data = 0;
  1763. int ret = 0;
  1764. int r;
  1765. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1766. if (r < 0)
  1767. goto out;
  1768. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  1769. r = kvm_write_guest_page(kvm, fn++, &data,
  1770. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  1771. if (r < 0)
  1772. goto out;
  1773. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  1774. if (r < 0)
  1775. goto out;
  1776. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  1777. if (r < 0)
  1778. goto out;
  1779. data = ~0;
  1780. r = kvm_write_guest_page(kvm, fn, &data,
  1781. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  1782. sizeof(u8));
  1783. if (r < 0)
  1784. goto out;
  1785. ret = 1;
  1786. out:
  1787. return ret;
  1788. }
  1789. static int init_rmode_identity_map(struct kvm *kvm)
  1790. {
  1791. int i, r, ret;
  1792. pfn_t identity_map_pfn;
  1793. u32 tmp;
  1794. if (!enable_ept)
  1795. return 1;
  1796. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  1797. printk(KERN_ERR "EPT: identity-mapping pagetable "
  1798. "haven't been allocated!\n");
  1799. return 0;
  1800. }
  1801. if (likely(kvm->arch.ept_identity_pagetable_done))
  1802. return 1;
  1803. ret = 0;
  1804. identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
  1805. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  1806. if (r < 0)
  1807. goto out;
  1808. /* Set up identity-mapping pagetable for EPT in real mode */
  1809. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  1810. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  1811. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  1812. r = kvm_write_guest_page(kvm, identity_map_pfn,
  1813. &tmp, i * sizeof(tmp), sizeof(tmp));
  1814. if (r < 0)
  1815. goto out;
  1816. }
  1817. kvm->arch.ept_identity_pagetable_done = true;
  1818. ret = 1;
  1819. out:
  1820. return ret;
  1821. }
  1822. static void seg_setup(int seg)
  1823. {
  1824. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  1825. unsigned int ar;
  1826. vmcs_write16(sf->selector, 0);
  1827. vmcs_writel(sf->base, 0);
  1828. vmcs_write32(sf->limit, 0xffff);
  1829. if (enable_unrestricted_guest) {
  1830. ar = 0x93;
  1831. if (seg == VCPU_SREG_CS)
  1832. ar |= 0x08; /* code segment */
  1833. } else
  1834. ar = 0xf3;
  1835. vmcs_write32(sf->ar_bytes, ar);
  1836. }
  1837. static int alloc_apic_access_page(struct kvm *kvm)
  1838. {
  1839. struct kvm_userspace_memory_region kvm_userspace_mem;
  1840. int r = 0;
  1841. down_write(&kvm->slots_lock);
  1842. if (kvm->arch.apic_access_page)
  1843. goto out;
  1844. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  1845. kvm_userspace_mem.flags = 0;
  1846. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  1847. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1848. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1849. if (r)
  1850. goto out;
  1851. kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
  1852. out:
  1853. up_write(&kvm->slots_lock);
  1854. return r;
  1855. }
  1856. static int alloc_identity_pagetable(struct kvm *kvm)
  1857. {
  1858. struct kvm_userspace_memory_region kvm_userspace_mem;
  1859. int r = 0;
  1860. down_write(&kvm->slots_lock);
  1861. if (kvm->arch.ept_identity_pagetable)
  1862. goto out;
  1863. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  1864. kvm_userspace_mem.flags = 0;
  1865. kvm_userspace_mem.guest_phys_addr =
  1866. kvm->arch.ept_identity_map_addr;
  1867. kvm_userspace_mem.memory_size = PAGE_SIZE;
  1868. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  1869. if (r)
  1870. goto out;
  1871. kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
  1872. kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
  1873. out:
  1874. up_write(&kvm->slots_lock);
  1875. return r;
  1876. }
  1877. static void allocate_vpid(struct vcpu_vmx *vmx)
  1878. {
  1879. int vpid;
  1880. vmx->vpid = 0;
  1881. if (!enable_vpid)
  1882. return;
  1883. spin_lock(&vmx_vpid_lock);
  1884. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  1885. if (vpid < VMX_NR_VPIDS) {
  1886. vmx->vpid = vpid;
  1887. __set_bit(vpid, vmx_vpid_bitmap);
  1888. }
  1889. spin_unlock(&vmx_vpid_lock);
  1890. }
  1891. static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
  1892. {
  1893. int f = sizeof(unsigned long);
  1894. if (!cpu_has_vmx_msr_bitmap())
  1895. return;
  1896. /*
  1897. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  1898. * have the write-low and read-high bitmap offsets the wrong way round.
  1899. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  1900. */
  1901. if (msr <= 0x1fff) {
  1902. __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
  1903. __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
  1904. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  1905. msr &= 0x1fff;
  1906. __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
  1907. __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
  1908. }
  1909. }
  1910. static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
  1911. {
  1912. if (!longmode_only)
  1913. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
  1914. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
  1915. }
  1916. /*
  1917. * Sets up the vmcs for emulated real mode.
  1918. */
  1919. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  1920. {
  1921. u32 host_sysenter_cs, msr_low, msr_high;
  1922. u32 junk;
  1923. u64 host_pat, tsc_this, tsc_base;
  1924. unsigned long a;
  1925. struct descriptor_table dt;
  1926. int i;
  1927. unsigned long kvm_vmx_return;
  1928. u32 exec_control;
  1929. /* I/O */
  1930. vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
  1931. vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
  1932. if (cpu_has_vmx_msr_bitmap())
  1933. vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
  1934. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  1935. /* Control */
  1936. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  1937. vmcs_config.pin_based_exec_ctrl);
  1938. exec_control = vmcs_config.cpu_based_exec_ctrl;
  1939. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  1940. exec_control &= ~CPU_BASED_TPR_SHADOW;
  1941. #ifdef CONFIG_X86_64
  1942. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  1943. CPU_BASED_CR8_LOAD_EXITING;
  1944. #endif
  1945. }
  1946. if (!enable_ept)
  1947. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  1948. CPU_BASED_CR3_LOAD_EXITING |
  1949. CPU_BASED_INVLPG_EXITING;
  1950. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  1951. if (cpu_has_secondary_exec_ctrls()) {
  1952. exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  1953. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  1954. exec_control &=
  1955. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  1956. if (vmx->vpid == 0)
  1957. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  1958. if (!enable_ept)
  1959. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  1960. if (!enable_unrestricted_guest)
  1961. exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
  1962. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  1963. }
  1964. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, !!bypass_guest_pf);
  1965. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, !!bypass_guest_pf);
  1966. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  1967. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  1968. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  1969. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  1970. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  1971. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1972. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1973. vmcs_write16(HOST_FS_SELECTOR, kvm_read_fs()); /* 22.2.4 */
  1974. vmcs_write16(HOST_GS_SELECTOR, kvm_read_gs()); /* 22.2.4 */
  1975. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  1976. #ifdef CONFIG_X86_64
  1977. rdmsrl(MSR_FS_BASE, a);
  1978. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  1979. rdmsrl(MSR_GS_BASE, a);
  1980. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  1981. #else
  1982. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  1983. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  1984. #endif
  1985. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  1986. kvm_get_idt(&dt);
  1987. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  1988. asm("mov $.Lkvm_vmx_return, %0" : "=r"(kvm_vmx_return));
  1989. vmcs_writel(HOST_RIP, kvm_vmx_return); /* 22.2.5 */
  1990. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  1991. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  1992. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  1993. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  1994. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  1995. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  1996. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  1997. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  1998. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  1999. if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
  2000. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  2001. host_pat = msr_low | ((u64) msr_high << 32);
  2002. vmcs_write64(HOST_IA32_PAT, host_pat);
  2003. }
  2004. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  2005. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  2006. host_pat = msr_low | ((u64) msr_high << 32);
  2007. /* Write the default value follow host pat */
  2008. vmcs_write64(GUEST_IA32_PAT, host_pat);
  2009. /* Keep arch.pat sync with GUEST_IA32_PAT */
  2010. vmx->vcpu.arch.pat = host_pat;
  2011. }
  2012. for (i = 0; i < NR_VMX_MSR; ++i) {
  2013. u32 index = vmx_msr_index[i];
  2014. u32 data_low, data_high;
  2015. u64 data;
  2016. int j = vmx->nmsrs;
  2017. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  2018. continue;
  2019. if (wrmsr_safe(index, data_low, data_high) < 0)
  2020. continue;
  2021. data = data_low | ((u64)data_high << 32);
  2022. vmx->host_msrs[j].index = index;
  2023. vmx->host_msrs[j].reserved = 0;
  2024. vmx->host_msrs[j].data = data;
  2025. vmx->guest_msrs[j] = vmx->host_msrs[j];
  2026. ++vmx->nmsrs;
  2027. }
  2028. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  2029. /* 22.2.1, 20.8.1 */
  2030. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  2031. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  2032. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  2033. tsc_base = vmx->vcpu.kvm->arch.vm_init_tsc;
  2034. rdtscll(tsc_this);
  2035. if (tsc_this < vmx->vcpu.kvm->arch.vm_init_tsc)
  2036. tsc_base = tsc_this;
  2037. guest_write_tsc(0, tsc_base);
  2038. return 0;
  2039. }
  2040. static int init_rmode(struct kvm *kvm)
  2041. {
  2042. if (!init_rmode_tss(kvm))
  2043. return 0;
  2044. if (!init_rmode_identity_map(kvm))
  2045. return 0;
  2046. return 1;
  2047. }
  2048. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  2049. {
  2050. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2051. u64 msr;
  2052. int ret;
  2053. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
  2054. down_read(&vcpu->kvm->slots_lock);
  2055. if (!init_rmode(vmx->vcpu.kvm)) {
  2056. ret = -ENOMEM;
  2057. goto out;
  2058. }
  2059. vmx->rmode.vm86_active = 0;
  2060. vmx->soft_vnmi_blocked = 0;
  2061. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  2062. kvm_set_cr8(&vmx->vcpu, 0);
  2063. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  2064. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  2065. msr |= MSR_IA32_APICBASE_BSP;
  2066. kvm_set_apic_base(&vmx->vcpu, msr);
  2067. fx_init(&vmx->vcpu);
  2068. seg_setup(VCPU_SREG_CS);
  2069. /*
  2070. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  2071. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  2072. */
  2073. if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
  2074. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  2075. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  2076. } else {
  2077. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
  2078. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
  2079. }
  2080. seg_setup(VCPU_SREG_DS);
  2081. seg_setup(VCPU_SREG_ES);
  2082. seg_setup(VCPU_SREG_FS);
  2083. seg_setup(VCPU_SREG_GS);
  2084. seg_setup(VCPU_SREG_SS);
  2085. vmcs_write16(GUEST_TR_SELECTOR, 0);
  2086. vmcs_writel(GUEST_TR_BASE, 0);
  2087. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  2088. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  2089. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  2090. vmcs_writel(GUEST_LDTR_BASE, 0);
  2091. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  2092. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  2093. vmcs_write32(GUEST_SYSENTER_CS, 0);
  2094. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  2095. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  2096. vmcs_writel(GUEST_RFLAGS, 0x02);
  2097. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  2098. kvm_rip_write(vcpu, 0xfff0);
  2099. else
  2100. kvm_rip_write(vcpu, 0);
  2101. kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
  2102. vmcs_writel(GUEST_DR7, 0x400);
  2103. vmcs_writel(GUEST_GDTR_BASE, 0);
  2104. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  2105. vmcs_writel(GUEST_IDTR_BASE, 0);
  2106. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  2107. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  2108. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  2109. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  2110. /* Special registers */
  2111. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  2112. setup_msrs(vmx);
  2113. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  2114. if (cpu_has_vmx_tpr_shadow()) {
  2115. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  2116. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  2117. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  2118. page_to_phys(vmx->vcpu.arch.apic->regs_page));
  2119. vmcs_write32(TPR_THRESHOLD, 0);
  2120. }
  2121. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  2122. vmcs_write64(APIC_ACCESS_ADDR,
  2123. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  2124. if (vmx->vpid != 0)
  2125. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  2126. vmx->vcpu.arch.cr0 = 0x60000010;
  2127. vmx_set_cr0(&vmx->vcpu, vmx->vcpu.arch.cr0); /* enter rmode */
  2128. vmx_set_cr4(&vmx->vcpu, 0);
  2129. vmx_set_efer(&vmx->vcpu, 0);
  2130. vmx_fpu_activate(&vmx->vcpu);
  2131. update_exception_bitmap(&vmx->vcpu);
  2132. vpid_sync_vcpu_all(vmx);
  2133. ret = 0;
  2134. /* HACK: Don't enable emulation on guest boot/reset */
  2135. vmx->emulation_required = 0;
  2136. out:
  2137. up_read(&vcpu->kvm->slots_lock);
  2138. return ret;
  2139. }
  2140. static void enable_irq_window(struct kvm_vcpu *vcpu)
  2141. {
  2142. u32 cpu_based_vm_exec_control;
  2143. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2144. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  2145. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2146. }
  2147. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  2148. {
  2149. u32 cpu_based_vm_exec_control;
  2150. if (!cpu_has_virtual_nmis()) {
  2151. enable_irq_window(vcpu);
  2152. return;
  2153. }
  2154. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2155. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  2156. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2157. }
  2158. static void vmx_inject_irq(struct kvm_vcpu *vcpu)
  2159. {
  2160. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2161. uint32_t intr;
  2162. int irq = vcpu->arch.interrupt.nr;
  2163. trace_kvm_inj_virq(irq);
  2164. ++vcpu->stat.irq_injections;
  2165. if (vmx->rmode.vm86_active) {
  2166. vmx->rmode.irq.pending = true;
  2167. vmx->rmode.irq.vector = irq;
  2168. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  2169. if (vcpu->arch.interrupt.soft)
  2170. vmx->rmode.irq.rip +=
  2171. vmx->vcpu.arch.event_exit_inst_len;
  2172. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2173. irq | INTR_TYPE_SOFT_INTR | INTR_INFO_VALID_MASK);
  2174. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  2175. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  2176. return;
  2177. }
  2178. intr = irq | INTR_INFO_VALID_MASK;
  2179. if (vcpu->arch.interrupt.soft) {
  2180. intr |= INTR_TYPE_SOFT_INTR;
  2181. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  2182. vmx->vcpu.arch.event_exit_inst_len);
  2183. } else
  2184. intr |= INTR_TYPE_EXT_INTR;
  2185. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
  2186. }
  2187. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  2188. {
  2189. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2190. if (!cpu_has_virtual_nmis()) {
  2191. /*
  2192. * Tracking the NMI-blocked state in software is built upon
  2193. * finding the next open IRQ window. This, in turn, depends on
  2194. * well-behaving guests: They have to keep IRQs disabled at
  2195. * least as long as the NMI handler runs. Otherwise we may
  2196. * cause NMI nesting, maybe breaking the guest. But as this is
  2197. * highly unlikely, we can live with the residual risk.
  2198. */
  2199. vmx->soft_vnmi_blocked = 1;
  2200. vmx->vnmi_blocked_time = 0;
  2201. }
  2202. ++vcpu->stat.nmi_injections;
  2203. if (vmx->rmode.vm86_active) {
  2204. vmx->rmode.irq.pending = true;
  2205. vmx->rmode.irq.vector = NMI_VECTOR;
  2206. vmx->rmode.irq.rip = kvm_rip_read(vcpu);
  2207. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2208. NMI_VECTOR | INTR_TYPE_SOFT_INTR |
  2209. INTR_INFO_VALID_MASK);
  2210. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN, 1);
  2211. kvm_rip_write(vcpu, vmx->rmode.irq.rip - 1);
  2212. return;
  2213. }
  2214. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  2215. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  2216. }
  2217. static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
  2218. {
  2219. if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
  2220. return 0;
  2221. return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  2222. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS |
  2223. GUEST_INTR_STATE_NMI));
  2224. }
  2225. static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
  2226. {
  2227. return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  2228. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  2229. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
  2230. }
  2231. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  2232. {
  2233. int ret;
  2234. struct kvm_userspace_memory_region tss_mem = {
  2235. .slot = TSS_PRIVATE_MEMSLOT,
  2236. .guest_phys_addr = addr,
  2237. .memory_size = PAGE_SIZE * 3,
  2238. .flags = 0,
  2239. };
  2240. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  2241. if (ret)
  2242. return ret;
  2243. kvm->arch.tss_addr = addr;
  2244. return 0;
  2245. }
  2246. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  2247. int vec, u32 err_code)
  2248. {
  2249. /*
  2250. * Instruction with address size override prefix opcode 0x67
  2251. * Cause the #SS fault with 0 error code in VM86 mode.
  2252. */
  2253. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  2254. if (emulate_instruction(vcpu, NULL, 0, 0, 0) == EMULATE_DONE)
  2255. return 1;
  2256. /*
  2257. * Forward all other exceptions that are valid in real mode.
  2258. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  2259. * the required debugging infrastructure rework.
  2260. */
  2261. switch (vec) {
  2262. case DB_VECTOR:
  2263. if (vcpu->guest_debug &
  2264. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  2265. return 0;
  2266. kvm_queue_exception(vcpu, vec);
  2267. return 1;
  2268. case BP_VECTOR:
  2269. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  2270. return 0;
  2271. /* fall through */
  2272. case DE_VECTOR:
  2273. case OF_VECTOR:
  2274. case BR_VECTOR:
  2275. case UD_VECTOR:
  2276. case DF_VECTOR:
  2277. case SS_VECTOR:
  2278. case GP_VECTOR:
  2279. case MF_VECTOR:
  2280. kvm_queue_exception(vcpu, vec);
  2281. return 1;
  2282. }
  2283. return 0;
  2284. }
  2285. /*
  2286. * Trigger machine check on the host. We assume all the MSRs are already set up
  2287. * by the CPU and that we still run on the same CPU as the MCE occurred on.
  2288. * We pass a fake environment to the machine check handler because we want
  2289. * the guest to be always treated like user space, no matter what context
  2290. * it used internally.
  2291. */
  2292. static void kvm_machine_check(void)
  2293. {
  2294. #if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
  2295. struct pt_regs regs = {
  2296. .cs = 3, /* Fake ring 3 no matter what the guest ran on */
  2297. .flags = X86_EFLAGS_IF,
  2298. };
  2299. do_machine_check(&regs, 0);
  2300. #endif
  2301. }
  2302. static int handle_machine_check(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2303. {
  2304. /* already handled by vcpu_run */
  2305. return 1;
  2306. }
  2307. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2308. {
  2309. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2310. u32 intr_info, ex_no, error_code;
  2311. unsigned long cr2, rip, dr6;
  2312. u32 vect_info;
  2313. enum emulation_result er;
  2314. vect_info = vmx->idt_vectoring_info;
  2315. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2316. if (is_machine_check(intr_info))
  2317. return handle_machine_check(vcpu, kvm_run);
  2318. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  2319. !is_page_fault(intr_info))
  2320. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  2321. "intr info 0x%x\n", __func__, vect_info, intr_info);
  2322. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
  2323. return 1; /* already handled by vmx_vcpu_run() */
  2324. if (is_no_device(intr_info)) {
  2325. vmx_fpu_activate(vcpu);
  2326. return 1;
  2327. }
  2328. if (is_invalid_opcode(intr_info)) {
  2329. er = emulate_instruction(vcpu, kvm_run, 0, 0, EMULTYPE_TRAP_UD);
  2330. if (er != EMULATE_DONE)
  2331. kvm_queue_exception(vcpu, UD_VECTOR);
  2332. return 1;
  2333. }
  2334. error_code = 0;
  2335. rip = kvm_rip_read(vcpu);
  2336. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  2337. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  2338. if (is_page_fault(intr_info)) {
  2339. /* EPT won't cause page fault directly */
  2340. if (enable_ept)
  2341. BUG();
  2342. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  2343. trace_kvm_page_fault(cr2, error_code);
  2344. if (kvm_event_needs_reinjection(vcpu))
  2345. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  2346. return kvm_mmu_page_fault(vcpu, cr2, error_code);
  2347. }
  2348. if (vmx->rmode.vm86_active &&
  2349. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  2350. error_code)) {
  2351. if (vcpu->arch.halt_request) {
  2352. vcpu->arch.halt_request = 0;
  2353. return kvm_emulate_halt(vcpu);
  2354. }
  2355. return 1;
  2356. }
  2357. ex_no = intr_info & INTR_INFO_VECTOR_MASK;
  2358. switch (ex_no) {
  2359. case DB_VECTOR:
  2360. dr6 = vmcs_readl(EXIT_QUALIFICATION);
  2361. if (!(vcpu->guest_debug &
  2362. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
  2363. vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
  2364. kvm_queue_exception(vcpu, DB_VECTOR);
  2365. return 1;
  2366. }
  2367. kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
  2368. kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
  2369. /* fall through */
  2370. case BP_VECTOR:
  2371. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  2372. kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
  2373. kvm_run->debug.arch.exception = ex_no;
  2374. break;
  2375. default:
  2376. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  2377. kvm_run->ex.exception = ex_no;
  2378. kvm_run->ex.error_code = error_code;
  2379. break;
  2380. }
  2381. return 0;
  2382. }
  2383. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  2384. struct kvm_run *kvm_run)
  2385. {
  2386. ++vcpu->stat.irq_exits;
  2387. return 1;
  2388. }
  2389. static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2390. {
  2391. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  2392. return 0;
  2393. }
  2394. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2395. {
  2396. unsigned long exit_qualification;
  2397. int size, in, string;
  2398. unsigned port;
  2399. ++vcpu->stat.io_exits;
  2400. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2401. string = (exit_qualification & 16) != 0;
  2402. if (string) {
  2403. if (emulate_instruction(vcpu,
  2404. kvm_run, 0, 0, 0) == EMULATE_DO_MMIO)
  2405. return 0;
  2406. return 1;
  2407. }
  2408. size = (exit_qualification & 7) + 1;
  2409. in = (exit_qualification & 8) != 0;
  2410. port = exit_qualification >> 16;
  2411. skip_emulated_instruction(vcpu);
  2412. return kvm_emulate_pio(vcpu, kvm_run, in, size, port);
  2413. }
  2414. static void
  2415. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  2416. {
  2417. /*
  2418. * Patch in the VMCALL instruction:
  2419. */
  2420. hypercall[0] = 0x0f;
  2421. hypercall[1] = 0x01;
  2422. hypercall[2] = 0xc1;
  2423. }
  2424. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2425. {
  2426. unsigned long exit_qualification, val;
  2427. int cr;
  2428. int reg;
  2429. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2430. cr = exit_qualification & 15;
  2431. reg = (exit_qualification >> 8) & 15;
  2432. switch ((exit_qualification >> 4) & 3) {
  2433. case 0: /* mov to cr */
  2434. val = kvm_register_read(vcpu, reg);
  2435. trace_kvm_cr_write(cr, val);
  2436. switch (cr) {
  2437. case 0:
  2438. kvm_set_cr0(vcpu, val);
  2439. skip_emulated_instruction(vcpu);
  2440. return 1;
  2441. case 3:
  2442. kvm_set_cr3(vcpu, val);
  2443. skip_emulated_instruction(vcpu);
  2444. return 1;
  2445. case 4:
  2446. kvm_set_cr4(vcpu, val);
  2447. skip_emulated_instruction(vcpu);
  2448. return 1;
  2449. case 8: {
  2450. u8 cr8_prev = kvm_get_cr8(vcpu);
  2451. u8 cr8 = kvm_register_read(vcpu, reg);
  2452. kvm_set_cr8(vcpu, cr8);
  2453. skip_emulated_instruction(vcpu);
  2454. if (irqchip_in_kernel(vcpu->kvm))
  2455. return 1;
  2456. if (cr8_prev <= cr8)
  2457. return 1;
  2458. kvm_run->exit_reason = KVM_EXIT_SET_TPR;
  2459. return 0;
  2460. }
  2461. };
  2462. break;
  2463. case 2: /* clts */
  2464. vmx_fpu_deactivate(vcpu);
  2465. vcpu->arch.cr0 &= ~X86_CR0_TS;
  2466. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  2467. vmx_fpu_activate(vcpu);
  2468. skip_emulated_instruction(vcpu);
  2469. return 1;
  2470. case 1: /*mov from cr*/
  2471. switch (cr) {
  2472. case 3:
  2473. kvm_register_write(vcpu, reg, vcpu->arch.cr3);
  2474. trace_kvm_cr_read(cr, vcpu->arch.cr3);
  2475. skip_emulated_instruction(vcpu);
  2476. return 1;
  2477. case 8:
  2478. val = kvm_get_cr8(vcpu);
  2479. kvm_register_write(vcpu, reg, val);
  2480. trace_kvm_cr_read(cr, val);
  2481. skip_emulated_instruction(vcpu);
  2482. return 1;
  2483. }
  2484. break;
  2485. case 3: /* lmsw */
  2486. kvm_lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  2487. skip_emulated_instruction(vcpu);
  2488. return 1;
  2489. default:
  2490. break;
  2491. }
  2492. kvm_run->exit_reason = 0;
  2493. pr_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  2494. (int)(exit_qualification >> 4) & 3, cr);
  2495. return 0;
  2496. }
  2497. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2498. {
  2499. unsigned long exit_qualification;
  2500. unsigned long val;
  2501. int dr, reg;
  2502. if (!kvm_require_cpl(vcpu, 0))
  2503. return 1;
  2504. dr = vmcs_readl(GUEST_DR7);
  2505. if (dr & DR7_GD) {
  2506. /*
  2507. * As the vm-exit takes precedence over the debug trap, we
  2508. * need to emulate the latter, either for the host or the
  2509. * guest debugging itself.
  2510. */
  2511. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  2512. kvm_run->debug.arch.dr6 = vcpu->arch.dr6;
  2513. kvm_run->debug.arch.dr7 = dr;
  2514. kvm_run->debug.arch.pc =
  2515. vmcs_readl(GUEST_CS_BASE) +
  2516. vmcs_readl(GUEST_RIP);
  2517. kvm_run->debug.arch.exception = DB_VECTOR;
  2518. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  2519. return 0;
  2520. } else {
  2521. vcpu->arch.dr7 &= ~DR7_GD;
  2522. vcpu->arch.dr6 |= DR6_BD;
  2523. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  2524. kvm_queue_exception(vcpu, DB_VECTOR);
  2525. return 1;
  2526. }
  2527. }
  2528. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2529. dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
  2530. reg = DEBUG_REG_ACCESS_REG(exit_qualification);
  2531. if (exit_qualification & TYPE_MOV_FROM_DR) {
  2532. switch (dr) {
  2533. case 0 ... 3:
  2534. val = vcpu->arch.db[dr];
  2535. break;
  2536. case 6:
  2537. val = vcpu->arch.dr6;
  2538. break;
  2539. case 7:
  2540. val = vcpu->arch.dr7;
  2541. break;
  2542. default:
  2543. val = 0;
  2544. }
  2545. kvm_register_write(vcpu, reg, val);
  2546. } else {
  2547. val = vcpu->arch.regs[reg];
  2548. switch (dr) {
  2549. case 0 ... 3:
  2550. vcpu->arch.db[dr] = val;
  2551. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
  2552. vcpu->arch.eff_db[dr] = val;
  2553. break;
  2554. case 4 ... 5:
  2555. if (vcpu->arch.cr4 & X86_CR4_DE)
  2556. kvm_queue_exception(vcpu, UD_VECTOR);
  2557. break;
  2558. case 6:
  2559. if (val & 0xffffffff00000000ULL) {
  2560. kvm_queue_exception(vcpu, GP_VECTOR);
  2561. break;
  2562. }
  2563. vcpu->arch.dr6 = (val & DR6_VOLATILE) | DR6_FIXED_1;
  2564. break;
  2565. case 7:
  2566. if (val & 0xffffffff00000000ULL) {
  2567. kvm_queue_exception(vcpu, GP_VECTOR);
  2568. break;
  2569. }
  2570. vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
  2571. if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
  2572. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  2573. vcpu->arch.switch_db_regs =
  2574. (val & DR7_BP_EN_MASK);
  2575. }
  2576. break;
  2577. }
  2578. }
  2579. skip_emulated_instruction(vcpu);
  2580. return 1;
  2581. }
  2582. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2583. {
  2584. kvm_emulate_cpuid(vcpu);
  2585. return 1;
  2586. }
  2587. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2588. {
  2589. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2590. u64 data;
  2591. if (vmx_get_msr(vcpu, ecx, &data)) {
  2592. kvm_inject_gp(vcpu, 0);
  2593. return 1;
  2594. }
  2595. trace_kvm_msr_read(ecx, data);
  2596. /* FIXME: handling of bits 32:63 of rax, rdx */
  2597. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  2598. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  2599. skip_emulated_instruction(vcpu);
  2600. return 1;
  2601. }
  2602. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2603. {
  2604. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  2605. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  2606. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  2607. trace_kvm_msr_write(ecx, data);
  2608. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  2609. kvm_inject_gp(vcpu, 0);
  2610. return 1;
  2611. }
  2612. skip_emulated_instruction(vcpu);
  2613. return 1;
  2614. }
  2615. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu,
  2616. struct kvm_run *kvm_run)
  2617. {
  2618. return 1;
  2619. }
  2620. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  2621. struct kvm_run *kvm_run)
  2622. {
  2623. u32 cpu_based_vm_exec_control;
  2624. /* clear pending irq */
  2625. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2626. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  2627. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2628. ++vcpu->stat.irq_window_exits;
  2629. /*
  2630. * If the user space waits to inject interrupts, exit as soon as
  2631. * possible
  2632. */
  2633. if (!irqchip_in_kernel(vcpu->kvm) &&
  2634. kvm_run->request_interrupt_window &&
  2635. !kvm_cpu_has_interrupt(vcpu)) {
  2636. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  2637. return 0;
  2638. }
  2639. return 1;
  2640. }
  2641. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2642. {
  2643. skip_emulated_instruction(vcpu);
  2644. return kvm_emulate_halt(vcpu);
  2645. }
  2646. static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2647. {
  2648. skip_emulated_instruction(vcpu);
  2649. kvm_emulate_hypercall(vcpu);
  2650. return 1;
  2651. }
  2652. static int handle_vmx_insn(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2653. {
  2654. kvm_queue_exception(vcpu, UD_VECTOR);
  2655. return 1;
  2656. }
  2657. static int handle_invlpg(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2658. {
  2659. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2660. kvm_mmu_invlpg(vcpu, exit_qualification);
  2661. skip_emulated_instruction(vcpu);
  2662. return 1;
  2663. }
  2664. static int handle_wbinvd(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2665. {
  2666. skip_emulated_instruction(vcpu);
  2667. /* TODO: Add support for VT-d/pass-through device */
  2668. return 1;
  2669. }
  2670. static int handle_apic_access(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2671. {
  2672. unsigned long exit_qualification;
  2673. enum emulation_result er;
  2674. unsigned long offset;
  2675. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2676. offset = exit_qualification & 0xffful;
  2677. er = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  2678. if (er != EMULATE_DONE) {
  2679. printk(KERN_ERR
  2680. "Fail to handle apic access vmexit! Offset is 0x%lx\n",
  2681. offset);
  2682. return -ENOEXEC;
  2683. }
  2684. return 1;
  2685. }
  2686. static int handle_task_switch(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2687. {
  2688. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2689. unsigned long exit_qualification;
  2690. u16 tss_selector;
  2691. int reason, type, idt_v;
  2692. idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  2693. type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
  2694. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2695. reason = (u32)exit_qualification >> 30;
  2696. if (reason == TASK_SWITCH_GATE && idt_v) {
  2697. switch (type) {
  2698. case INTR_TYPE_NMI_INTR:
  2699. vcpu->arch.nmi_injected = false;
  2700. if (cpu_has_virtual_nmis())
  2701. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  2702. GUEST_INTR_STATE_NMI);
  2703. break;
  2704. case INTR_TYPE_EXT_INTR:
  2705. case INTR_TYPE_SOFT_INTR:
  2706. kvm_clear_interrupt_queue(vcpu);
  2707. break;
  2708. case INTR_TYPE_HARD_EXCEPTION:
  2709. case INTR_TYPE_SOFT_EXCEPTION:
  2710. kvm_clear_exception_queue(vcpu);
  2711. break;
  2712. default:
  2713. break;
  2714. }
  2715. }
  2716. tss_selector = exit_qualification;
  2717. if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
  2718. type != INTR_TYPE_EXT_INTR &&
  2719. type != INTR_TYPE_NMI_INTR))
  2720. skip_emulated_instruction(vcpu);
  2721. if (!kvm_task_switch(vcpu, tss_selector, reason))
  2722. return 0;
  2723. /* clear all local breakpoint enable flags */
  2724. vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
  2725. /*
  2726. * TODO: What about debug traps on tss switch?
  2727. * Are we supposed to inject them and update dr6?
  2728. */
  2729. return 1;
  2730. }
  2731. static int handle_ept_violation(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2732. {
  2733. unsigned long exit_qualification;
  2734. gpa_t gpa;
  2735. int gla_validity;
  2736. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  2737. if (exit_qualification & (1 << 6)) {
  2738. printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
  2739. return -EINVAL;
  2740. }
  2741. gla_validity = (exit_qualification >> 7) & 0x3;
  2742. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  2743. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  2744. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  2745. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  2746. vmcs_readl(GUEST_LINEAR_ADDRESS));
  2747. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  2748. (long unsigned int)exit_qualification);
  2749. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2750. kvm_run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
  2751. return 0;
  2752. }
  2753. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  2754. trace_kvm_page_fault(gpa, exit_qualification);
  2755. return kvm_mmu_page_fault(vcpu, gpa & PAGE_MASK, 0);
  2756. }
  2757. static u64 ept_rsvd_mask(u64 spte, int level)
  2758. {
  2759. int i;
  2760. u64 mask = 0;
  2761. for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
  2762. mask |= (1ULL << i);
  2763. if (level > 2)
  2764. /* bits 7:3 reserved */
  2765. mask |= 0xf8;
  2766. else if (level == 2) {
  2767. if (spte & (1ULL << 7))
  2768. /* 2MB ref, bits 20:12 reserved */
  2769. mask |= 0x1ff000;
  2770. else
  2771. /* bits 6:3 reserved */
  2772. mask |= 0x78;
  2773. }
  2774. return mask;
  2775. }
  2776. static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
  2777. int level)
  2778. {
  2779. printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
  2780. /* 010b (write-only) */
  2781. WARN_ON((spte & 0x7) == 0x2);
  2782. /* 110b (write/execute) */
  2783. WARN_ON((spte & 0x7) == 0x6);
  2784. /* 100b (execute-only) and value not supported by logical processor */
  2785. if (!cpu_has_vmx_ept_execute_only())
  2786. WARN_ON((spte & 0x7) == 0x4);
  2787. /* not 000b */
  2788. if ((spte & 0x7)) {
  2789. u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
  2790. if (rsvd_bits != 0) {
  2791. printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
  2792. __func__, rsvd_bits);
  2793. WARN_ON(1);
  2794. }
  2795. if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
  2796. u64 ept_mem_type = (spte & 0x38) >> 3;
  2797. if (ept_mem_type == 2 || ept_mem_type == 3 ||
  2798. ept_mem_type == 7) {
  2799. printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
  2800. __func__, ept_mem_type);
  2801. WARN_ON(1);
  2802. }
  2803. }
  2804. }
  2805. }
  2806. static int handle_ept_misconfig(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2807. {
  2808. u64 sptes[4];
  2809. int nr_sptes, i;
  2810. gpa_t gpa;
  2811. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  2812. printk(KERN_ERR "EPT: Misconfiguration.\n");
  2813. printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
  2814. nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
  2815. for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
  2816. ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
  2817. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2818. kvm_run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
  2819. return 0;
  2820. }
  2821. static int handle_nmi_window(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  2822. {
  2823. u32 cpu_based_vm_exec_control;
  2824. /* clear pending NMI */
  2825. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  2826. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  2827. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  2828. ++vcpu->stat.nmi_window_exits;
  2829. return 1;
  2830. }
  2831. static void handle_invalid_guest_state(struct kvm_vcpu *vcpu,
  2832. struct kvm_run *kvm_run)
  2833. {
  2834. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2835. enum emulation_result err = EMULATE_DONE;
  2836. local_irq_enable();
  2837. preempt_enable();
  2838. while (!guest_state_valid(vcpu)) {
  2839. err = emulate_instruction(vcpu, kvm_run, 0, 0, 0);
  2840. if (err == EMULATE_DO_MMIO)
  2841. break;
  2842. if (err != EMULATE_DONE) {
  2843. kvm_report_emulation_failure(vcpu, "emulation failure");
  2844. break;
  2845. }
  2846. if (signal_pending(current))
  2847. break;
  2848. if (need_resched())
  2849. schedule();
  2850. }
  2851. preempt_disable();
  2852. local_irq_disable();
  2853. vmx->invalid_state_emulation_result = err;
  2854. }
  2855. /*
  2856. * The exit handlers return 1 if the exit was handled fully and guest execution
  2857. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  2858. * to be done to userspace and return 0.
  2859. */
  2860. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  2861. struct kvm_run *kvm_run) = {
  2862. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  2863. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  2864. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  2865. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  2866. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  2867. [EXIT_REASON_CR_ACCESS] = handle_cr,
  2868. [EXIT_REASON_DR_ACCESS] = handle_dr,
  2869. [EXIT_REASON_CPUID] = handle_cpuid,
  2870. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  2871. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  2872. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  2873. [EXIT_REASON_HLT] = handle_halt,
  2874. [EXIT_REASON_INVLPG] = handle_invlpg,
  2875. [EXIT_REASON_VMCALL] = handle_vmcall,
  2876. [EXIT_REASON_VMCLEAR] = handle_vmx_insn,
  2877. [EXIT_REASON_VMLAUNCH] = handle_vmx_insn,
  2878. [EXIT_REASON_VMPTRLD] = handle_vmx_insn,
  2879. [EXIT_REASON_VMPTRST] = handle_vmx_insn,
  2880. [EXIT_REASON_VMREAD] = handle_vmx_insn,
  2881. [EXIT_REASON_VMRESUME] = handle_vmx_insn,
  2882. [EXIT_REASON_VMWRITE] = handle_vmx_insn,
  2883. [EXIT_REASON_VMOFF] = handle_vmx_insn,
  2884. [EXIT_REASON_VMON] = handle_vmx_insn,
  2885. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  2886. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  2887. [EXIT_REASON_WBINVD] = handle_wbinvd,
  2888. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  2889. [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
  2890. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  2891. [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
  2892. };
  2893. static const int kvm_vmx_max_exit_handlers =
  2894. ARRAY_SIZE(kvm_vmx_exit_handlers);
  2895. /*
  2896. * The guest has exited. See if we can fix it or if we need userspace
  2897. * assistance.
  2898. */
  2899. static int vmx_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  2900. {
  2901. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2902. u32 exit_reason = vmx->exit_reason;
  2903. u32 vectoring_info = vmx->idt_vectoring_info;
  2904. trace_kvm_exit(exit_reason, kvm_rip_read(vcpu));
  2905. /* If we need to emulate an MMIO from handle_invalid_guest_state
  2906. * we just return 0 */
  2907. if (vmx->emulation_required && emulate_invalid_guest_state) {
  2908. if (guest_state_valid(vcpu))
  2909. vmx->emulation_required = 0;
  2910. return vmx->invalid_state_emulation_result != EMULATE_DO_MMIO;
  2911. }
  2912. /* Access CR3 don't cause VMExit in paging mode, so we need
  2913. * to sync with guest real CR3. */
  2914. if (enable_ept && is_paging(vcpu))
  2915. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  2916. if (unlikely(vmx->fail)) {
  2917. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  2918. kvm_run->fail_entry.hardware_entry_failure_reason
  2919. = vmcs_read32(VM_INSTRUCTION_ERROR);
  2920. return 0;
  2921. }
  2922. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  2923. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  2924. exit_reason != EXIT_REASON_EPT_VIOLATION &&
  2925. exit_reason != EXIT_REASON_TASK_SWITCH))
  2926. printk(KERN_WARNING "%s: unexpected, valid vectoring info "
  2927. "(0x%x) and exit reason is 0x%x\n",
  2928. __func__, vectoring_info, exit_reason);
  2929. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked)) {
  2930. if (vmx_interrupt_allowed(vcpu)) {
  2931. vmx->soft_vnmi_blocked = 0;
  2932. } else if (vmx->vnmi_blocked_time > 1000000000LL &&
  2933. vcpu->arch.nmi_pending) {
  2934. /*
  2935. * This CPU don't support us in finding the end of an
  2936. * NMI-blocked window if the guest runs with IRQs
  2937. * disabled. So we pull the trigger after 1 s of
  2938. * futile waiting, but inform the user about this.
  2939. */
  2940. printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
  2941. "state on VCPU %d after 1 s timeout\n",
  2942. __func__, vcpu->vcpu_id);
  2943. vmx->soft_vnmi_blocked = 0;
  2944. }
  2945. }
  2946. if (exit_reason < kvm_vmx_max_exit_handlers
  2947. && kvm_vmx_exit_handlers[exit_reason])
  2948. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  2949. else {
  2950. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  2951. kvm_run->hw.hardware_exit_reason = exit_reason;
  2952. }
  2953. return 0;
  2954. }
  2955. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  2956. {
  2957. if (irr == -1 || tpr < irr) {
  2958. vmcs_write32(TPR_THRESHOLD, 0);
  2959. return;
  2960. }
  2961. vmcs_write32(TPR_THRESHOLD, irr);
  2962. }
  2963. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  2964. {
  2965. u32 exit_intr_info;
  2966. u32 idt_vectoring_info = vmx->idt_vectoring_info;
  2967. bool unblock_nmi;
  2968. u8 vector;
  2969. int type;
  2970. bool idtv_info_valid;
  2971. exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  2972. vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
  2973. /* Handle machine checks before interrupts are enabled */
  2974. if ((vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY)
  2975. || (vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI
  2976. && is_machine_check(exit_intr_info)))
  2977. kvm_machine_check();
  2978. /* We need to handle NMIs before interrupts are enabled */
  2979. if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
  2980. (exit_intr_info & INTR_INFO_VALID_MASK))
  2981. asm("int $2");
  2982. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  2983. if (cpu_has_virtual_nmis()) {
  2984. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  2985. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  2986. /*
  2987. * SDM 3: 27.7.1.2 (September 2008)
  2988. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  2989. * a guest IRET fault.
  2990. * SDM 3: 23.2.2 (September 2008)
  2991. * Bit 12 is undefined in any of the following cases:
  2992. * If the VM exit sets the valid bit in the IDT-vectoring
  2993. * information field.
  2994. * If the VM exit is due to a double fault.
  2995. */
  2996. if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
  2997. vector != DF_VECTOR && !idtv_info_valid)
  2998. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  2999. GUEST_INTR_STATE_NMI);
  3000. } else if (unlikely(vmx->soft_vnmi_blocked))
  3001. vmx->vnmi_blocked_time +=
  3002. ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
  3003. vmx->vcpu.arch.nmi_injected = false;
  3004. kvm_clear_exception_queue(&vmx->vcpu);
  3005. kvm_clear_interrupt_queue(&vmx->vcpu);
  3006. if (!idtv_info_valid)
  3007. return;
  3008. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  3009. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  3010. switch (type) {
  3011. case INTR_TYPE_NMI_INTR:
  3012. vmx->vcpu.arch.nmi_injected = true;
  3013. /*
  3014. * SDM 3: 27.7.1.2 (September 2008)
  3015. * Clear bit "block by NMI" before VM entry if a NMI
  3016. * delivery faulted.
  3017. */
  3018. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  3019. GUEST_INTR_STATE_NMI);
  3020. break;
  3021. case INTR_TYPE_SOFT_EXCEPTION:
  3022. vmx->vcpu.arch.event_exit_inst_len =
  3023. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3024. /* fall through */
  3025. case INTR_TYPE_HARD_EXCEPTION:
  3026. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  3027. u32 err = vmcs_read32(IDT_VECTORING_ERROR_CODE);
  3028. kvm_queue_exception_e(&vmx->vcpu, vector, err);
  3029. } else
  3030. kvm_queue_exception(&vmx->vcpu, vector);
  3031. break;
  3032. case INTR_TYPE_SOFT_INTR:
  3033. vmx->vcpu.arch.event_exit_inst_len =
  3034. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3035. /* fall through */
  3036. case INTR_TYPE_EXT_INTR:
  3037. kvm_queue_interrupt(&vmx->vcpu, vector,
  3038. type == INTR_TYPE_SOFT_INTR);
  3039. break;
  3040. default:
  3041. break;
  3042. }
  3043. }
  3044. /*
  3045. * Failure to inject an interrupt should give us the information
  3046. * in IDT_VECTORING_INFO_FIELD. However, if the failure occurs
  3047. * when fetching the interrupt redirection bitmap in the real-mode
  3048. * tss, this doesn't happen. So we do it ourselves.
  3049. */
  3050. static void fixup_rmode_irq(struct vcpu_vmx *vmx)
  3051. {
  3052. vmx->rmode.irq.pending = 0;
  3053. if (kvm_rip_read(&vmx->vcpu) + 1 != vmx->rmode.irq.rip)
  3054. return;
  3055. kvm_rip_write(&vmx->vcpu, vmx->rmode.irq.rip);
  3056. if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
  3057. vmx->idt_vectoring_info &= ~VECTORING_INFO_TYPE_MASK;
  3058. vmx->idt_vectoring_info |= INTR_TYPE_EXT_INTR;
  3059. return;
  3060. }
  3061. vmx->idt_vectoring_info =
  3062. VECTORING_INFO_VALID_MASK
  3063. | INTR_TYPE_EXT_INTR
  3064. | vmx->rmode.irq.vector;
  3065. }
  3066. #ifdef CONFIG_X86_64
  3067. #define R "r"
  3068. #define Q "q"
  3069. #else
  3070. #define R "e"
  3071. #define Q "l"
  3072. #endif
  3073. static void vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  3074. {
  3075. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3076. if (enable_ept && is_paging(vcpu)) {
  3077. vmcs_writel(GUEST_CR3, vcpu->arch.cr3);
  3078. ept_load_pdptrs(vcpu);
  3079. }
  3080. /* Record the guest's net vcpu time for enforced NMI injections. */
  3081. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
  3082. vmx->entry_time = ktime_get();
  3083. /* Handle invalid guest state instead of entering VMX */
  3084. if (vmx->emulation_required && emulate_invalid_guest_state) {
  3085. handle_invalid_guest_state(vcpu, kvm_run);
  3086. return;
  3087. }
  3088. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  3089. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  3090. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  3091. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  3092. /* When single-stepping over STI and MOV SS, we must clear the
  3093. * corresponding interruptibility bits in the guest state. Otherwise
  3094. * vmentry fails as it then expects bit 14 (BS) in pending debug
  3095. * exceptions being set, but that's not correct for the guest debugging
  3096. * case. */
  3097. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  3098. vmx_set_interrupt_shadow(vcpu, 0);
  3099. /*
  3100. * Loading guest fpu may have cleared host cr0.ts
  3101. */
  3102. vmcs_writel(HOST_CR0, read_cr0());
  3103. if (vcpu->arch.switch_db_regs)
  3104. set_debugreg(vcpu->arch.dr6, 6);
  3105. asm(
  3106. /* Store host registers */
  3107. "push %%"R"dx; push %%"R"bp;"
  3108. "push %%"R"cx \n\t"
  3109. "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
  3110. "je 1f \n\t"
  3111. "mov %%"R"sp, %c[host_rsp](%0) \n\t"
  3112. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  3113. "1: \n\t"
  3114. /* Reload cr2 if changed */
  3115. "mov %c[cr2](%0), %%"R"ax \n\t"
  3116. "mov %%cr2, %%"R"dx \n\t"
  3117. "cmp %%"R"ax, %%"R"dx \n\t"
  3118. "je 2f \n\t"
  3119. "mov %%"R"ax, %%cr2 \n\t"
  3120. "2: \n\t"
  3121. /* Check if vmlaunch of vmresume is needed */
  3122. "cmpl $0, %c[launched](%0) \n\t"
  3123. /* Load guest registers. Don't clobber flags. */
  3124. "mov %c[rax](%0), %%"R"ax \n\t"
  3125. "mov %c[rbx](%0), %%"R"bx \n\t"
  3126. "mov %c[rdx](%0), %%"R"dx \n\t"
  3127. "mov %c[rsi](%0), %%"R"si \n\t"
  3128. "mov %c[rdi](%0), %%"R"di \n\t"
  3129. "mov %c[rbp](%0), %%"R"bp \n\t"
  3130. #ifdef CONFIG_X86_64
  3131. "mov %c[r8](%0), %%r8 \n\t"
  3132. "mov %c[r9](%0), %%r9 \n\t"
  3133. "mov %c[r10](%0), %%r10 \n\t"
  3134. "mov %c[r11](%0), %%r11 \n\t"
  3135. "mov %c[r12](%0), %%r12 \n\t"
  3136. "mov %c[r13](%0), %%r13 \n\t"
  3137. "mov %c[r14](%0), %%r14 \n\t"
  3138. "mov %c[r15](%0), %%r15 \n\t"
  3139. #endif
  3140. "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
  3141. /* Enter guest mode */
  3142. "jne .Llaunched \n\t"
  3143. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  3144. "jmp .Lkvm_vmx_return \n\t"
  3145. ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
  3146. ".Lkvm_vmx_return: "
  3147. /* Save guest registers, load host registers, keep flags */
  3148. "xchg %0, (%%"R"sp) \n\t"
  3149. "mov %%"R"ax, %c[rax](%0) \n\t"
  3150. "mov %%"R"bx, %c[rbx](%0) \n\t"
  3151. "push"Q" (%%"R"sp); pop"Q" %c[rcx](%0) \n\t"
  3152. "mov %%"R"dx, %c[rdx](%0) \n\t"
  3153. "mov %%"R"si, %c[rsi](%0) \n\t"
  3154. "mov %%"R"di, %c[rdi](%0) \n\t"
  3155. "mov %%"R"bp, %c[rbp](%0) \n\t"
  3156. #ifdef CONFIG_X86_64
  3157. "mov %%r8, %c[r8](%0) \n\t"
  3158. "mov %%r9, %c[r9](%0) \n\t"
  3159. "mov %%r10, %c[r10](%0) \n\t"
  3160. "mov %%r11, %c[r11](%0) \n\t"
  3161. "mov %%r12, %c[r12](%0) \n\t"
  3162. "mov %%r13, %c[r13](%0) \n\t"
  3163. "mov %%r14, %c[r14](%0) \n\t"
  3164. "mov %%r15, %c[r15](%0) \n\t"
  3165. #endif
  3166. "mov %%cr2, %%"R"ax \n\t"
  3167. "mov %%"R"ax, %c[cr2](%0) \n\t"
  3168. "pop %%"R"bp; pop %%"R"bp; pop %%"R"dx \n\t"
  3169. "setbe %c[fail](%0) \n\t"
  3170. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  3171. [launched]"i"(offsetof(struct vcpu_vmx, launched)),
  3172. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  3173. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  3174. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  3175. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  3176. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  3177. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  3178. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  3179. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  3180. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  3181. #ifdef CONFIG_X86_64
  3182. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  3183. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  3184. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  3185. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  3186. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  3187. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  3188. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  3189. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  3190. #endif
  3191. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2))
  3192. : "cc", "memory"
  3193. , R"bx", R"di", R"si"
  3194. #ifdef CONFIG_X86_64
  3195. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  3196. #endif
  3197. );
  3198. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
  3199. | (1 << VCPU_EXREG_PDPTR));
  3200. vcpu->arch.regs_dirty = 0;
  3201. if (vcpu->arch.switch_db_regs)
  3202. get_debugreg(vcpu->arch.dr6, 6);
  3203. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  3204. if (vmx->rmode.irq.pending)
  3205. fixup_rmode_irq(vmx);
  3206. asm("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  3207. vmx->launched = 1;
  3208. vmx_complete_interrupts(vmx);
  3209. }
  3210. #undef R
  3211. #undef Q
  3212. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  3213. {
  3214. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3215. if (vmx->vmcs) {
  3216. vcpu_clear(vmx);
  3217. free_vmcs(vmx->vmcs);
  3218. vmx->vmcs = NULL;
  3219. }
  3220. }
  3221. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  3222. {
  3223. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3224. spin_lock(&vmx_vpid_lock);
  3225. if (vmx->vpid != 0)
  3226. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  3227. spin_unlock(&vmx_vpid_lock);
  3228. vmx_free_vmcs(vcpu);
  3229. kfree(vmx->host_msrs);
  3230. kfree(vmx->guest_msrs);
  3231. kvm_vcpu_uninit(vcpu);
  3232. kmem_cache_free(kvm_vcpu_cache, vmx);
  3233. }
  3234. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  3235. {
  3236. int err;
  3237. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  3238. int cpu;
  3239. if (!vmx)
  3240. return ERR_PTR(-ENOMEM);
  3241. allocate_vpid(vmx);
  3242. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  3243. if (err)
  3244. goto free_vcpu;
  3245. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  3246. if (!vmx->guest_msrs) {
  3247. err = -ENOMEM;
  3248. goto uninit_vcpu;
  3249. }
  3250. vmx->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  3251. if (!vmx->host_msrs)
  3252. goto free_guest_msrs;
  3253. vmx->vmcs = alloc_vmcs();
  3254. if (!vmx->vmcs)
  3255. goto free_msrs;
  3256. vmcs_clear(vmx->vmcs);
  3257. cpu = get_cpu();
  3258. vmx_vcpu_load(&vmx->vcpu, cpu);
  3259. err = vmx_vcpu_setup(vmx);
  3260. vmx_vcpu_put(&vmx->vcpu);
  3261. put_cpu();
  3262. if (err)
  3263. goto free_vmcs;
  3264. if (vm_need_virtualize_apic_accesses(kvm))
  3265. if (alloc_apic_access_page(kvm) != 0)
  3266. goto free_vmcs;
  3267. if (enable_ept) {
  3268. if (!kvm->arch.ept_identity_map_addr)
  3269. kvm->arch.ept_identity_map_addr =
  3270. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  3271. if (alloc_identity_pagetable(kvm) != 0)
  3272. goto free_vmcs;
  3273. }
  3274. return &vmx->vcpu;
  3275. free_vmcs:
  3276. free_vmcs(vmx->vmcs);
  3277. free_msrs:
  3278. kfree(vmx->host_msrs);
  3279. free_guest_msrs:
  3280. kfree(vmx->guest_msrs);
  3281. uninit_vcpu:
  3282. kvm_vcpu_uninit(&vmx->vcpu);
  3283. free_vcpu:
  3284. kmem_cache_free(kvm_vcpu_cache, vmx);
  3285. return ERR_PTR(err);
  3286. }
  3287. static void __init vmx_check_processor_compat(void *rtn)
  3288. {
  3289. struct vmcs_config vmcs_conf;
  3290. *(int *)rtn = 0;
  3291. if (setup_vmcs_config(&vmcs_conf) < 0)
  3292. *(int *)rtn = -EIO;
  3293. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  3294. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  3295. smp_processor_id());
  3296. *(int *)rtn = -EIO;
  3297. }
  3298. }
  3299. static int get_ept_level(void)
  3300. {
  3301. return VMX_EPT_DEFAULT_GAW + 1;
  3302. }
  3303. static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  3304. {
  3305. u64 ret;
  3306. /* For VT-d and EPT combination
  3307. * 1. MMIO: always map as UC
  3308. * 2. EPT with VT-d:
  3309. * a. VT-d without snooping control feature: can't guarantee the
  3310. * result, try to trust guest.
  3311. * b. VT-d with snooping control feature: snooping control feature of
  3312. * VT-d engine can guarantee the cache correctness. Just set it
  3313. * to WB to keep consistent with host. So the same as item 3.
  3314. * 3. EPT without VT-d: always map as WB and set IGMT=1 to keep
  3315. * consistent with host MTRR
  3316. */
  3317. if (is_mmio)
  3318. ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
  3319. else if (vcpu->kvm->arch.iommu_domain &&
  3320. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
  3321. ret = kvm_get_guest_memory_type(vcpu, gfn) <<
  3322. VMX_EPT_MT_EPTE_SHIFT;
  3323. else
  3324. ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
  3325. | VMX_EPT_IGMT_BIT;
  3326. return ret;
  3327. }
  3328. static const struct trace_print_flags vmx_exit_reasons_str[] = {
  3329. { EXIT_REASON_EXCEPTION_NMI, "exception" },
  3330. { EXIT_REASON_EXTERNAL_INTERRUPT, "ext_irq" },
  3331. { EXIT_REASON_TRIPLE_FAULT, "triple_fault" },
  3332. { EXIT_REASON_NMI_WINDOW, "nmi_window" },
  3333. { EXIT_REASON_IO_INSTRUCTION, "io_instruction" },
  3334. { EXIT_REASON_CR_ACCESS, "cr_access" },
  3335. { EXIT_REASON_DR_ACCESS, "dr_access" },
  3336. { EXIT_REASON_CPUID, "cpuid" },
  3337. { EXIT_REASON_MSR_READ, "rdmsr" },
  3338. { EXIT_REASON_MSR_WRITE, "wrmsr" },
  3339. { EXIT_REASON_PENDING_INTERRUPT, "interrupt_window" },
  3340. { EXIT_REASON_HLT, "halt" },
  3341. { EXIT_REASON_INVLPG, "invlpg" },
  3342. { EXIT_REASON_VMCALL, "hypercall" },
  3343. { EXIT_REASON_TPR_BELOW_THRESHOLD, "tpr_below_thres" },
  3344. { EXIT_REASON_APIC_ACCESS, "apic_access" },
  3345. { EXIT_REASON_WBINVD, "wbinvd" },
  3346. { EXIT_REASON_TASK_SWITCH, "task_switch" },
  3347. { EXIT_REASON_EPT_VIOLATION, "ept_violation" },
  3348. { -1, NULL }
  3349. };
  3350. static bool vmx_gb_page_enable(void)
  3351. {
  3352. return false;
  3353. }
  3354. static struct kvm_x86_ops vmx_x86_ops = {
  3355. .cpu_has_kvm_support = cpu_has_kvm_support,
  3356. .disabled_by_bios = vmx_disabled_by_bios,
  3357. .hardware_setup = hardware_setup,
  3358. .hardware_unsetup = hardware_unsetup,
  3359. .check_processor_compatibility = vmx_check_processor_compat,
  3360. .hardware_enable = hardware_enable,
  3361. .hardware_disable = hardware_disable,
  3362. .cpu_has_accelerated_tpr = report_flexpriority,
  3363. .vcpu_create = vmx_create_vcpu,
  3364. .vcpu_free = vmx_free_vcpu,
  3365. .vcpu_reset = vmx_vcpu_reset,
  3366. .prepare_guest_switch = vmx_save_host_state,
  3367. .vcpu_load = vmx_vcpu_load,
  3368. .vcpu_put = vmx_vcpu_put,
  3369. .set_guest_debug = set_guest_debug,
  3370. .get_msr = vmx_get_msr,
  3371. .set_msr = vmx_set_msr,
  3372. .get_segment_base = vmx_get_segment_base,
  3373. .get_segment = vmx_get_segment,
  3374. .set_segment = vmx_set_segment,
  3375. .get_cpl = vmx_get_cpl,
  3376. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  3377. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  3378. .set_cr0 = vmx_set_cr0,
  3379. .set_cr3 = vmx_set_cr3,
  3380. .set_cr4 = vmx_set_cr4,
  3381. .set_efer = vmx_set_efer,
  3382. .get_idt = vmx_get_idt,
  3383. .set_idt = vmx_set_idt,
  3384. .get_gdt = vmx_get_gdt,
  3385. .set_gdt = vmx_set_gdt,
  3386. .cache_reg = vmx_cache_reg,
  3387. .get_rflags = vmx_get_rflags,
  3388. .set_rflags = vmx_set_rflags,
  3389. .tlb_flush = vmx_flush_tlb,
  3390. .run = vmx_vcpu_run,
  3391. .handle_exit = vmx_handle_exit,
  3392. .skip_emulated_instruction = skip_emulated_instruction,
  3393. .set_interrupt_shadow = vmx_set_interrupt_shadow,
  3394. .get_interrupt_shadow = vmx_get_interrupt_shadow,
  3395. .patch_hypercall = vmx_patch_hypercall,
  3396. .set_irq = vmx_inject_irq,
  3397. .set_nmi = vmx_inject_nmi,
  3398. .queue_exception = vmx_queue_exception,
  3399. .interrupt_allowed = vmx_interrupt_allowed,
  3400. .nmi_allowed = vmx_nmi_allowed,
  3401. .enable_nmi_window = enable_nmi_window,
  3402. .enable_irq_window = enable_irq_window,
  3403. .update_cr8_intercept = update_cr8_intercept,
  3404. .set_tss_addr = vmx_set_tss_addr,
  3405. .get_tdp_level = get_ept_level,
  3406. .get_mt_mask = vmx_get_mt_mask,
  3407. .exit_reasons_str = vmx_exit_reasons_str,
  3408. .gb_page_enable = vmx_gb_page_enable,
  3409. };
  3410. static int __init vmx_init(void)
  3411. {
  3412. int r;
  3413. vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
  3414. if (!vmx_io_bitmap_a)
  3415. return -ENOMEM;
  3416. vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
  3417. if (!vmx_io_bitmap_b) {
  3418. r = -ENOMEM;
  3419. goto out;
  3420. }
  3421. vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
  3422. if (!vmx_msr_bitmap_legacy) {
  3423. r = -ENOMEM;
  3424. goto out1;
  3425. }
  3426. vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
  3427. if (!vmx_msr_bitmap_longmode) {
  3428. r = -ENOMEM;
  3429. goto out2;
  3430. }
  3431. /*
  3432. * Allow direct access to the PC debug port (it is often used for I/O
  3433. * delays, but the vmexits simply slow things down).
  3434. */
  3435. memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
  3436. clear_bit(0x80, vmx_io_bitmap_a);
  3437. memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
  3438. memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
  3439. memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
  3440. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  3441. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx), THIS_MODULE);
  3442. if (r)
  3443. goto out3;
  3444. vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
  3445. vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
  3446. vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
  3447. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
  3448. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
  3449. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
  3450. if (enable_ept) {
  3451. bypass_guest_pf = 0;
  3452. kvm_mmu_set_base_ptes(VMX_EPT_READABLE_MASK |
  3453. VMX_EPT_WRITABLE_MASK);
  3454. kvm_mmu_set_mask_ptes(0ull, 0ull, 0ull, 0ull,
  3455. VMX_EPT_EXECUTABLE_MASK);
  3456. kvm_enable_tdp();
  3457. } else
  3458. kvm_disable_tdp();
  3459. if (bypass_guest_pf)
  3460. kvm_mmu_set_nonpresent_ptes(~0xffeull, 0ull);
  3461. ept_sync_global();
  3462. return 0;
  3463. out3:
  3464. free_page((unsigned long)vmx_msr_bitmap_longmode);
  3465. out2:
  3466. free_page((unsigned long)vmx_msr_bitmap_legacy);
  3467. out1:
  3468. free_page((unsigned long)vmx_io_bitmap_b);
  3469. out:
  3470. free_page((unsigned long)vmx_io_bitmap_a);
  3471. return r;
  3472. }
  3473. static void __exit vmx_exit(void)
  3474. {
  3475. free_page((unsigned long)vmx_msr_bitmap_legacy);
  3476. free_page((unsigned long)vmx_msr_bitmap_longmode);
  3477. free_page((unsigned long)vmx_io_bitmap_b);
  3478. free_page((unsigned long)vmx_io_bitmap_a);
  3479. kvm_exit();
  3480. }
  3481. module_init(vmx_init)
  3482. module_exit(vmx_exit)