emulate.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "mmu.h" /* for is_long_mode() */
  34. /*
  35. * Opcode effective-address decode tables.
  36. * Note that we only emulate instructions that have at least one memory
  37. * operand (excluding implicit stack references). We assume that stack
  38. * references and instruction fetches will never occur in special memory
  39. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  40. * not be handled.
  41. */
  42. /* Operand sizes: 8-bit operands or specified/overridden size. */
  43. #define ByteOp (1<<0) /* 8-bit operands. */
  44. /* Destination operand type. */
  45. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  46. #define DstReg (2<<1) /* Register operand. */
  47. #define DstMem (3<<1) /* Memory operand. */
  48. #define DstAcc (4<<1) /* Destination Accumulator */
  49. #define DstMask (7<<1)
  50. /* Source operand type. */
  51. #define SrcNone (0<<4) /* No source operand. */
  52. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  53. #define SrcReg (1<<4) /* Register operand. */
  54. #define SrcMem (2<<4) /* Memory operand. */
  55. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  56. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  57. #define SrcImm (5<<4) /* Immediate operand. */
  58. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  59. #define SrcOne (7<<4) /* Implied '1' */
  60. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  61. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  62. #define SrcMask (0xf<<4)
  63. /* Generic ModRM decode. */
  64. #define ModRM (1<<8)
  65. /* Destination is only written; never read. */
  66. #define Mov (1<<9)
  67. #define BitOp (1<<10)
  68. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  69. #define String (1<<12) /* String instruction (rep capable) */
  70. #define Stack (1<<13) /* Stack instruction (push/pop) */
  71. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  72. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  73. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  74. /* Source 2 operand type */
  75. #define Src2None (0<<29)
  76. #define Src2CL (1<<29)
  77. #define Src2ImmByte (2<<29)
  78. #define Src2One (3<<29)
  79. #define Src2Imm16 (4<<29)
  80. #define Src2Mask (7<<29)
  81. enum {
  82. Group1_80, Group1_81, Group1_82, Group1_83,
  83. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  84. };
  85. static u32 opcode_table[256] = {
  86. /* 0x00 - 0x07 */
  87. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  88. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  89. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm, 0, 0,
  90. /* 0x08 - 0x0F */
  91. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  92. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  93. 0, 0, 0, 0,
  94. /* 0x10 - 0x17 */
  95. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  96. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  97. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm, 0, 0,
  98. /* 0x18 - 0x1F */
  99. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  100. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  101. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm, 0, 0,
  102. /* 0x20 - 0x27 */
  103. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  104. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  105. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  106. /* 0x28 - 0x2F */
  107. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  108. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  109. 0, 0, 0, 0,
  110. /* 0x30 - 0x37 */
  111. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  112. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  113. 0, 0, 0, 0,
  114. /* 0x38 - 0x3F */
  115. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  116. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  117. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  118. 0, 0,
  119. /* 0x40 - 0x47 */
  120. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  121. /* 0x48 - 0x4F */
  122. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  123. /* 0x50 - 0x57 */
  124. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  125. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  126. /* 0x58 - 0x5F */
  127. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  128. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  129. /* 0x60 - 0x67 */
  130. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  131. 0, 0, 0, 0,
  132. /* 0x68 - 0x6F */
  133. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  134. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  135. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  136. /* 0x70 - 0x77 */
  137. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  138. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  139. /* 0x78 - 0x7F */
  140. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  141. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  142. /* 0x80 - 0x87 */
  143. Group | Group1_80, Group | Group1_81,
  144. Group | Group1_82, Group | Group1_83,
  145. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  146. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  147. /* 0x88 - 0x8F */
  148. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  149. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  150. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  151. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  152. /* 0x90 - 0x97 */
  153. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  154. /* 0x98 - 0x9F */
  155. 0, 0, SrcImm | Src2Imm16, 0,
  156. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  157. /* 0xA0 - 0xA7 */
  158. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  159. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  160. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  161. ByteOp | ImplicitOps | String, ImplicitOps | String,
  162. /* 0xA8 - 0xAF */
  163. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  164. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  165. ByteOp | ImplicitOps | String, ImplicitOps | String,
  166. /* 0xB0 - 0xB7 */
  167. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  168. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  169. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  170. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  171. /* 0xB8 - 0xBF */
  172. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  173. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  174. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  175. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  176. /* 0xC0 - 0xC7 */
  177. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  178. 0, ImplicitOps | Stack, 0, 0,
  179. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  180. /* 0xC8 - 0xCF */
  181. 0, 0, 0, ImplicitOps | Stack,
  182. ImplicitOps, SrcImmByte, ImplicitOps, ImplicitOps,
  183. /* 0xD0 - 0xD7 */
  184. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  185. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  186. 0, 0, 0, 0,
  187. /* 0xD8 - 0xDF */
  188. 0, 0, 0, 0, 0, 0, 0, 0,
  189. /* 0xE0 - 0xE7 */
  190. 0, 0, 0, 0,
  191. ByteOp | SrcImmUByte, SrcImmUByte,
  192. ByteOp | SrcImmUByte, SrcImmUByte,
  193. /* 0xE8 - 0xEF */
  194. SrcImm | Stack, SrcImm | ImplicitOps,
  195. SrcImmU | Src2Imm16, SrcImmByte | ImplicitOps,
  196. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  197. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  198. /* 0xF0 - 0xF7 */
  199. 0, 0, 0, 0,
  200. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  201. /* 0xF8 - 0xFF */
  202. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  203. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  204. };
  205. static u32 twobyte_table[256] = {
  206. /* 0x00 - 0x0F */
  207. 0, Group | GroupDual | Group7, 0, 0, 0, ImplicitOps, ImplicitOps, 0,
  208. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  209. /* 0x10 - 0x1F */
  210. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  211. /* 0x20 - 0x2F */
  212. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  213. 0, 0, 0, 0, 0, 0, 0, 0,
  214. /* 0x30 - 0x3F */
  215. ImplicitOps, 0, ImplicitOps, 0,
  216. ImplicitOps, ImplicitOps, 0, 0,
  217. 0, 0, 0, 0, 0, 0, 0, 0,
  218. /* 0x40 - 0x47 */
  219. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  220. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  221. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  222. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  223. /* 0x48 - 0x4F */
  224. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  225. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  226. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  227. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  228. /* 0x50 - 0x5F */
  229. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  230. /* 0x60 - 0x6F */
  231. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  232. /* 0x70 - 0x7F */
  233. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  234. /* 0x80 - 0x8F */
  235. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  236. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  237. /* 0x90 - 0x9F */
  238. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  239. /* 0xA0 - 0xA7 */
  240. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp,
  241. DstMem | SrcReg | Src2ImmByte | ModRM,
  242. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  243. /* 0xA8 - 0xAF */
  244. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp,
  245. DstMem | SrcReg | Src2ImmByte | ModRM,
  246. DstMem | SrcReg | Src2CL | ModRM,
  247. ModRM, 0,
  248. /* 0xB0 - 0xB7 */
  249. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  250. DstMem | SrcReg | ModRM | BitOp,
  251. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  252. DstReg | SrcMem16 | ModRM | Mov,
  253. /* 0xB8 - 0xBF */
  254. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  255. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  256. DstReg | SrcMem16 | ModRM | Mov,
  257. /* 0xC0 - 0xCF */
  258. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  259. 0, 0, 0, 0, 0, 0, 0, 0,
  260. /* 0xD0 - 0xDF */
  261. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  262. /* 0xE0 - 0xEF */
  263. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  264. /* 0xF0 - 0xFF */
  265. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  266. };
  267. static u32 group_table[] = {
  268. [Group1_80*8] =
  269. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  270. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  271. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  272. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  273. [Group1_81*8] =
  274. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  275. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  276. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  277. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  278. [Group1_82*8] =
  279. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  280. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  281. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  282. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  283. [Group1_83*8] =
  284. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  285. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  286. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  287. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  288. [Group1A*8] =
  289. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  290. [Group3_Byte*8] =
  291. ByteOp | SrcImm | DstMem | ModRM, 0,
  292. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  293. 0, 0, 0, 0,
  294. [Group3*8] =
  295. DstMem | SrcImm | ModRM, 0,
  296. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  297. 0, 0, 0, 0,
  298. [Group4*8] =
  299. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  300. 0, 0, 0, 0, 0, 0,
  301. [Group5*8] =
  302. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  303. SrcMem | ModRM | Stack, 0,
  304. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  305. [Group7*8] =
  306. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  307. SrcNone | ModRM | DstMem | Mov, 0,
  308. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  309. };
  310. static u32 group2_table[] = {
  311. [Group7*8] =
  312. SrcNone | ModRM, 0, 0, SrcNone | ModRM,
  313. SrcNone | ModRM | DstMem | Mov, 0,
  314. SrcMem16 | ModRM | Mov, 0,
  315. };
  316. /* EFLAGS bit definitions. */
  317. #define EFLG_VM (1<<17)
  318. #define EFLG_RF (1<<16)
  319. #define EFLG_OF (1<<11)
  320. #define EFLG_DF (1<<10)
  321. #define EFLG_IF (1<<9)
  322. #define EFLG_SF (1<<7)
  323. #define EFLG_ZF (1<<6)
  324. #define EFLG_AF (1<<4)
  325. #define EFLG_PF (1<<2)
  326. #define EFLG_CF (1<<0)
  327. /*
  328. * Instruction emulation:
  329. * Most instructions are emulated directly via a fragment of inline assembly
  330. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  331. * any modified flags.
  332. */
  333. #if defined(CONFIG_X86_64)
  334. #define _LO32 "k" /* force 32-bit operand */
  335. #define _STK "%%rsp" /* stack pointer */
  336. #elif defined(__i386__)
  337. #define _LO32 "" /* force 32-bit operand */
  338. #define _STK "%%esp" /* stack pointer */
  339. #endif
  340. /*
  341. * These EFLAGS bits are restored from saved value during emulation, and
  342. * any changes are written back to the saved value after emulation.
  343. */
  344. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  345. /* Before executing instruction: restore necessary bits in EFLAGS. */
  346. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  347. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  348. "movl %"_sav",%"_LO32 _tmp"; " \
  349. "push %"_tmp"; " \
  350. "push %"_tmp"; " \
  351. "movl %"_msk",%"_LO32 _tmp"; " \
  352. "andl %"_LO32 _tmp",("_STK"); " \
  353. "pushf; " \
  354. "notl %"_LO32 _tmp"; " \
  355. "andl %"_LO32 _tmp",("_STK"); " \
  356. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  357. "pop %"_tmp"; " \
  358. "orl %"_LO32 _tmp",("_STK"); " \
  359. "popf; " \
  360. "pop %"_sav"; "
  361. /* After executing instruction: write-back necessary bits in EFLAGS. */
  362. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  363. /* _sav |= EFLAGS & _msk; */ \
  364. "pushf; " \
  365. "pop %"_tmp"; " \
  366. "andl %"_msk",%"_LO32 _tmp"; " \
  367. "orl %"_LO32 _tmp",%"_sav"; "
  368. #ifdef CONFIG_X86_64
  369. #define ON64(x) x
  370. #else
  371. #define ON64(x)
  372. #endif
  373. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  374. do { \
  375. __asm__ __volatile__ ( \
  376. _PRE_EFLAGS("0", "4", "2") \
  377. _op _suffix " %"_x"3,%1; " \
  378. _POST_EFLAGS("0", "4", "2") \
  379. : "=m" (_eflags), "=m" ((_dst).val), \
  380. "=&r" (_tmp) \
  381. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  382. } while (0)
  383. /* Raw emulation: instruction has two explicit operands. */
  384. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  385. do { \
  386. unsigned long _tmp; \
  387. \
  388. switch ((_dst).bytes) { \
  389. case 2: \
  390. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  391. break; \
  392. case 4: \
  393. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  394. break; \
  395. case 8: \
  396. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  397. break; \
  398. } \
  399. } while (0)
  400. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  401. do { \
  402. unsigned long _tmp; \
  403. switch ((_dst).bytes) { \
  404. case 1: \
  405. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  406. break; \
  407. default: \
  408. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  409. _wx, _wy, _lx, _ly, _qx, _qy); \
  410. break; \
  411. } \
  412. } while (0)
  413. /* Source operand is byte-sized and may be restricted to just %cl. */
  414. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  415. __emulate_2op(_op, _src, _dst, _eflags, \
  416. "b", "c", "b", "c", "b", "c", "b", "c")
  417. /* Source operand is byte, word, long or quad sized. */
  418. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  419. __emulate_2op(_op, _src, _dst, _eflags, \
  420. "b", "q", "w", "r", _LO32, "r", "", "r")
  421. /* Source operand is word, long or quad sized. */
  422. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  423. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  424. "w", "r", _LO32, "r", "", "r")
  425. /* Instruction has three operands and one operand is stored in ECX register */
  426. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  427. do { \
  428. unsigned long _tmp; \
  429. _type _clv = (_cl).val; \
  430. _type _srcv = (_src).val; \
  431. _type _dstv = (_dst).val; \
  432. \
  433. __asm__ __volatile__ ( \
  434. _PRE_EFLAGS("0", "5", "2") \
  435. _op _suffix " %4,%1 \n" \
  436. _POST_EFLAGS("0", "5", "2") \
  437. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  438. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  439. ); \
  440. \
  441. (_cl).val = (unsigned long) _clv; \
  442. (_src).val = (unsigned long) _srcv; \
  443. (_dst).val = (unsigned long) _dstv; \
  444. } while (0)
  445. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  446. do { \
  447. switch ((_dst).bytes) { \
  448. case 2: \
  449. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  450. "w", unsigned short); \
  451. break; \
  452. case 4: \
  453. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  454. "l", unsigned int); \
  455. break; \
  456. case 8: \
  457. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  458. "q", unsigned long)); \
  459. break; \
  460. } \
  461. } while (0)
  462. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  463. do { \
  464. unsigned long _tmp; \
  465. \
  466. __asm__ __volatile__ ( \
  467. _PRE_EFLAGS("0", "3", "2") \
  468. _op _suffix " %1; " \
  469. _POST_EFLAGS("0", "3", "2") \
  470. : "=m" (_eflags), "+m" ((_dst).val), \
  471. "=&r" (_tmp) \
  472. : "i" (EFLAGS_MASK)); \
  473. } while (0)
  474. /* Instruction has only one explicit operand (no source operand). */
  475. #define emulate_1op(_op, _dst, _eflags) \
  476. do { \
  477. switch ((_dst).bytes) { \
  478. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  479. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  480. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  481. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  482. } \
  483. } while (0)
  484. /* Fetch next part of the instruction being emulated. */
  485. #define insn_fetch(_type, _size, _eip) \
  486. ({ unsigned long _x; \
  487. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  488. if (rc != 0) \
  489. goto done; \
  490. (_eip) += (_size); \
  491. (_type)_x; \
  492. })
  493. static inline unsigned long ad_mask(struct decode_cache *c)
  494. {
  495. return (1UL << (c->ad_bytes << 3)) - 1;
  496. }
  497. /* Access/update address held in a register, based on addressing mode. */
  498. static inline unsigned long
  499. address_mask(struct decode_cache *c, unsigned long reg)
  500. {
  501. if (c->ad_bytes == sizeof(unsigned long))
  502. return reg;
  503. else
  504. return reg & ad_mask(c);
  505. }
  506. static inline unsigned long
  507. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  508. {
  509. return base + address_mask(c, reg);
  510. }
  511. static inline void
  512. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  513. {
  514. if (c->ad_bytes == sizeof(unsigned long))
  515. *reg += inc;
  516. else
  517. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  518. }
  519. static inline void jmp_rel(struct decode_cache *c, int rel)
  520. {
  521. register_address_increment(c, &c->eip, rel);
  522. }
  523. static void set_seg_override(struct decode_cache *c, int seg)
  524. {
  525. c->has_seg_override = true;
  526. c->seg_override = seg;
  527. }
  528. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  529. {
  530. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  531. return 0;
  532. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  533. }
  534. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  535. struct decode_cache *c)
  536. {
  537. if (!c->has_seg_override)
  538. return 0;
  539. return seg_base(ctxt, c->seg_override);
  540. }
  541. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  542. {
  543. return seg_base(ctxt, VCPU_SREG_ES);
  544. }
  545. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  546. {
  547. return seg_base(ctxt, VCPU_SREG_SS);
  548. }
  549. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  550. struct x86_emulate_ops *ops,
  551. unsigned long linear, u8 *dest)
  552. {
  553. struct fetch_cache *fc = &ctxt->decode.fetch;
  554. int rc;
  555. int size;
  556. if (linear < fc->start || linear >= fc->end) {
  557. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  558. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  559. if (rc)
  560. return rc;
  561. fc->start = linear;
  562. fc->end = linear + size;
  563. }
  564. *dest = fc->data[linear - fc->start];
  565. return 0;
  566. }
  567. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  568. struct x86_emulate_ops *ops,
  569. unsigned long eip, void *dest, unsigned size)
  570. {
  571. int rc = 0;
  572. eip += ctxt->cs_base;
  573. while (size--) {
  574. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  575. if (rc)
  576. return rc;
  577. }
  578. return 0;
  579. }
  580. /*
  581. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  582. * pointer into the block that addresses the relevant register.
  583. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  584. */
  585. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  586. int highbyte_regs)
  587. {
  588. void *p;
  589. p = &regs[modrm_reg];
  590. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  591. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  592. return p;
  593. }
  594. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  595. struct x86_emulate_ops *ops,
  596. void *ptr,
  597. u16 *size, unsigned long *address, int op_bytes)
  598. {
  599. int rc;
  600. if (op_bytes == 2)
  601. op_bytes = 3;
  602. *address = 0;
  603. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  604. ctxt->vcpu);
  605. if (rc)
  606. return rc;
  607. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  608. ctxt->vcpu);
  609. return rc;
  610. }
  611. static int test_cc(unsigned int condition, unsigned int flags)
  612. {
  613. int rc = 0;
  614. switch ((condition & 15) >> 1) {
  615. case 0: /* o */
  616. rc |= (flags & EFLG_OF);
  617. break;
  618. case 1: /* b/c/nae */
  619. rc |= (flags & EFLG_CF);
  620. break;
  621. case 2: /* z/e */
  622. rc |= (flags & EFLG_ZF);
  623. break;
  624. case 3: /* be/na */
  625. rc |= (flags & (EFLG_CF|EFLG_ZF));
  626. break;
  627. case 4: /* s */
  628. rc |= (flags & EFLG_SF);
  629. break;
  630. case 5: /* p/pe */
  631. rc |= (flags & EFLG_PF);
  632. break;
  633. case 7: /* le/ng */
  634. rc |= (flags & EFLG_ZF);
  635. /* fall through */
  636. case 6: /* l/nge */
  637. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  638. break;
  639. }
  640. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  641. return (!!rc ^ (condition & 1));
  642. }
  643. static void decode_register_operand(struct operand *op,
  644. struct decode_cache *c,
  645. int inhibit_bytereg)
  646. {
  647. unsigned reg = c->modrm_reg;
  648. int highbyte_regs = c->rex_prefix == 0;
  649. if (!(c->d & ModRM))
  650. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  651. op->type = OP_REG;
  652. if ((c->d & ByteOp) && !inhibit_bytereg) {
  653. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  654. op->val = *(u8 *)op->ptr;
  655. op->bytes = 1;
  656. } else {
  657. op->ptr = decode_register(reg, c->regs, 0);
  658. op->bytes = c->op_bytes;
  659. switch (op->bytes) {
  660. case 2:
  661. op->val = *(u16 *)op->ptr;
  662. break;
  663. case 4:
  664. op->val = *(u32 *)op->ptr;
  665. break;
  666. case 8:
  667. op->val = *(u64 *) op->ptr;
  668. break;
  669. }
  670. }
  671. op->orig_val = op->val;
  672. }
  673. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  674. struct x86_emulate_ops *ops)
  675. {
  676. struct decode_cache *c = &ctxt->decode;
  677. u8 sib;
  678. int index_reg = 0, base_reg = 0, scale;
  679. int rc = 0;
  680. if (c->rex_prefix) {
  681. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  682. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  683. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  684. }
  685. c->modrm = insn_fetch(u8, 1, c->eip);
  686. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  687. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  688. c->modrm_rm |= (c->modrm & 0x07);
  689. c->modrm_ea = 0;
  690. c->use_modrm_ea = 1;
  691. if (c->modrm_mod == 3) {
  692. c->modrm_ptr = decode_register(c->modrm_rm,
  693. c->regs, c->d & ByteOp);
  694. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  695. return rc;
  696. }
  697. if (c->ad_bytes == 2) {
  698. unsigned bx = c->regs[VCPU_REGS_RBX];
  699. unsigned bp = c->regs[VCPU_REGS_RBP];
  700. unsigned si = c->regs[VCPU_REGS_RSI];
  701. unsigned di = c->regs[VCPU_REGS_RDI];
  702. /* 16-bit ModR/M decode. */
  703. switch (c->modrm_mod) {
  704. case 0:
  705. if (c->modrm_rm == 6)
  706. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  707. break;
  708. case 1:
  709. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  710. break;
  711. case 2:
  712. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  713. break;
  714. }
  715. switch (c->modrm_rm) {
  716. case 0:
  717. c->modrm_ea += bx + si;
  718. break;
  719. case 1:
  720. c->modrm_ea += bx + di;
  721. break;
  722. case 2:
  723. c->modrm_ea += bp + si;
  724. break;
  725. case 3:
  726. c->modrm_ea += bp + di;
  727. break;
  728. case 4:
  729. c->modrm_ea += si;
  730. break;
  731. case 5:
  732. c->modrm_ea += di;
  733. break;
  734. case 6:
  735. if (c->modrm_mod != 0)
  736. c->modrm_ea += bp;
  737. break;
  738. case 7:
  739. c->modrm_ea += bx;
  740. break;
  741. }
  742. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  743. (c->modrm_rm == 6 && c->modrm_mod != 0))
  744. if (!c->has_seg_override)
  745. set_seg_override(c, VCPU_SREG_SS);
  746. c->modrm_ea = (u16)c->modrm_ea;
  747. } else {
  748. /* 32/64-bit ModR/M decode. */
  749. if ((c->modrm_rm & 7) == 4) {
  750. sib = insn_fetch(u8, 1, c->eip);
  751. index_reg |= (sib >> 3) & 7;
  752. base_reg |= sib & 7;
  753. scale = sib >> 6;
  754. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  755. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  756. else
  757. c->modrm_ea += c->regs[base_reg];
  758. if (index_reg != 4)
  759. c->modrm_ea += c->regs[index_reg] << scale;
  760. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  761. if (ctxt->mode == X86EMUL_MODE_PROT64)
  762. c->rip_relative = 1;
  763. } else
  764. c->modrm_ea += c->regs[c->modrm_rm];
  765. switch (c->modrm_mod) {
  766. case 0:
  767. if (c->modrm_rm == 5)
  768. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  769. break;
  770. case 1:
  771. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  772. break;
  773. case 2:
  774. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  775. break;
  776. }
  777. }
  778. done:
  779. return rc;
  780. }
  781. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  782. struct x86_emulate_ops *ops)
  783. {
  784. struct decode_cache *c = &ctxt->decode;
  785. int rc = 0;
  786. switch (c->ad_bytes) {
  787. case 2:
  788. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  789. break;
  790. case 4:
  791. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  792. break;
  793. case 8:
  794. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  795. break;
  796. }
  797. done:
  798. return rc;
  799. }
  800. int
  801. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  802. {
  803. struct decode_cache *c = &ctxt->decode;
  804. int rc = 0;
  805. int mode = ctxt->mode;
  806. int def_op_bytes, def_ad_bytes, group;
  807. /* Shadow copy of register state. Committed on successful emulation. */
  808. memset(c, 0, sizeof(struct decode_cache));
  809. c->eip = kvm_rip_read(ctxt->vcpu);
  810. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  811. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  812. switch (mode) {
  813. case X86EMUL_MODE_REAL:
  814. case X86EMUL_MODE_PROT16:
  815. def_op_bytes = def_ad_bytes = 2;
  816. break;
  817. case X86EMUL_MODE_PROT32:
  818. def_op_bytes = def_ad_bytes = 4;
  819. break;
  820. #ifdef CONFIG_X86_64
  821. case X86EMUL_MODE_PROT64:
  822. def_op_bytes = 4;
  823. def_ad_bytes = 8;
  824. break;
  825. #endif
  826. default:
  827. return -1;
  828. }
  829. c->op_bytes = def_op_bytes;
  830. c->ad_bytes = def_ad_bytes;
  831. /* Legacy prefixes. */
  832. for (;;) {
  833. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  834. case 0x66: /* operand-size override */
  835. /* switch between 2/4 bytes */
  836. c->op_bytes = def_op_bytes ^ 6;
  837. break;
  838. case 0x67: /* address-size override */
  839. if (mode == X86EMUL_MODE_PROT64)
  840. /* switch between 4/8 bytes */
  841. c->ad_bytes = def_ad_bytes ^ 12;
  842. else
  843. /* switch between 2/4 bytes */
  844. c->ad_bytes = def_ad_bytes ^ 6;
  845. break;
  846. case 0x26: /* ES override */
  847. case 0x2e: /* CS override */
  848. case 0x36: /* SS override */
  849. case 0x3e: /* DS override */
  850. set_seg_override(c, (c->b >> 3) & 3);
  851. break;
  852. case 0x64: /* FS override */
  853. case 0x65: /* GS override */
  854. set_seg_override(c, c->b & 7);
  855. break;
  856. case 0x40 ... 0x4f: /* REX */
  857. if (mode != X86EMUL_MODE_PROT64)
  858. goto done_prefixes;
  859. c->rex_prefix = c->b;
  860. continue;
  861. case 0xf0: /* LOCK */
  862. c->lock_prefix = 1;
  863. break;
  864. case 0xf2: /* REPNE/REPNZ */
  865. c->rep_prefix = REPNE_PREFIX;
  866. break;
  867. case 0xf3: /* REP/REPE/REPZ */
  868. c->rep_prefix = REPE_PREFIX;
  869. break;
  870. default:
  871. goto done_prefixes;
  872. }
  873. /* Any legacy prefix after a REX prefix nullifies its effect. */
  874. c->rex_prefix = 0;
  875. }
  876. done_prefixes:
  877. /* REX prefix. */
  878. if (c->rex_prefix)
  879. if (c->rex_prefix & 8)
  880. c->op_bytes = 8; /* REX.W */
  881. /* Opcode byte(s). */
  882. c->d = opcode_table[c->b];
  883. if (c->d == 0) {
  884. /* Two-byte opcode? */
  885. if (c->b == 0x0f) {
  886. c->twobyte = 1;
  887. c->b = insn_fetch(u8, 1, c->eip);
  888. c->d = twobyte_table[c->b];
  889. }
  890. }
  891. if (c->d & Group) {
  892. group = c->d & GroupMask;
  893. c->modrm = insn_fetch(u8, 1, c->eip);
  894. --c->eip;
  895. group = (group << 3) + ((c->modrm >> 3) & 7);
  896. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  897. c->d = group2_table[group];
  898. else
  899. c->d = group_table[group];
  900. }
  901. /* Unrecognised? */
  902. if (c->d == 0) {
  903. DPRINTF("Cannot emulate %02x\n", c->b);
  904. return -1;
  905. }
  906. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  907. c->op_bytes = 8;
  908. /* ModRM and SIB bytes. */
  909. if (c->d & ModRM)
  910. rc = decode_modrm(ctxt, ops);
  911. else if (c->d & MemAbs)
  912. rc = decode_abs(ctxt, ops);
  913. if (rc)
  914. goto done;
  915. if (!c->has_seg_override)
  916. set_seg_override(c, VCPU_SREG_DS);
  917. if (!(!c->twobyte && c->b == 0x8d))
  918. c->modrm_ea += seg_override_base(ctxt, c);
  919. if (c->ad_bytes != 8)
  920. c->modrm_ea = (u32)c->modrm_ea;
  921. /*
  922. * Decode and fetch the source operand: register, memory
  923. * or immediate.
  924. */
  925. switch (c->d & SrcMask) {
  926. case SrcNone:
  927. break;
  928. case SrcReg:
  929. decode_register_operand(&c->src, c, 0);
  930. break;
  931. case SrcMem16:
  932. c->src.bytes = 2;
  933. goto srcmem_common;
  934. case SrcMem32:
  935. c->src.bytes = 4;
  936. goto srcmem_common;
  937. case SrcMem:
  938. c->src.bytes = (c->d & ByteOp) ? 1 :
  939. c->op_bytes;
  940. /* Don't fetch the address for invlpg: it could be unmapped. */
  941. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  942. break;
  943. srcmem_common:
  944. /*
  945. * For instructions with a ModR/M byte, switch to register
  946. * access if Mod = 3.
  947. */
  948. if ((c->d & ModRM) && c->modrm_mod == 3) {
  949. c->src.type = OP_REG;
  950. c->src.val = c->modrm_val;
  951. c->src.ptr = c->modrm_ptr;
  952. break;
  953. }
  954. c->src.type = OP_MEM;
  955. break;
  956. case SrcImm:
  957. case SrcImmU:
  958. c->src.type = OP_IMM;
  959. c->src.ptr = (unsigned long *)c->eip;
  960. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  961. if (c->src.bytes == 8)
  962. c->src.bytes = 4;
  963. /* NB. Immediates are sign-extended as necessary. */
  964. switch (c->src.bytes) {
  965. case 1:
  966. c->src.val = insn_fetch(s8, 1, c->eip);
  967. break;
  968. case 2:
  969. c->src.val = insn_fetch(s16, 2, c->eip);
  970. break;
  971. case 4:
  972. c->src.val = insn_fetch(s32, 4, c->eip);
  973. break;
  974. }
  975. if ((c->d & SrcMask) == SrcImmU) {
  976. switch (c->src.bytes) {
  977. case 1:
  978. c->src.val &= 0xff;
  979. break;
  980. case 2:
  981. c->src.val &= 0xffff;
  982. break;
  983. case 4:
  984. c->src.val &= 0xffffffff;
  985. break;
  986. }
  987. }
  988. break;
  989. case SrcImmByte:
  990. case SrcImmUByte:
  991. c->src.type = OP_IMM;
  992. c->src.ptr = (unsigned long *)c->eip;
  993. c->src.bytes = 1;
  994. if ((c->d & SrcMask) == SrcImmByte)
  995. c->src.val = insn_fetch(s8, 1, c->eip);
  996. else
  997. c->src.val = insn_fetch(u8, 1, c->eip);
  998. break;
  999. case SrcOne:
  1000. c->src.bytes = 1;
  1001. c->src.val = 1;
  1002. break;
  1003. }
  1004. /*
  1005. * Decode and fetch the second source operand: register, memory
  1006. * or immediate.
  1007. */
  1008. switch (c->d & Src2Mask) {
  1009. case Src2None:
  1010. break;
  1011. case Src2CL:
  1012. c->src2.bytes = 1;
  1013. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1014. break;
  1015. case Src2ImmByte:
  1016. c->src2.type = OP_IMM;
  1017. c->src2.ptr = (unsigned long *)c->eip;
  1018. c->src2.bytes = 1;
  1019. c->src2.val = insn_fetch(u8, 1, c->eip);
  1020. break;
  1021. case Src2Imm16:
  1022. c->src2.type = OP_IMM;
  1023. c->src2.ptr = (unsigned long *)c->eip;
  1024. c->src2.bytes = 2;
  1025. c->src2.val = insn_fetch(u16, 2, c->eip);
  1026. break;
  1027. case Src2One:
  1028. c->src2.bytes = 1;
  1029. c->src2.val = 1;
  1030. break;
  1031. }
  1032. /* Decode and fetch the destination operand: register or memory. */
  1033. switch (c->d & DstMask) {
  1034. case ImplicitOps:
  1035. /* Special instructions do their own operand decoding. */
  1036. return 0;
  1037. case DstReg:
  1038. decode_register_operand(&c->dst, c,
  1039. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1040. break;
  1041. case DstMem:
  1042. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1043. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1044. c->dst.type = OP_REG;
  1045. c->dst.val = c->dst.orig_val = c->modrm_val;
  1046. c->dst.ptr = c->modrm_ptr;
  1047. break;
  1048. }
  1049. c->dst.type = OP_MEM;
  1050. break;
  1051. case DstAcc:
  1052. c->dst.type = OP_REG;
  1053. c->dst.bytes = c->op_bytes;
  1054. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1055. switch (c->op_bytes) {
  1056. case 1:
  1057. c->dst.val = *(u8 *)c->dst.ptr;
  1058. break;
  1059. case 2:
  1060. c->dst.val = *(u16 *)c->dst.ptr;
  1061. break;
  1062. case 4:
  1063. c->dst.val = *(u32 *)c->dst.ptr;
  1064. break;
  1065. }
  1066. c->dst.orig_val = c->dst.val;
  1067. break;
  1068. }
  1069. if (c->rip_relative)
  1070. c->modrm_ea += c->eip;
  1071. done:
  1072. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1073. }
  1074. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1075. {
  1076. struct decode_cache *c = &ctxt->decode;
  1077. c->dst.type = OP_MEM;
  1078. c->dst.bytes = c->op_bytes;
  1079. c->dst.val = c->src.val;
  1080. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1081. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1082. c->regs[VCPU_REGS_RSP]);
  1083. }
  1084. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1085. struct x86_emulate_ops *ops,
  1086. void *dest, int len)
  1087. {
  1088. struct decode_cache *c = &ctxt->decode;
  1089. int rc;
  1090. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1091. c->regs[VCPU_REGS_RSP]),
  1092. dest, len, ctxt->vcpu);
  1093. if (rc != 0)
  1094. return rc;
  1095. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1096. return rc;
  1097. }
  1098. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1099. struct x86_emulate_ops *ops)
  1100. {
  1101. struct decode_cache *c = &ctxt->decode;
  1102. int rc;
  1103. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1104. if (rc != 0)
  1105. return rc;
  1106. return 0;
  1107. }
  1108. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1109. {
  1110. struct decode_cache *c = &ctxt->decode;
  1111. switch (c->modrm_reg) {
  1112. case 0: /* rol */
  1113. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1114. break;
  1115. case 1: /* ror */
  1116. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1117. break;
  1118. case 2: /* rcl */
  1119. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1120. break;
  1121. case 3: /* rcr */
  1122. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1123. break;
  1124. case 4: /* sal/shl */
  1125. case 6: /* sal/shl */
  1126. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1127. break;
  1128. case 5: /* shr */
  1129. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1130. break;
  1131. case 7: /* sar */
  1132. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1133. break;
  1134. }
  1135. }
  1136. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1137. struct x86_emulate_ops *ops)
  1138. {
  1139. struct decode_cache *c = &ctxt->decode;
  1140. int rc = 0;
  1141. switch (c->modrm_reg) {
  1142. case 0 ... 1: /* test */
  1143. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1144. break;
  1145. case 2: /* not */
  1146. c->dst.val = ~c->dst.val;
  1147. break;
  1148. case 3: /* neg */
  1149. emulate_1op("neg", c->dst, ctxt->eflags);
  1150. break;
  1151. default:
  1152. DPRINTF("Cannot emulate %02x\n", c->b);
  1153. rc = X86EMUL_UNHANDLEABLE;
  1154. break;
  1155. }
  1156. return rc;
  1157. }
  1158. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1159. struct x86_emulate_ops *ops)
  1160. {
  1161. struct decode_cache *c = &ctxt->decode;
  1162. switch (c->modrm_reg) {
  1163. case 0: /* inc */
  1164. emulate_1op("inc", c->dst, ctxt->eflags);
  1165. break;
  1166. case 1: /* dec */
  1167. emulate_1op("dec", c->dst, ctxt->eflags);
  1168. break;
  1169. case 2: /* call near abs */ {
  1170. long int old_eip;
  1171. old_eip = c->eip;
  1172. c->eip = c->src.val;
  1173. c->src.val = old_eip;
  1174. emulate_push(ctxt);
  1175. break;
  1176. }
  1177. case 4: /* jmp abs */
  1178. c->eip = c->src.val;
  1179. break;
  1180. case 6: /* push */
  1181. emulate_push(ctxt);
  1182. break;
  1183. }
  1184. return 0;
  1185. }
  1186. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1187. struct x86_emulate_ops *ops,
  1188. unsigned long memop)
  1189. {
  1190. struct decode_cache *c = &ctxt->decode;
  1191. u64 old, new;
  1192. int rc;
  1193. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1194. if (rc != 0)
  1195. return rc;
  1196. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1197. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1198. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1199. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1200. ctxt->eflags &= ~EFLG_ZF;
  1201. } else {
  1202. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1203. (u32) c->regs[VCPU_REGS_RBX];
  1204. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1205. if (rc != 0)
  1206. return rc;
  1207. ctxt->eflags |= EFLG_ZF;
  1208. }
  1209. return 0;
  1210. }
  1211. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1212. struct x86_emulate_ops *ops)
  1213. {
  1214. struct decode_cache *c = &ctxt->decode;
  1215. int rc;
  1216. unsigned long cs;
  1217. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1218. if (rc)
  1219. return rc;
  1220. if (c->op_bytes == 4)
  1221. c->eip = (u32)c->eip;
  1222. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1223. if (rc)
  1224. return rc;
  1225. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, 1, VCPU_SREG_CS);
  1226. return rc;
  1227. }
  1228. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1229. struct x86_emulate_ops *ops)
  1230. {
  1231. int rc;
  1232. struct decode_cache *c = &ctxt->decode;
  1233. switch (c->dst.type) {
  1234. case OP_REG:
  1235. /* The 4-byte case *is* correct:
  1236. * in 64-bit mode we zero-extend.
  1237. */
  1238. switch (c->dst.bytes) {
  1239. case 1:
  1240. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1241. break;
  1242. case 2:
  1243. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1244. break;
  1245. case 4:
  1246. *c->dst.ptr = (u32)c->dst.val;
  1247. break; /* 64b: zero-ext */
  1248. case 8:
  1249. *c->dst.ptr = c->dst.val;
  1250. break;
  1251. }
  1252. break;
  1253. case OP_MEM:
  1254. if (c->lock_prefix)
  1255. rc = ops->cmpxchg_emulated(
  1256. (unsigned long)c->dst.ptr,
  1257. &c->dst.orig_val,
  1258. &c->dst.val,
  1259. c->dst.bytes,
  1260. ctxt->vcpu);
  1261. else
  1262. rc = ops->write_emulated(
  1263. (unsigned long)c->dst.ptr,
  1264. &c->dst.val,
  1265. c->dst.bytes,
  1266. ctxt->vcpu);
  1267. if (rc != 0)
  1268. return rc;
  1269. break;
  1270. case OP_NONE:
  1271. /* no writeback */
  1272. break;
  1273. default:
  1274. break;
  1275. }
  1276. return 0;
  1277. }
  1278. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1279. {
  1280. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1281. /*
  1282. * an sti; sti; sequence only disable interrupts for the first
  1283. * instruction. So, if the last instruction, be it emulated or
  1284. * not, left the system with the INT_STI flag enabled, it
  1285. * means that the last instruction is an sti. We should not
  1286. * leave the flag on in this case. The same goes for mov ss
  1287. */
  1288. if (!(int_shadow & mask))
  1289. ctxt->interruptibility = mask;
  1290. }
  1291. static inline void
  1292. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1293. struct kvm_segment *cs, struct kvm_segment *ss)
  1294. {
  1295. memset(cs, 0, sizeof(struct kvm_segment));
  1296. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1297. memset(ss, 0, sizeof(struct kvm_segment));
  1298. cs->l = 0; /* will be adjusted later */
  1299. cs->base = 0; /* flat segment */
  1300. cs->g = 1; /* 4kb granularity */
  1301. cs->limit = 0xffffffff; /* 4GB limit */
  1302. cs->type = 0x0b; /* Read, Execute, Accessed */
  1303. cs->s = 1;
  1304. cs->dpl = 0; /* will be adjusted later */
  1305. cs->present = 1;
  1306. cs->db = 1;
  1307. ss->unusable = 0;
  1308. ss->base = 0; /* flat segment */
  1309. ss->limit = 0xffffffff; /* 4GB limit */
  1310. ss->g = 1; /* 4kb granularity */
  1311. ss->s = 1;
  1312. ss->type = 0x03; /* Read/Write, Accessed */
  1313. ss->db = 1; /* 32bit stack segment */
  1314. ss->dpl = 0;
  1315. ss->present = 1;
  1316. }
  1317. static int
  1318. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1319. {
  1320. struct decode_cache *c = &ctxt->decode;
  1321. struct kvm_segment cs, ss;
  1322. u64 msr_data;
  1323. /* syscall is not available in real mode */
  1324. if (c->lock_prefix || ctxt->mode == X86EMUL_MODE_REAL
  1325. || !(ctxt->vcpu->arch.cr0 & X86_CR0_PE))
  1326. return -1;
  1327. setup_syscalls_segments(ctxt, &cs, &ss);
  1328. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1329. msr_data >>= 32;
  1330. cs.selector = (u16)(msr_data & 0xfffc);
  1331. ss.selector = (u16)(msr_data + 8);
  1332. if (is_long_mode(ctxt->vcpu)) {
  1333. cs.db = 0;
  1334. cs.l = 1;
  1335. }
  1336. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1337. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1338. c->regs[VCPU_REGS_RCX] = c->eip;
  1339. if (is_long_mode(ctxt->vcpu)) {
  1340. #ifdef CONFIG_X86_64
  1341. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1342. kvm_x86_ops->get_msr(ctxt->vcpu,
  1343. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1344. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1345. c->eip = msr_data;
  1346. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1347. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1348. #endif
  1349. } else {
  1350. /* legacy mode */
  1351. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1352. c->eip = (u32)msr_data;
  1353. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1354. }
  1355. return 0;
  1356. }
  1357. static int
  1358. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1359. {
  1360. struct decode_cache *c = &ctxt->decode;
  1361. struct kvm_segment cs, ss;
  1362. u64 msr_data;
  1363. /* inject #UD if LOCK prefix is used */
  1364. if (c->lock_prefix)
  1365. return -1;
  1366. /* inject #GP if in real mode or paging is disabled */
  1367. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1368. !(ctxt->vcpu->arch.cr0 & X86_CR0_PE)) {
  1369. kvm_inject_gp(ctxt->vcpu, 0);
  1370. return -1;
  1371. }
  1372. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1373. * Therefore, we inject an #UD.
  1374. */
  1375. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1376. return -1;
  1377. setup_syscalls_segments(ctxt, &cs, &ss);
  1378. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1379. switch (ctxt->mode) {
  1380. case X86EMUL_MODE_PROT32:
  1381. if ((msr_data & 0xfffc) == 0x0) {
  1382. kvm_inject_gp(ctxt->vcpu, 0);
  1383. return -1;
  1384. }
  1385. break;
  1386. case X86EMUL_MODE_PROT64:
  1387. if (msr_data == 0x0) {
  1388. kvm_inject_gp(ctxt->vcpu, 0);
  1389. return -1;
  1390. }
  1391. break;
  1392. }
  1393. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1394. cs.selector = (u16)msr_data;
  1395. cs.selector &= ~SELECTOR_RPL_MASK;
  1396. ss.selector = cs.selector + 8;
  1397. ss.selector &= ~SELECTOR_RPL_MASK;
  1398. if (ctxt->mode == X86EMUL_MODE_PROT64
  1399. || is_long_mode(ctxt->vcpu)) {
  1400. cs.db = 0;
  1401. cs.l = 1;
  1402. }
  1403. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1404. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1405. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1406. c->eip = msr_data;
  1407. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1408. c->regs[VCPU_REGS_RSP] = msr_data;
  1409. return 0;
  1410. }
  1411. static int
  1412. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1413. {
  1414. struct decode_cache *c = &ctxt->decode;
  1415. struct kvm_segment cs, ss;
  1416. u64 msr_data;
  1417. int usermode;
  1418. /* inject #UD if LOCK prefix is used */
  1419. if (c->lock_prefix)
  1420. return -1;
  1421. /* inject #GP if in real mode or paging is disabled */
  1422. if (ctxt->mode == X86EMUL_MODE_REAL
  1423. || !(ctxt->vcpu->arch.cr0 & X86_CR0_PE)) {
  1424. kvm_inject_gp(ctxt->vcpu, 0);
  1425. return -1;
  1426. }
  1427. /* sysexit must be called from CPL 0 */
  1428. if (kvm_x86_ops->get_cpl(ctxt->vcpu) != 0) {
  1429. kvm_inject_gp(ctxt->vcpu, 0);
  1430. return -1;
  1431. }
  1432. setup_syscalls_segments(ctxt, &cs, &ss);
  1433. if ((c->rex_prefix & 0x8) != 0x0)
  1434. usermode = X86EMUL_MODE_PROT64;
  1435. else
  1436. usermode = X86EMUL_MODE_PROT32;
  1437. cs.dpl = 3;
  1438. ss.dpl = 3;
  1439. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1440. switch (usermode) {
  1441. case X86EMUL_MODE_PROT32:
  1442. cs.selector = (u16)(msr_data + 16);
  1443. if ((msr_data & 0xfffc) == 0x0) {
  1444. kvm_inject_gp(ctxt->vcpu, 0);
  1445. return -1;
  1446. }
  1447. ss.selector = (u16)(msr_data + 24);
  1448. break;
  1449. case X86EMUL_MODE_PROT64:
  1450. cs.selector = (u16)(msr_data + 32);
  1451. if (msr_data == 0x0) {
  1452. kvm_inject_gp(ctxt->vcpu, 0);
  1453. return -1;
  1454. }
  1455. ss.selector = cs.selector + 8;
  1456. cs.db = 0;
  1457. cs.l = 1;
  1458. break;
  1459. }
  1460. cs.selector |= SELECTOR_RPL_MASK;
  1461. ss.selector |= SELECTOR_RPL_MASK;
  1462. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1463. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1464. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1465. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1466. return 0;
  1467. }
  1468. int
  1469. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1470. {
  1471. unsigned long memop = 0;
  1472. u64 msr_data;
  1473. unsigned long saved_eip = 0;
  1474. struct decode_cache *c = &ctxt->decode;
  1475. unsigned int port;
  1476. int io_dir_in;
  1477. int rc = 0;
  1478. ctxt->interruptibility = 0;
  1479. /* Shadow copy of register state. Committed on successful emulation.
  1480. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1481. * modify them.
  1482. */
  1483. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1484. saved_eip = c->eip;
  1485. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1486. memop = c->modrm_ea;
  1487. if (c->rep_prefix && (c->d & String)) {
  1488. /* All REP prefixes have the same first termination condition */
  1489. if (c->regs[VCPU_REGS_RCX] == 0) {
  1490. kvm_rip_write(ctxt->vcpu, c->eip);
  1491. goto done;
  1492. }
  1493. /* The second termination condition only applies for REPE
  1494. * and REPNE. Test if the repeat string operation prefix is
  1495. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1496. * corresponding termination condition according to:
  1497. * - if REPE/REPZ and ZF = 0 then done
  1498. * - if REPNE/REPNZ and ZF = 1 then done
  1499. */
  1500. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1501. (c->b == 0xae) || (c->b == 0xaf)) {
  1502. if ((c->rep_prefix == REPE_PREFIX) &&
  1503. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1504. kvm_rip_write(ctxt->vcpu, c->eip);
  1505. goto done;
  1506. }
  1507. if ((c->rep_prefix == REPNE_PREFIX) &&
  1508. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1509. kvm_rip_write(ctxt->vcpu, c->eip);
  1510. goto done;
  1511. }
  1512. }
  1513. c->regs[VCPU_REGS_RCX]--;
  1514. c->eip = kvm_rip_read(ctxt->vcpu);
  1515. }
  1516. if (c->src.type == OP_MEM) {
  1517. c->src.ptr = (unsigned long *)memop;
  1518. c->src.val = 0;
  1519. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1520. &c->src.val,
  1521. c->src.bytes,
  1522. ctxt->vcpu);
  1523. if (rc != 0)
  1524. goto done;
  1525. c->src.orig_val = c->src.val;
  1526. }
  1527. if ((c->d & DstMask) == ImplicitOps)
  1528. goto special_insn;
  1529. if (c->dst.type == OP_MEM) {
  1530. c->dst.ptr = (unsigned long *)memop;
  1531. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1532. c->dst.val = 0;
  1533. if (c->d & BitOp) {
  1534. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1535. c->dst.ptr = (void *)c->dst.ptr +
  1536. (c->src.val & mask) / 8;
  1537. }
  1538. if (!(c->d & Mov) &&
  1539. /* optimisation - avoid slow emulated read */
  1540. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1541. &c->dst.val,
  1542. c->dst.bytes, ctxt->vcpu)) != 0))
  1543. goto done;
  1544. }
  1545. c->dst.orig_val = c->dst.val;
  1546. special_insn:
  1547. if (c->twobyte)
  1548. goto twobyte_insn;
  1549. switch (c->b) {
  1550. case 0x00 ... 0x05:
  1551. add: /* add */
  1552. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1553. break;
  1554. case 0x08 ... 0x0d:
  1555. or: /* or */
  1556. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1557. break;
  1558. case 0x10 ... 0x15:
  1559. adc: /* adc */
  1560. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1561. break;
  1562. case 0x18 ... 0x1d:
  1563. sbb: /* sbb */
  1564. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1565. break;
  1566. case 0x20 ... 0x25:
  1567. and: /* and */
  1568. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1569. break;
  1570. case 0x28 ... 0x2d:
  1571. sub: /* sub */
  1572. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1573. break;
  1574. case 0x30 ... 0x35:
  1575. xor: /* xor */
  1576. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1577. break;
  1578. case 0x38 ... 0x3d:
  1579. cmp: /* cmp */
  1580. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1581. break;
  1582. case 0x40 ... 0x47: /* inc r16/r32 */
  1583. emulate_1op("inc", c->dst, ctxt->eflags);
  1584. break;
  1585. case 0x48 ... 0x4f: /* dec r16/r32 */
  1586. emulate_1op("dec", c->dst, ctxt->eflags);
  1587. break;
  1588. case 0x50 ... 0x57: /* push reg */
  1589. emulate_push(ctxt);
  1590. break;
  1591. case 0x58 ... 0x5f: /* pop reg */
  1592. pop_instruction:
  1593. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1594. if (rc != 0)
  1595. goto done;
  1596. break;
  1597. case 0x63: /* movsxd */
  1598. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1599. goto cannot_emulate;
  1600. c->dst.val = (s32) c->src.val;
  1601. break;
  1602. case 0x68: /* push imm */
  1603. case 0x6a: /* push imm8 */
  1604. emulate_push(ctxt);
  1605. break;
  1606. case 0x6c: /* insb */
  1607. case 0x6d: /* insw/insd */
  1608. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1609. 1,
  1610. (c->d & ByteOp) ? 1 : c->op_bytes,
  1611. c->rep_prefix ?
  1612. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1613. (ctxt->eflags & EFLG_DF),
  1614. register_address(c, es_base(ctxt),
  1615. c->regs[VCPU_REGS_RDI]),
  1616. c->rep_prefix,
  1617. c->regs[VCPU_REGS_RDX]) == 0) {
  1618. c->eip = saved_eip;
  1619. return -1;
  1620. }
  1621. return 0;
  1622. case 0x6e: /* outsb */
  1623. case 0x6f: /* outsw/outsd */
  1624. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1625. 0,
  1626. (c->d & ByteOp) ? 1 : c->op_bytes,
  1627. c->rep_prefix ?
  1628. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1629. (ctxt->eflags & EFLG_DF),
  1630. register_address(c,
  1631. seg_override_base(ctxt, c),
  1632. c->regs[VCPU_REGS_RSI]),
  1633. c->rep_prefix,
  1634. c->regs[VCPU_REGS_RDX]) == 0) {
  1635. c->eip = saved_eip;
  1636. return -1;
  1637. }
  1638. return 0;
  1639. case 0x70 ... 0x7f: /* jcc (short) */
  1640. if (test_cc(c->b, ctxt->eflags))
  1641. jmp_rel(c, c->src.val);
  1642. break;
  1643. case 0x80 ... 0x83: /* Grp1 */
  1644. switch (c->modrm_reg) {
  1645. case 0:
  1646. goto add;
  1647. case 1:
  1648. goto or;
  1649. case 2:
  1650. goto adc;
  1651. case 3:
  1652. goto sbb;
  1653. case 4:
  1654. goto and;
  1655. case 5:
  1656. goto sub;
  1657. case 6:
  1658. goto xor;
  1659. case 7:
  1660. goto cmp;
  1661. }
  1662. break;
  1663. case 0x84 ... 0x85:
  1664. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1665. break;
  1666. case 0x86 ... 0x87: /* xchg */
  1667. xchg:
  1668. /* Write back the register source. */
  1669. switch (c->dst.bytes) {
  1670. case 1:
  1671. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1672. break;
  1673. case 2:
  1674. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1675. break;
  1676. case 4:
  1677. *c->src.ptr = (u32) c->dst.val;
  1678. break; /* 64b reg: zero-extend */
  1679. case 8:
  1680. *c->src.ptr = c->dst.val;
  1681. break;
  1682. }
  1683. /*
  1684. * Write back the memory destination with implicit LOCK
  1685. * prefix.
  1686. */
  1687. c->dst.val = c->src.val;
  1688. c->lock_prefix = 1;
  1689. break;
  1690. case 0x88 ... 0x8b: /* mov */
  1691. goto mov;
  1692. case 0x8c: { /* mov r/m, sreg */
  1693. struct kvm_segment segreg;
  1694. if (c->modrm_reg <= 5)
  1695. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1696. else {
  1697. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1698. c->modrm);
  1699. goto cannot_emulate;
  1700. }
  1701. c->dst.val = segreg.selector;
  1702. break;
  1703. }
  1704. case 0x8d: /* lea r16/r32, m */
  1705. c->dst.val = c->modrm_ea;
  1706. break;
  1707. case 0x8e: { /* mov seg, r/m16 */
  1708. uint16_t sel;
  1709. int type_bits;
  1710. int err;
  1711. sel = c->src.val;
  1712. if (c->modrm_reg == VCPU_SREG_SS)
  1713. toggle_interruptibility(ctxt, X86_SHADOW_INT_MOV_SS);
  1714. if (c->modrm_reg <= 5) {
  1715. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1716. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1717. type_bits, c->modrm_reg);
  1718. } else {
  1719. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1720. c->modrm);
  1721. goto cannot_emulate;
  1722. }
  1723. if (err < 0)
  1724. goto cannot_emulate;
  1725. c->dst.type = OP_NONE; /* Disable writeback. */
  1726. break;
  1727. }
  1728. case 0x8f: /* pop (sole member of Grp1a) */
  1729. rc = emulate_grp1a(ctxt, ops);
  1730. if (rc != 0)
  1731. goto done;
  1732. break;
  1733. case 0x90: /* nop / xchg r8,rax */
  1734. if (!(c->rex_prefix & 1)) { /* nop */
  1735. c->dst.type = OP_NONE;
  1736. break;
  1737. }
  1738. case 0x91 ... 0x97: /* xchg reg,rax */
  1739. c->src.type = c->dst.type = OP_REG;
  1740. c->src.bytes = c->dst.bytes = c->op_bytes;
  1741. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1742. c->src.val = *(c->src.ptr);
  1743. goto xchg;
  1744. case 0x9c: /* pushf */
  1745. c->src.val = (unsigned long) ctxt->eflags;
  1746. emulate_push(ctxt);
  1747. break;
  1748. case 0x9d: /* popf */
  1749. c->dst.type = OP_REG;
  1750. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1751. c->dst.bytes = c->op_bytes;
  1752. goto pop_instruction;
  1753. case 0xa0 ... 0xa1: /* mov */
  1754. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1755. c->dst.val = c->src.val;
  1756. break;
  1757. case 0xa2 ... 0xa3: /* mov */
  1758. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1759. break;
  1760. case 0xa4 ... 0xa5: /* movs */
  1761. c->dst.type = OP_MEM;
  1762. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1763. c->dst.ptr = (unsigned long *)register_address(c,
  1764. es_base(ctxt),
  1765. c->regs[VCPU_REGS_RDI]);
  1766. if ((rc = ops->read_emulated(register_address(c,
  1767. seg_override_base(ctxt, c),
  1768. c->regs[VCPU_REGS_RSI]),
  1769. &c->dst.val,
  1770. c->dst.bytes, ctxt->vcpu)) != 0)
  1771. goto done;
  1772. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1773. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1774. : c->dst.bytes);
  1775. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1776. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1777. : c->dst.bytes);
  1778. break;
  1779. case 0xa6 ... 0xa7: /* cmps */
  1780. c->src.type = OP_NONE; /* Disable writeback. */
  1781. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1782. c->src.ptr = (unsigned long *)register_address(c,
  1783. seg_override_base(ctxt, c),
  1784. c->regs[VCPU_REGS_RSI]);
  1785. if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
  1786. &c->src.val,
  1787. c->src.bytes,
  1788. ctxt->vcpu)) != 0)
  1789. goto done;
  1790. c->dst.type = OP_NONE; /* Disable writeback. */
  1791. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1792. c->dst.ptr = (unsigned long *)register_address(c,
  1793. es_base(ctxt),
  1794. c->regs[VCPU_REGS_RDI]);
  1795. if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1796. &c->dst.val,
  1797. c->dst.bytes,
  1798. ctxt->vcpu)) != 0)
  1799. goto done;
  1800. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1801. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1802. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1803. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1804. : c->src.bytes);
  1805. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1806. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1807. : c->dst.bytes);
  1808. break;
  1809. case 0xaa ... 0xab: /* stos */
  1810. c->dst.type = OP_MEM;
  1811. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1812. c->dst.ptr = (unsigned long *)register_address(c,
  1813. es_base(ctxt),
  1814. c->regs[VCPU_REGS_RDI]);
  1815. c->dst.val = c->regs[VCPU_REGS_RAX];
  1816. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1817. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1818. : c->dst.bytes);
  1819. break;
  1820. case 0xac ... 0xad: /* lods */
  1821. c->dst.type = OP_REG;
  1822. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1823. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1824. if ((rc = ops->read_emulated(register_address(c,
  1825. seg_override_base(ctxt, c),
  1826. c->regs[VCPU_REGS_RSI]),
  1827. &c->dst.val,
  1828. c->dst.bytes,
  1829. ctxt->vcpu)) != 0)
  1830. goto done;
  1831. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1832. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1833. : c->dst.bytes);
  1834. break;
  1835. case 0xae ... 0xaf: /* scas */
  1836. DPRINTF("Urk! I don't handle SCAS.\n");
  1837. goto cannot_emulate;
  1838. case 0xb0 ... 0xbf: /* mov r, imm */
  1839. goto mov;
  1840. case 0xc0 ... 0xc1:
  1841. emulate_grp2(ctxt);
  1842. break;
  1843. case 0xc3: /* ret */
  1844. c->dst.type = OP_REG;
  1845. c->dst.ptr = &c->eip;
  1846. c->dst.bytes = c->op_bytes;
  1847. goto pop_instruction;
  1848. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1849. mov:
  1850. c->dst.val = c->src.val;
  1851. break;
  1852. case 0xcb: /* ret far */
  1853. rc = emulate_ret_far(ctxt, ops);
  1854. if (rc)
  1855. goto done;
  1856. break;
  1857. case 0xd0 ... 0xd1: /* Grp2 */
  1858. c->src.val = 1;
  1859. emulate_grp2(ctxt);
  1860. break;
  1861. case 0xd2 ... 0xd3: /* Grp2 */
  1862. c->src.val = c->regs[VCPU_REGS_RCX];
  1863. emulate_grp2(ctxt);
  1864. break;
  1865. case 0xe4: /* inb */
  1866. case 0xe5: /* in */
  1867. port = c->src.val;
  1868. io_dir_in = 1;
  1869. goto do_io;
  1870. case 0xe6: /* outb */
  1871. case 0xe7: /* out */
  1872. port = c->src.val;
  1873. io_dir_in = 0;
  1874. goto do_io;
  1875. case 0xe8: /* call (near) */ {
  1876. long int rel = c->src.val;
  1877. c->src.val = (unsigned long) c->eip;
  1878. jmp_rel(c, rel);
  1879. emulate_push(ctxt);
  1880. break;
  1881. }
  1882. case 0xe9: /* jmp rel */
  1883. goto jmp;
  1884. case 0xea: /* jmp far */
  1885. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val, 9,
  1886. VCPU_SREG_CS) < 0) {
  1887. DPRINTF("jmp far: Failed to load CS descriptor\n");
  1888. goto cannot_emulate;
  1889. }
  1890. c->eip = c->src.val;
  1891. break;
  1892. case 0xeb:
  1893. jmp: /* jmp rel short */
  1894. jmp_rel(c, c->src.val);
  1895. c->dst.type = OP_NONE; /* Disable writeback. */
  1896. break;
  1897. case 0xec: /* in al,dx */
  1898. case 0xed: /* in (e/r)ax,dx */
  1899. port = c->regs[VCPU_REGS_RDX];
  1900. io_dir_in = 1;
  1901. goto do_io;
  1902. case 0xee: /* out al,dx */
  1903. case 0xef: /* out (e/r)ax,dx */
  1904. port = c->regs[VCPU_REGS_RDX];
  1905. io_dir_in = 0;
  1906. do_io: if (kvm_emulate_pio(ctxt->vcpu, NULL, io_dir_in,
  1907. (c->d & ByteOp) ? 1 : c->op_bytes,
  1908. port) != 0) {
  1909. c->eip = saved_eip;
  1910. goto cannot_emulate;
  1911. }
  1912. break;
  1913. case 0xf4: /* hlt */
  1914. ctxt->vcpu->arch.halt_request = 1;
  1915. break;
  1916. case 0xf5: /* cmc */
  1917. /* complement carry flag from eflags reg */
  1918. ctxt->eflags ^= EFLG_CF;
  1919. c->dst.type = OP_NONE; /* Disable writeback. */
  1920. break;
  1921. case 0xf6 ... 0xf7: /* Grp3 */
  1922. rc = emulate_grp3(ctxt, ops);
  1923. if (rc != 0)
  1924. goto done;
  1925. break;
  1926. case 0xf8: /* clc */
  1927. ctxt->eflags &= ~EFLG_CF;
  1928. c->dst.type = OP_NONE; /* Disable writeback. */
  1929. break;
  1930. case 0xfa: /* cli */
  1931. ctxt->eflags &= ~X86_EFLAGS_IF;
  1932. c->dst.type = OP_NONE; /* Disable writeback. */
  1933. break;
  1934. case 0xfb: /* sti */
  1935. toggle_interruptibility(ctxt, X86_SHADOW_INT_STI);
  1936. ctxt->eflags |= X86_EFLAGS_IF;
  1937. c->dst.type = OP_NONE; /* Disable writeback. */
  1938. break;
  1939. case 0xfc: /* cld */
  1940. ctxt->eflags &= ~EFLG_DF;
  1941. c->dst.type = OP_NONE; /* Disable writeback. */
  1942. break;
  1943. case 0xfd: /* std */
  1944. ctxt->eflags |= EFLG_DF;
  1945. c->dst.type = OP_NONE; /* Disable writeback. */
  1946. break;
  1947. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1948. rc = emulate_grp45(ctxt, ops);
  1949. if (rc != 0)
  1950. goto done;
  1951. break;
  1952. }
  1953. writeback:
  1954. rc = writeback(ctxt, ops);
  1955. if (rc != 0)
  1956. goto done;
  1957. /* Commit shadow register state. */
  1958. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  1959. kvm_rip_write(ctxt->vcpu, c->eip);
  1960. done:
  1961. if (rc == X86EMUL_UNHANDLEABLE) {
  1962. c->eip = saved_eip;
  1963. return -1;
  1964. }
  1965. return 0;
  1966. twobyte_insn:
  1967. switch (c->b) {
  1968. case 0x01: /* lgdt, lidt, lmsw */
  1969. switch (c->modrm_reg) {
  1970. u16 size;
  1971. unsigned long address;
  1972. case 0: /* vmcall */
  1973. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  1974. goto cannot_emulate;
  1975. rc = kvm_fix_hypercall(ctxt->vcpu);
  1976. if (rc)
  1977. goto done;
  1978. /* Let the processor re-execute the fixed hypercall */
  1979. c->eip = kvm_rip_read(ctxt->vcpu);
  1980. /* Disable writeback. */
  1981. c->dst.type = OP_NONE;
  1982. break;
  1983. case 2: /* lgdt */
  1984. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1985. &size, &address, c->op_bytes);
  1986. if (rc)
  1987. goto done;
  1988. realmode_lgdt(ctxt->vcpu, size, address);
  1989. /* Disable writeback. */
  1990. c->dst.type = OP_NONE;
  1991. break;
  1992. case 3: /* lidt/vmmcall */
  1993. if (c->modrm_mod == 3) {
  1994. switch (c->modrm_rm) {
  1995. case 1:
  1996. rc = kvm_fix_hypercall(ctxt->vcpu);
  1997. if (rc)
  1998. goto done;
  1999. break;
  2000. default:
  2001. goto cannot_emulate;
  2002. }
  2003. } else {
  2004. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2005. &size, &address,
  2006. c->op_bytes);
  2007. if (rc)
  2008. goto done;
  2009. realmode_lidt(ctxt->vcpu, size, address);
  2010. }
  2011. /* Disable writeback. */
  2012. c->dst.type = OP_NONE;
  2013. break;
  2014. case 4: /* smsw */
  2015. c->dst.bytes = 2;
  2016. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  2017. break;
  2018. case 6: /* lmsw */
  2019. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  2020. &ctxt->eflags);
  2021. c->dst.type = OP_NONE;
  2022. break;
  2023. case 7: /* invlpg*/
  2024. emulate_invlpg(ctxt->vcpu, memop);
  2025. /* Disable writeback. */
  2026. c->dst.type = OP_NONE;
  2027. break;
  2028. default:
  2029. goto cannot_emulate;
  2030. }
  2031. break;
  2032. case 0x05: /* syscall */
  2033. if (emulate_syscall(ctxt) == -1)
  2034. goto cannot_emulate;
  2035. else
  2036. goto writeback;
  2037. break;
  2038. case 0x06:
  2039. emulate_clts(ctxt->vcpu);
  2040. c->dst.type = OP_NONE;
  2041. break;
  2042. case 0x08: /* invd */
  2043. case 0x09: /* wbinvd */
  2044. case 0x0d: /* GrpP (prefetch) */
  2045. case 0x18: /* Grp16 (prefetch/nop) */
  2046. c->dst.type = OP_NONE;
  2047. break;
  2048. case 0x20: /* mov cr, reg */
  2049. if (c->modrm_mod != 3)
  2050. goto cannot_emulate;
  2051. c->regs[c->modrm_rm] =
  2052. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  2053. c->dst.type = OP_NONE; /* no writeback */
  2054. break;
  2055. case 0x21: /* mov from dr to reg */
  2056. if (c->modrm_mod != 3)
  2057. goto cannot_emulate;
  2058. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2059. if (rc)
  2060. goto cannot_emulate;
  2061. c->dst.type = OP_NONE; /* no writeback */
  2062. break;
  2063. case 0x22: /* mov reg, cr */
  2064. if (c->modrm_mod != 3)
  2065. goto cannot_emulate;
  2066. realmode_set_cr(ctxt->vcpu,
  2067. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  2068. c->dst.type = OP_NONE;
  2069. break;
  2070. case 0x23: /* mov from reg to dr */
  2071. if (c->modrm_mod != 3)
  2072. goto cannot_emulate;
  2073. rc = emulator_set_dr(ctxt, c->modrm_reg,
  2074. c->regs[c->modrm_rm]);
  2075. if (rc)
  2076. goto cannot_emulate;
  2077. c->dst.type = OP_NONE; /* no writeback */
  2078. break;
  2079. case 0x30:
  2080. /* wrmsr */
  2081. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2082. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2083. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  2084. if (rc) {
  2085. kvm_inject_gp(ctxt->vcpu, 0);
  2086. c->eip = kvm_rip_read(ctxt->vcpu);
  2087. }
  2088. rc = X86EMUL_CONTINUE;
  2089. c->dst.type = OP_NONE;
  2090. break;
  2091. case 0x32:
  2092. /* rdmsr */
  2093. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  2094. if (rc) {
  2095. kvm_inject_gp(ctxt->vcpu, 0);
  2096. c->eip = kvm_rip_read(ctxt->vcpu);
  2097. } else {
  2098. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2099. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2100. }
  2101. rc = X86EMUL_CONTINUE;
  2102. c->dst.type = OP_NONE;
  2103. break;
  2104. case 0x34: /* sysenter */
  2105. if (emulate_sysenter(ctxt) == -1)
  2106. goto cannot_emulate;
  2107. else
  2108. goto writeback;
  2109. break;
  2110. case 0x35: /* sysexit */
  2111. if (emulate_sysexit(ctxt) == -1)
  2112. goto cannot_emulate;
  2113. else
  2114. goto writeback;
  2115. break;
  2116. case 0x40 ... 0x4f: /* cmov */
  2117. c->dst.val = c->dst.orig_val = c->src.val;
  2118. if (!test_cc(c->b, ctxt->eflags))
  2119. c->dst.type = OP_NONE; /* no writeback */
  2120. break;
  2121. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2122. if (test_cc(c->b, ctxt->eflags))
  2123. jmp_rel(c, c->src.val);
  2124. c->dst.type = OP_NONE;
  2125. break;
  2126. case 0xa3:
  2127. bt: /* bt */
  2128. c->dst.type = OP_NONE;
  2129. /* only subword offset */
  2130. c->src.val &= (c->dst.bytes << 3) - 1;
  2131. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2132. break;
  2133. case 0xa4: /* shld imm8, r, r/m */
  2134. case 0xa5: /* shld cl, r, r/m */
  2135. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2136. break;
  2137. case 0xab:
  2138. bts: /* bts */
  2139. /* only subword offset */
  2140. c->src.val &= (c->dst.bytes << 3) - 1;
  2141. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2142. break;
  2143. case 0xac: /* shrd imm8, r, r/m */
  2144. case 0xad: /* shrd cl, r, r/m */
  2145. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2146. break;
  2147. case 0xae: /* clflush */
  2148. break;
  2149. case 0xb0 ... 0xb1: /* cmpxchg */
  2150. /*
  2151. * Save real source value, then compare EAX against
  2152. * destination.
  2153. */
  2154. c->src.orig_val = c->src.val;
  2155. c->src.val = c->regs[VCPU_REGS_RAX];
  2156. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2157. if (ctxt->eflags & EFLG_ZF) {
  2158. /* Success: write back to memory. */
  2159. c->dst.val = c->src.orig_val;
  2160. } else {
  2161. /* Failure: write the value we saw to EAX. */
  2162. c->dst.type = OP_REG;
  2163. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2164. }
  2165. break;
  2166. case 0xb3:
  2167. btr: /* btr */
  2168. /* only subword offset */
  2169. c->src.val &= (c->dst.bytes << 3) - 1;
  2170. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2171. break;
  2172. case 0xb6 ... 0xb7: /* movzx */
  2173. c->dst.bytes = c->op_bytes;
  2174. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2175. : (u16) c->src.val;
  2176. break;
  2177. case 0xba: /* Grp8 */
  2178. switch (c->modrm_reg & 3) {
  2179. case 0:
  2180. goto bt;
  2181. case 1:
  2182. goto bts;
  2183. case 2:
  2184. goto btr;
  2185. case 3:
  2186. goto btc;
  2187. }
  2188. break;
  2189. case 0xbb:
  2190. btc: /* btc */
  2191. /* only subword offset */
  2192. c->src.val &= (c->dst.bytes << 3) - 1;
  2193. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2194. break;
  2195. case 0xbe ... 0xbf: /* movsx */
  2196. c->dst.bytes = c->op_bytes;
  2197. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2198. (s16) c->src.val;
  2199. break;
  2200. case 0xc3: /* movnti */
  2201. c->dst.bytes = c->op_bytes;
  2202. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2203. (u64) c->src.val;
  2204. break;
  2205. case 0xc7: /* Grp9 (cmpxchg8b) */
  2206. rc = emulate_grp9(ctxt, ops, memop);
  2207. if (rc != 0)
  2208. goto done;
  2209. c->dst.type = OP_NONE;
  2210. break;
  2211. }
  2212. goto writeback;
  2213. cannot_emulate:
  2214. DPRINTF("Cannot emulate %02x\n", c->b);
  2215. c->eip = saved_eip;
  2216. return -1;
  2217. }