visws_quirks.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665
  1. /*
  2. * SGI Visual Workstation support and quirks, unmaintained.
  3. *
  4. * Split out from setup.c by davej@suse.de
  5. *
  6. * Copyright (C) 1999 Bent Hagemark, Ingo Molnar
  7. *
  8. * SGI Visual Workstation interrupt controller
  9. *
  10. * The Cobalt system ASIC in the Visual Workstation contains a "Cobalt" APIC
  11. * which serves as the main interrupt controller in the system. Non-legacy
  12. * hardware in the system uses this controller directly. Legacy devices
  13. * are connected to the PIIX4 which in turn has its 8259(s) connected to
  14. * a of the Cobalt APIC entry.
  15. *
  16. * 09/02/2000 - Updated for 2.4 by jbarnes@sgi.com
  17. *
  18. * 25/11/2002 - Updated for 2.5 by Andrey Panin <pazke@orbita1.ru>
  19. */
  20. #include <linux/interrupt.h>
  21. #include <linux/module.h>
  22. #include <linux/init.h>
  23. #include <linux/smp.h>
  24. #include <asm/visws/cobalt.h>
  25. #include <asm/visws/piix4.h>
  26. #include <asm/io_apic.h>
  27. #include <asm/fixmap.h>
  28. #include <asm/reboot.h>
  29. #include <asm/setup.h>
  30. #include <asm/apic.h>
  31. #include <asm/e820.h>
  32. #include <asm/time.h>
  33. #include <asm/io.h>
  34. #include <linux/kernel_stat.h>
  35. #include <asm/i8259.h>
  36. #include <asm/irq_vectors.h>
  37. #include <asm/visws/lithium.h>
  38. #include <linux/sched.h>
  39. #include <linux/kernel.h>
  40. #include <linux/pci.h>
  41. #include <linux/pci_ids.h>
  42. extern int no_broadcast;
  43. char visws_board_type = -1;
  44. char visws_board_rev = -1;
  45. int is_visws_box(void)
  46. {
  47. return visws_board_type >= 0;
  48. }
  49. static void __init visws_time_init(void)
  50. {
  51. printk(KERN_INFO "Starting Cobalt Timer system clock\n");
  52. /* Set the countdown value */
  53. co_cpu_write(CO_CPU_TIMEVAL, CO_TIME_HZ/HZ);
  54. /* Start the timer */
  55. co_cpu_write(CO_CPU_CTRL, co_cpu_read(CO_CPU_CTRL) | CO_CTRL_TIMERUN);
  56. /* Enable (unmask) the timer interrupt */
  57. co_cpu_write(CO_CPU_CTRL, co_cpu_read(CO_CPU_CTRL) & ~CO_CTRL_TIMEMASK);
  58. setup_default_timer_irq();
  59. }
  60. /* Replaces the default init_ISA_irqs in the generic setup */
  61. static void __init visws_pre_intr_init(void)
  62. {
  63. init_VISWS_APIC_irqs();
  64. }
  65. /* Quirk for machine specific memory setup. */
  66. #define MB (1024 * 1024)
  67. unsigned long sgivwfb_mem_phys;
  68. unsigned long sgivwfb_mem_size;
  69. EXPORT_SYMBOL(sgivwfb_mem_phys);
  70. EXPORT_SYMBOL(sgivwfb_mem_size);
  71. long long mem_size __initdata = 0;
  72. static char * __init visws_memory_setup(void)
  73. {
  74. long long gfx_mem_size = 8 * MB;
  75. mem_size = boot_params.alt_mem_k;
  76. if (!mem_size) {
  77. printk(KERN_WARNING "Bootloader didn't set memory size, upgrade it !\n");
  78. mem_size = 128 * MB;
  79. }
  80. /*
  81. * this hardcodes the graphics memory to 8 MB
  82. * it really should be sized dynamically (or at least
  83. * set as a boot param)
  84. */
  85. if (!sgivwfb_mem_size) {
  86. printk(KERN_WARNING "Defaulting to 8 MB framebuffer size\n");
  87. sgivwfb_mem_size = 8 * MB;
  88. }
  89. /*
  90. * Trim to nearest MB
  91. */
  92. sgivwfb_mem_size &= ~((1 << 20) - 1);
  93. sgivwfb_mem_phys = mem_size - gfx_mem_size;
  94. e820_add_region(0, LOWMEMSIZE(), E820_RAM);
  95. e820_add_region(HIGH_MEMORY, mem_size - sgivwfb_mem_size - HIGH_MEMORY, E820_RAM);
  96. e820_add_region(sgivwfb_mem_phys, sgivwfb_mem_size, E820_RESERVED);
  97. return "PROM";
  98. }
  99. static void visws_machine_emergency_restart(void)
  100. {
  101. /*
  102. * Visual Workstations restart after this
  103. * register is poked on the PIIX4
  104. */
  105. outb(PIIX4_RESET_VAL, PIIX4_RESET_PORT);
  106. }
  107. static void visws_machine_power_off(void)
  108. {
  109. unsigned short pm_status;
  110. /* extern unsigned int pci_bus0; */
  111. while ((pm_status = inw(PMSTS_PORT)) & 0x100)
  112. outw(pm_status, PMSTS_PORT);
  113. outw(PM_SUSPEND_ENABLE, PMCNTRL_PORT);
  114. mdelay(10);
  115. #define PCI_CONF1_ADDRESS(bus, devfn, reg) \
  116. (0x80000000 | (bus << 16) | (devfn << 8) | (reg & ~3))
  117. /* outl(PCI_CONF1_ADDRESS(pci_bus0, SPECIAL_DEV, SPECIAL_REG), 0xCF8); */
  118. outl(PIIX_SPECIAL_STOP, 0xCFC);
  119. }
  120. static void __init visws_get_smp_config(unsigned int early)
  121. {
  122. }
  123. /*
  124. * The Visual Workstation is Intel MP compliant in the hardware
  125. * sense, but it doesn't have a BIOS(-configuration table).
  126. * No problem for Linux.
  127. */
  128. static void __init MP_processor_info(struct mpc_cpu *m)
  129. {
  130. int ver, logical_apicid;
  131. physid_mask_t apic_cpus;
  132. if (!(m->cpuflag & CPU_ENABLED))
  133. return;
  134. logical_apicid = m->apicid;
  135. printk(KERN_INFO "%sCPU #%d %u:%u APIC version %d\n",
  136. m->cpuflag & CPU_BOOTPROCESSOR ? "Bootup " : "",
  137. m->apicid, (m->cpufeature & CPU_FAMILY_MASK) >> 8,
  138. (m->cpufeature & CPU_MODEL_MASK) >> 4, m->apicver);
  139. if (m->cpuflag & CPU_BOOTPROCESSOR)
  140. boot_cpu_physical_apicid = m->apicid;
  141. ver = m->apicver;
  142. if ((ver >= 0x14 && m->apicid >= 0xff) || m->apicid >= 0xf) {
  143. printk(KERN_ERR "Processor #%d INVALID. (Max ID: %d).\n",
  144. m->apicid, MAX_APICS);
  145. return;
  146. }
  147. apic_cpus = apic->apicid_to_cpu_present(m->apicid);
  148. physids_or(phys_cpu_present_map, phys_cpu_present_map, apic_cpus);
  149. /*
  150. * Validate version
  151. */
  152. if (ver == 0x0) {
  153. printk(KERN_ERR "BIOS bug, APIC version is 0 for CPU#%d! "
  154. "fixing up to 0x10. (tell your hw vendor)\n",
  155. m->apicid);
  156. ver = 0x10;
  157. }
  158. apic_version[m->apicid] = ver;
  159. }
  160. static void __init visws_find_smp_config(unsigned int reserve)
  161. {
  162. struct mpc_cpu *mp = phys_to_virt(CO_CPU_TAB_PHYS);
  163. unsigned short ncpus = readw(phys_to_virt(CO_CPU_NUM_PHYS));
  164. if (ncpus > CO_CPU_MAX) {
  165. printk(KERN_WARNING "find_visws_smp: got cpu count of %d at %p\n",
  166. ncpus, mp);
  167. ncpus = CO_CPU_MAX;
  168. }
  169. if (ncpus > setup_max_cpus)
  170. ncpus = setup_max_cpus;
  171. #ifdef CONFIG_X86_LOCAL_APIC
  172. smp_found_config = 1;
  173. #endif
  174. while (ncpus--)
  175. MP_processor_info(mp++);
  176. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  177. }
  178. static void visws_trap_init(void);
  179. void __init visws_early_detect(void)
  180. {
  181. int raw;
  182. visws_board_type = (char)(inb_p(PIIX_GPI_BD_REG) & PIIX_GPI_BD_REG)
  183. >> PIIX_GPI_BD_SHIFT;
  184. if (visws_board_type < 0)
  185. return;
  186. /*
  187. * Override the default platform setup functions
  188. */
  189. x86_init.resources.memory_setup = visws_memory_setup;
  190. x86_init.mpparse.get_smp_config = visws_get_smp_config;
  191. x86_init.mpparse.find_smp_config = visws_find_smp_config;
  192. x86_init.irqs.pre_vector_init = visws_pre_intr_init;
  193. x86_init.irqs.trap_init = visws_trap_init;
  194. x86_init.timers.timer_init = visws_time_init;
  195. /*
  196. * Install reboot quirks:
  197. */
  198. pm_power_off = visws_machine_power_off;
  199. machine_ops.emergency_restart = visws_machine_emergency_restart;
  200. /*
  201. * Do not use broadcast IPIs:
  202. */
  203. no_broadcast = 0;
  204. #ifdef CONFIG_X86_IO_APIC
  205. /*
  206. * Turn off IO-APIC detection and initialization:
  207. */
  208. skip_ioapic_setup = 1;
  209. #endif
  210. /*
  211. * Get Board rev.
  212. * First, we have to initialize the 307 part to allow us access
  213. * to the GPIO registers. Let's map them at 0x0fc0 which is right
  214. * after the PIIX4 PM section.
  215. */
  216. outb_p(SIO_DEV_SEL, SIO_INDEX);
  217. outb_p(SIO_GP_DEV, SIO_DATA); /* Talk to GPIO regs. */
  218. outb_p(SIO_DEV_MSB, SIO_INDEX);
  219. outb_p(SIO_GP_MSB, SIO_DATA); /* MSB of GPIO base address */
  220. outb_p(SIO_DEV_LSB, SIO_INDEX);
  221. outb_p(SIO_GP_LSB, SIO_DATA); /* LSB of GPIO base address */
  222. outb_p(SIO_DEV_ENB, SIO_INDEX);
  223. outb_p(1, SIO_DATA); /* Enable GPIO registers. */
  224. /*
  225. * Now, we have to map the power management section to write
  226. * a bit which enables access to the GPIO registers.
  227. * What lunatic came up with this shit?
  228. */
  229. outb_p(SIO_DEV_SEL, SIO_INDEX);
  230. outb_p(SIO_PM_DEV, SIO_DATA); /* Talk to GPIO regs. */
  231. outb_p(SIO_DEV_MSB, SIO_INDEX);
  232. outb_p(SIO_PM_MSB, SIO_DATA); /* MSB of PM base address */
  233. outb_p(SIO_DEV_LSB, SIO_INDEX);
  234. outb_p(SIO_PM_LSB, SIO_DATA); /* LSB of PM base address */
  235. outb_p(SIO_DEV_ENB, SIO_INDEX);
  236. outb_p(1, SIO_DATA); /* Enable PM registers. */
  237. /*
  238. * Now, write the PM register which enables the GPIO registers.
  239. */
  240. outb_p(SIO_PM_FER2, SIO_PM_INDEX);
  241. outb_p(SIO_PM_GP_EN, SIO_PM_DATA);
  242. /*
  243. * Now, initialize the GPIO registers.
  244. * We want them all to be inputs which is the
  245. * power on default, so let's leave them alone.
  246. * So, let's just read the board rev!
  247. */
  248. raw = inb_p(SIO_GP_DATA1);
  249. raw &= 0x7f; /* 7 bits of valid board revision ID. */
  250. if (visws_board_type == VISWS_320) {
  251. if (raw < 0x6) {
  252. visws_board_rev = 4;
  253. } else if (raw < 0xc) {
  254. visws_board_rev = 5;
  255. } else {
  256. visws_board_rev = 6;
  257. }
  258. } else if (visws_board_type == VISWS_540) {
  259. visws_board_rev = 2;
  260. } else {
  261. visws_board_rev = raw;
  262. }
  263. printk(KERN_INFO "Silicon Graphics Visual Workstation %s (rev %d) detected\n",
  264. (visws_board_type == VISWS_320 ? "320" :
  265. (visws_board_type == VISWS_540 ? "540" :
  266. "unknown")), visws_board_rev);
  267. }
  268. #define A01234 (LI_INTA_0 | LI_INTA_1 | LI_INTA_2 | LI_INTA_3 | LI_INTA_4)
  269. #define BCD (LI_INTB | LI_INTC | LI_INTD)
  270. #define ALLDEVS (A01234 | BCD)
  271. static __init void lithium_init(void)
  272. {
  273. set_fixmap(FIX_LI_PCIA, LI_PCI_A_PHYS);
  274. set_fixmap(FIX_LI_PCIB, LI_PCI_B_PHYS);
  275. if ((li_pcia_read16(PCI_VENDOR_ID) != PCI_VENDOR_ID_SGI) ||
  276. (li_pcia_read16(PCI_DEVICE_ID) != PCI_DEVICE_ID_SGI_LITHIUM)) {
  277. printk(KERN_EMERG "Lithium hostbridge %c not found\n", 'A');
  278. /* panic("This machine is not SGI Visual Workstation 320/540"); */
  279. }
  280. if ((li_pcib_read16(PCI_VENDOR_ID) != PCI_VENDOR_ID_SGI) ||
  281. (li_pcib_read16(PCI_DEVICE_ID) != PCI_DEVICE_ID_SGI_LITHIUM)) {
  282. printk(KERN_EMERG "Lithium hostbridge %c not found\n", 'B');
  283. /* panic("This machine is not SGI Visual Workstation 320/540"); */
  284. }
  285. li_pcia_write16(LI_PCI_INTEN, ALLDEVS);
  286. li_pcib_write16(LI_PCI_INTEN, ALLDEVS);
  287. }
  288. static __init void cobalt_init(void)
  289. {
  290. /*
  291. * On normal SMP PC this is used only with SMP, but we have to
  292. * use it and set it up here to start the Cobalt clock
  293. */
  294. set_fixmap(FIX_APIC_BASE, APIC_DEFAULT_PHYS_BASE);
  295. setup_local_APIC();
  296. printk(KERN_INFO "Local APIC Version %#x, ID %#x\n",
  297. (unsigned int)apic_read(APIC_LVR),
  298. (unsigned int)apic_read(APIC_ID));
  299. set_fixmap(FIX_CO_CPU, CO_CPU_PHYS);
  300. set_fixmap(FIX_CO_APIC, CO_APIC_PHYS);
  301. printk(KERN_INFO "Cobalt Revision %#lx, APIC ID %#lx\n",
  302. co_cpu_read(CO_CPU_REV), co_apic_read(CO_APIC_ID));
  303. /* Enable Cobalt APIC being careful to NOT change the ID! */
  304. co_apic_write(CO_APIC_ID, co_apic_read(CO_APIC_ID) | CO_APIC_ENABLE);
  305. printk(KERN_INFO "Cobalt APIC enabled: ID reg %#lx\n",
  306. co_apic_read(CO_APIC_ID));
  307. }
  308. static void __init visws_trap_init(void)
  309. {
  310. lithium_init();
  311. cobalt_init();
  312. }
  313. /*
  314. * IRQ controller / APIC support:
  315. */
  316. static DEFINE_SPINLOCK(cobalt_lock);
  317. /*
  318. * Set the given Cobalt APIC Redirection Table entry to point
  319. * to the given IDT vector/index.
  320. */
  321. static inline void co_apic_set(int entry, int irq)
  322. {
  323. co_apic_write(CO_APIC_LO(entry), CO_APIC_LEVEL | (irq + FIRST_EXTERNAL_VECTOR));
  324. co_apic_write(CO_APIC_HI(entry), 0);
  325. }
  326. /*
  327. * Cobalt (IO)-APIC functions to handle PCI devices.
  328. */
  329. static inline int co_apic_ide0_hack(void)
  330. {
  331. extern char visws_board_type;
  332. extern char visws_board_rev;
  333. if (visws_board_type == VISWS_320 && visws_board_rev == 5)
  334. return 5;
  335. return CO_APIC_IDE0;
  336. }
  337. static int is_co_apic(unsigned int irq)
  338. {
  339. if (IS_CO_APIC(irq))
  340. return CO_APIC(irq);
  341. switch (irq) {
  342. case 0: return CO_APIC_CPU;
  343. case CO_IRQ_IDE0: return co_apic_ide0_hack();
  344. case CO_IRQ_IDE1: return CO_APIC_IDE1;
  345. default: return -1;
  346. }
  347. }
  348. /*
  349. * This is the SGI Cobalt (IO-)APIC:
  350. */
  351. static void enable_cobalt_irq(unsigned int irq)
  352. {
  353. co_apic_set(is_co_apic(irq), irq);
  354. }
  355. static void disable_cobalt_irq(unsigned int irq)
  356. {
  357. int entry = is_co_apic(irq);
  358. co_apic_write(CO_APIC_LO(entry), CO_APIC_MASK);
  359. co_apic_read(CO_APIC_LO(entry));
  360. }
  361. /*
  362. * "irq" really just serves to identify the device. Here is where we
  363. * map this to the Cobalt APIC entry where it's physically wired.
  364. * This is called via request_irq -> setup_irq -> irq_desc->startup()
  365. */
  366. static unsigned int startup_cobalt_irq(unsigned int irq)
  367. {
  368. unsigned long flags;
  369. struct irq_desc *desc = irq_to_desc(irq);
  370. spin_lock_irqsave(&cobalt_lock, flags);
  371. if ((desc->status & (IRQ_DISABLED | IRQ_INPROGRESS | IRQ_WAITING)))
  372. desc->status &= ~(IRQ_DISABLED | IRQ_INPROGRESS | IRQ_WAITING);
  373. enable_cobalt_irq(irq);
  374. spin_unlock_irqrestore(&cobalt_lock, flags);
  375. return 0;
  376. }
  377. static void ack_cobalt_irq(unsigned int irq)
  378. {
  379. unsigned long flags;
  380. spin_lock_irqsave(&cobalt_lock, flags);
  381. disable_cobalt_irq(irq);
  382. apic_write(APIC_EOI, APIC_EIO_ACK);
  383. spin_unlock_irqrestore(&cobalt_lock, flags);
  384. }
  385. static void end_cobalt_irq(unsigned int irq)
  386. {
  387. unsigned long flags;
  388. struct irq_desc *desc = irq_to_desc(irq);
  389. spin_lock_irqsave(&cobalt_lock, flags);
  390. if (!(desc->status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  391. enable_cobalt_irq(irq);
  392. spin_unlock_irqrestore(&cobalt_lock, flags);
  393. }
  394. static struct irq_chip cobalt_irq_type = {
  395. .typename = "Cobalt-APIC",
  396. .startup = startup_cobalt_irq,
  397. .shutdown = disable_cobalt_irq,
  398. .enable = enable_cobalt_irq,
  399. .disable = disable_cobalt_irq,
  400. .ack = ack_cobalt_irq,
  401. .end = end_cobalt_irq,
  402. };
  403. /*
  404. * This is the PIIX4-based 8259 that is wired up indirectly to Cobalt
  405. * -- not the manner expected by the code in i8259.c.
  406. *
  407. * there is a 'master' physical interrupt source that gets sent to
  408. * the CPU. But in the chipset there are various 'virtual' interrupts
  409. * waiting to be handled. We represent this to Linux through a 'master'
  410. * interrupt controller type, and through a special virtual interrupt-
  411. * controller. Device drivers only see the virtual interrupt sources.
  412. */
  413. static unsigned int startup_piix4_master_irq(unsigned int irq)
  414. {
  415. init_8259A(0);
  416. return startup_cobalt_irq(irq);
  417. }
  418. static void end_piix4_master_irq(unsigned int irq)
  419. {
  420. unsigned long flags;
  421. spin_lock_irqsave(&cobalt_lock, flags);
  422. enable_cobalt_irq(irq);
  423. spin_unlock_irqrestore(&cobalt_lock, flags);
  424. }
  425. static struct irq_chip piix4_master_irq_type = {
  426. .typename = "PIIX4-master",
  427. .startup = startup_piix4_master_irq,
  428. .ack = ack_cobalt_irq,
  429. .end = end_piix4_master_irq,
  430. };
  431. static struct irq_chip piix4_virtual_irq_type = {
  432. .typename = "PIIX4-virtual",
  433. .shutdown = disable_8259A_irq,
  434. .enable = enable_8259A_irq,
  435. .disable = disable_8259A_irq,
  436. };
  437. /*
  438. * PIIX4-8259 master/virtual functions to handle interrupt requests
  439. * from legacy devices: floppy, parallel, serial, rtc.
  440. *
  441. * None of these get Cobalt APIC entries, neither do they have IDT
  442. * entries. These interrupts are purely virtual and distributed from
  443. * the 'master' interrupt source: CO_IRQ_8259.
  444. *
  445. * When the 8259 interrupts its handler figures out which of these
  446. * devices is interrupting and dispatches to its handler.
  447. *
  448. * CAREFUL: devices see the 'virtual' interrupt only. Thus disable/
  449. * enable_irq gets the right irq. This 'master' irq is never directly
  450. * manipulated by any driver.
  451. */
  452. static irqreturn_t piix4_master_intr(int irq, void *dev_id)
  453. {
  454. int realirq;
  455. struct irq_desc *desc;
  456. unsigned long flags;
  457. spin_lock_irqsave(&i8259A_lock, flags);
  458. /* Find out what's interrupting in the PIIX4 master 8259 */
  459. outb(0x0c, 0x20); /* OCW3 Poll command */
  460. realirq = inb(0x20);
  461. /*
  462. * Bit 7 == 0 means invalid/spurious
  463. */
  464. if (unlikely(!(realirq & 0x80)))
  465. goto out_unlock;
  466. realirq &= 7;
  467. if (unlikely(realirq == 2)) {
  468. outb(0x0c, 0xa0);
  469. realirq = inb(0xa0);
  470. if (unlikely(!(realirq & 0x80)))
  471. goto out_unlock;
  472. realirq = (realirq & 7) + 8;
  473. }
  474. /* mask and ack interrupt */
  475. cached_irq_mask |= 1 << realirq;
  476. if (unlikely(realirq > 7)) {
  477. inb(0xa1);
  478. outb(cached_slave_mask, 0xa1);
  479. outb(0x60 + (realirq & 7), 0xa0);
  480. outb(0x60 + 2, 0x20);
  481. } else {
  482. inb(0x21);
  483. outb(cached_master_mask, 0x21);
  484. outb(0x60 + realirq, 0x20);
  485. }
  486. spin_unlock_irqrestore(&i8259A_lock, flags);
  487. desc = irq_to_desc(realirq);
  488. /*
  489. * handle this 'virtual interrupt' as a Cobalt one now.
  490. */
  491. kstat_incr_irqs_this_cpu(realirq, desc);
  492. if (likely(desc->action != NULL))
  493. handle_IRQ_event(realirq, desc->action);
  494. if (!(desc->status & IRQ_DISABLED))
  495. enable_8259A_irq(realirq);
  496. return IRQ_HANDLED;
  497. out_unlock:
  498. spin_unlock_irqrestore(&i8259A_lock, flags);
  499. return IRQ_NONE;
  500. }
  501. static struct irqaction master_action = {
  502. .handler = piix4_master_intr,
  503. .name = "PIIX4-8259",
  504. };
  505. static struct irqaction cascade_action = {
  506. .handler = no_action,
  507. .name = "cascade",
  508. };
  509. void init_VISWS_APIC_irqs(void)
  510. {
  511. int i;
  512. for (i = 0; i < CO_IRQ_APIC0 + CO_APIC_LAST + 1; i++) {
  513. struct irq_desc *desc = irq_to_desc(i);
  514. desc->status = IRQ_DISABLED;
  515. desc->action = 0;
  516. desc->depth = 1;
  517. if (i == 0) {
  518. desc->chip = &cobalt_irq_type;
  519. }
  520. else if (i == CO_IRQ_IDE0) {
  521. desc->chip = &cobalt_irq_type;
  522. }
  523. else if (i == CO_IRQ_IDE1) {
  524. desc->chip = &cobalt_irq_type;
  525. }
  526. else if (i == CO_IRQ_8259) {
  527. desc->chip = &piix4_master_irq_type;
  528. }
  529. else if (i < CO_IRQ_APIC0) {
  530. desc->chip = &piix4_virtual_irq_type;
  531. }
  532. else if (IS_CO_APIC(i)) {
  533. desc->chip = &cobalt_irq_type;
  534. }
  535. }
  536. setup_irq(CO_IRQ_8259, &master_action);
  537. setup_irq(2, &cascade_action);
  538. }