smpboot.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <asm/acpi.h>
  51. #include <asm/desc.h>
  52. #include <asm/nmi.h>
  53. #include <asm/irq.h>
  54. #include <asm/idle.h>
  55. #include <asm/trampoline.h>
  56. #include <asm/cpu.h>
  57. #include <asm/numa.h>
  58. #include <asm/pgtable.h>
  59. #include <asm/tlbflush.h>
  60. #include <asm/mtrr.h>
  61. #include <asm/vmi.h>
  62. #include <asm/apic.h>
  63. #include <asm/setup.h>
  64. #include <asm/uv/uv.h>
  65. #include <linux/mc146818rtc.h>
  66. #include <asm/smpboot_hooks.h>
  67. #ifdef CONFIG_X86_32
  68. u8 apicid_2_node[MAX_APICID];
  69. static int low_mappings;
  70. #endif
  71. /* State of each CPU */
  72. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  73. /* Store all idle threads, this can be reused instead of creating
  74. * a new thread. Also avoids complicated thread destroy functionality
  75. * for idle threads.
  76. */
  77. #ifdef CONFIG_HOTPLUG_CPU
  78. /*
  79. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  80. * removed after init for !CONFIG_HOTPLUG_CPU.
  81. */
  82. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  83. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  84. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  85. #else
  86. static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  87. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  88. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  89. #endif
  90. /* Number of siblings per CPU package */
  91. int smp_num_siblings = 1;
  92. EXPORT_SYMBOL(smp_num_siblings);
  93. /* Last level cache ID of each logical CPU */
  94. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  95. /* representing HT siblings of each logical CPU */
  96. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  97. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  98. /* representing HT and core siblings of each logical CPU */
  99. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  100. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  101. /* Per CPU bogomips and other parameters */
  102. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  103. EXPORT_PER_CPU_SYMBOL(cpu_info);
  104. atomic_t init_deasserted;
  105. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  106. /* which node each logical CPU is on */
  107. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  108. EXPORT_SYMBOL(cpu_to_node_map);
  109. /* set up a mapping between cpu and node. */
  110. static void map_cpu_to_node(int cpu, int node)
  111. {
  112. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  113. cpumask_set_cpu(cpu, node_to_cpumask_map[node]);
  114. cpu_to_node_map[cpu] = node;
  115. }
  116. /* undo a mapping between cpu and node. */
  117. static void unmap_cpu_to_node(int cpu)
  118. {
  119. int node;
  120. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  121. for (node = 0; node < MAX_NUMNODES; node++)
  122. cpumask_clear_cpu(cpu, node_to_cpumask_map[node]);
  123. cpu_to_node_map[cpu] = 0;
  124. }
  125. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  126. #define map_cpu_to_node(cpu, node) ({})
  127. #define unmap_cpu_to_node(cpu) ({})
  128. #endif
  129. #ifdef CONFIG_X86_32
  130. static int boot_cpu_logical_apicid;
  131. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  132. { [0 ... NR_CPUS-1] = BAD_APICID };
  133. static void map_cpu_to_logical_apicid(void)
  134. {
  135. int cpu = smp_processor_id();
  136. int apicid = logical_smp_processor_id();
  137. int node = apic->apicid_to_node(apicid);
  138. if (!node_online(node))
  139. node = first_online_node;
  140. cpu_2_logical_apicid[cpu] = apicid;
  141. map_cpu_to_node(cpu, node);
  142. }
  143. void numa_remove_cpu(int cpu)
  144. {
  145. cpu_2_logical_apicid[cpu] = BAD_APICID;
  146. unmap_cpu_to_node(cpu);
  147. }
  148. #else
  149. #define map_cpu_to_logical_apicid() do {} while (0)
  150. #endif
  151. /*
  152. * Report back to the Boot Processor.
  153. * Running on AP.
  154. */
  155. static void __cpuinit smp_callin(void)
  156. {
  157. int cpuid, phys_id;
  158. unsigned long timeout;
  159. /*
  160. * If waken up by an INIT in an 82489DX configuration
  161. * we may get here before an INIT-deassert IPI reaches
  162. * our local APIC. We have to wait for the IPI or we'll
  163. * lock up on an APIC access.
  164. */
  165. if (apic->wait_for_init_deassert)
  166. apic->wait_for_init_deassert(&init_deasserted);
  167. /*
  168. * (This works even if the APIC is not enabled.)
  169. */
  170. phys_id = read_apic_id();
  171. cpuid = smp_processor_id();
  172. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  173. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  174. phys_id, cpuid);
  175. }
  176. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  177. /*
  178. * STARTUP IPIs are fragile beasts as they might sometimes
  179. * trigger some glue motherboard logic. Complete APIC bus
  180. * silence for 1 second, this overestimates the time the
  181. * boot CPU is spending to send the up to 2 STARTUP IPIs
  182. * by a factor of two. This should be enough.
  183. */
  184. /*
  185. * Waiting 2s total for startup (udelay is not yet working)
  186. */
  187. timeout = jiffies + 2*HZ;
  188. while (time_before(jiffies, timeout)) {
  189. /*
  190. * Has the boot CPU finished it's STARTUP sequence?
  191. */
  192. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  193. break;
  194. cpu_relax();
  195. }
  196. if (!time_before(jiffies, timeout)) {
  197. panic("%s: CPU%d started up but did not get a callout!\n",
  198. __func__, cpuid);
  199. }
  200. /*
  201. * the boot CPU has finished the init stage and is spinning
  202. * on callin_map until we finish. We are free to set up this
  203. * CPU, first the APIC. (this is probably redundant on most
  204. * boards)
  205. */
  206. pr_debug("CALLIN, before setup_local_APIC().\n");
  207. if (apic->smp_callin_clear_local_apic)
  208. apic->smp_callin_clear_local_apic();
  209. setup_local_APIC();
  210. end_local_APIC_setup();
  211. map_cpu_to_logical_apicid();
  212. notify_cpu_starting(cpuid);
  213. /*
  214. * Get our bogomips.
  215. *
  216. * Need to enable IRQs because it can take longer and then
  217. * the NMI watchdog might kill us.
  218. */
  219. local_irq_enable();
  220. calibrate_delay();
  221. local_irq_disable();
  222. pr_debug("Stack at about %p\n", &cpuid);
  223. /*
  224. * Save our processor parameters
  225. */
  226. smp_store_cpu_info(cpuid);
  227. /*
  228. * Allow the master to continue.
  229. */
  230. cpumask_set_cpu(cpuid, cpu_callin_mask);
  231. }
  232. /*
  233. * Activate a secondary processor.
  234. */
  235. notrace static void __cpuinit start_secondary(void *unused)
  236. {
  237. /*
  238. * Don't put *anything* before cpu_init(), SMP booting is too
  239. * fragile that we want to limit the things done here to the
  240. * most necessary things.
  241. */
  242. vmi_bringup();
  243. cpu_init();
  244. preempt_disable();
  245. smp_callin();
  246. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  247. barrier();
  248. /*
  249. * Check TSC synchronization with the BP:
  250. */
  251. check_tsc_sync_target();
  252. if (nmi_watchdog == NMI_IO_APIC) {
  253. disable_8259A_irq(0);
  254. enable_NMI_through_LVT0();
  255. enable_8259A_irq(0);
  256. }
  257. #ifdef CONFIG_X86_32
  258. while (low_mappings)
  259. cpu_relax();
  260. __flush_tlb_all();
  261. #endif
  262. /* This must be done before setting cpu_online_mask */
  263. set_cpu_sibling_map(raw_smp_processor_id());
  264. wmb();
  265. /*
  266. * We need to hold call_lock, so there is no inconsistency
  267. * between the time smp_call_function() determines number of
  268. * IPI recipients, and the time when the determination is made
  269. * for which cpus receive the IPI. Holding this
  270. * lock helps us to not include this cpu in a currently in progress
  271. * smp_call_function().
  272. *
  273. * We need to hold vector_lock so there the set of online cpus
  274. * does not change while we are assigning vectors to cpus. Holding
  275. * this lock ensures we don't half assign or remove an irq from a cpu.
  276. */
  277. ipi_call_lock();
  278. lock_vector_lock();
  279. __setup_vector_irq(smp_processor_id());
  280. set_cpu_online(smp_processor_id(), true);
  281. unlock_vector_lock();
  282. ipi_call_unlock();
  283. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  284. /* enable local interrupts */
  285. local_irq_enable();
  286. x86_cpuinit.setup_percpu_clockev();
  287. wmb();
  288. cpu_idle();
  289. }
  290. #ifdef CONFIG_CPUMASK_OFFSTACK
  291. /* In this case, llc_shared_map is a pointer to a cpumask. */
  292. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  293. const struct cpuinfo_x86 *src)
  294. {
  295. struct cpumask *llc = dst->llc_shared_map;
  296. *dst = *src;
  297. dst->llc_shared_map = llc;
  298. }
  299. #else
  300. static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst,
  301. const struct cpuinfo_x86 *src)
  302. {
  303. *dst = *src;
  304. }
  305. #endif /* CONFIG_CPUMASK_OFFSTACK */
  306. /*
  307. * The bootstrap kernel entry code has set these up. Save them for
  308. * a given CPU
  309. */
  310. void __cpuinit smp_store_cpu_info(int id)
  311. {
  312. struct cpuinfo_x86 *c = &cpu_data(id);
  313. copy_cpuinfo_x86(c, &boot_cpu_data);
  314. c->cpu_index = id;
  315. if (id != 0)
  316. identify_secondary_cpu(c);
  317. }
  318. void __cpuinit set_cpu_sibling_map(int cpu)
  319. {
  320. int i;
  321. struct cpuinfo_x86 *c = &cpu_data(cpu);
  322. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  323. if (smp_num_siblings > 1) {
  324. for_each_cpu(i, cpu_sibling_setup_mask) {
  325. struct cpuinfo_x86 *o = &cpu_data(i);
  326. if (c->phys_proc_id == o->phys_proc_id &&
  327. c->cpu_core_id == o->cpu_core_id) {
  328. cpumask_set_cpu(i, cpu_sibling_mask(cpu));
  329. cpumask_set_cpu(cpu, cpu_sibling_mask(i));
  330. cpumask_set_cpu(i, cpu_core_mask(cpu));
  331. cpumask_set_cpu(cpu, cpu_core_mask(i));
  332. cpumask_set_cpu(i, c->llc_shared_map);
  333. cpumask_set_cpu(cpu, o->llc_shared_map);
  334. }
  335. }
  336. } else {
  337. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  338. }
  339. cpumask_set_cpu(cpu, c->llc_shared_map);
  340. if (current_cpu_data.x86_max_cores == 1) {
  341. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  342. c->booted_cores = 1;
  343. return;
  344. }
  345. for_each_cpu(i, cpu_sibling_setup_mask) {
  346. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  347. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  348. cpumask_set_cpu(i, c->llc_shared_map);
  349. cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map);
  350. }
  351. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  352. cpumask_set_cpu(i, cpu_core_mask(cpu));
  353. cpumask_set_cpu(cpu, cpu_core_mask(i));
  354. /*
  355. * Does this new cpu bringup a new core?
  356. */
  357. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  358. /*
  359. * for each core in package, increment
  360. * the booted_cores for this new cpu
  361. */
  362. if (cpumask_first(cpu_sibling_mask(i)) == i)
  363. c->booted_cores++;
  364. /*
  365. * increment the core count for all
  366. * the other cpus in this package
  367. */
  368. if (i != cpu)
  369. cpu_data(i).booted_cores++;
  370. } else if (i != cpu && !c->booted_cores)
  371. c->booted_cores = cpu_data(i).booted_cores;
  372. }
  373. }
  374. }
  375. /* maps the cpu to the sched domain representing multi-core */
  376. const struct cpumask *cpu_coregroup_mask(int cpu)
  377. {
  378. struct cpuinfo_x86 *c = &cpu_data(cpu);
  379. /*
  380. * For perf, we return last level cache shared map.
  381. * And for power savings, we return cpu_core_map
  382. */
  383. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  384. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  385. return cpu_core_mask(cpu);
  386. else
  387. return c->llc_shared_map;
  388. }
  389. static void impress_friends(void)
  390. {
  391. int cpu;
  392. unsigned long bogosum = 0;
  393. /*
  394. * Allow the user to impress friends.
  395. */
  396. pr_debug("Before bogomips.\n");
  397. for_each_possible_cpu(cpu)
  398. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  399. bogosum += cpu_data(cpu).loops_per_jiffy;
  400. printk(KERN_INFO
  401. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  402. num_online_cpus(),
  403. bogosum/(500000/HZ),
  404. (bogosum/(5000/HZ))%100);
  405. pr_debug("Before bogocount - setting activated=1.\n");
  406. }
  407. void __inquire_remote_apic(int apicid)
  408. {
  409. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  410. char *names[] = { "ID", "VERSION", "SPIV" };
  411. int timeout;
  412. u32 status;
  413. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  414. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  415. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  416. /*
  417. * Wait for idle.
  418. */
  419. status = safe_apic_wait_icr_idle();
  420. if (status)
  421. printk(KERN_CONT
  422. "a previous APIC delivery may have failed\n");
  423. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  424. timeout = 0;
  425. do {
  426. udelay(100);
  427. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  428. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  429. switch (status) {
  430. case APIC_ICR_RR_VALID:
  431. status = apic_read(APIC_RRR);
  432. printk(KERN_CONT "%08x\n", status);
  433. break;
  434. default:
  435. printk(KERN_CONT "failed\n");
  436. }
  437. }
  438. }
  439. /*
  440. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  441. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  442. * won't ... remember to clear down the APIC, etc later.
  443. */
  444. int __cpuinit
  445. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  446. {
  447. unsigned long send_status, accept_status = 0;
  448. int maxlvt;
  449. /* Target chip */
  450. /* Boot on the stack */
  451. /* Kick the second */
  452. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  453. pr_debug("Waiting for send to finish...\n");
  454. send_status = safe_apic_wait_icr_idle();
  455. /*
  456. * Give the other CPU some time to accept the IPI.
  457. */
  458. udelay(200);
  459. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  460. maxlvt = lapic_get_maxlvt();
  461. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  462. apic_write(APIC_ESR, 0);
  463. accept_status = (apic_read(APIC_ESR) & 0xEF);
  464. }
  465. pr_debug("NMI sent.\n");
  466. if (send_status)
  467. printk(KERN_ERR "APIC never delivered???\n");
  468. if (accept_status)
  469. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  470. return (send_status | accept_status);
  471. }
  472. static int __cpuinit
  473. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  474. {
  475. unsigned long send_status, accept_status = 0;
  476. int maxlvt, num_starts, j;
  477. maxlvt = lapic_get_maxlvt();
  478. /*
  479. * Be paranoid about clearing APIC errors.
  480. */
  481. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  482. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  483. apic_write(APIC_ESR, 0);
  484. apic_read(APIC_ESR);
  485. }
  486. pr_debug("Asserting INIT.\n");
  487. /*
  488. * Turn INIT on target chip
  489. */
  490. /*
  491. * Send IPI
  492. */
  493. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  494. phys_apicid);
  495. pr_debug("Waiting for send to finish...\n");
  496. send_status = safe_apic_wait_icr_idle();
  497. mdelay(10);
  498. pr_debug("Deasserting INIT.\n");
  499. /* Target chip */
  500. /* Send IPI */
  501. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  502. pr_debug("Waiting for send to finish...\n");
  503. send_status = safe_apic_wait_icr_idle();
  504. mb();
  505. atomic_set(&init_deasserted, 1);
  506. /*
  507. * Should we send STARTUP IPIs ?
  508. *
  509. * Determine this based on the APIC version.
  510. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  511. */
  512. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  513. num_starts = 2;
  514. else
  515. num_starts = 0;
  516. /*
  517. * Paravirt / VMI wants a startup IPI hook here to set up the
  518. * target processor state.
  519. */
  520. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  521. (unsigned long)stack_start.sp);
  522. /*
  523. * Run STARTUP IPI loop.
  524. */
  525. pr_debug("#startup loops: %d.\n", num_starts);
  526. for (j = 1; j <= num_starts; j++) {
  527. pr_debug("Sending STARTUP #%d.\n", j);
  528. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  529. apic_write(APIC_ESR, 0);
  530. apic_read(APIC_ESR);
  531. pr_debug("After apic_write.\n");
  532. /*
  533. * STARTUP IPI
  534. */
  535. /* Target chip */
  536. /* Boot on the stack */
  537. /* Kick the second */
  538. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  539. phys_apicid);
  540. /*
  541. * Give the other CPU some time to accept the IPI.
  542. */
  543. udelay(300);
  544. pr_debug("Startup point 1.\n");
  545. pr_debug("Waiting for send to finish...\n");
  546. send_status = safe_apic_wait_icr_idle();
  547. /*
  548. * Give the other CPU some time to accept the IPI.
  549. */
  550. udelay(200);
  551. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  552. apic_write(APIC_ESR, 0);
  553. accept_status = (apic_read(APIC_ESR) & 0xEF);
  554. if (send_status || accept_status)
  555. break;
  556. }
  557. pr_debug("After Startup.\n");
  558. if (send_status)
  559. printk(KERN_ERR "APIC never delivered???\n");
  560. if (accept_status)
  561. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  562. return (send_status | accept_status);
  563. }
  564. struct create_idle {
  565. struct work_struct work;
  566. struct task_struct *idle;
  567. struct completion done;
  568. int cpu;
  569. };
  570. static void __cpuinit do_fork_idle(struct work_struct *work)
  571. {
  572. struct create_idle *c_idle =
  573. container_of(work, struct create_idle, work);
  574. c_idle->idle = fork_idle(c_idle->cpu);
  575. complete(&c_idle->done);
  576. }
  577. /*
  578. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  579. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  580. * Returns zero if CPU booted OK, else error code from
  581. * ->wakeup_secondary_cpu.
  582. */
  583. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  584. {
  585. unsigned long boot_error = 0;
  586. unsigned long start_ip;
  587. int timeout;
  588. struct create_idle c_idle = {
  589. .cpu = cpu,
  590. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  591. };
  592. INIT_WORK(&c_idle.work, do_fork_idle);
  593. alternatives_smp_switch(1);
  594. c_idle.idle = get_idle_for_cpu(cpu);
  595. /*
  596. * We can't use kernel_thread since we must avoid to
  597. * reschedule the child.
  598. */
  599. if (c_idle.idle) {
  600. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  601. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  602. init_idle(c_idle.idle, cpu);
  603. goto do_rest;
  604. }
  605. if (!keventd_up() || current_is_keventd())
  606. c_idle.work.func(&c_idle.work);
  607. else {
  608. schedule_work(&c_idle.work);
  609. wait_for_completion(&c_idle.done);
  610. }
  611. if (IS_ERR(c_idle.idle)) {
  612. printk("failed fork for CPU %d\n", cpu);
  613. return PTR_ERR(c_idle.idle);
  614. }
  615. set_idle_for_cpu(cpu, c_idle.idle);
  616. do_rest:
  617. per_cpu(current_task, cpu) = c_idle.idle;
  618. #ifdef CONFIG_X86_32
  619. /* Stack for startup_32 can be just as for start_secondary onwards */
  620. irq_ctx_init(cpu);
  621. #else
  622. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  623. initial_gs = per_cpu_offset(cpu);
  624. per_cpu(kernel_stack, cpu) =
  625. (unsigned long)task_stack_page(c_idle.idle) -
  626. KERNEL_STACK_OFFSET + THREAD_SIZE;
  627. #endif
  628. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  629. initial_code = (unsigned long)start_secondary;
  630. stack_start.sp = (void *) c_idle.idle->thread.sp;
  631. /* start_ip had better be page-aligned! */
  632. start_ip = setup_trampoline();
  633. /* So we see what's up */
  634. printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
  635. cpu, apicid, start_ip);
  636. /*
  637. * This grunge runs the startup process for
  638. * the targeted processor.
  639. */
  640. atomic_set(&init_deasserted, 0);
  641. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  642. pr_debug("Setting warm reset code and vector.\n");
  643. smpboot_setup_warm_reset_vector(start_ip);
  644. /*
  645. * Be paranoid about clearing APIC errors.
  646. */
  647. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  648. apic_write(APIC_ESR, 0);
  649. apic_read(APIC_ESR);
  650. }
  651. }
  652. /*
  653. * Kick the secondary CPU. Use the method in the APIC driver
  654. * if it's defined - or use an INIT boot APIC message otherwise:
  655. */
  656. if (apic->wakeup_secondary_cpu)
  657. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  658. else
  659. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  660. if (!boot_error) {
  661. /*
  662. * allow APs to start initializing.
  663. */
  664. pr_debug("Before Callout %d.\n", cpu);
  665. cpumask_set_cpu(cpu, cpu_callout_mask);
  666. pr_debug("After Callout %d.\n", cpu);
  667. /*
  668. * Wait 5s total for a response
  669. */
  670. for (timeout = 0; timeout < 50000; timeout++) {
  671. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  672. break; /* It has booted */
  673. udelay(100);
  674. }
  675. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  676. /* number CPUs logically, starting from 1 (BSP is 0) */
  677. pr_debug("OK.\n");
  678. printk(KERN_INFO "CPU%d: ", cpu);
  679. print_cpu_info(&cpu_data(cpu));
  680. pr_debug("CPU has booted.\n");
  681. } else {
  682. boot_error = 1;
  683. if (*((volatile unsigned char *)trampoline_base)
  684. == 0xA5)
  685. /* trampoline started but...? */
  686. printk(KERN_ERR "Stuck ??\n");
  687. else
  688. /* trampoline code not run */
  689. printk(KERN_ERR "Not responding.\n");
  690. if (apic->inquire_remote_apic)
  691. apic->inquire_remote_apic(apicid);
  692. }
  693. }
  694. if (boot_error) {
  695. /* Try to put things back the way they were before ... */
  696. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  697. /* was set by do_boot_cpu() */
  698. cpumask_clear_cpu(cpu, cpu_callout_mask);
  699. /* was set by cpu_init() */
  700. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  701. set_cpu_present(cpu, false);
  702. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  703. }
  704. /* mark "stuck" area as not stuck */
  705. *((volatile unsigned long *)trampoline_base) = 0;
  706. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  707. /*
  708. * Cleanup possible dangling ends...
  709. */
  710. smpboot_restore_warm_reset_vector();
  711. }
  712. return boot_error;
  713. }
  714. int __cpuinit native_cpu_up(unsigned int cpu)
  715. {
  716. int apicid = apic->cpu_present_to_apicid(cpu);
  717. unsigned long flags;
  718. int err;
  719. WARN_ON(irqs_disabled());
  720. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  721. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  722. !physid_isset(apicid, phys_cpu_present_map)) {
  723. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  724. return -EINVAL;
  725. }
  726. /*
  727. * Already booted CPU?
  728. */
  729. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  730. pr_debug("do_boot_cpu %d Already started\n", cpu);
  731. return -ENOSYS;
  732. }
  733. /*
  734. * Save current MTRR state in case it was changed since early boot
  735. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  736. */
  737. mtrr_save_state();
  738. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  739. #ifdef CONFIG_X86_32
  740. /* init low mem mapping */
  741. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  742. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  743. flush_tlb_all();
  744. low_mappings = 1;
  745. err = do_boot_cpu(apicid, cpu);
  746. zap_low_mappings(false);
  747. low_mappings = 0;
  748. #else
  749. err = do_boot_cpu(apicid, cpu);
  750. #endif
  751. if (err) {
  752. pr_debug("do_boot_cpu failed %d\n", err);
  753. return -EIO;
  754. }
  755. /*
  756. * Check TSC synchronization with the AP (keep irqs disabled
  757. * while doing so):
  758. */
  759. local_irq_save(flags);
  760. check_tsc_sync_source(cpu);
  761. local_irq_restore(flags);
  762. while (!cpu_online(cpu)) {
  763. cpu_relax();
  764. touch_nmi_watchdog();
  765. }
  766. return 0;
  767. }
  768. /*
  769. * Fall back to non SMP mode after errors.
  770. *
  771. * RED-PEN audit/test this more. I bet there is more state messed up here.
  772. */
  773. static __init void disable_smp(void)
  774. {
  775. init_cpu_present(cpumask_of(0));
  776. init_cpu_possible(cpumask_of(0));
  777. smpboot_clear_io_apic_irqs();
  778. if (smp_found_config)
  779. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  780. else
  781. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  782. map_cpu_to_logical_apicid();
  783. cpumask_set_cpu(0, cpu_sibling_mask(0));
  784. cpumask_set_cpu(0, cpu_core_mask(0));
  785. }
  786. /*
  787. * Various sanity checks.
  788. */
  789. static int __init smp_sanity_check(unsigned max_cpus)
  790. {
  791. preempt_disable();
  792. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  793. if (def_to_bigsmp && nr_cpu_ids > 8) {
  794. unsigned int cpu;
  795. unsigned nr;
  796. printk(KERN_WARNING
  797. "More than 8 CPUs detected - skipping them.\n"
  798. "Use CONFIG_X86_BIGSMP.\n");
  799. nr = 0;
  800. for_each_present_cpu(cpu) {
  801. if (nr >= 8)
  802. set_cpu_present(cpu, false);
  803. nr++;
  804. }
  805. nr = 0;
  806. for_each_possible_cpu(cpu) {
  807. if (nr >= 8)
  808. set_cpu_possible(cpu, false);
  809. nr++;
  810. }
  811. nr_cpu_ids = 8;
  812. }
  813. #endif
  814. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  815. printk(KERN_WARNING
  816. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  817. hard_smp_processor_id());
  818. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  819. }
  820. /*
  821. * If we couldn't find an SMP configuration at boot time,
  822. * get out of here now!
  823. */
  824. if (!smp_found_config && !acpi_lapic) {
  825. preempt_enable();
  826. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  827. disable_smp();
  828. if (APIC_init_uniprocessor())
  829. printk(KERN_NOTICE "Local APIC not detected."
  830. " Using dummy APIC emulation.\n");
  831. return -1;
  832. }
  833. /*
  834. * Should not be necessary because the MP table should list the boot
  835. * CPU too, but we do it for the sake of robustness anyway.
  836. */
  837. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  838. printk(KERN_NOTICE
  839. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  840. boot_cpu_physical_apicid);
  841. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  842. }
  843. preempt_enable();
  844. /*
  845. * If we couldn't find a local APIC, then get out of here now!
  846. */
  847. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  848. !cpu_has_apic) {
  849. if (!disable_apic) {
  850. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  851. boot_cpu_physical_apicid);
  852. pr_err("... forcing use of dummy APIC emulation."
  853. "(tell your hw vendor)\n");
  854. }
  855. smpboot_clear_io_apic();
  856. arch_disable_smp_support();
  857. return -1;
  858. }
  859. verify_local_APIC();
  860. /*
  861. * If SMP should be disabled, then really disable it!
  862. */
  863. if (!max_cpus) {
  864. printk(KERN_INFO "SMP mode deactivated.\n");
  865. smpboot_clear_io_apic();
  866. localise_nmi_watchdog();
  867. connect_bsp_APIC();
  868. setup_local_APIC();
  869. end_local_APIC_setup();
  870. return -1;
  871. }
  872. return 0;
  873. }
  874. static void __init smp_cpu_index_default(void)
  875. {
  876. int i;
  877. struct cpuinfo_x86 *c;
  878. for_each_possible_cpu(i) {
  879. c = &cpu_data(i);
  880. /* mark all to hotplug */
  881. c->cpu_index = nr_cpu_ids;
  882. }
  883. }
  884. /*
  885. * Prepare for SMP bootup. The MP table or ACPI has been read
  886. * earlier. Just do some sanity checking here and enable APIC mode.
  887. */
  888. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  889. {
  890. unsigned int i;
  891. preempt_disable();
  892. smp_cpu_index_default();
  893. current_cpu_data = boot_cpu_data;
  894. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  895. mb();
  896. /*
  897. * Setup boot CPU information
  898. */
  899. smp_store_cpu_info(0); /* Final full version of the data */
  900. #ifdef CONFIG_X86_32
  901. boot_cpu_logical_apicid = logical_smp_processor_id();
  902. #endif
  903. current_thread_info()->cpu = 0; /* needed? */
  904. for_each_possible_cpu(i) {
  905. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  906. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  907. zalloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL);
  908. }
  909. set_cpu_sibling_map(0);
  910. enable_IR_x2apic();
  911. #ifdef CONFIG_X86_64
  912. default_setup_apic_routing();
  913. #endif
  914. if (smp_sanity_check(max_cpus) < 0) {
  915. printk(KERN_INFO "SMP disabled\n");
  916. disable_smp();
  917. goto out;
  918. }
  919. preempt_disable();
  920. if (read_apic_id() != boot_cpu_physical_apicid) {
  921. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  922. read_apic_id(), boot_cpu_physical_apicid);
  923. /* Or can we switch back to PIC here? */
  924. }
  925. preempt_enable();
  926. connect_bsp_APIC();
  927. /*
  928. * Switch from PIC to APIC mode.
  929. */
  930. setup_local_APIC();
  931. /*
  932. * Enable IO APIC before setting up error vector
  933. */
  934. if (!skip_ioapic_setup && nr_ioapics)
  935. enable_IO_APIC();
  936. end_local_APIC_setup();
  937. map_cpu_to_logical_apicid();
  938. if (apic->setup_portio_remap)
  939. apic->setup_portio_remap();
  940. smpboot_setup_io_apic();
  941. /*
  942. * Set up local APIC timer on boot CPU.
  943. */
  944. printk(KERN_INFO "CPU%d: ", 0);
  945. print_cpu_info(&cpu_data(0));
  946. x86_init.timers.setup_percpu_clockev();
  947. if (is_uv_system())
  948. uv_system_init();
  949. set_mtrr_aps_delayed_init();
  950. out:
  951. preempt_enable();
  952. }
  953. void arch_enable_nonboot_cpus_begin(void)
  954. {
  955. set_mtrr_aps_delayed_init();
  956. }
  957. void arch_enable_nonboot_cpus_end(void)
  958. {
  959. mtrr_aps_init();
  960. }
  961. /*
  962. * Early setup to make printk work.
  963. */
  964. void __init native_smp_prepare_boot_cpu(void)
  965. {
  966. int me = smp_processor_id();
  967. switch_to_new_gdt(me);
  968. /* already set me in cpu_online_mask in boot_cpu_init() */
  969. cpumask_set_cpu(me, cpu_callout_mask);
  970. per_cpu(cpu_state, me) = CPU_ONLINE;
  971. }
  972. void __init native_smp_cpus_done(unsigned int max_cpus)
  973. {
  974. pr_debug("Boot done.\n");
  975. impress_friends();
  976. #ifdef CONFIG_X86_IO_APIC
  977. setup_ioapic_dest();
  978. #endif
  979. check_nmi_watchdog();
  980. mtrr_aps_init();
  981. }
  982. static int __initdata setup_possible_cpus = -1;
  983. static int __init _setup_possible_cpus(char *str)
  984. {
  985. get_option(&str, &setup_possible_cpus);
  986. return 0;
  987. }
  988. early_param("possible_cpus", _setup_possible_cpus);
  989. /*
  990. * cpu_possible_mask should be static, it cannot change as cpu's
  991. * are onlined, or offlined. The reason is per-cpu data-structures
  992. * are allocated by some modules at init time, and dont expect to
  993. * do this dynamically on cpu arrival/departure.
  994. * cpu_present_mask on the other hand can change dynamically.
  995. * In case when cpu_hotplug is not compiled, then we resort to current
  996. * behaviour, which is cpu_possible == cpu_present.
  997. * - Ashok Raj
  998. *
  999. * Three ways to find out the number of additional hotplug CPUs:
  1000. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1001. * - The user can overwrite it with possible_cpus=NUM
  1002. * - Otherwise don't reserve additional CPUs.
  1003. * We do this because additional CPUs waste a lot of memory.
  1004. * -AK
  1005. */
  1006. __init void prefill_possible_map(void)
  1007. {
  1008. int i, possible;
  1009. /* no processor from mptable or madt */
  1010. if (!num_processors)
  1011. num_processors = 1;
  1012. if (setup_possible_cpus == -1)
  1013. possible = num_processors + disabled_cpus;
  1014. else
  1015. possible = setup_possible_cpus;
  1016. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  1017. if (possible > CONFIG_NR_CPUS) {
  1018. printk(KERN_WARNING
  1019. "%d Processors exceeds NR_CPUS limit of %d\n",
  1020. possible, CONFIG_NR_CPUS);
  1021. possible = CONFIG_NR_CPUS;
  1022. }
  1023. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1024. possible, max_t(int, possible - num_processors, 0));
  1025. for (i = 0; i < possible; i++)
  1026. set_cpu_possible(i, true);
  1027. nr_cpu_ids = possible;
  1028. }
  1029. #ifdef CONFIG_HOTPLUG_CPU
  1030. static void remove_siblinginfo(int cpu)
  1031. {
  1032. int sibling;
  1033. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1034. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1035. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1036. /*/
  1037. * last thread sibling in this cpu core going down
  1038. */
  1039. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1040. cpu_data(sibling).booted_cores--;
  1041. }
  1042. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1043. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1044. cpumask_clear(cpu_sibling_mask(cpu));
  1045. cpumask_clear(cpu_core_mask(cpu));
  1046. c->phys_proc_id = 0;
  1047. c->cpu_core_id = 0;
  1048. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1049. }
  1050. static void __ref remove_cpu_from_maps(int cpu)
  1051. {
  1052. set_cpu_online(cpu, false);
  1053. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1054. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1055. /* was set by cpu_init() */
  1056. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1057. numa_remove_cpu(cpu);
  1058. }
  1059. void cpu_disable_common(void)
  1060. {
  1061. int cpu = smp_processor_id();
  1062. /*
  1063. * HACK:
  1064. * Allow any queued timer interrupts to get serviced
  1065. * This is only a temporary solution until we cleanup
  1066. * fixup_irqs as we do for IA64.
  1067. */
  1068. local_irq_enable();
  1069. mdelay(1);
  1070. local_irq_disable();
  1071. remove_siblinginfo(cpu);
  1072. /* It's now safe to remove this processor from the online map */
  1073. lock_vector_lock();
  1074. remove_cpu_from_maps(cpu);
  1075. unlock_vector_lock();
  1076. fixup_irqs();
  1077. }
  1078. int native_cpu_disable(void)
  1079. {
  1080. int cpu = smp_processor_id();
  1081. /*
  1082. * Perhaps use cpufreq to drop frequency, but that could go
  1083. * into generic code.
  1084. *
  1085. * We won't take down the boot processor on i386 due to some
  1086. * interrupts only being able to be serviced by the BSP.
  1087. * Especially so if we're not using an IOAPIC -zwane
  1088. */
  1089. if (cpu == 0)
  1090. return -EBUSY;
  1091. if (nmi_watchdog == NMI_LOCAL_APIC)
  1092. stop_apic_nmi_watchdog(NULL);
  1093. clear_local_APIC();
  1094. cpu_disable_common();
  1095. return 0;
  1096. }
  1097. void native_cpu_die(unsigned int cpu)
  1098. {
  1099. /* We don't do anything here: idle task is faking death itself. */
  1100. unsigned int i;
  1101. for (i = 0; i < 10; i++) {
  1102. /* They ack this in play_dead by setting CPU_DEAD */
  1103. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1104. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1105. if (1 == num_online_cpus())
  1106. alternatives_smp_switch(0);
  1107. return;
  1108. }
  1109. msleep(100);
  1110. }
  1111. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1112. }
  1113. void play_dead_common(void)
  1114. {
  1115. idle_task_exit();
  1116. reset_lazy_tlbstate();
  1117. irq_ctx_exit(raw_smp_processor_id());
  1118. c1e_remove_cpu(raw_smp_processor_id());
  1119. mb();
  1120. /* Ack it */
  1121. __get_cpu_var(cpu_state) = CPU_DEAD;
  1122. /*
  1123. * With physical CPU hotplug, we should halt the cpu
  1124. */
  1125. local_irq_disable();
  1126. }
  1127. void native_play_dead(void)
  1128. {
  1129. play_dead_common();
  1130. tboot_shutdown(TB_SHUTDOWN_WFS);
  1131. wbinvd_halt();
  1132. }
  1133. #else /* ... !CONFIG_HOTPLUG_CPU */
  1134. int native_cpu_disable(void)
  1135. {
  1136. return -ENOSYS;
  1137. }
  1138. void native_cpu_die(unsigned int cpu)
  1139. {
  1140. /* We said "no" in __cpu_disable */
  1141. BUG();
  1142. }
  1143. void native_play_dead(void)
  1144. {
  1145. BUG();
  1146. }
  1147. #endif