mce_amd.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706
  1. /*
  2. * (c) 2005, 2006 Advanced Micro Devices, Inc.
  3. * Your use of this code is subject to the terms and conditions of the
  4. * GNU general public license version 2. See "COPYING" or
  5. * http://www.gnu.org/licenses/gpl.html
  6. *
  7. * Written by Jacob Shin - AMD, Inc.
  8. *
  9. * Support : jacob.shin@amd.com
  10. *
  11. * April 2006
  12. * - added support for AMD Family 0x10 processors
  13. *
  14. * All MC4_MISCi registers are shared between multi-cores
  15. */
  16. #include <linux/interrupt.h>
  17. #include <linux/notifier.h>
  18. #include <linux/kobject.h>
  19. #include <linux/percpu.h>
  20. #include <linux/sysdev.h>
  21. #include <linux/errno.h>
  22. #include <linux/sched.h>
  23. #include <linux/sysfs.h>
  24. #include <linux/init.h>
  25. #include <linux/cpu.h>
  26. #include <linux/smp.h>
  27. #include <asm/apic.h>
  28. #include <asm/idle.h>
  29. #include <asm/mce.h>
  30. #include <asm/msr.h>
  31. #define PFX "mce_threshold: "
  32. #define VERSION "version 1.1.1"
  33. #define NR_BANKS 6
  34. #define NR_BLOCKS 9
  35. #define THRESHOLD_MAX 0xFFF
  36. #define INT_TYPE_APIC 0x00020000
  37. #define MASK_VALID_HI 0x80000000
  38. #define MASK_CNTP_HI 0x40000000
  39. #define MASK_LOCKED_HI 0x20000000
  40. #define MASK_LVTOFF_HI 0x00F00000
  41. #define MASK_COUNT_EN_HI 0x00080000
  42. #define MASK_INT_TYPE_HI 0x00060000
  43. #define MASK_OVERFLOW_HI 0x00010000
  44. #define MASK_ERR_COUNT_HI 0x00000FFF
  45. #define MASK_BLKPTR_LO 0xFF000000
  46. #define MCG_XBLK_ADDR 0xC0000400
  47. struct threshold_block {
  48. unsigned int block;
  49. unsigned int bank;
  50. unsigned int cpu;
  51. u32 address;
  52. u16 interrupt_enable;
  53. u16 threshold_limit;
  54. struct kobject kobj;
  55. struct list_head miscj;
  56. };
  57. /* defaults used early on boot */
  58. static struct threshold_block threshold_defaults = {
  59. .interrupt_enable = 0,
  60. .threshold_limit = THRESHOLD_MAX,
  61. };
  62. struct threshold_bank {
  63. struct kobject *kobj;
  64. struct threshold_block *blocks;
  65. cpumask_var_t cpus;
  66. };
  67. static DEFINE_PER_CPU(struct threshold_bank * [NR_BANKS], threshold_banks);
  68. #ifdef CONFIG_SMP
  69. static unsigned char shared_bank[NR_BANKS] = {
  70. 0, 0, 0, 0, 1
  71. };
  72. #endif
  73. static DEFINE_PER_CPU(unsigned char, bank_map); /* see which banks are on */
  74. static void amd_threshold_interrupt(void);
  75. /*
  76. * CPU Initialization
  77. */
  78. struct thresh_restart {
  79. struct threshold_block *b;
  80. int reset;
  81. u16 old_limit;
  82. };
  83. /* must be called with correct cpu affinity */
  84. /* Called via smp_call_function_single() */
  85. static void threshold_restart_bank(void *_tr)
  86. {
  87. struct thresh_restart *tr = _tr;
  88. u32 mci_misc_hi, mci_misc_lo;
  89. rdmsr(tr->b->address, mci_misc_lo, mci_misc_hi);
  90. if (tr->b->threshold_limit < (mci_misc_hi & THRESHOLD_MAX))
  91. tr->reset = 1; /* limit cannot be lower than err count */
  92. if (tr->reset) { /* reset err count and overflow bit */
  93. mci_misc_hi =
  94. (mci_misc_hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) |
  95. (THRESHOLD_MAX - tr->b->threshold_limit);
  96. } else if (tr->old_limit) { /* change limit w/o reset */
  97. int new_count = (mci_misc_hi & THRESHOLD_MAX) +
  98. (tr->old_limit - tr->b->threshold_limit);
  99. mci_misc_hi = (mci_misc_hi & ~MASK_ERR_COUNT_HI) |
  100. (new_count & THRESHOLD_MAX);
  101. }
  102. tr->b->interrupt_enable ?
  103. (mci_misc_hi = (mci_misc_hi & ~MASK_INT_TYPE_HI) | INT_TYPE_APIC) :
  104. (mci_misc_hi &= ~MASK_INT_TYPE_HI);
  105. mci_misc_hi |= MASK_COUNT_EN_HI;
  106. wrmsr(tr->b->address, mci_misc_lo, mci_misc_hi);
  107. }
  108. /* cpu init entry point, called from mce.c with preempt off */
  109. void mce_amd_feature_init(struct cpuinfo_x86 *c)
  110. {
  111. unsigned int cpu = smp_processor_id();
  112. u32 low = 0, high = 0, address = 0;
  113. unsigned int bank, block;
  114. struct thresh_restart tr;
  115. u8 lvt_off;
  116. for (bank = 0; bank < NR_BANKS; ++bank) {
  117. for (block = 0; block < NR_BLOCKS; ++block) {
  118. if (block == 0)
  119. address = MSR_IA32_MC0_MISC + bank * 4;
  120. else if (block == 1) {
  121. address = (low & MASK_BLKPTR_LO) >> 21;
  122. if (!address)
  123. break;
  124. address += MCG_XBLK_ADDR;
  125. } else
  126. ++address;
  127. if (rdmsr_safe(address, &low, &high))
  128. break;
  129. if (!(high & MASK_VALID_HI)) {
  130. if (block)
  131. continue;
  132. else
  133. break;
  134. }
  135. if (!(high & MASK_CNTP_HI) ||
  136. (high & MASK_LOCKED_HI))
  137. continue;
  138. if (!block)
  139. per_cpu(bank_map, cpu) |= (1 << bank);
  140. #ifdef CONFIG_SMP
  141. if (shared_bank[bank] && c->cpu_core_id)
  142. break;
  143. #endif
  144. lvt_off = setup_APIC_eilvt_mce(THRESHOLD_APIC_VECTOR,
  145. APIC_EILVT_MSG_FIX, 0);
  146. high &= ~MASK_LVTOFF_HI;
  147. high |= lvt_off << 20;
  148. wrmsr(address, low, high);
  149. threshold_defaults.address = address;
  150. tr.b = &threshold_defaults;
  151. tr.reset = 0;
  152. tr.old_limit = 0;
  153. threshold_restart_bank(&tr);
  154. mce_threshold_vector = amd_threshold_interrupt;
  155. }
  156. }
  157. }
  158. /*
  159. * APIC Interrupt Handler
  160. */
  161. /*
  162. * threshold interrupt handler will service THRESHOLD_APIC_VECTOR.
  163. * the interrupt goes off when error_count reaches threshold_limit.
  164. * the handler will simply log mcelog w/ software defined bank number.
  165. */
  166. static void amd_threshold_interrupt(void)
  167. {
  168. u32 low = 0, high = 0, address = 0;
  169. unsigned int bank, block;
  170. struct mce m;
  171. mce_setup(&m);
  172. /* assume first bank caused it */
  173. for (bank = 0; bank < NR_BANKS; ++bank) {
  174. if (!(per_cpu(bank_map, m.cpu) & (1 << bank)))
  175. continue;
  176. for (block = 0; block < NR_BLOCKS; ++block) {
  177. if (block == 0) {
  178. address = MSR_IA32_MC0_MISC + bank * 4;
  179. } else if (block == 1) {
  180. address = (low & MASK_BLKPTR_LO) >> 21;
  181. if (!address)
  182. break;
  183. address += MCG_XBLK_ADDR;
  184. } else {
  185. ++address;
  186. }
  187. if (rdmsr_safe(address, &low, &high))
  188. break;
  189. if (!(high & MASK_VALID_HI)) {
  190. if (block)
  191. continue;
  192. else
  193. break;
  194. }
  195. if (!(high & MASK_CNTP_HI) ||
  196. (high & MASK_LOCKED_HI))
  197. continue;
  198. /*
  199. * Log the machine check that caused the threshold
  200. * event.
  201. */
  202. machine_check_poll(MCP_TIMESTAMP,
  203. &__get_cpu_var(mce_poll_banks));
  204. if (high & MASK_OVERFLOW_HI) {
  205. rdmsrl(address, m.misc);
  206. rdmsrl(MSR_IA32_MC0_STATUS + bank * 4,
  207. m.status);
  208. m.bank = K8_MCE_THRESHOLD_BASE
  209. + bank * NR_BLOCKS
  210. + block;
  211. mce_log(&m);
  212. return;
  213. }
  214. }
  215. }
  216. }
  217. /*
  218. * Sysfs Interface
  219. */
  220. struct threshold_attr {
  221. struct attribute attr;
  222. ssize_t (*show) (struct threshold_block *, char *);
  223. ssize_t (*store) (struct threshold_block *, const char *, size_t count);
  224. };
  225. #define SHOW_FIELDS(name) \
  226. static ssize_t show_ ## name(struct threshold_block *b, char *buf) \
  227. { \
  228. return sprintf(buf, "%lx\n", (unsigned long) b->name); \
  229. }
  230. SHOW_FIELDS(interrupt_enable)
  231. SHOW_FIELDS(threshold_limit)
  232. static ssize_t
  233. store_interrupt_enable(struct threshold_block *b, const char *buf, size_t size)
  234. {
  235. struct thresh_restart tr;
  236. unsigned long new;
  237. if (strict_strtoul(buf, 0, &new) < 0)
  238. return -EINVAL;
  239. b->interrupt_enable = !!new;
  240. tr.b = b;
  241. tr.reset = 0;
  242. tr.old_limit = 0;
  243. smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
  244. return size;
  245. }
  246. static ssize_t
  247. store_threshold_limit(struct threshold_block *b, const char *buf, size_t size)
  248. {
  249. struct thresh_restart tr;
  250. unsigned long new;
  251. if (strict_strtoul(buf, 0, &new) < 0)
  252. return -EINVAL;
  253. if (new > THRESHOLD_MAX)
  254. new = THRESHOLD_MAX;
  255. if (new < 1)
  256. new = 1;
  257. tr.old_limit = b->threshold_limit;
  258. b->threshold_limit = new;
  259. tr.b = b;
  260. tr.reset = 0;
  261. smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
  262. return size;
  263. }
  264. struct threshold_block_cross_cpu {
  265. struct threshold_block *tb;
  266. long retval;
  267. };
  268. static void local_error_count_handler(void *_tbcc)
  269. {
  270. struct threshold_block_cross_cpu *tbcc = _tbcc;
  271. struct threshold_block *b = tbcc->tb;
  272. u32 low, high;
  273. rdmsr(b->address, low, high);
  274. tbcc->retval = (high & 0xFFF) - (THRESHOLD_MAX - b->threshold_limit);
  275. }
  276. static ssize_t show_error_count(struct threshold_block *b, char *buf)
  277. {
  278. struct threshold_block_cross_cpu tbcc = { .tb = b, };
  279. smp_call_function_single(b->cpu, local_error_count_handler, &tbcc, 1);
  280. return sprintf(buf, "%lx\n", tbcc.retval);
  281. }
  282. static ssize_t store_error_count(struct threshold_block *b,
  283. const char *buf, size_t count)
  284. {
  285. struct thresh_restart tr = { .b = b, .reset = 1, .old_limit = 0 };
  286. smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
  287. return 1;
  288. }
  289. #define RW_ATTR(val) \
  290. static struct threshold_attr val = { \
  291. .attr = {.name = __stringify(val), .mode = 0644 }, \
  292. .show = show_## val, \
  293. .store = store_## val, \
  294. };
  295. RW_ATTR(interrupt_enable);
  296. RW_ATTR(threshold_limit);
  297. RW_ATTR(error_count);
  298. static struct attribute *default_attrs[] = {
  299. &interrupt_enable.attr,
  300. &threshold_limit.attr,
  301. &error_count.attr,
  302. NULL
  303. };
  304. #define to_block(k) container_of(k, struct threshold_block, kobj)
  305. #define to_attr(a) container_of(a, struct threshold_attr, attr)
  306. static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
  307. {
  308. struct threshold_block *b = to_block(kobj);
  309. struct threshold_attr *a = to_attr(attr);
  310. ssize_t ret;
  311. ret = a->show ? a->show(b, buf) : -EIO;
  312. return ret;
  313. }
  314. static ssize_t store(struct kobject *kobj, struct attribute *attr,
  315. const char *buf, size_t count)
  316. {
  317. struct threshold_block *b = to_block(kobj);
  318. struct threshold_attr *a = to_attr(attr);
  319. ssize_t ret;
  320. ret = a->store ? a->store(b, buf, count) : -EIO;
  321. return ret;
  322. }
  323. static struct sysfs_ops threshold_ops = {
  324. .show = show,
  325. .store = store,
  326. };
  327. static struct kobj_type threshold_ktype = {
  328. .sysfs_ops = &threshold_ops,
  329. .default_attrs = default_attrs,
  330. };
  331. static __cpuinit int allocate_threshold_blocks(unsigned int cpu,
  332. unsigned int bank,
  333. unsigned int block,
  334. u32 address)
  335. {
  336. struct threshold_block *b = NULL;
  337. u32 low, high;
  338. int err;
  339. if ((bank >= NR_BANKS) || (block >= NR_BLOCKS))
  340. return 0;
  341. if (rdmsr_safe_on_cpu(cpu, address, &low, &high))
  342. return 0;
  343. if (!(high & MASK_VALID_HI)) {
  344. if (block)
  345. goto recurse;
  346. else
  347. return 0;
  348. }
  349. if (!(high & MASK_CNTP_HI) ||
  350. (high & MASK_LOCKED_HI))
  351. goto recurse;
  352. b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL);
  353. if (!b)
  354. return -ENOMEM;
  355. b->block = block;
  356. b->bank = bank;
  357. b->cpu = cpu;
  358. b->address = address;
  359. b->interrupt_enable = 0;
  360. b->threshold_limit = THRESHOLD_MAX;
  361. INIT_LIST_HEAD(&b->miscj);
  362. if (per_cpu(threshold_banks, cpu)[bank]->blocks) {
  363. list_add(&b->miscj,
  364. &per_cpu(threshold_banks, cpu)[bank]->blocks->miscj);
  365. } else {
  366. per_cpu(threshold_banks, cpu)[bank]->blocks = b;
  367. }
  368. err = kobject_init_and_add(&b->kobj, &threshold_ktype,
  369. per_cpu(threshold_banks, cpu)[bank]->kobj,
  370. "misc%i", block);
  371. if (err)
  372. goto out_free;
  373. recurse:
  374. if (!block) {
  375. address = (low & MASK_BLKPTR_LO) >> 21;
  376. if (!address)
  377. return 0;
  378. address += MCG_XBLK_ADDR;
  379. } else {
  380. ++address;
  381. }
  382. err = allocate_threshold_blocks(cpu, bank, ++block, address);
  383. if (err)
  384. goto out_free;
  385. if (b)
  386. kobject_uevent(&b->kobj, KOBJ_ADD);
  387. return err;
  388. out_free:
  389. if (b) {
  390. kobject_put(&b->kobj);
  391. kfree(b);
  392. }
  393. return err;
  394. }
  395. static __cpuinit long
  396. local_allocate_threshold_blocks(int cpu, unsigned int bank)
  397. {
  398. return allocate_threshold_blocks(cpu, bank, 0,
  399. MSR_IA32_MC0_MISC + bank * 4);
  400. }
  401. /* symlinks sibling shared banks to first core. first core owns dir/files. */
  402. static __cpuinit int threshold_create_bank(unsigned int cpu, unsigned int bank)
  403. {
  404. int i, err = 0;
  405. struct threshold_bank *b = NULL;
  406. char name[32];
  407. #ifdef CONFIG_SMP
  408. struct cpuinfo_x86 *c = &cpu_data(cpu);
  409. #endif
  410. sprintf(name, "threshold_bank%i", bank);
  411. #ifdef CONFIG_SMP
  412. if (cpu_data(cpu).cpu_core_id && shared_bank[bank]) { /* symlink */
  413. i = cpumask_first(c->llc_shared_map);
  414. /* first core not up yet */
  415. if (cpu_data(i).cpu_core_id)
  416. goto out;
  417. /* already linked */
  418. if (per_cpu(threshold_banks, cpu)[bank])
  419. goto out;
  420. b = per_cpu(threshold_banks, i)[bank];
  421. if (!b)
  422. goto out;
  423. err = sysfs_create_link(&per_cpu(mce_dev, cpu).kobj,
  424. b->kobj, name);
  425. if (err)
  426. goto out;
  427. cpumask_copy(b->cpus, c->llc_shared_map);
  428. per_cpu(threshold_banks, cpu)[bank] = b;
  429. goto out;
  430. }
  431. #endif
  432. b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL);
  433. if (!b) {
  434. err = -ENOMEM;
  435. goto out;
  436. }
  437. if (!alloc_cpumask_var(&b->cpus, GFP_KERNEL)) {
  438. kfree(b);
  439. err = -ENOMEM;
  440. goto out;
  441. }
  442. b->kobj = kobject_create_and_add(name, &per_cpu(mce_dev, cpu).kobj);
  443. if (!b->kobj)
  444. goto out_free;
  445. #ifndef CONFIG_SMP
  446. cpumask_setall(b->cpus);
  447. #else
  448. cpumask_copy(b->cpus, c->llc_shared_map);
  449. #endif
  450. per_cpu(threshold_banks, cpu)[bank] = b;
  451. err = local_allocate_threshold_blocks(cpu, bank);
  452. if (err)
  453. goto out_free;
  454. for_each_cpu(i, b->cpus) {
  455. if (i == cpu)
  456. continue;
  457. err = sysfs_create_link(&per_cpu(mce_dev, i).kobj,
  458. b->kobj, name);
  459. if (err)
  460. goto out;
  461. per_cpu(threshold_banks, i)[bank] = b;
  462. }
  463. goto out;
  464. out_free:
  465. per_cpu(threshold_banks, cpu)[bank] = NULL;
  466. free_cpumask_var(b->cpus);
  467. kfree(b);
  468. out:
  469. return err;
  470. }
  471. /* create dir/files for all valid threshold banks */
  472. static __cpuinit int threshold_create_device(unsigned int cpu)
  473. {
  474. unsigned int bank;
  475. int err = 0;
  476. for (bank = 0; bank < NR_BANKS; ++bank) {
  477. if (!(per_cpu(bank_map, cpu) & (1 << bank)))
  478. continue;
  479. err = threshold_create_bank(cpu, bank);
  480. if (err)
  481. goto out;
  482. }
  483. out:
  484. return err;
  485. }
  486. /*
  487. * let's be hotplug friendly.
  488. * in case of multiple core processors, the first core always takes ownership
  489. * of shared sysfs dir/files, and rest of the cores will be symlinked to it.
  490. */
  491. static void deallocate_threshold_block(unsigned int cpu,
  492. unsigned int bank)
  493. {
  494. struct threshold_block *pos = NULL;
  495. struct threshold_block *tmp = NULL;
  496. struct threshold_bank *head = per_cpu(threshold_banks, cpu)[bank];
  497. if (!head)
  498. return;
  499. list_for_each_entry_safe(pos, tmp, &head->blocks->miscj, miscj) {
  500. kobject_put(&pos->kobj);
  501. list_del(&pos->miscj);
  502. kfree(pos);
  503. }
  504. kfree(per_cpu(threshold_banks, cpu)[bank]->blocks);
  505. per_cpu(threshold_banks, cpu)[bank]->blocks = NULL;
  506. }
  507. static void threshold_remove_bank(unsigned int cpu, int bank)
  508. {
  509. struct threshold_bank *b;
  510. char name[32];
  511. int i = 0;
  512. b = per_cpu(threshold_banks, cpu)[bank];
  513. if (!b)
  514. return;
  515. if (!b->blocks)
  516. goto free_out;
  517. sprintf(name, "threshold_bank%i", bank);
  518. #ifdef CONFIG_SMP
  519. /* sibling symlink */
  520. if (shared_bank[bank] && b->blocks->cpu != cpu) {
  521. sysfs_remove_link(&per_cpu(mce_dev, cpu).kobj, name);
  522. per_cpu(threshold_banks, cpu)[bank] = NULL;
  523. return;
  524. }
  525. #endif
  526. /* remove all sibling symlinks before unregistering */
  527. for_each_cpu(i, b->cpus) {
  528. if (i == cpu)
  529. continue;
  530. sysfs_remove_link(&per_cpu(mce_dev, i).kobj, name);
  531. per_cpu(threshold_banks, i)[bank] = NULL;
  532. }
  533. deallocate_threshold_block(cpu, bank);
  534. free_out:
  535. kobject_del(b->kobj);
  536. kobject_put(b->kobj);
  537. free_cpumask_var(b->cpus);
  538. kfree(b);
  539. per_cpu(threshold_banks, cpu)[bank] = NULL;
  540. }
  541. static void threshold_remove_device(unsigned int cpu)
  542. {
  543. unsigned int bank;
  544. for (bank = 0; bank < NR_BANKS; ++bank) {
  545. if (!(per_cpu(bank_map, cpu) & (1 << bank)))
  546. continue;
  547. threshold_remove_bank(cpu, bank);
  548. }
  549. }
  550. /* get notified when a cpu comes on/off */
  551. static void __cpuinit
  552. amd_64_threshold_cpu_callback(unsigned long action, unsigned int cpu)
  553. {
  554. switch (action) {
  555. case CPU_ONLINE:
  556. case CPU_ONLINE_FROZEN:
  557. threshold_create_device(cpu);
  558. break;
  559. case CPU_DEAD:
  560. case CPU_DEAD_FROZEN:
  561. threshold_remove_device(cpu);
  562. break;
  563. default:
  564. break;
  565. }
  566. }
  567. static __init int threshold_init_device(void)
  568. {
  569. unsigned lcpu = 0;
  570. /* to hit CPUs online before the notifier is up */
  571. for_each_online_cpu(lcpu) {
  572. int err = threshold_create_device(lcpu);
  573. if (err)
  574. return err;
  575. }
  576. threshold_cpu_callback = amd_64_threshold_cpu_callback;
  577. return 0;
  578. }
  579. device_initcall(threshold_init_device);