intel.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. #include <linux/init.h>
  2. #include <linux/kernel.h>
  3. #include <linux/string.h>
  4. #include <linux/bitops.h>
  5. #include <linux/smp.h>
  6. #include <linux/sched.h>
  7. #include <linux/thread_info.h>
  8. #include <linux/module.h>
  9. #include <linux/uaccess.h>
  10. #include <asm/processor.h>
  11. #include <asm/pgtable.h>
  12. #include <asm/msr.h>
  13. #include <asm/ds.h>
  14. #include <asm/bugs.h>
  15. #include <asm/cpu.h>
  16. #ifdef CONFIG_X86_64
  17. #include <linux/topology.h>
  18. #include <asm/numa_64.h>
  19. #endif
  20. #include "cpu.h"
  21. #ifdef CONFIG_X86_LOCAL_APIC
  22. #include <asm/mpspec.h>
  23. #include <asm/apic.h>
  24. #endif
  25. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  26. {
  27. /* Unmask CPUID levels if masked: */
  28. if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
  29. u64 misc_enable;
  30. rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  31. if (misc_enable & MSR_IA32_MISC_ENABLE_LIMIT_CPUID) {
  32. misc_enable &= ~MSR_IA32_MISC_ENABLE_LIMIT_CPUID;
  33. wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  34. c->cpuid_level = cpuid_eax(0);
  35. }
  36. }
  37. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  38. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  39. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  40. #ifdef CONFIG_X86_64
  41. set_cpu_cap(c, X86_FEATURE_SYSENTER32);
  42. #else
  43. /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
  44. if (c->x86 == 15 && c->x86_cache_alignment == 64)
  45. c->x86_cache_alignment = 128;
  46. #endif
  47. /* CPUID workaround for 0F33/0F34 CPU */
  48. if (c->x86 == 0xF && c->x86_model == 0x3
  49. && (c->x86_mask == 0x3 || c->x86_mask == 0x4))
  50. c->x86_phys_bits = 36;
  51. /*
  52. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  53. * with P/T states and does not stop in deep C-states.
  54. *
  55. * It is also reliable across cores and sockets. (but not across
  56. * cabinets - we turn it off in that case explicitly.)
  57. */
  58. if (c->x86_power & (1 << 8)) {
  59. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  60. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  61. set_cpu_cap(c, X86_FEATURE_TSC_RELIABLE);
  62. sched_clock_stable = 1;
  63. }
  64. /*
  65. * There is a known erratum on Pentium III and Core Solo
  66. * and Core Duo CPUs.
  67. * " Page with PAT set to WC while associated MTRR is UC
  68. * may consolidate to UC "
  69. * Because of this erratum, it is better to stick with
  70. * setting WC in MTRR rather than using PAT on these CPUs.
  71. *
  72. * Enable PAT WC only on P4, Core 2 or later CPUs.
  73. */
  74. if (c->x86 == 6 && c->x86_model < 15)
  75. clear_cpu_cap(c, X86_FEATURE_PAT);
  76. #ifdef CONFIG_KMEMCHECK
  77. /*
  78. * P4s have a "fast strings" feature which causes single-
  79. * stepping REP instructions to only generate a #DB on
  80. * cache-line boundaries.
  81. *
  82. * Ingo Molnar reported a Pentium D (model 6) and a Xeon
  83. * (model 2) with the same problem.
  84. */
  85. if (c->x86 == 15) {
  86. u64 misc_enable;
  87. rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  88. if (misc_enable & MSR_IA32_MISC_ENABLE_FAST_STRING) {
  89. printk(KERN_INFO "kmemcheck: Disabling fast string operations\n");
  90. misc_enable &= ~MSR_IA32_MISC_ENABLE_FAST_STRING;
  91. wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  92. }
  93. }
  94. #endif
  95. }
  96. #ifdef CONFIG_X86_32
  97. /*
  98. * Early probe support logic for ppro memory erratum #50
  99. *
  100. * This is called before we do cpu ident work
  101. */
  102. int __cpuinit ppro_with_ram_bug(void)
  103. {
  104. /* Uses data from early_cpu_detect now */
  105. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  106. boot_cpu_data.x86 == 6 &&
  107. boot_cpu_data.x86_model == 1 &&
  108. boot_cpu_data.x86_mask < 8) {
  109. printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
  110. return 1;
  111. }
  112. return 0;
  113. }
  114. #ifdef CONFIG_X86_F00F_BUG
  115. static void __cpuinit trap_init_f00f_bug(void)
  116. {
  117. __set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO);
  118. /*
  119. * Update the IDT descriptor and reload the IDT so that
  120. * it uses the read-only mapped virtual address.
  121. */
  122. idt_descr.address = fix_to_virt(FIX_F00F_IDT);
  123. load_idt(&idt_descr);
  124. }
  125. #endif
  126. static void __cpuinit intel_smp_check(struct cpuinfo_x86 *c)
  127. {
  128. #ifdef CONFIG_SMP
  129. /* calling is from identify_secondary_cpu() ? */
  130. if (c->cpu_index == boot_cpu_id)
  131. return;
  132. /*
  133. * Mask B, Pentium, but not Pentium MMX
  134. */
  135. if (c->x86 == 5 &&
  136. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  137. c->x86_model <= 3) {
  138. /*
  139. * Remember we have B step Pentia with bugs
  140. */
  141. WARN_ONCE(1, "WARNING: SMP operation may be unreliable"
  142. "with B stepping processors.\n");
  143. }
  144. #endif
  145. }
  146. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  147. {
  148. unsigned long lo, hi;
  149. #ifdef CONFIG_X86_F00F_BUG
  150. /*
  151. * All current models of Pentium and Pentium with MMX technology CPUs
  152. * have the F0 0F bug, which lets nonprivileged users lock up the
  153. * system.
  154. * Note that the workaround only should be initialized once...
  155. */
  156. c->f00f_bug = 0;
  157. if (!paravirt_enabled() && c->x86 == 5) {
  158. static int f00f_workaround_enabled;
  159. c->f00f_bug = 1;
  160. if (!f00f_workaround_enabled) {
  161. trap_init_f00f_bug();
  162. printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
  163. f00f_workaround_enabled = 1;
  164. }
  165. }
  166. #endif
  167. /*
  168. * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
  169. * model 3 mask 3
  170. */
  171. if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
  172. clear_cpu_cap(c, X86_FEATURE_SEP);
  173. /*
  174. * P4 Xeon errata 037 workaround.
  175. * Hardware prefetcher may cause stale data to be loaded into the cache.
  176. */
  177. if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
  178. rdmsr(MSR_IA32_MISC_ENABLE, lo, hi);
  179. if ((lo & MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE) == 0) {
  180. printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
  181. printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
  182. lo |= MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE;
  183. wrmsr(MSR_IA32_MISC_ENABLE, lo, hi);
  184. }
  185. }
  186. /*
  187. * See if we have a good local APIC by checking for buggy Pentia,
  188. * i.e. all B steppings and the C2 stepping of P54C when using their
  189. * integrated APIC (see 11AP erratum in "Pentium Processor
  190. * Specification Update").
  191. */
  192. if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
  193. (c->x86_mask < 0x6 || c->x86_mask == 0xb))
  194. set_cpu_cap(c, X86_FEATURE_11AP);
  195. #ifdef CONFIG_X86_INTEL_USERCOPY
  196. /*
  197. * Set up the preferred alignment for movsl bulk memory moves
  198. */
  199. switch (c->x86) {
  200. case 4: /* 486: untested */
  201. break;
  202. case 5: /* Old Pentia: untested */
  203. break;
  204. case 6: /* PII/PIII only like movsl with 8-byte alignment */
  205. movsl_mask.mask = 7;
  206. break;
  207. case 15: /* P4 is OK down to 8-byte alignment */
  208. movsl_mask.mask = 7;
  209. break;
  210. }
  211. #endif
  212. #ifdef CONFIG_X86_NUMAQ
  213. numaq_tsc_disable();
  214. #endif
  215. intel_smp_check(c);
  216. }
  217. #else
  218. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  219. {
  220. }
  221. #endif
  222. static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
  223. {
  224. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  225. unsigned node;
  226. int cpu = smp_processor_id();
  227. int apicid = cpu_has_apic ? hard_smp_processor_id() : c->apicid;
  228. /* Don't do the funky fallback heuristics the AMD version employs
  229. for now. */
  230. node = apicid_to_node[apicid];
  231. if (node == NUMA_NO_NODE || !node_online(node))
  232. node = first_node(node_online_map);
  233. numa_set_node(cpu, node);
  234. printk(KERN_INFO "CPU %d/0x%x -> Node %d\n", cpu, apicid, node);
  235. #endif
  236. }
  237. /*
  238. * find out the number of processor cores on the die
  239. */
  240. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  241. {
  242. unsigned int eax, ebx, ecx, edx;
  243. if (c->cpuid_level < 4)
  244. return 1;
  245. /* Intel has a non-standard dependency on %ecx for this CPUID level. */
  246. cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
  247. if (eax & 0x1f)
  248. return (eax >> 26) + 1;
  249. else
  250. return 1;
  251. }
  252. static void __cpuinit detect_vmx_virtcap(struct cpuinfo_x86 *c)
  253. {
  254. /* Intel VMX MSR indicated features */
  255. #define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
  256. #define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
  257. #define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
  258. #define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
  259. #define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
  260. #define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
  261. u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
  262. clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  263. clear_cpu_cap(c, X86_FEATURE_VNMI);
  264. clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  265. clear_cpu_cap(c, X86_FEATURE_EPT);
  266. clear_cpu_cap(c, X86_FEATURE_VPID);
  267. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
  268. msr_ctl = vmx_msr_high | vmx_msr_low;
  269. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
  270. set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  271. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
  272. set_cpu_cap(c, X86_FEATURE_VNMI);
  273. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
  274. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  275. vmx_msr_low, vmx_msr_high);
  276. msr_ctl2 = vmx_msr_high | vmx_msr_low;
  277. if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
  278. (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
  279. set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  280. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
  281. set_cpu_cap(c, X86_FEATURE_EPT);
  282. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
  283. set_cpu_cap(c, X86_FEATURE_VPID);
  284. }
  285. }
  286. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  287. {
  288. unsigned int l2 = 0;
  289. early_init_intel(c);
  290. intel_workarounds(c);
  291. /*
  292. * Detect the extended topology information if available. This
  293. * will reinitialise the initial_apicid which will be used
  294. * in init_intel_cacheinfo()
  295. */
  296. detect_extended_topology(c);
  297. l2 = init_intel_cacheinfo(c);
  298. if (c->cpuid_level > 9) {
  299. unsigned eax = cpuid_eax(10);
  300. /* Check for version and the number of counters */
  301. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  302. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  303. }
  304. if (c->cpuid_level > 6) {
  305. unsigned ecx = cpuid_ecx(6);
  306. if (ecx & 0x01)
  307. set_cpu_cap(c, X86_FEATURE_APERFMPERF);
  308. }
  309. if (cpu_has_xmm2)
  310. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  311. if (cpu_has_ds) {
  312. unsigned int l1;
  313. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  314. if (!(l1 & (1<<11)))
  315. set_cpu_cap(c, X86_FEATURE_BTS);
  316. if (!(l1 & (1<<12)))
  317. set_cpu_cap(c, X86_FEATURE_PEBS);
  318. ds_init_intel(c);
  319. }
  320. if (c->x86 == 6 && c->x86_model == 29 && cpu_has_clflush)
  321. set_cpu_cap(c, X86_FEATURE_CLFLUSH_MONITOR);
  322. #ifdef CONFIG_X86_64
  323. if (c->x86 == 15)
  324. c->x86_cache_alignment = c->x86_clflush_size * 2;
  325. if (c->x86 == 6)
  326. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  327. #else
  328. /*
  329. * Names for the Pentium II/Celeron processors
  330. * detectable only by also checking the cache size.
  331. * Dixon is NOT a Celeron.
  332. */
  333. if (c->x86 == 6) {
  334. char *p = NULL;
  335. switch (c->x86_model) {
  336. case 5:
  337. if (c->x86_mask == 0) {
  338. if (l2 == 0)
  339. p = "Celeron (Covington)";
  340. else if (l2 == 256)
  341. p = "Mobile Pentium II (Dixon)";
  342. }
  343. break;
  344. case 6:
  345. if (l2 == 128)
  346. p = "Celeron (Mendocino)";
  347. else if (c->x86_mask == 0 || c->x86_mask == 5)
  348. p = "Celeron-A";
  349. break;
  350. case 8:
  351. if (l2 == 128)
  352. p = "Celeron (Coppermine)";
  353. break;
  354. }
  355. if (p)
  356. strcpy(c->x86_model_id, p);
  357. }
  358. if (c->x86 == 15)
  359. set_cpu_cap(c, X86_FEATURE_P4);
  360. if (c->x86 == 6)
  361. set_cpu_cap(c, X86_FEATURE_P3);
  362. #endif
  363. if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
  364. /*
  365. * let's use the legacy cpuid vector 0x1 and 0x4 for topology
  366. * detection.
  367. */
  368. c->x86_max_cores = intel_num_cpu_cores(c);
  369. #ifdef CONFIG_X86_32
  370. detect_ht(c);
  371. #endif
  372. }
  373. /* Work around errata */
  374. srat_detect_node(c);
  375. if (cpu_has(c, X86_FEATURE_VMX))
  376. detect_vmx_virtcap(c);
  377. }
  378. #ifdef CONFIG_X86_32
  379. static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  380. {
  381. /*
  382. * Intel PIII Tualatin. This comes in two flavours.
  383. * One has 256kb of cache, the other 512. We have no way
  384. * to determine which, so we use a boottime override
  385. * for the 512kb model, and assume 256 otherwise.
  386. */
  387. if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
  388. size = 256;
  389. return size;
  390. }
  391. #endif
  392. static const struct cpu_dev __cpuinitconst intel_cpu_dev = {
  393. .c_vendor = "Intel",
  394. .c_ident = { "GenuineIntel" },
  395. #ifdef CONFIG_X86_32
  396. .c_models = {
  397. { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
  398. {
  399. [0] = "486 DX-25/33",
  400. [1] = "486 DX-50",
  401. [2] = "486 SX",
  402. [3] = "486 DX/2",
  403. [4] = "486 SL",
  404. [5] = "486 SX/2",
  405. [7] = "486 DX/2-WB",
  406. [8] = "486 DX/4",
  407. [9] = "486 DX/4-WB"
  408. }
  409. },
  410. { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
  411. {
  412. [0] = "Pentium 60/66 A-step",
  413. [1] = "Pentium 60/66",
  414. [2] = "Pentium 75 - 200",
  415. [3] = "OverDrive PODP5V83",
  416. [4] = "Pentium MMX",
  417. [7] = "Mobile Pentium 75 - 200",
  418. [8] = "Mobile Pentium MMX"
  419. }
  420. },
  421. { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
  422. {
  423. [0] = "Pentium Pro A-step",
  424. [1] = "Pentium Pro",
  425. [3] = "Pentium II (Klamath)",
  426. [4] = "Pentium II (Deschutes)",
  427. [5] = "Pentium II (Deschutes)",
  428. [6] = "Mobile Pentium II",
  429. [7] = "Pentium III (Katmai)",
  430. [8] = "Pentium III (Coppermine)",
  431. [10] = "Pentium III (Cascades)",
  432. [11] = "Pentium III (Tualatin)",
  433. }
  434. },
  435. { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
  436. {
  437. [0] = "Pentium 4 (Unknown)",
  438. [1] = "Pentium 4 (Willamette)",
  439. [2] = "Pentium 4 (Northwood)",
  440. [4] = "Pentium 4 (Foster)",
  441. [5] = "Pentium 4 (Foster)",
  442. }
  443. },
  444. },
  445. .c_size_cache = intel_size_cache,
  446. #endif
  447. .c_early_init = early_init_intel,
  448. .c_init = init_intel,
  449. .c_x86_vendor = X86_VENDOR_INTEL,
  450. };
  451. cpu_dev_register(intel_cpu_dev);