p4-clockmod.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. /*
  2. * Pentium 4/Xeon CPU on demand clock modulation/speed scaling
  3. * (C) 2002 - 2003 Dominik Brodowski <linux@brodo.de>
  4. * (C) 2002 Zwane Mwaikambo <zwane@commfireservices.com>
  5. * (C) 2002 Arjan van de Ven <arjanv@redhat.com>
  6. * (C) 2002 Tora T. Engstad
  7. * All Rights Reserved
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. *
  14. * The author(s) of this software shall not be held liable for damages
  15. * of any nature resulting due to the use of this software. This
  16. * software is provided AS-IS with no warranties.
  17. *
  18. * Date Errata Description
  19. * 20020525 N44, O17 12.5% or 25% DC causes lockup
  20. *
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/init.h>
  25. #include <linux/smp.h>
  26. #include <linux/cpufreq.h>
  27. #include <linux/slab.h>
  28. #include <linux/cpumask.h>
  29. #include <linux/timex.h>
  30. #include <asm/processor.h>
  31. #include <asm/msr.h>
  32. #include <asm/timer.h>
  33. #include "speedstep-lib.h"
  34. #define PFX "p4-clockmod: "
  35. #define dprintk(msg...) cpufreq_debug_printk(CPUFREQ_DEBUG_DRIVER, \
  36. "p4-clockmod", msg)
  37. /*
  38. * Duty Cycle (3bits), note DC_DISABLE is not specified in
  39. * intel docs i just use it to mean disable
  40. */
  41. enum {
  42. DC_RESV, DC_DFLT, DC_25PT, DC_38PT, DC_50PT,
  43. DC_64PT, DC_75PT, DC_88PT, DC_DISABLE
  44. };
  45. #define DC_ENTRIES 8
  46. static int has_N44_O17_errata[NR_CPUS];
  47. static unsigned int stock_freq;
  48. static struct cpufreq_driver p4clockmod_driver;
  49. static unsigned int cpufreq_p4_get(unsigned int cpu);
  50. static int cpufreq_p4_setdc(unsigned int cpu, unsigned int newstate)
  51. {
  52. u32 l, h;
  53. if (!cpu_online(cpu) ||
  54. (newstate > DC_DISABLE) || (newstate == DC_RESV))
  55. return -EINVAL;
  56. rdmsr_on_cpu(cpu, MSR_IA32_THERM_STATUS, &l, &h);
  57. if (l & 0x01)
  58. dprintk("CPU#%d currently thermal throttled\n", cpu);
  59. if (has_N44_O17_errata[cpu] &&
  60. (newstate == DC_25PT || newstate == DC_DFLT))
  61. newstate = DC_38PT;
  62. rdmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, &l, &h);
  63. if (newstate == DC_DISABLE) {
  64. dprintk("CPU#%d disabling modulation\n", cpu);
  65. wrmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, l & ~(1<<4), h);
  66. } else {
  67. dprintk("CPU#%d setting duty cycle to %d%%\n",
  68. cpu, ((125 * newstate) / 10));
  69. /* bits 63 - 5 : reserved
  70. * bit 4 : enable/disable
  71. * bits 3-1 : duty cycle
  72. * bit 0 : reserved
  73. */
  74. l = (l & ~14);
  75. l = l | (1<<4) | ((newstate & 0x7)<<1);
  76. wrmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, l, h);
  77. }
  78. return 0;
  79. }
  80. static struct cpufreq_frequency_table p4clockmod_table[] = {
  81. {DC_RESV, CPUFREQ_ENTRY_INVALID},
  82. {DC_DFLT, 0},
  83. {DC_25PT, 0},
  84. {DC_38PT, 0},
  85. {DC_50PT, 0},
  86. {DC_64PT, 0},
  87. {DC_75PT, 0},
  88. {DC_88PT, 0},
  89. {DC_DISABLE, 0},
  90. {DC_RESV, CPUFREQ_TABLE_END},
  91. };
  92. static int cpufreq_p4_target(struct cpufreq_policy *policy,
  93. unsigned int target_freq,
  94. unsigned int relation)
  95. {
  96. unsigned int newstate = DC_RESV;
  97. struct cpufreq_freqs freqs;
  98. int i;
  99. if (cpufreq_frequency_table_target(policy, &p4clockmod_table[0],
  100. target_freq, relation, &newstate))
  101. return -EINVAL;
  102. freqs.old = cpufreq_p4_get(policy->cpu);
  103. freqs.new = stock_freq * p4clockmod_table[newstate].index / 8;
  104. if (freqs.new == freqs.old)
  105. return 0;
  106. /* notifiers */
  107. for_each_cpu(i, policy->cpus) {
  108. freqs.cpu = i;
  109. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  110. }
  111. /* run on each logical CPU,
  112. * see section 13.15.3 of IA32 Intel Architecture Software
  113. * Developer's Manual, Volume 3
  114. */
  115. for_each_cpu(i, policy->cpus)
  116. cpufreq_p4_setdc(i, p4clockmod_table[newstate].index);
  117. /* notifiers */
  118. for_each_cpu(i, policy->cpus) {
  119. freqs.cpu = i;
  120. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  121. }
  122. return 0;
  123. }
  124. static int cpufreq_p4_verify(struct cpufreq_policy *policy)
  125. {
  126. return cpufreq_frequency_table_verify(policy, &p4clockmod_table[0]);
  127. }
  128. static unsigned int cpufreq_p4_get_frequency(struct cpuinfo_x86 *c)
  129. {
  130. if (c->x86 == 0x06) {
  131. if (cpu_has(c, X86_FEATURE_EST))
  132. printk(KERN_WARNING PFX "Warning: EST-capable CPU "
  133. "detected. The acpi-cpufreq module offers "
  134. "voltage scaling in addition of frequency "
  135. "scaling. You should use that instead of "
  136. "p4-clockmod, if possible.\n");
  137. switch (c->x86_model) {
  138. case 0x0E: /* Core */
  139. case 0x0F: /* Core Duo */
  140. case 0x16: /* Celeron Core */
  141. case 0x1C: /* Atom */
  142. p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
  143. return speedstep_get_frequency(SPEEDSTEP_CPU_PCORE);
  144. case 0x0D: /* Pentium M (Dothan) */
  145. p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
  146. /* fall through */
  147. case 0x09: /* Pentium M (Banias) */
  148. return speedstep_get_frequency(SPEEDSTEP_CPU_PM);
  149. }
  150. }
  151. if (c->x86 != 0xF) {
  152. if (!cpu_has(c, X86_FEATURE_EST))
  153. printk(KERN_WARNING PFX "Unknown CPU. "
  154. "Please send an e-mail to "
  155. "<cpufreq@vger.kernel.org>\n");
  156. return 0;
  157. }
  158. /* on P-4s, the TSC runs with constant frequency independent whether
  159. * throttling is active or not. */
  160. p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
  161. if (speedstep_detect_processor() == SPEEDSTEP_CPU_P4M) {
  162. printk(KERN_WARNING PFX "Warning: Pentium 4-M detected. "
  163. "The speedstep-ich or acpi cpufreq modules offer "
  164. "voltage scaling in addition of frequency scaling. "
  165. "You should use either one instead of p4-clockmod, "
  166. "if possible.\n");
  167. return speedstep_get_frequency(SPEEDSTEP_CPU_P4M);
  168. }
  169. return speedstep_get_frequency(SPEEDSTEP_CPU_P4D);
  170. }
  171. static int cpufreq_p4_cpu_init(struct cpufreq_policy *policy)
  172. {
  173. struct cpuinfo_x86 *c = &cpu_data(policy->cpu);
  174. int cpuid = 0;
  175. unsigned int i;
  176. #ifdef CONFIG_SMP
  177. cpumask_copy(policy->cpus, cpu_sibling_mask(policy->cpu));
  178. #endif
  179. /* Errata workaround */
  180. cpuid = (c->x86 << 8) | (c->x86_model << 4) | c->x86_mask;
  181. switch (cpuid) {
  182. case 0x0f07:
  183. case 0x0f0a:
  184. case 0x0f11:
  185. case 0x0f12:
  186. has_N44_O17_errata[policy->cpu] = 1;
  187. dprintk("has errata -- disabling low frequencies\n");
  188. }
  189. if (speedstep_detect_processor() == SPEEDSTEP_CPU_P4D &&
  190. c->x86_model < 2) {
  191. /* switch to maximum frequency and measure result */
  192. cpufreq_p4_setdc(policy->cpu, DC_DISABLE);
  193. recalibrate_cpu_khz();
  194. }
  195. /* get max frequency */
  196. stock_freq = cpufreq_p4_get_frequency(c);
  197. if (!stock_freq)
  198. return -EINVAL;
  199. /* table init */
  200. for (i = 1; (p4clockmod_table[i].frequency != CPUFREQ_TABLE_END); i++) {
  201. if ((i < 2) && (has_N44_O17_errata[policy->cpu]))
  202. p4clockmod_table[i].frequency = CPUFREQ_ENTRY_INVALID;
  203. else
  204. p4clockmod_table[i].frequency = (stock_freq * i)/8;
  205. }
  206. cpufreq_frequency_table_get_attr(p4clockmod_table, policy->cpu);
  207. /* cpuinfo and default policy values */
  208. /* the transition latency is set to be 1 higher than the maximum
  209. * transition latency of the ondemand governor */
  210. policy->cpuinfo.transition_latency = 10000001;
  211. policy->cur = stock_freq;
  212. return cpufreq_frequency_table_cpuinfo(policy, &p4clockmod_table[0]);
  213. }
  214. static int cpufreq_p4_cpu_exit(struct cpufreq_policy *policy)
  215. {
  216. cpufreq_frequency_table_put_attr(policy->cpu);
  217. return 0;
  218. }
  219. static unsigned int cpufreq_p4_get(unsigned int cpu)
  220. {
  221. u32 l, h;
  222. rdmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, &l, &h);
  223. if (l & 0x10) {
  224. l = l >> 1;
  225. l &= 0x7;
  226. } else
  227. l = DC_DISABLE;
  228. if (l != DC_DISABLE)
  229. return stock_freq * l / 8;
  230. return stock_freq;
  231. }
  232. static struct freq_attr *p4clockmod_attr[] = {
  233. &cpufreq_freq_attr_scaling_available_freqs,
  234. NULL,
  235. };
  236. static struct cpufreq_driver p4clockmod_driver = {
  237. .verify = cpufreq_p4_verify,
  238. .target = cpufreq_p4_target,
  239. .init = cpufreq_p4_cpu_init,
  240. .exit = cpufreq_p4_cpu_exit,
  241. .get = cpufreq_p4_get,
  242. .name = "p4-clockmod",
  243. .owner = THIS_MODULE,
  244. .attr = p4clockmod_attr,
  245. };
  246. static int __init cpufreq_p4_init(void)
  247. {
  248. struct cpuinfo_x86 *c = &cpu_data(0);
  249. int ret;
  250. /*
  251. * THERM_CONTROL is architectural for IA32 now, so
  252. * we can rely on the capability checks
  253. */
  254. if (c->x86_vendor != X86_VENDOR_INTEL)
  255. return -ENODEV;
  256. if (!test_cpu_cap(c, X86_FEATURE_ACPI) ||
  257. !test_cpu_cap(c, X86_FEATURE_ACC))
  258. return -ENODEV;
  259. ret = cpufreq_register_driver(&p4clockmod_driver);
  260. if (!ret)
  261. printk(KERN_INFO PFX "P4/Xeon(TM) CPU On-Demand Clock "
  262. "Modulation available\n");
  263. return ret;
  264. }
  265. static void __exit cpufreq_p4_exit(void)
  266. {
  267. cpufreq_unregister_driver(&p4clockmod_driver);
  268. }
  269. MODULE_AUTHOR("Zwane Mwaikambo <zwane@commfireservices.com>");
  270. MODULE_DESCRIPTION("cpufreq driver for Pentium(TM) 4/Xeon(TM)");
  271. MODULE_LICENSE("GPL");
  272. late_initcall(cpufreq_p4_init);
  273. module_exit(cpufreq_p4_exit);