init_64.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377
  1. /*
  2. * arch/sparc64/mm/init.c
  3. *
  4. * Copyright (C) 1996-1999 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1997-1999 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #include <linux/module.h>
  8. #include <linux/kernel.h>
  9. #include <linux/sched.h>
  10. #include <linux/string.h>
  11. #include <linux/init.h>
  12. #include <linux/bootmem.h>
  13. #include <linux/mm.h>
  14. #include <linux/hugetlb.h>
  15. #include <linux/slab.h>
  16. #include <linux/initrd.h>
  17. #include <linux/swap.h>
  18. #include <linux/pagemap.h>
  19. #include <linux/poison.h>
  20. #include <linux/fs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/kprobes.h>
  23. #include <linux/cache.h>
  24. #include <linux/sort.h>
  25. #include <linux/percpu.h>
  26. #include <linux/lmb.h>
  27. #include <linux/mmzone.h>
  28. #include <asm/head.h>
  29. #include <asm/system.h>
  30. #include <asm/page.h>
  31. #include <asm/pgalloc.h>
  32. #include <asm/pgtable.h>
  33. #include <asm/oplib.h>
  34. #include <asm/iommu.h>
  35. #include <asm/io.h>
  36. #include <asm/uaccess.h>
  37. #include <asm/mmu_context.h>
  38. #include <asm/tlbflush.h>
  39. #include <asm/dma.h>
  40. #include <asm/starfire.h>
  41. #include <asm/tlb.h>
  42. #include <asm/spitfire.h>
  43. #include <asm/sections.h>
  44. #include <asm/tsb.h>
  45. #include <asm/hypervisor.h>
  46. #include <asm/prom.h>
  47. #include <asm/mdesc.h>
  48. #include <asm/cpudata.h>
  49. #include <asm/irq.h>
  50. #include "init_64.h"
  51. unsigned long kern_linear_pte_xor[2] __read_mostly;
  52. /* A bitmap, one bit for every 256MB of physical memory. If the bit
  53. * is clear, we should use a 4MB page (via kern_linear_pte_xor[0]) else
  54. * if set we should use a 256MB page (via kern_linear_pte_xor[1]).
  55. */
  56. unsigned long kpte_linear_bitmap[KPTE_BITMAP_BYTES / sizeof(unsigned long)];
  57. #ifndef CONFIG_DEBUG_PAGEALLOC
  58. /* A special kernel TSB for 4MB and 256MB linear mappings.
  59. * Space is allocated for this right after the trap table
  60. * in arch/sparc64/kernel/head.S
  61. */
  62. extern struct tsb swapper_4m_tsb[KERNEL_TSB4M_NENTRIES];
  63. #endif
  64. #define MAX_BANKS 32
  65. static struct linux_prom64_registers pavail[MAX_BANKS] __devinitdata;
  66. static int pavail_ents __devinitdata;
  67. static int cmp_p64(const void *a, const void *b)
  68. {
  69. const struct linux_prom64_registers *x = a, *y = b;
  70. if (x->phys_addr > y->phys_addr)
  71. return 1;
  72. if (x->phys_addr < y->phys_addr)
  73. return -1;
  74. return 0;
  75. }
  76. static void __init read_obp_memory(const char *property,
  77. struct linux_prom64_registers *regs,
  78. int *num_ents)
  79. {
  80. int node = prom_finddevice("/memory");
  81. int prop_size = prom_getproplen(node, property);
  82. int ents, ret, i;
  83. ents = prop_size / sizeof(struct linux_prom64_registers);
  84. if (ents > MAX_BANKS) {
  85. prom_printf("The machine has more %s property entries than "
  86. "this kernel can support (%d).\n",
  87. property, MAX_BANKS);
  88. prom_halt();
  89. }
  90. ret = prom_getproperty(node, property, (char *) regs, prop_size);
  91. if (ret == -1) {
  92. prom_printf("Couldn't get %s property from /memory.\n");
  93. prom_halt();
  94. }
  95. /* Sanitize what we got from the firmware, by page aligning
  96. * everything.
  97. */
  98. for (i = 0; i < ents; i++) {
  99. unsigned long base, size;
  100. base = regs[i].phys_addr;
  101. size = regs[i].reg_size;
  102. size &= PAGE_MASK;
  103. if (base & ~PAGE_MASK) {
  104. unsigned long new_base = PAGE_ALIGN(base);
  105. size -= new_base - base;
  106. if ((long) size < 0L)
  107. size = 0UL;
  108. base = new_base;
  109. }
  110. if (size == 0UL) {
  111. /* If it is empty, simply get rid of it.
  112. * This simplifies the logic of the other
  113. * functions that process these arrays.
  114. */
  115. memmove(&regs[i], &regs[i + 1],
  116. (ents - i - 1) * sizeof(regs[0]));
  117. i--;
  118. ents--;
  119. continue;
  120. }
  121. regs[i].phys_addr = base;
  122. regs[i].reg_size = size;
  123. }
  124. *num_ents = ents;
  125. sort(regs, ents, sizeof(struct linux_prom64_registers),
  126. cmp_p64, NULL);
  127. }
  128. unsigned long sparc64_valid_addr_bitmap[VALID_ADDR_BITMAP_BYTES /
  129. sizeof(unsigned long)];
  130. EXPORT_SYMBOL(sparc64_valid_addr_bitmap);
  131. /* Kernel physical address base and size in bytes. */
  132. unsigned long kern_base __read_mostly;
  133. unsigned long kern_size __read_mostly;
  134. /* Initial ramdisk setup */
  135. extern unsigned long sparc_ramdisk_image64;
  136. extern unsigned int sparc_ramdisk_image;
  137. extern unsigned int sparc_ramdisk_size;
  138. struct page *mem_map_zero __read_mostly;
  139. EXPORT_SYMBOL(mem_map_zero);
  140. unsigned int sparc64_highest_unlocked_tlb_ent __read_mostly;
  141. unsigned long sparc64_kern_pri_context __read_mostly;
  142. unsigned long sparc64_kern_pri_nuc_bits __read_mostly;
  143. unsigned long sparc64_kern_sec_context __read_mostly;
  144. int num_kernel_image_mappings;
  145. #ifdef CONFIG_DEBUG_DCFLUSH
  146. atomic_t dcpage_flushes = ATOMIC_INIT(0);
  147. #ifdef CONFIG_SMP
  148. atomic_t dcpage_flushes_xcall = ATOMIC_INIT(0);
  149. #endif
  150. #endif
  151. inline void flush_dcache_page_impl(struct page *page)
  152. {
  153. BUG_ON(tlb_type == hypervisor);
  154. #ifdef CONFIG_DEBUG_DCFLUSH
  155. atomic_inc(&dcpage_flushes);
  156. #endif
  157. #ifdef DCACHE_ALIASING_POSSIBLE
  158. __flush_dcache_page(page_address(page),
  159. ((tlb_type == spitfire) &&
  160. page_mapping(page) != NULL));
  161. #else
  162. if (page_mapping(page) != NULL &&
  163. tlb_type == spitfire)
  164. __flush_icache_page(__pa(page_address(page)));
  165. #endif
  166. }
  167. #define PG_dcache_dirty PG_arch_1
  168. #define PG_dcache_cpu_shift 32UL
  169. #define PG_dcache_cpu_mask \
  170. ((1UL<<ilog2(roundup_pow_of_two(NR_CPUS)))-1UL)
  171. #define dcache_dirty_cpu(page) \
  172. (((page)->flags >> PG_dcache_cpu_shift) & PG_dcache_cpu_mask)
  173. static inline void set_dcache_dirty(struct page *page, int this_cpu)
  174. {
  175. unsigned long mask = this_cpu;
  176. unsigned long non_cpu_bits;
  177. non_cpu_bits = ~(PG_dcache_cpu_mask << PG_dcache_cpu_shift);
  178. mask = (mask << PG_dcache_cpu_shift) | (1UL << PG_dcache_dirty);
  179. __asm__ __volatile__("1:\n\t"
  180. "ldx [%2], %%g7\n\t"
  181. "and %%g7, %1, %%g1\n\t"
  182. "or %%g1, %0, %%g1\n\t"
  183. "casx [%2], %%g7, %%g1\n\t"
  184. "cmp %%g7, %%g1\n\t"
  185. "bne,pn %%xcc, 1b\n\t"
  186. " nop"
  187. : /* no outputs */
  188. : "r" (mask), "r" (non_cpu_bits), "r" (&page->flags)
  189. : "g1", "g7");
  190. }
  191. static inline void clear_dcache_dirty_cpu(struct page *page, unsigned long cpu)
  192. {
  193. unsigned long mask = (1UL << PG_dcache_dirty);
  194. __asm__ __volatile__("! test_and_clear_dcache_dirty\n"
  195. "1:\n\t"
  196. "ldx [%2], %%g7\n\t"
  197. "srlx %%g7, %4, %%g1\n\t"
  198. "and %%g1, %3, %%g1\n\t"
  199. "cmp %%g1, %0\n\t"
  200. "bne,pn %%icc, 2f\n\t"
  201. " andn %%g7, %1, %%g1\n\t"
  202. "casx [%2], %%g7, %%g1\n\t"
  203. "cmp %%g7, %%g1\n\t"
  204. "bne,pn %%xcc, 1b\n\t"
  205. " nop\n"
  206. "2:"
  207. : /* no outputs */
  208. : "r" (cpu), "r" (mask), "r" (&page->flags),
  209. "i" (PG_dcache_cpu_mask),
  210. "i" (PG_dcache_cpu_shift)
  211. : "g1", "g7");
  212. }
  213. static inline void tsb_insert(struct tsb *ent, unsigned long tag, unsigned long pte)
  214. {
  215. unsigned long tsb_addr = (unsigned long) ent;
  216. if (tlb_type == cheetah_plus || tlb_type == hypervisor)
  217. tsb_addr = __pa(tsb_addr);
  218. __tsb_insert(tsb_addr, tag, pte);
  219. }
  220. unsigned long _PAGE_ALL_SZ_BITS __read_mostly;
  221. unsigned long _PAGE_SZBITS __read_mostly;
  222. static void flush_dcache(unsigned long pfn)
  223. {
  224. struct page *page;
  225. page = pfn_to_page(pfn);
  226. if (page) {
  227. unsigned long pg_flags;
  228. pg_flags = page->flags;
  229. if (pg_flags & (1UL << PG_dcache_dirty)) {
  230. int cpu = ((pg_flags >> PG_dcache_cpu_shift) &
  231. PG_dcache_cpu_mask);
  232. int this_cpu = get_cpu();
  233. /* This is just to optimize away some function calls
  234. * in the SMP case.
  235. */
  236. if (cpu == this_cpu)
  237. flush_dcache_page_impl(page);
  238. else
  239. smp_flush_dcache_page_impl(page, cpu);
  240. clear_dcache_dirty_cpu(page, cpu);
  241. put_cpu();
  242. }
  243. }
  244. }
  245. void update_mmu_cache(struct vm_area_struct *vma, unsigned long address, pte_t pte)
  246. {
  247. struct mm_struct *mm;
  248. struct tsb *tsb;
  249. unsigned long tag, flags;
  250. unsigned long tsb_index, tsb_hash_shift;
  251. if (tlb_type != hypervisor) {
  252. unsigned long pfn = pte_pfn(pte);
  253. if (pfn_valid(pfn))
  254. flush_dcache(pfn);
  255. }
  256. mm = vma->vm_mm;
  257. tsb_index = MM_TSB_BASE;
  258. tsb_hash_shift = PAGE_SHIFT;
  259. spin_lock_irqsave(&mm->context.lock, flags);
  260. #ifdef CONFIG_HUGETLB_PAGE
  261. if (mm->context.tsb_block[MM_TSB_HUGE].tsb != NULL) {
  262. if ((tlb_type == hypervisor &&
  263. (pte_val(pte) & _PAGE_SZALL_4V) == _PAGE_SZHUGE_4V) ||
  264. (tlb_type != hypervisor &&
  265. (pte_val(pte) & _PAGE_SZALL_4U) == _PAGE_SZHUGE_4U)) {
  266. tsb_index = MM_TSB_HUGE;
  267. tsb_hash_shift = HPAGE_SHIFT;
  268. }
  269. }
  270. #endif
  271. tsb = mm->context.tsb_block[tsb_index].tsb;
  272. tsb += ((address >> tsb_hash_shift) &
  273. (mm->context.tsb_block[tsb_index].tsb_nentries - 1UL));
  274. tag = (address >> 22UL);
  275. tsb_insert(tsb, tag, pte_val(pte));
  276. spin_unlock_irqrestore(&mm->context.lock, flags);
  277. }
  278. void flush_dcache_page(struct page *page)
  279. {
  280. struct address_space *mapping;
  281. int this_cpu;
  282. if (tlb_type == hypervisor)
  283. return;
  284. /* Do not bother with the expensive D-cache flush if it
  285. * is merely the zero page. The 'bigcore' testcase in GDB
  286. * causes this case to run millions of times.
  287. */
  288. if (page == ZERO_PAGE(0))
  289. return;
  290. this_cpu = get_cpu();
  291. mapping = page_mapping(page);
  292. if (mapping && !mapping_mapped(mapping)) {
  293. int dirty = test_bit(PG_dcache_dirty, &page->flags);
  294. if (dirty) {
  295. int dirty_cpu = dcache_dirty_cpu(page);
  296. if (dirty_cpu == this_cpu)
  297. goto out;
  298. smp_flush_dcache_page_impl(page, dirty_cpu);
  299. }
  300. set_dcache_dirty(page, this_cpu);
  301. } else {
  302. /* We could delay the flush for the !page_mapping
  303. * case too. But that case is for exec env/arg
  304. * pages and those are %99 certainly going to get
  305. * faulted into the tlb (and thus flushed) anyways.
  306. */
  307. flush_dcache_page_impl(page);
  308. }
  309. out:
  310. put_cpu();
  311. }
  312. EXPORT_SYMBOL(flush_dcache_page);
  313. void __kprobes flush_icache_range(unsigned long start, unsigned long end)
  314. {
  315. /* Cheetah and Hypervisor platform cpus have coherent I-cache. */
  316. if (tlb_type == spitfire) {
  317. unsigned long kaddr;
  318. /* This code only runs on Spitfire cpus so this is
  319. * why we can assume _PAGE_PADDR_4U.
  320. */
  321. for (kaddr = start; kaddr < end; kaddr += PAGE_SIZE) {
  322. unsigned long paddr, mask = _PAGE_PADDR_4U;
  323. if (kaddr >= PAGE_OFFSET)
  324. paddr = kaddr & mask;
  325. else {
  326. pgd_t *pgdp = pgd_offset_k(kaddr);
  327. pud_t *pudp = pud_offset(pgdp, kaddr);
  328. pmd_t *pmdp = pmd_offset(pudp, kaddr);
  329. pte_t *ptep = pte_offset_kernel(pmdp, kaddr);
  330. paddr = pte_val(*ptep) & mask;
  331. }
  332. __flush_icache_page(paddr);
  333. }
  334. }
  335. }
  336. EXPORT_SYMBOL(flush_icache_range);
  337. void mmu_info(struct seq_file *m)
  338. {
  339. if (tlb_type == cheetah)
  340. seq_printf(m, "MMU Type\t: Cheetah\n");
  341. else if (tlb_type == cheetah_plus)
  342. seq_printf(m, "MMU Type\t: Cheetah+\n");
  343. else if (tlb_type == spitfire)
  344. seq_printf(m, "MMU Type\t: Spitfire\n");
  345. else if (tlb_type == hypervisor)
  346. seq_printf(m, "MMU Type\t: Hypervisor (sun4v)\n");
  347. else
  348. seq_printf(m, "MMU Type\t: ???\n");
  349. #ifdef CONFIG_DEBUG_DCFLUSH
  350. seq_printf(m, "DCPageFlushes\t: %d\n",
  351. atomic_read(&dcpage_flushes));
  352. #ifdef CONFIG_SMP
  353. seq_printf(m, "DCPageFlushesXC\t: %d\n",
  354. atomic_read(&dcpage_flushes_xcall));
  355. #endif /* CONFIG_SMP */
  356. #endif /* CONFIG_DEBUG_DCFLUSH */
  357. }
  358. struct linux_prom_translation prom_trans[512] __read_mostly;
  359. unsigned int prom_trans_ents __read_mostly;
  360. unsigned long kern_locked_tte_data;
  361. /* The obp translations are saved based on 8k pagesize, since obp can
  362. * use a mixture of pagesizes. Misses to the LOW_OBP_ADDRESS ->
  363. * HI_OBP_ADDRESS range are handled in ktlb.S.
  364. */
  365. static inline int in_obp_range(unsigned long vaddr)
  366. {
  367. return (vaddr >= LOW_OBP_ADDRESS &&
  368. vaddr < HI_OBP_ADDRESS);
  369. }
  370. static int cmp_ptrans(const void *a, const void *b)
  371. {
  372. const struct linux_prom_translation *x = a, *y = b;
  373. if (x->virt > y->virt)
  374. return 1;
  375. if (x->virt < y->virt)
  376. return -1;
  377. return 0;
  378. }
  379. /* Read OBP translations property into 'prom_trans[]'. */
  380. static void __init read_obp_translations(void)
  381. {
  382. int n, node, ents, first, last, i;
  383. node = prom_finddevice("/virtual-memory");
  384. n = prom_getproplen(node, "translations");
  385. if (unlikely(n == 0 || n == -1)) {
  386. prom_printf("prom_mappings: Couldn't get size.\n");
  387. prom_halt();
  388. }
  389. if (unlikely(n > sizeof(prom_trans))) {
  390. prom_printf("prom_mappings: Size %Zd is too big.\n", n);
  391. prom_halt();
  392. }
  393. if ((n = prom_getproperty(node, "translations",
  394. (char *)&prom_trans[0],
  395. sizeof(prom_trans))) == -1) {
  396. prom_printf("prom_mappings: Couldn't get property.\n");
  397. prom_halt();
  398. }
  399. n = n / sizeof(struct linux_prom_translation);
  400. ents = n;
  401. sort(prom_trans, ents, sizeof(struct linux_prom_translation),
  402. cmp_ptrans, NULL);
  403. /* Now kick out all the non-OBP entries. */
  404. for (i = 0; i < ents; i++) {
  405. if (in_obp_range(prom_trans[i].virt))
  406. break;
  407. }
  408. first = i;
  409. for (; i < ents; i++) {
  410. if (!in_obp_range(prom_trans[i].virt))
  411. break;
  412. }
  413. last = i;
  414. for (i = 0; i < (last - first); i++) {
  415. struct linux_prom_translation *src = &prom_trans[i + first];
  416. struct linux_prom_translation *dest = &prom_trans[i];
  417. *dest = *src;
  418. }
  419. for (; i < ents; i++) {
  420. struct linux_prom_translation *dest = &prom_trans[i];
  421. dest->virt = dest->size = dest->data = 0x0UL;
  422. }
  423. prom_trans_ents = last - first;
  424. if (tlb_type == spitfire) {
  425. /* Clear diag TTE bits. */
  426. for (i = 0; i < prom_trans_ents; i++)
  427. prom_trans[i].data &= ~0x0003fe0000000000UL;
  428. }
  429. }
  430. static void __init hypervisor_tlb_lock(unsigned long vaddr,
  431. unsigned long pte,
  432. unsigned long mmu)
  433. {
  434. unsigned long ret = sun4v_mmu_map_perm_addr(vaddr, 0, pte, mmu);
  435. if (ret != 0) {
  436. prom_printf("hypervisor_tlb_lock[%lx:%lx:%lx:%lx]: "
  437. "errors with %lx\n", vaddr, 0, pte, mmu, ret);
  438. prom_halt();
  439. }
  440. }
  441. static unsigned long kern_large_tte(unsigned long paddr);
  442. static void __init remap_kernel(void)
  443. {
  444. unsigned long phys_page, tte_vaddr, tte_data;
  445. int i, tlb_ent = sparc64_highest_locked_tlbent();
  446. tte_vaddr = (unsigned long) KERNBASE;
  447. phys_page = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
  448. tte_data = kern_large_tte(phys_page);
  449. kern_locked_tte_data = tte_data;
  450. /* Now lock us into the TLBs via Hypervisor or OBP. */
  451. if (tlb_type == hypervisor) {
  452. for (i = 0; i < num_kernel_image_mappings; i++) {
  453. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_DMMU);
  454. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_IMMU);
  455. tte_vaddr += 0x400000;
  456. tte_data += 0x400000;
  457. }
  458. } else {
  459. for (i = 0; i < num_kernel_image_mappings; i++) {
  460. prom_dtlb_load(tlb_ent - i, tte_data, tte_vaddr);
  461. prom_itlb_load(tlb_ent - i, tte_data, tte_vaddr);
  462. tte_vaddr += 0x400000;
  463. tte_data += 0x400000;
  464. }
  465. sparc64_highest_unlocked_tlb_ent = tlb_ent - i;
  466. }
  467. if (tlb_type == cheetah_plus) {
  468. sparc64_kern_pri_context = (CTX_CHEETAH_PLUS_CTX0 |
  469. CTX_CHEETAH_PLUS_NUC);
  470. sparc64_kern_pri_nuc_bits = CTX_CHEETAH_PLUS_NUC;
  471. sparc64_kern_sec_context = CTX_CHEETAH_PLUS_CTX0;
  472. }
  473. }
  474. static void __init inherit_prom_mappings(void)
  475. {
  476. /* Now fixup OBP's idea about where we really are mapped. */
  477. printk("Remapping the kernel... ");
  478. remap_kernel();
  479. printk("done.\n");
  480. }
  481. void prom_world(int enter)
  482. {
  483. if (!enter)
  484. set_fs((mm_segment_t) { get_thread_current_ds() });
  485. __asm__ __volatile__("flushw");
  486. }
  487. void __flush_dcache_range(unsigned long start, unsigned long end)
  488. {
  489. unsigned long va;
  490. if (tlb_type == spitfire) {
  491. int n = 0;
  492. for (va = start; va < end; va += 32) {
  493. spitfire_put_dcache_tag(va & 0x3fe0, 0x0);
  494. if (++n >= 512)
  495. break;
  496. }
  497. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  498. start = __pa(start);
  499. end = __pa(end);
  500. for (va = start; va < end; va += 32)
  501. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  502. "membar #Sync"
  503. : /* no outputs */
  504. : "r" (va),
  505. "i" (ASI_DCACHE_INVALIDATE));
  506. }
  507. }
  508. EXPORT_SYMBOL(__flush_dcache_range);
  509. /* get_new_mmu_context() uses "cache + 1". */
  510. DEFINE_SPINLOCK(ctx_alloc_lock);
  511. unsigned long tlb_context_cache = CTX_FIRST_VERSION - 1;
  512. #define MAX_CTX_NR (1UL << CTX_NR_BITS)
  513. #define CTX_BMAP_SLOTS BITS_TO_LONGS(MAX_CTX_NR)
  514. DECLARE_BITMAP(mmu_context_bmap, MAX_CTX_NR);
  515. /* Caller does TLB context flushing on local CPU if necessary.
  516. * The caller also ensures that CTX_VALID(mm->context) is false.
  517. *
  518. * We must be careful about boundary cases so that we never
  519. * let the user have CTX 0 (nucleus) or we ever use a CTX
  520. * version of zero (and thus NO_CONTEXT would not be caught
  521. * by version mis-match tests in mmu_context.h).
  522. *
  523. * Always invoked with interrupts disabled.
  524. */
  525. void get_new_mmu_context(struct mm_struct *mm)
  526. {
  527. unsigned long ctx, new_ctx;
  528. unsigned long orig_pgsz_bits;
  529. unsigned long flags;
  530. int new_version;
  531. spin_lock_irqsave(&ctx_alloc_lock, flags);
  532. orig_pgsz_bits = (mm->context.sparc64_ctx_val & CTX_PGSZ_MASK);
  533. ctx = (tlb_context_cache + 1) & CTX_NR_MASK;
  534. new_ctx = find_next_zero_bit(mmu_context_bmap, 1 << CTX_NR_BITS, ctx);
  535. new_version = 0;
  536. if (new_ctx >= (1 << CTX_NR_BITS)) {
  537. new_ctx = find_next_zero_bit(mmu_context_bmap, ctx, 1);
  538. if (new_ctx >= ctx) {
  539. int i;
  540. new_ctx = (tlb_context_cache & CTX_VERSION_MASK) +
  541. CTX_FIRST_VERSION;
  542. if (new_ctx == 1)
  543. new_ctx = CTX_FIRST_VERSION;
  544. /* Don't call memset, for 16 entries that's just
  545. * plain silly...
  546. */
  547. mmu_context_bmap[0] = 3;
  548. mmu_context_bmap[1] = 0;
  549. mmu_context_bmap[2] = 0;
  550. mmu_context_bmap[3] = 0;
  551. for (i = 4; i < CTX_BMAP_SLOTS; i += 4) {
  552. mmu_context_bmap[i + 0] = 0;
  553. mmu_context_bmap[i + 1] = 0;
  554. mmu_context_bmap[i + 2] = 0;
  555. mmu_context_bmap[i + 3] = 0;
  556. }
  557. new_version = 1;
  558. goto out;
  559. }
  560. }
  561. mmu_context_bmap[new_ctx>>6] |= (1UL << (new_ctx & 63));
  562. new_ctx |= (tlb_context_cache & CTX_VERSION_MASK);
  563. out:
  564. tlb_context_cache = new_ctx;
  565. mm->context.sparc64_ctx_val = new_ctx | orig_pgsz_bits;
  566. spin_unlock_irqrestore(&ctx_alloc_lock, flags);
  567. if (unlikely(new_version))
  568. smp_new_mmu_context_version();
  569. }
  570. static int numa_enabled = 1;
  571. static int numa_debug;
  572. static int __init early_numa(char *p)
  573. {
  574. if (!p)
  575. return 0;
  576. if (strstr(p, "off"))
  577. numa_enabled = 0;
  578. if (strstr(p, "debug"))
  579. numa_debug = 1;
  580. return 0;
  581. }
  582. early_param("numa", early_numa);
  583. #define numadbg(f, a...) \
  584. do { if (numa_debug) \
  585. printk(KERN_INFO f, ## a); \
  586. } while (0)
  587. static void __init find_ramdisk(unsigned long phys_base)
  588. {
  589. #ifdef CONFIG_BLK_DEV_INITRD
  590. if (sparc_ramdisk_image || sparc_ramdisk_image64) {
  591. unsigned long ramdisk_image;
  592. /* Older versions of the bootloader only supported a
  593. * 32-bit physical address for the ramdisk image
  594. * location, stored at sparc_ramdisk_image. Newer
  595. * SILO versions set sparc_ramdisk_image to zero and
  596. * provide a full 64-bit physical address at
  597. * sparc_ramdisk_image64.
  598. */
  599. ramdisk_image = sparc_ramdisk_image;
  600. if (!ramdisk_image)
  601. ramdisk_image = sparc_ramdisk_image64;
  602. /* Another bootloader quirk. The bootloader normalizes
  603. * the physical address to KERNBASE, so we have to
  604. * factor that back out and add in the lowest valid
  605. * physical page address to get the true physical address.
  606. */
  607. ramdisk_image -= KERNBASE;
  608. ramdisk_image += phys_base;
  609. numadbg("Found ramdisk at physical address 0x%lx, size %u\n",
  610. ramdisk_image, sparc_ramdisk_size);
  611. initrd_start = ramdisk_image;
  612. initrd_end = ramdisk_image + sparc_ramdisk_size;
  613. lmb_reserve(initrd_start, sparc_ramdisk_size);
  614. initrd_start += PAGE_OFFSET;
  615. initrd_end += PAGE_OFFSET;
  616. }
  617. #endif
  618. }
  619. struct node_mem_mask {
  620. unsigned long mask;
  621. unsigned long val;
  622. unsigned long bootmem_paddr;
  623. };
  624. static struct node_mem_mask node_masks[MAX_NUMNODES];
  625. static int num_node_masks;
  626. int numa_cpu_lookup_table[NR_CPUS];
  627. cpumask_t numa_cpumask_lookup_table[MAX_NUMNODES];
  628. #ifdef CONFIG_NEED_MULTIPLE_NODES
  629. struct mdesc_mblock {
  630. u64 base;
  631. u64 size;
  632. u64 offset; /* RA-to-PA */
  633. };
  634. static struct mdesc_mblock *mblocks;
  635. static int num_mblocks;
  636. static unsigned long ra_to_pa(unsigned long addr)
  637. {
  638. int i;
  639. for (i = 0; i < num_mblocks; i++) {
  640. struct mdesc_mblock *m = &mblocks[i];
  641. if (addr >= m->base &&
  642. addr < (m->base + m->size)) {
  643. addr += m->offset;
  644. break;
  645. }
  646. }
  647. return addr;
  648. }
  649. static int find_node(unsigned long addr)
  650. {
  651. int i;
  652. addr = ra_to_pa(addr);
  653. for (i = 0; i < num_node_masks; i++) {
  654. struct node_mem_mask *p = &node_masks[i];
  655. if ((addr & p->mask) == p->val)
  656. return i;
  657. }
  658. return -1;
  659. }
  660. static unsigned long long nid_range(unsigned long long start,
  661. unsigned long long end, int *nid)
  662. {
  663. *nid = find_node(start);
  664. start += PAGE_SIZE;
  665. while (start < end) {
  666. int n = find_node(start);
  667. if (n != *nid)
  668. break;
  669. start += PAGE_SIZE;
  670. }
  671. if (start > end)
  672. start = end;
  673. return start;
  674. }
  675. #else
  676. static unsigned long long nid_range(unsigned long long start,
  677. unsigned long long end, int *nid)
  678. {
  679. *nid = 0;
  680. return end;
  681. }
  682. #endif
  683. /* This must be invoked after performing all of the necessary
  684. * add_active_range() calls for 'nid'. We need to be able to get
  685. * correct data from get_pfn_range_for_nid().
  686. */
  687. static void __init allocate_node_data(int nid)
  688. {
  689. unsigned long paddr, num_pages, start_pfn, end_pfn;
  690. struct pglist_data *p;
  691. #ifdef CONFIG_NEED_MULTIPLE_NODES
  692. paddr = lmb_alloc_nid(sizeof(struct pglist_data),
  693. SMP_CACHE_BYTES, nid, nid_range);
  694. if (!paddr) {
  695. prom_printf("Cannot allocate pglist_data for nid[%d]\n", nid);
  696. prom_halt();
  697. }
  698. NODE_DATA(nid) = __va(paddr);
  699. memset(NODE_DATA(nid), 0, sizeof(struct pglist_data));
  700. NODE_DATA(nid)->bdata = &bootmem_node_data[nid];
  701. #endif
  702. p = NODE_DATA(nid);
  703. get_pfn_range_for_nid(nid, &start_pfn, &end_pfn);
  704. p->node_start_pfn = start_pfn;
  705. p->node_spanned_pages = end_pfn - start_pfn;
  706. if (p->node_spanned_pages) {
  707. num_pages = bootmem_bootmap_pages(p->node_spanned_pages);
  708. paddr = lmb_alloc_nid(num_pages << PAGE_SHIFT, PAGE_SIZE, nid,
  709. nid_range);
  710. if (!paddr) {
  711. prom_printf("Cannot allocate bootmap for nid[%d]\n",
  712. nid);
  713. prom_halt();
  714. }
  715. node_masks[nid].bootmem_paddr = paddr;
  716. }
  717. }
  718. static void init_node_masks_nonnuma(void)
  719. {
  720. int i;
  721. numadbg("Initializing tables for non-numa.\n");
  722. node_masks[0].mask = node_masks[0].val = 0;
  723. num_node_masks = 1;
  724. for (i = 0; i < NR_CPUS; i++)
  725. numa_cpu_lookup_table[i] = 0;
  726. numa_cpumask_lookup_table[0] = CPU_MASK_ALL;
  727. }
  728. #ifdef CONFIG_NEED_MULTIPLE_NODES
  729. struct pglist_data *node_data[MAX_NUMNODES];
  730. EXPORT_SYMBOL(numa_cpu_lookup_table);
  731. EXPORT_SYMBOL(numa_cpumask_lookup_table);
  732. EXPORT_SYMBOL(node_data);
  733. struct mdesc_mlgroup {
  734. u64 node;
  735. u64 latency;
  736. u64 match;
  737. u64 mask;
  738. };
  739. static struct mdesc_mlgroup *mlgroups;
  740. static int num_mlgroups;
  741. static int scan_pio_for_cfg_handle(struct mdesc_handle *md, u64 pio,
  742. u32 cfg_handle)
  743. {
  744. u64 arc;
  745. mdesc_for_each_arc(arc, md, pio, MDESC_ARC_TYPE_FWD) {
  746. u64 target = mdesc_arc_target(md, arc);
  747. const u64 *val;
  748. val = mdesc_get_property(md, target,
  749. "cfg-handle", NULL);
  750. if (val && *val == cfg_handle)
  751. return 0;
  752. }
  753. return -ENODEV;
  754. }
  755. static int scan_arcs_for_cfg_handle(struct mdesc_handle *md, u64 grp,
  756. u32 cfg_handle)
  757. {
  758. u64 arc, candidate, best_latency = ~(u64)0;
  759. candidate = MDESC_NODE_NULL;
  760. mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_FWD) {
  761. u64 target = mdesc_arc_target(md, arc);
  762. const char *name = mdesc_node_name(md, target);
  763. const u64 *val;
  764. if (strcmp(name, "pio-latency-group"))
  765. continue;
  766. val = mdesc_get_property(md, target, "latency", NULL);
  767. if (!val)
  768. continue;
  769. if (*val < best_latency) {
  770. candidate = target;
  771. best_latency = *val;
  772. }
  773. }
  774. if (candidate == MDESC_NODE_NULL)
  775. return -ENODEV;
  776. return scan_pio_for_cfg_handle(md, candidate, cfg_handle);
  777. }
  778. int of_node_to_nid(struct device_node *dp)
  779. {
  780. const struct linux_prom64_registers *regs;
  781. struct mdesc_handle *md;
  782. u32 cfg_handle;
  783. int count, nid;
  784. u64 grp;
  785. /* This is the right thing to do on currently supported
  786. * SUN4U NUMA platforms as well, as the PCI controller does
  787. * not sit behind any particular memory controller.
  788. */
  789. if (!mlgroups)
  790. return -1;
  791. regs = of_get_property(dp, "reg", NULL);
  792. if (!regs)
  793. return -1;
  794. cfg_handle = (regs->phys_addr >> 32UL) & 0x0fffffff;
  795. md = mdesc_grab();
  796. count = 0;
  797. nid = -1;
  798. mdesc_for_each_node_by_name(md, grp, "group") {
  799. if (!scan_arcs_for_cfg_handle(md, grp, cfg_handle)) {
  800. nid = count;
  801. break;
  802. }
  803. count++;
  804. }
  805. mdesc_release(md);
  806. return nid;
  807. }
  808. static void __init add_node_ranges(void)
  809. {
  810. int i;
  811. for (i = 0; i < lmb.memory.cnt; i++) {
  812. unsigned long size = lmb_size_bytes(&lmb.memory, i);
  813. unsigned long start, end;
  814. start = lmb.memory.region[i].base;
  815. end = start + size;
  816. while (start < end) {
  817. unsigned long this_end;
  818. int nid;
  819. this_end = nid_range(start, end, &nid);
  820. numadbg("Adding active range nid[%d] "
  821. "start[%lx] end[%lx]\n",
  822. nid, start, this_end);
  823. add_active_range(nid,
  824. start >> PAGE_SHIFT,
  825. this_end >> PAGE_SHIFT);
  826. start = this_end;
  827. }
  828. }
  829. }
  830. static int __init grab_mlgroups(struct mdesc_handle *md)
  831. {
  832. unsigned long paddr;
  833. int count = 0;
  834. u64 node;
  835. mdesc_for_each_node_by_name(md, node, "memory-latency-group")
  836. count++;
  837. if (!count)
  838. return -ENOENT;
  839. paddr = lmb_alloc(count * sizeof(struct mdesc_mlgroup),
  840. SMP_CACHE_BYTES);
  841. if (!paddr)
  842. return -ENOMEM;
  843. mlgroups = __va(paddr);
  844. num_mlgroups = count;
  845. count = 0;
  846. mdesc_for_each_node_by_name(md, node, "memory-latency-group") {
  847. struct mdesc_mlgroup *m = &mlgroups[count++];
  848. const u64 *val;
  849. m->node = node;
  850. val = mdesc_get_property(md, node, "latency", NULL);
  851. m->latency = *val;
  852. val = mdesc_get_property(md, node, "address-match", NULL);
  853. m->match = *val;
  854. val = mdesc_get_property(md, node, "address-mask", NULL);
  855. m->mask = *val;
  856. numadbg("MLGROUP[%d]: node[%llx] latency[%llx] "
  857. "match[%llx] mask[%llx]\n",
  858. count - 1, m->node, m->latency, m->match, m->mask);
  859. }
  860. return 0;
  861. }
  862. static int __init grab_mblocks(struct mdesc_handle *md)
  863. {
  864. unsigned long paddr;
  865. int count = 0;
  866. u64 node;
  867. mdesc_for_each_node_by_name(md, node, "mblock")
  868. count++;
  869. if (!count)
  870. return -ENOENT;
  871. paddr = lmb_alloc(count * sizeof(struct mdesc_mblock),
  872. SMP_CACHE_BYTES);
  873. if (!paddr)
  874. return -ENOMEM;
  875. mblocks = __va(paddr);
  876. num_mblocks = count;
  877. count = 0;
  878. mdesc_for_each_node_by_name(md, node, "mblock") {
  879. struct mdesc_mblock *m = &mblocks[count++];
  880. const u64 *val;
  881. val = mdesc_get_property(md, node, "base", NULL);
  882. m->base = *val;
  883. val = mdesc_get_property(md, node, "size", NULL);
  884. m->size = *val;
  885. val = mdesc_get_property(md, node,
  886. "address-congruence-offset", NULL);
  887. m->offset = *val;
  888. numadbg("MBLOCK[%d]: base[%llx] size[%llx] offset[%llx]\n",
  889. count - 1, m->base, m->size, m->offset);
  890. }
  891. return 0;
  892. }
  893. static void __init numa_parse_mdesc_group_cpus(struct mdesc_handle *md,
  894. u64 grp, cpumask_t *mask)
  895. {
  896. u64 arc;
  897. cpus_clear(*mask);
  898. mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_BACK) {
  899. u64 target = mdesc_arc_target(md, arc);
  900. const char *name = mdesc_node_name(md, target);
  901. const u64 *id;
  902. if (strcmp(name, "cpu"))
  903. continue;
  904. id = mdesc_get_property(md, target, "id", NULL);
  905. if (*id < nr_cpu_ids)
  906. cpu_set(*id, *mask);
  907. }
  908. }
  909. static struct mdesc_mlgroup * __init find_mlgroup(u64 node)
  910. {
  911. int i;
  912. for (i = 0; i < num_mlgroups; i++) {
  913. struct mdesc_mlgroup *m = &mlgroups[i];
  914. if (m->node == node)
  915. return m;
  916. }
  917. return NULL;
  918. }
  919. static int __init numa_attach_mlgroup(struct mdesc_handle *md, u64 grp,
  920. int index)
  921. {
  922. struct mdesc_mlgroup *candidate = NULL;
  923. u64 arc, best_latency = ~(u64)0;
  924. struct node_mem_mask *n;
  925. mdesc_for_each_arc(arc, md, grp, MDESC_ARC_TYPE_FWD) {
  926. u64 target = mdesc_arc_target(md, arc);
  927. struct mdesc_mlgroup *m = find_mlgroup(target);
  928. if (!m)
  929. continue;
  930. if (m->latency < best_latency) {
  931. candidate = m;
  932. best_latency = m->latency;
  933. }
  934. }
  935. if (!candidate)
  936. return -ENOENT;
  937. if (num_node_masks != index) {
  938. printk(KERN_ERR "Inconsistent NUMA state, "
  939. "index[%d] != num_node_masks[%d]\n",
  940. index, num_node_masks);
  941. return -EINVAL;
  942. }
  943. n = &node_masks[num_node_masks++];
  944. n->mask = candidate->mask;
  945. n->val = candidate->match;
  946. numadbg("NUMA NODE[%d]: mask[%lx] val[%lx] (latency[%llx])\n",
  947. index, n->mask, n->val, candidate->latency);
  948. return 0;
  949. }
  950. static int __init numa_parse_mdesc_group(struct mdesc_handle *md, u64 grp,
  951. int index)
  952. {
  953. cpumask_t mask;
  954. int cpu;
  955. numa_parse_mdesc_group_cpus(md, grp, &mask);
  956. for_each_cpu_mask(cpu, mask)
  957. numa_cpu_lookup_table[cpu] = index;
  958. numa_cpumask_lookup_table[index] = mask;
  959. if (numa_debug) {
  960. printk(KERN_INFO "NUMA GROUP[%d]: cpus [ ", index);
  961. for_each_cpu_mask(cpu, mask)
  962. printk("%d ", cpu);
  963. printk("]\n");
  964. }
  965. return numa_attach_mlgroup(md, grp, index);
  966. }
  967. static int __init numa_parse_mdesc(void)
  968. {
  969. struct mdesc_handle *md = mdesc_grab();
  970. int i, err, count;
  971. u64 node;
  972. node = mdesc_node_by_name(md, MDESC_NODE_NULL, "latency-groups");
  973. if (node == MDESC_NODE_NULL) {
  974. mdesc_release(md);
  975. return -ENOENT;
  976. }
  977. err = grab_mblocks(md);
  978. if (err < 0)
  979. goto out;
  980. err = grab_mlgroups(md);
  981. if (err < 0)
  982. goto out;
  983. count = 0;
  984. mdesc_for_each_node_by_name(md, node, "group") {
  985. err = numa_parse_mdesc_group(md, node, count);
  986. if (err < 0)
  987. break;
  988. count++;
  989. }
  990. add_node_ranges();
  991. for (i = 0; i < num_node_masks; i++) {
  992. allocate_node_data(i);
  993. node_set_online(i);
  994. }
  995. err = 0;
  996. out:
  997. mdesc_release(md);
  998. return err;
  999. }
  1000. static int __init numa_parse_jbus(void)
  1001. {
  1002. unsigned long cpu, index;
  1003. /* NUMA node id is encoded in bits 36 and higher, and there is
  1004. * a 1-to-1 mapping from CPU ID to NUMA node ID.
  1005. */
  1006. index = 0;
  1007. for_each_present_cpu(cpu) {
  1008. numa_cpu_lookup_table[cpu] = index;
  1009. numa_cpumask_lookup_table[index] = cpumask_of_cpu(cpu);
  1010. node_masks[index].mask = ~((1UL << 36UL) - 1UL);
  1011. node_masks[index].val = cpu << 36UL;
  1012. index++;
  1013. }
  1014. num_node_masks = index;
  1015. add_node_ranges();
  1016. for (index = 0; index < num_node_masks; index++) {
  1017. allocate_node_data(index);
  1018. node_set_online(index);
  1019. }
  1020. return 0;
  1021. }
  1022. static int __init numa_parse_sun4u(void)
  1023. {
  1024. if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  1025. unsigned long ver;
  1026. __asm__ ("rdpr %%ver, %0" : "=r" (ver));
  1027. if ((ver >> 32UL) == __JALAPENO_ID ||
  1028. (ver >> 32UL) == __SERRANO_ID)
  1029. return numa_parse_jbus();
  1030. }
  1031. return -1;
  1032. }
  1033. static int __init bootmem_init_numa(void)
  1034. {
  1035. int err = -1;
  1036. numadbg("bootmem_init_numa()\n");
  1037. if (numa_enabled) {
  1038. if (tlb_type == hypervisor)
  1039. err = numa_parse_mdesc();
  1040. else
  1041. err = numa_parse_sun4u();
  1042. }
  1043. return err;
  1044. }
  1045. #else
  1046. static int bootmem_init_numa(void)
  1047. {
  1048. return -1;
  1049. }
  1050. #endif
  1051. static void __init bootmem_init_nonnuma(void)
  1052. {
  1053. unsigned long top_of_ram = lmb_end_of_DRAM();
  1054. unsigned long total_ram = lmb_phys_mem_size();
  1055. unsigned int i;
  1056. numadbg("bootmem_init_nonnuma()\n");
  1057. printk(KERN_INFO "Top of RAM: 0x%lx, Total RAM: 0x%lx\n",
  1058. top_of_ram, total_ram);
  1059. printk(KERN_INFO "Memory hole size: %ldMB\n",
  1060. (top_of_ram - total_ram) >> 20);
  1061. init_node_masks_nonnuma();
  1062. for (i = 0; i < lmb.memory.cnt; i++) {
  1063. unsigned long size = lmb_size_bytes(&lmb.memory, i);
  1064. unsigned long start_pfn, end_pfn;
  1065. if (!size)
  1066. continue;
  1067. start_pfn = lmb.memory.region[i].base >> PAGE_SHIFT;
  1068. end_pfn = start_pfn + lmb_size_pages(&lmb.memory, i);
  1069. add_active_range(0, start_pfn, end_pfn);
  1070. }
  1071. allocate_node_data(0);
  1072. node_set_online(0);
  1073. }
  1074. static void __init reserve_range_in_node(int nid, unsigned long start,
  1075. unsigned long end)
  1076. {
  1077. numadbg(" reserve_range_in_node(nid[%d],start[%lx],end[%lx]\n",
  1078. nid, start, end);
  1079. while (start < end) {
  1080. unsigned long this_end;
  1081. int n;
  1082. this_end = nid_range(start, end, &n);
  1083. if (n == nid) {
  1084. numadbg(" MATCH reserving range [%lx:%lx]\n",
  1085. start, this_end);
  1086. reserve_bootmem_node(NODE_DATA(nid), start,
  1087. (this_end - start), BOOTMEM_DEFAULT);
  1088. } else
  1089. numadbg(" NO MATCH, advancing start to %lx\n",
  1090. this_end);
  1091. start = this_end;
  1092. }
  1093. }
  1094. static void __init trim_reserved_in_node(int nid)
  1095. {
  1096. int i;
  1097. numadbg(" trim_reserved_in_node(%d)\n", nid);
  1098. for (i = 0; i < lmb.reserved.cnt; i++) {
  1099. unsigned long start = lmb.reserved.region[i].base;
  1100. unsigned long size = lmb_size_bytes(&lmb.reserved, i);
  1101. unsigned long end = start + size;
  1102. reserve_range_in_node(nid, start, end);
  1103. }
  1104. }
  1105. static void __init bootmem_init_one_node(int nid)
  1106. {
  1107. struct pglist_data *p;
  1108. numadbg("bootmem_init_one_node(%d)\n", nid);
  1109. p = NODE_DATA(nid);
  1110. if (p->node_spanned_pages) {
  1111. unsigned long paddr = node_masks[nid].bootmem_paddr;
  1112. unsigned long end_pfn;
  1113. end_pfn = p->node_start_pfn + p->node_spanned_pages;
  1114. numadbg(" init_bootmem_node(%d, %lx, %lx, %lx)\n",
  1115. nid, paddr >> PAGE_SHIFT, p->node_start_pfn, end_pfn);
  1116. init_bootmem_node(p, paddr >> PAGE_SHIFT,
  1117. p->node_start_pfn, end_pfn);
  1118. numadbg(" free_bootmem_with_active_regions(%d, %lx)\n",
  1119. nid, end_pfn);
  1120. free_bootmem_with_active_regions(nid, end_pfn);
  1121. trim_reserved_in_node(nid);
  1122. numadbg(" sparse_memory_present_with_active_regions(%d)\n",
  1123. nid);
  1124. sparse_memory_present_with_active_regions(nid);
  1125. }
  1126. }
  1127. static unsigned long __init bootmem_init(unsigned long phys_base)
  1128. {
  1129. unsigned long end_pfn;
  1130. int nid;
  1131. end_pfn = lmb_end_of_DRAM() >> PAGE_SHIFT;
  1132. max_pfn = max_low_pfn = end_pfn;
  1133. min_low_pfn = (phys_base >> PAGE_SHIFT);
  1134. if (bootmem_init_numa() < 0)
  1135. bootmem_init_nonnuma();
  1136. /* XXX cpu notifier XXX */
  1137. for_each_online_node(nid)
  1138. bootmem_init_one_node(nid);
  1139. sparse_init();
  1140. return end_pfn;
  1141. }
  1142. static struct linux_prom64_registers pall[MAX_BANKS] __initdata;
  1143. static int pall_ents __initdata;
  1144. #ifdef CONFIG_DEBUG_PAGEALLOC
  1145. static unsigned long __ref kernel_map_range(unsigned long pstart,
  1146. unsigned long pend, pgprot_t prot)
  1147. {
  1148. unsigned long vstart = PAGE_OFFSET + pstart;
  1149. unsigned long vend = PAGE_OFFSET + pend;
  1150. unsigned long alloc_bytes = 0UL;
  1151. if ((vstart & ~PAGE_MASK) || (vend & ~PAGE_MASK)) {
  1152. prom_printf("kernel_map: Unaligned physmem[%lx:%lx]\n",
  1153. vstart, vend);
  1154. prom_halt();
  1155. }
  1156. while (vstart < vend) {
  1157. unsigned long this_end, paddr = __pa(vstart);
  1158. pgd_t *pgd = pgd_offset_k(vstart);
  1159. pud_t *pud;
  1160. pmd_t *pmd;
  1161. pte_t *pte;
  1162. pud = pud_offset(pgd, vstart);
  1163. if (pud_none(*pud)) {
  1164. pmd_t *new;
  1165. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  1166. alloc_bytes += PAGE_SIZE;
  1167. pud_populate(&init_mm, pud, new);
  1168. }
  1169. pmd = pmd_offset(pud, vstart);
  1170. if (!pmd_present(*pmd)) {
  1171. pte_t *new;
  1172. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  1173. alloc_bytes += PAGE_SIZE;
  1174. pmd_populate_kernel(&init_mm, pmd, new);
  1175. }
  1176. pte = pte_offset_kernel(pmd, vstart);
  1177. this_end = (vstart + PMD_SIZE) & PMD_MASK;
  1178. if (this_end > vend)
  1179. this_end = vend;
  1180. while (vstart < this_end) {
  1181. pte_val(*pte) = (paddr | pgprot_val(prot));
  1182. vstart += PAGE_SIZE;
  1183. paddr += PAGE_SIZE;
  1184. pte++;
  1185. }
  1186. }
  1187. return alloc_bytes;
  1188. }
  1189. extern unsigned int kvmap_linear_patch[1];
  1190. #endif /* CONFIG_DEBUG_PAGEALLOC */
  1191. static void __init mark_kpte_bitmap(unsigned long start, unsigned long end)
  1192. {
  1193. const unsigned long shift_256MB = 28;
  1194. const unsigned long mask_256MB = ((1UL << shift_256MB) - 1UL);
  1195. const unsigned long size_256MB = (1UL << shift_256MB);
  1196. while (start < end) {
  1197. long remains;
  1198. remains = end - start;
  1199. if (remains < size_256MB)
  1200. break;
  1201. if (start & mask_256MB) {
  1202. start = (start + size_256MB) & ~mask_256MB;
  1203. continue;
  1204. }
  1205. while (remains >= size_256MB) {
  1206. unsigned long index = start >> shift_256MB;
  1207. __set_bit(index, kpte_linear_bitmap);
  1208. start += size_256MB;
  1209. remains -= size_256MB;
  1210. }
  1211. }
  1212. }
  1213. static void __init init_kpte_bitmap(void)
  1214. {
  1215. unsigned long i;
  1216. for (i = 0; i < pall_ents; i++) {
  1217. unsigned long phys_start, phys_end;
  1218. phys_start = pall[i].phys_addr;
  1219. phys_end = phys_start + pall[i].reg_size;
  1220. mark_kpte_bitmap(phys_start, phys_end);
  1221. }
  1222. }
  1223. static void __init kernel_physical_mapping_init(void)
  1224. {
  1225. #ifdef CONFIG_DEBUG_PAGEALLOC
  1226. unsigned long i, mem_alloced = 0UL;
  1227. for (i = 0; i < pall_ents; i++) {
  1228. unsigned long phys_start, phys_end;
  1229. phys_start = pall[i].phys_addr;
  1230. phys_end = phys_start + pall[i].reg_size;
  1231. mem_alloced += kernel_map_range(phys_start, phys_end,
  1232. PAGE_KERNEL);
  1233. }
  1234. printk("Allocated %ld bytes for kernel page tables.\n",
  1235. mem_alloced);
  1236. kvmap_linear_patch[0] = 0x01000000; /* nop */
  1237. flushi(&kvmap_linear_patch[0]);
  1238. __flush_tlb_all();
  1239. #endif
  1240. }
  1241. #ifdef CONFIG_DEBUG_PAGEALLOC
  1242. void kernel_map_pages(struct page *page, int numpages, int enable)
  1243. {
  1244. unsigned long phys_start = page_to_pfn(page) << PAGE_SHIFT;
  1245. unsigned long phys_end = phys_start + (numpages * PAGE_SIZE);
  1246. kernel_map_range(phys_start, phys_end,
  1247. (enable ? PAGE_KERNEL : __pgprot(0)));
  1248. flush_tsb_kernel_range(PAGE_OFFSET + phys_start,
  1249. PAGE_OFFSET + phys_end);
  1250. /* we should perform an IPI and flush all tlbs,
  1251. * but that can deadlock->flush only current cpu.
  1252. */
  1253. __flush_tlb_kernel_range(PAGE_OFFSET + phys_start,
  1254. PAGE_OFFSET + phys_end);
  1255. }
  1256. #endif
  1257. unsigned long __init find_ecache_flush_span(unsigned long size)
  1258. {
  1259. int i;
  1260. for (i = 0; i < pavail_ents; i++) {
  1261. if (pavail[i].reg_size >= size)
  1262. return pavail[i].phys_addr;
  1263. }
  1264. return ~0UL;
  1265. }
  1266. static void __init tsb_phys_patch(void)
  1267. {
  1268. struct tsb_ldquad_phys_patch_entry *pquad;
  1269. struct tsb_phys_patch_entry *p;
  1270. pquad = &__tsb_ldquad_phys_patch;
  1271. while (pquad < &__tsb_ldquad_phys_patch_end) {
  1272. unsigned long addr = pquad->addr;
  1273. if (tlb_type == hypervisor)
  1274. *(unsigned int *) addr = pquad->sun4v_insn;
  1275. else
  1276. *(unsigned int *) addr = pquad->sun4u_insn;
  1277. wmb();
  1278. __asm__ __volatile__("flush %0"
  1279. : /* no outputs */
  1280. : "r" (addr));
  1281. pquad++;
  1282. }
  1283. p = &__tsb_phys_patch;
  1284. while (p < &__tsb_phys_patch_end) {
  1285. unsigned long addr = p->addr;
  1286. *(unsigned int *) addr = p->insn;
  1287. wmb();
  1288. __asm__ __volatile__("flush %0"
  1289. : /* no outputs */
  1290. : "r" (addr));
  1291. p++;
  1292. }
  1293. }
  1294. /* Don't mark as init, we give this to the Hypervisor. */
  1295. #ifndef CONFIG_DEBUG_PAGEALLOC
  1296. #define NUM_KTSB_DESCR 2
  1297. #else
  1298. #define NUM_KTSB_DESCR 1
  1299. #endif
  1300. static struct hv_tsb_descr ktsb_descr[NUM_KTSB_DESCR];
  1301. extern struct tsb swapper_tsb[KERNEL_TSB_NENTRIES];
  1302. static void __init sun4v_ktsb_init(void)
  1303. {
  1304. unsigned long ktsb_pa;
  1305. /* First KTSB for PAGE_SIZE mappings. */
  1306. ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE);
  1307. switch (PAGE_SIZE) {
  1308. case 8 * 1024:
  1309. default:
  1310. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_8K;
  1311. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_8K;
  1312. break;
  1313. case 64 * 1024:
  1314. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_64K;
  1315. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_64K;
  1316. break;
  1317. case 512 * 1024:
  1318. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_512K;
  1319. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_512K;
  1320. break;
  1321. case 4 * 1024 * 1024:
  1322. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_4MB;
  1323. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_4MB;
  1324. break;
  1325. };
  1326. ktsb_descr[0].assoc = 1;
  1327. ktsb_descr[0].num_ttes = KERNEL_TSB_NENTRIES;
  1328. ktsb_descr[0].ctx_idx = 0;
  1329. ktsb_descr[0].tsb_base = ktsb_pa;
  1330. ktsb_descr[0].resv = 0;
  1331. #ifndef CONFIG_DEBUG_PAGEALLOC
  1332. /* Second KTSB for 4MB/256MB mappings. */
  1333. ktsb_pa = (kern_base +
  1334. ((unsigned long)&swapper_4m_tsb[0] - KERNBASE));
  1335. ktsb_descr[1].pgsz_idx = HV_PGSZ_IDX_4MB;
  1336. ktsb_descr[1].pgsz_mask = (HV_PGSZ_MASK_4MB |
  1337. HV_PGSZ_MASK_256MB);
  1338. ktsb_descr[1].assoc = 1;
  1339. ktsb_descr[1].num_ttes = KERNEL_TSB4M_NENTRIES;
  1340. ktsb_descr[1].ctx_idx = 0;
  1341. ktsb_descr[1].tsb_base = ktsb_pa;
  1342. ktsb_descr[1].resv = 0;
  1343. #endif
  1344. }
  1345. void __cpuinit sun4v_ktsb_register(void)
  1346. {
  1347. unsigned long pa, ret;
  1348. pa = kern_base + ((unsigned long)&ktsb_descr[0] - KERNBASE);
  1349. ret = sun4v_mmu_tsb_ctx0(NUM_KTSB_DESCR, pa);
  1350. if (ret != 0) {
  1351. prom_printf("hypervisor_mmu_tsb_ctx0[%lx]: "
  1352. "errors with %lx\n", pa, ret);
  1353. prom_halt();
  1354. }
  1355. }
  1356. /* paging_init() sets up the page tables */
  1357. static unsigned long last_valid_pfn;
  1358. pgd_t swapper_pg_dir[2048];
  1359. static void sun4u_pgprot_init(void);
  1360. static void sun4v_pgprot_init(void);
  1361. void __init paging_init(void)
  1362. {
  1363. unsigned long end_pfn, shift, phys_base;
  1364. unsigned long real_end, i;
  1365. /* These build time checkes make sure that the dcache_dirty_cpu()
  1366. * page->flags usage will work.
  1367. *
  1368. * When a page gets marked as dcache-dirty, we store the
  1369. * cpu number starting at bit 32 in the page->flags. Also,
  1370. * functions like clear_dcache_dirty_cpu use the cpu mask
  1371. * in 13-bit signed-immediate instruction fields.
  1372. */
  1373. /*
  1374. * Page flags must not reach into upper 32 bits that are used
  1375. * for the cpu number
  1376. */
  1377. BUILD_BUG_ON(NR_PAGEFLAGS > 32);
  1378. /*
  1379. * The bit fields placed in the high range must not reach below
  1380. * the 32 bit boundary. Otherwise we cannot place the cpu field
  1381. * at the 32 bit boundary.
  1382. */
  1383. BUILD_BUG_ON(SECTIONS_WIDTH + NODES_WIDTH + ZONES_WIDTH +
  1384. ilog2(roundup_pow_of_two(NR_CPUS)) > 32);
  1385. BUILD_BUG_ON(NR_CPUS > 4096);
  1386. kern_base = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
  1387. kern_size = (unsigned long)&_end - (unsigned long)KERNBASE;
  1388. /* Invalidate both kernel TSBs. */
  1389. memset(swapper_tsb, 0x40, sizeof(swapper_tsb));
  1390. #ifndef CONFIG_DEBUG_PAGEALLOC
  1391. memset(swapper_4m_tsb, 0x40, sizeof(swapper_4m_tsb));
  1392. #endif
  1393. if (tlb_type == hypervisor)
  1394. sun4v_pgprot_init();
  1395. else
  1396. sun4u_pgprot_init();
  1397. if (tlb_type == cheetah_plus ||
  1398. tlb_type == hypervisor)
  1399. tsb_phys_patch();
  1400. if (tlb_type == hypervisor) {
  1401. sun4v_patch_tlb_handlers();
  1402. sun4v_ktsb_init();
  1403. }
  1404. lmb_init();
  1405. /* Find available physical memory...
  1406. *
  1407. * Read it twice in order to work around a bug in openfirmware.
  1408. * The call to grab this table itself can cause openfirmware to
  1409. * allocate memory, which in turn can take away some space from
  1410. * the list of available memory. Reading it twice makes sure
  1411. * we really do get the final value.
  1412. */
  1413. read_obp_translations();
  1414. read_obp_memory("reg", &pall[0], &pall_ents);
  1415. read_obp_memory("available", &pavail[0], &pavail_ents);
  1416. read_obp_memory("available", &pavail[0], &pavail_ents);
  1417. phys_base = 0xffffffffffffffffUL;
  1418. for (i = 0; i < pavail_ents; i++) {
  1419. phys_base = min(phys_base, pavail[i].phys_addr);
  1420. lmb_add(pavail[i].phys_addr, pavail[i].reg_size);
  1421. }
  1422. lmb_reserve(kern_base, kern_size);
  1423. find_ramdisk(phys_base);
  1424. lmb_enforce_memory_limit(cmdline_memory_size);
  1425. lmb_analyze();
  1426. lmb_dump_all();
  1427. set_bit(0, mmu_context_bmap);
  1428. shift = kern_base + PAGE_OFFSET - ((unsigned long)KERNBASE);
  1429. real_end = (unsigned long)_end;
  1430. num_kernel_image_mappings = DIV_ROUND_UP(real_end - KERNBASE, 1 << 22);
  1431. printk("Kernel: Using %d locked TLB entries for main kernel image.\n",
  1432. num_kernel_image_mappings);
  1433. /* Set kernel pgd to upper alias so physical page computations
  1434. * work.
  1435. */
  1436. init_mm.pgd += ((shift) / (sizeof(pgd_t)));
  1437. memset(swapper_low_pmd_dir, 0, sizeof(swapper_low_pmd_dir));
  1438. /* Now can init the kernel/bad page tables. */
  1439. pud_set(pud_offset(&swapper_pg_dir[0], 0),
  1440. swapper_low_pmd_dir + (shift / sizeof(pgd_t)));
  1441. inherit_prom_mappings();
  1442. init_kpte_bitmap();
  1443. /* Ok, we can use our TLB miss and window trap handlers safely. */
  1444. setup_tba();
  1445. __flush_tlb_all();
  1446. if (tlb_type == hypervisor)
  1447. sun4v_ktsb_register();
  1448. prom_build_devicetree();
  1449. of_populate_present_mask();
  1450. #ifndef CONFIG_SMP
  1451. of_fill_in_cpu_data();
  1452. #endif
  1453. if (tlb_type == hypervisor) {
  1454. sun4v_mdesc_init();
  1455. mdesc_populate_present_mask(cpu_all_mask);
  1456. #ifndef CONFIG_SMP
  1457. mdesc_fill_in_cpu_data(cpu_all_mask);
  1458. #endif
  1459. }
  1460. /* Once the OF device tree and MDESC have been setup, we know
  1461. * the list of possible cpus. Therefore we can allocate the
  1462. * IRQ stacks.
  1463. */
  1464. for_each_possible_cpu(i) {
  1465. /* XXX Use node local allocations... XXX */
  1466. softirq_stack[i] = __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
  1467. hardirq_stack[i] = __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
  1468. }
  1469. /* Setup bootmem... */
  1470. last_valid_pfn = end_pfn = bootmem_init(phys_base);
  1471. #ifndef CONFIG_NEED_MULTIPLE_NODES
  1472. max_mapnr = last_valid_pfn;
  1473. #endif
  1474. kernel_physical_mapping_init();
  1475. {
  1476. unsigned long max_zone_pfns[MAX_NR_ZONES];
  1477. memset(max_zone_pfns, 0, sizeof(max_zone_pfns));
  1478. max_zone_pfns[ZONE_NORMAL] = end_pfn;
  1479. free_area_init_nodes(max_zone_pfns);
  1480. }
  1481. printk("Booting Linux...\n");
  1482. }
  1483. int __devinit page_in_phys_avail(unsigned long paddr)
  1484. {
  1485. int i;
  1486. paddr &= PAGE_MASK;
  1487. for (i = 0; i < pavail_ents; i++) {
  1488. unsigned long start, end;
  1489. start = pavail[i].phys_addr;
  1490. end = start + pavail[i].reg_size;
  1491. if (paddr >= start && paddr < end)
  1492. return 1;
  1493. }
  1494. if (paddr >= kern_base && paddr < (kern_base + kern_size))
  1495. return 1;
  1496. #ifdef CONFIG_BLK_DEV_INITRD
  1497. if (paddr >= __pa(initrd_start) &&
  1498. paddr < __pa(PAGE_ALIGN(initrd_end)))
  1499. return 1;
  1500. #endif
  1501. return 0;
  1502. }
  1503. static struct linux_prom64_registers pavail_rescan[MAX_BANKS] __initdata;
  1504. static int pavail_rescan_ents __initdata;
  1505. /* Certain OBP calls, such as fetching "available" properties, can
  1506. * claim physical memory. So, along with initializing the valid
  1507. * address bitmap, what we do here is refetch the physical available
  1508. * memory list again, and make sure it provides at least as much
  1509. * memory as 'pavail' does.
  1510. */
  1511. static void __init setup_valid_addr_bitmap_from_pavail(unsigned long *bitmap)
  1512. {
  1513. int i;
  1514. read_obp_memory("available", &pavail_rescan[0], &pavail_rescan_ents);
  1515. for (i = 0; i < pavail_ents; i++) {
  1516. unsigned long old_start, old_end;
  1517. old_start = pavail[i].phys_addr;
  1518. old_end = old_start + pavail[i].reg_size;
  1519. while (old_start < old_end) {
  1520. int n;
  1521. for (n = 0; n < pavail_rescan_ents; n++) {
  1522. unsigned long new_start, new_end;
  1523. new_start = pavail_rescan[n].phys_addr;
  1524. new_end = new_start +
  1525. pavail_rescan[n].reg_size;
  1526. if (new_start <= old_start &&
  1527. new_end >= (old_start + PAGE_SIZE)) {
  1528. set_bit(old_start >> 22, bitmap);
  1529. goto do_next_page;
  1530. }
  1531. }
  1532. prom_printf("mem_init: Lost memory in pavail\n");
  1533. prom_printf("mem_init: OLD start[%lx] size[%lx]\n",
  1534. pavail[i].phys_addr,
  1535. pavail[i].reg_size);
  1536. prom_printf("mem_init: NEW start[%lx] size[%lx]\n",
  1537. pavail_rescan[i].phys_addr,
  1538. pavail_rescan[i].reg_size);
  1539. prom_printf("mem_init: Cannot continue, aborting.\n");
  1540. prom_halt();
  1541. do_next_page:
  1542. old_start += PAGE_SIZE;
  1543. }
  1544. }
  1545. }
  1546. static void __init patch_tlb_miss_handler_bitmap(void)
  1547. {
  1548. extern unsigned int valid_addr_bitmap_insn[];
  1549. extern unsigned int valid_addr_bitmap_patch[];
  1550. valid_addr_bitmap_insn[1] = valid_addr_bitmap_patch[1];
  1551. mb();
  1552. valid_addr_bitmap_insn[0] = valid_addr_bitmap_patch[0];
  1553. flushi(&valid_addr_bitmap_insn[0]);
  1554. }
  1555. void __init mem_init(void)
  1556. {
  1557. unsigned long codepages, datapages, initpages;
  1558. unsigned long addr, last;
  1559. addr = PAGE_OFFSET + kern_base;
  1560. last = PAGE_ALIGN(kern_size) + addr;
  1561. while (addr < last) {
  1562. set_bit(__pa(addr) >> 22, sparc64_valid_addr_bitmap);
  1563. addr += PAGE_SIZE;
  1564. }
  1565. setup_valid_addr_bitmap_from_pavail(sparc64_valid_addr_bitmap);
  1566. patch_tlb_miss_handler_bitmap();
  1567. high_memory = __va(last_valid_pfn << PAGE_SHIFT);
  1568. #ifdef CONFIG_NEED_MULTIPLE_NODES
  1569. {
  1570. int i;
  1571. for_each_online_node(i) {
  1572. if (NODE_DATA(i)->node_spanned_pages != 0) {
  1573. totalram_pages +=
  1574. free_all_bootmem_node(NODE_DATA(i));
  1575. }
  1576. }
  1577. }
  1578. #else
  1579. totalram_pages = free_all_bootmem();
  1580. #endif
  1581. /* We subtract one to account for the mem_map_zero page
  1582. * allocated below.
  1583. */
  1584. totalram_pages -= 1;
  1585. num_physpages = totalram_pages;
  1586. /*
  1587. * Set up the zero page, mark it reserved, so that page count
  1588. * is not manipulated when freeing the page from user ptes.
  1589. */
  1590. mem_map_zero = alloc_pages(GFP_KERNEL|__GFP_ZERO, 0);
  1591. if (mem_map_zero == NULL) {
  1592. prom_printf("paging_init: Cannot alloc zero page.\n");
  1593. prom_halt();
  1594. }
  1595. SetPageReserved(mem_map_zero);
  1596. codepages = (((unsigned long) _etext) - ((unsigned long) _start));
  1597. codepages = PAGE_ALIGN(codepages) >> PAGE_SHIFT;
  1598. datapages = (((unsigned long) _edata) - ((unsigned long) _etext));
  1599. datapages = PAGE_ALIGN(datapages) >> PAGE_SHIFT;
  1600. initpages = (((unsigned long) __init_end) - ((unsigned long) __init_begin));
  1601. initpages = PAGE_ALIGN(initpages) >> PAGE_SHIFT;
  1602. printk("Memory: %luk available (%ldk kernel code, %ldk data, %ldk init) [%016lx,%016lx]\n",
  1603. nr_free_pages() << (PAGE_SHIFT-10),
  1604. codepages << (PAGE_SHIFT-10),
  1605. datapages << (PAGE_SHIFT-10),
  1606. initpages << (PAGE_SHIFT-10),
  1607. PAGE_OFFSET, (last_valid_pfn << PAGE_SHIFT));
  1608. if (tlb_type == cheetah || tlb_type == cheetah_plus)
  1609. cheetah_ecache_flush_init();
  1610. }
  1611. void free_initmem(void)
  1612. {
  1613. unsigned long addr, initend;
  1614. int do_free = 1;
  1615. /* If the physical memory maps were trimmed by kernel command
  1616. * line options, don't even try freeing this initmem stuff up.
  1617. * The kernel image could have been in the trimmed out region
  1618. * and if so the freeing below will free invalid page structs.
  1619. */
  1620. if (cmdline_memory_size)
  1621. do_free = 0;
  1622. /*
  1623. * The init section is aligned to 8k in vmlinux.lds. Page align for >8k pagesizes.
  1624. */
  1625. addr = PAGE_ALIGN((unsigned long)(__init_begin));
  1626. initend = (unsigned long)(__init_end) & PAGE_MASK;
  1627. for (; addr < initend; addr += PAGE_SIZE) {
  1628. unsigned long page;
  1629. struct page *p;
  1630. page = (addr +
  1631. ((unsigned long) __va(kern_base)) -
  1632. ((unsigned long) KERNBASE));
  1633. memset((void *)addr, POISON_FREE_INITMEM, PAGE_SIZE);
  1634. if (do_free) {
  1635. p = virt_to_page(page);
  1636. ClearPageReserved(p);
  1637. init_page_count(p);
  1638. __free_page(p);
  1639. num_physpages++;
  1640. totalram_pages++;
  1641. }
  1642. }
  1643. }
  1644. #ifdef CONFIG_BLK_DEV_INITRD
  1645. void free_initrd_mem(unsigned long start, unsigned long end)
  1646. {
  1647. if (start < end)
  1648. printk ("Freeing initrd memory: %ldk freed\n", (end - start) >> 10);
  1649. for (; start < end; start += PAGE_SIZE) {
  1650. struct page *p = virt_to_page(start);
  1651. ClearPageReserved(p);
  1652. init_page_count(p);
  1653. __free_page(p);
  1654. num_physpages++;
  1655. totalram_pages++;
  1656. }
  1657. }
  1658. #endif
  1659. #define _PAGE_CACHE_4U (_PAGE_CP_4U | _PAGE_CV_4U)
  1660. #define _PAGE_CACHE_4V (_PAGE_CP_4V | _PAGE_CV_4V)
  1661. #define __DIRTY_BITS_4U (_PAGE_MODIFIED_4U | _PAGE_WRITE_4U | _PAGE_W_4U)
  1662. #define __DIRTY_BITS_4V (_PAGE_MODIFIED_4V | _PAGE_WRITE_4V | _PAGE_W_4V)
  1663. #define __ACCESS_BITS_4U (_PAGE_ACCESSED_4U | _PAGE_READ_4U | _PAGE_R)
  1664. #define __ACCESS_BITS_4V (_PAGE_ACCESSED_4V | _PAGE_READ_4V | _PAGE_R)
  1665. pgprot_t PAGE_KERNEL __read_mostly;
  1666. EXPORT_SYMBOL(PAGE_KERNEL);
  1667. pgprot_t PAGE_KERNEL_LOCKED __read_mostly;
  1668. pgprot_t PAGE_COPY __read_mostly;
  1669. pgprot_t PAGE_SHARED __read_mostly;
  1670. EXPORT_SYMBOL(PAGE_SHARED);
  1671. unsigned long pg_iobits __read_mostly;
  1672. unsigned long _PAGE_IE __read_mostly;
  1673. EXPORT_SYMBOL(_PAGE_IE);
  1674. unsigned long _PAGE_E __read_mostly;
  1675. EXPORT_SYMBOL(_PAGE_E);
  1676. unsigned long _PAGE_CACHE __read_mostly;
  1677. EXPORT_SYMBOL(_PAGE_CACHE);
  1678. #ifdef CONFIG_SPARSEMEM_VMEMMAP
  1679. unsigned long vmemmap_table[VMEMMAP_SIZE];
  1680. int __meminit vmemmap_populate(struct page *start, unsigned long nr, int node)
  1681. {
  1682. unsigned long vstart = (unsigned long) start;
  1683. unsigned long vend = (unsigned long) (start + nr);
  1684. unsigned long phys_start = (vstart - VMEMMAP_BASE);
  1685. unsigned long phys_end = (vend - VMEMMAP_BASE);
  1686. unsigned long addr = phys_start & VMEMMAP_CHUNK_MASK;
  1687. unsigned long end = VMEMMAP_ALIGN(phys_end);
  1688. unsigned long pte_base;
  1689. pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4U |
  1690. _PAGE_CP_4U | _PAGE_CV_4U |
  1691. _PAGE_P_4U | _PAGE_W_4U);
  1692. if (tlb_type == hypervisor)
  1693. pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4V |
  1694. _PAGE_CP_4V | _PAGE_CV_4V |
  1695. _PAGE_P_4V | _PAGE_W_4V);
  1696. for (; addr < end; addr += VMEMMAP_CHUNK) {
  1697. unsigned long *vmem_pp =
  1698. vmemmap_table + (addr >> VMEMMAP_CHUNK_SHIFT);
  1699. void *block;
  1700. if (!(*vmem_pp & _PAGE_VALID)) {
  1701. block = vmemmap_alloc_block(1UL << 22, node);
  1702. if (!block)
  1703. return -ENOMEM;
  1704. *vmem_pp = pte_base | __pa(block);
  1705. printk(KERN_INFO "[%p-%p] page_structs=%lu "
  1706. "node=%d entry=%lu/%lu\n", start, block, nr,
  1707. node,
  1708. addr >> VMEMMAP_CHUNK_SHIFT,
  1709. VMEMMAP_SIZE >> VMEMMAP_CHUNK_SHIFT);
  1710. }
  1711. }
  1712. return 0;
  1713. }
  1714. #endif /* CONFIG_SPARSEMEM_VMEMMAP */
  1715. static void prot_init_common(unsigned long page_none,
  1716. unsigned long page_shared,
  1717. unsigned long page_copy,
  1718. unsigned long page_readonly,
  1719. unsigned long page_exec_bit)
  1720. {
  1721. PAGE_COPY = __pgprot(page_copy);
  1722. PAGE_SHARED = __pgprot(page_shared);
  1723. protection_map[0x0] = __pgprot(page_none);
  1724. protection_map[0x1] = __pgprot(page_readonly & ~page_exec_bit);
  1725. protection_map[0x2] = __pgprot(page_copy & ~page_exec_bit);
  1726. protection_map[0x3] = __pgprot(page_copy & ~page_exec_bit);
  1727. protection_map[0x4] = __pgprot(page_readonly);
  1728. protection_map[0x5] = __pgprot(page_readonly);
  1729. protection_map[0x6] = __pgprot(page_copy);
  1730. protection_map[0x7] = __pgprot(page_copy);
  1731. protection_map[0x8] = __pgprot(page_none);
  1732. protection_map[0x9] = __pgprot(page_readonly & ~page_exec_bit);
  1733. protection_map[0xa] = __pgprot(page_shared & ~page_exec_bit);
  1734. protection_map[0xb] = __pgprot(page_shared & ~page_exec_bit);
  1735. protection_map[0xc] = __pgprot(page_readonly);
  1736. protection_map[0xd] = __pgprot(page_readonly);
  1737. protection_map[0xe] = __pgprot(page_shared);
  1738. protection_map[0xf] = __pgprot(page_shared);
  1739. }
  1740. static void __init sun4u_pgprot_init(void)
  1741. {
  1742. unsigned long page_none, page_shared, page_copy, page_readonly;
  1743. unsigned long page_exec_bit;
  1744. PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
  1745. _PAGE_CACHE_4U | _PAGE_P_4U |
  1746. __ACCESS_BITS_4U | __DIRTY_BITS_4U |
  1747. _PAGE_EXEC_4U);
  1748. PAGE_KERNEL_LOCKED = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
  1749. _PAGE_CACHE_4U | _PAGE_P_4U |
  1750. __ACCESS_BITS_4U | __DIRTY_BITS_4U |
  1751. _PAGE_EXEC_4U | _PAGE_L_4U);
  1752. _PAGE_IE = _PAGE_IE_4U;
  1753. _PAGE_E = _PAGE_E_4U;
  1754. _PAGE_CACHE = _PAGE_CACHE_4U;
  1755. pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4U | __DIRTY_BITS_4U |
  1756. __ACCESS_BITS_4U | _PAGE_E_4U);
  1757. #ifdef CONFIG_DEBUG_PAGEALLOC
  1758. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZBITS_4U) ^
  1759. 0xfffff80000000000UL;
  1760. #else
  1761. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4U) ^
  1762. 0xfffff80000000000UL;
  1763. #endif
  1764. kern_linear_pte_xor[0] |= (_PAGE_CP_4U | _PAGE_CV_4U |
  1765. _PAGE_P_4U | _PAGE_W_4U);
  1766. /* XXX Should use 256MB on Panther. XXX */
  1767. kern_linear_pte_xor[1] = kern_linear_pte_xor[0];
  1768. _PAGE_SZBITS = _PAGE_SZBITS_4U;
  1769. _PAGE_ALL_SZ_BITS = (_PAGE_SZ4MB_4U | _PAGE_SZ512K_4U |
  1770. _PAGE_SZ64K_4U | _PAGE_SZ8K_4U |
  1771. _PAGE_SZ32MB_4U | _PAGE_SZ256MB_4U);
  1772. page_none = _PAGE_PRESENT_4U | _PAGE_ACCESSED_4U | _PAGE_CACHE_4U;
  1773. page_shared = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1774. __ACCESS_BITS_4U | _PAGE_WRITE_4U | _PAGE_EXEC_4U);
  1775. page_copy = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1776. __ACCESS_BITS_4U | _PAGE_EXEC_4U);
  1777. page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1778. __ACCESS_BITS_4U | _PAGE_EXEC_4U);
  1779. page_exec_bit = _PAGE_EXEC_4U;
  1780. prot_init_common(page_none, page_shared, page_copy, page_readonly,
  1781. page_exec_bit);
  1782. }
  1783. static void __init sun4v_pgprot_init(void)
  1784. {
  1785. unsigned long page_none, page_shared, page_copy, page_readonly;
  1786. unsigned long page_exec_bit;
  1787. PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4V | _PAGE_VALID |
  1788. _PAGE_CACHE_4V | _PAGE_P_4V |
  1789. __ACCESS_BITS_4V | __DIRTY_BITS_4V |
  1790. _PAGE_EXEC_4V);
  1791. PAGE_KERNEL_LOCKED = PAGE_KERNEL;
  1792. _PAGE_IE = _PAGE_IE_4V;
  1793. _PAGE_E = _PAGE_E_4V;
  1794. _PAGE_CACHE = _PAGE_CACHE_4V;
  1795. #ifdef CONFIG_DEBUG_PAGEALLOC
  1796. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZBITS_4V) ^
  1797. 0xfffff80000000000UL;
  1798. #else
  1799. kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4V) ^
  1800. 0xfffff80000000000UL;
  1801. #endif
  1802. kern_linear_pte_xor[0] |= (_PAGE_CP_4V | _PAGE_CV_4V |
  1803. _PAGE_P_4V | _PAGE_W_4V);
  1804. #ifdef CONFIG_DEBUG_PAGEALLOC
  1805. kern_linear_pte_xor[1] = (_PAGE_VALID | _PAGE_SZBITS_4V) ^
  1806. 0xfffff80000000000UL;
  1807. #else
  1808. kern_linear_pte_xor[1] = (_PAGE_VALID | _PAGE_SZ256MB_4V) ^
  1809. 0xfffff80000000000UL;
  1810. #endif
  1811. kern_linear_pte_xor[1] |= (_PAGE_CP_4V | _PAGE_CV_4V |
  1812. _PAGE_P_4V | _PAGE_W_4V);
  1813. pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4V | __DIRTY_BITS_4V |
  1814. __ACCESS_BITS_4V | _PAGE_E_4V);
  1815. _PAGE_SZBITS = _PAGE_SZBITS_4V;
  1816. _PAGE_ALL_SZ_BITS = (_PAGE_SZ16GB_4V | _PAGE_SZ2GB_4V |
  1817. _PAGE_SZ256MB_4V | _PAGE_SZ32MB_4V |
  1818. _PAGE_SZ4MB_4V | _PAGE_SZ512K_4V |
  1819. _PAGE_SZ64K_4V | _PAGE_SZ8K_4V);
  1820. page_none = _PAGE_PRESENT_4V | _PAGE_ACCESSED_4V | _PAGE_CACHE_4V;
  1821. page_shared = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1822. __ACCESS_BITS_4V | _PAGE_WRITE_4V | _PAGE_EXEC_4V);
  1823. page_copy = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1824. __ACCESS_BITS_4V | _PAGE_EXEC_4V);
  1825. page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1826. __ACCESS_BITS_4V | _PAGE_EXEC_4V);
  1827. page_exec_bit = _PAGE_EXEC_4V;
  1828. prot_init_common(page_none, page_shared, page_copy, page_readonly,
  1829. page_exec_bit);
  1830. }
  1831. unsigned long pte_sz_bits(unsigned long sz)
  1832. {
  1833. if (tlb_type == hypervisor) {
  1834. switch (sz) {
  1835. case 8 * 1024:
  1836. default:
  1837. return _PAGE_SZ8K_4V;
  1838. case 64 * 1024:
  1839. return _PAGE_SZ64K_4V;
  1840. case 512 * 1024:
  1841. return _PAGE_SZ512K_4V;
  1842. case 4 * 1024 * 1024:
  1843. return _PAGE_SZ4MB_4V;
  1844. };
  1845. } else {
  1846. switch (sz) {
  1847. case 8 * 1024:
  1848. default:
  1849. return _PAGE_SZ8K_4U;
  1850. case 64 * 1024:
  1851. return _PAGE_SZ64K_4U;
  1852. case 512 * 1024:
  1853. return _PAGE_SZ512K_4U;
  1854. case 4 * 1024 * 1024:
  1855. return _PAGE_SZ4MB_4U;
  1856. };
  1857. }
  1858. }
  1859. pte_t mk_pte_io(unsigned long page, pgprot_t prot, int space, unsigned long page_size)
  1860. {
  1861. pte_t pte;
  1862. pte_val(pte) = page | pgprot_val(pgprot_noncached(prot));
  1863. pte_val(pte) |= (((unsigned long)space) << 32);
  1864. pte_val(pte) |= pte_sz_bits(page_size);
  1865. return pte;
  1866. }
  1867. static unsigned long kern_large_tte(unsigned long paddr)
  1868. {
  1869. unsigned long val;
  1870. val = (_PAGE_VALID | _PAGE_SZ4MB_4U |
  1871. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_P_4U |
  1872. _PAGE_EXEC_4U | _PAGE_L_4U | _PAGE_W_4U);
  1873. if (tlb_type == hypervisor)
  1874. val = (_PAGE_VALID | _PAGE_SZ4MB_4V |
  1875. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_P_4V |
  1876. _PAGE_EXEC_4V | _PAGE_W_4V);
  1877. return val | paddr;
  1878. }
  1879. /* If not locked, zap it. */
  1880. void __flush_tlb_all(void)
  1881. {
  1882. unsigned long pstate;
  1883. int i;
  1884. __asm__ __volatile__("flushw\n\t"
  1885. "rdpr %%pstate, %0\n\t"
  1886. "wrpr %0, %1, %%pstate"
  1887. : "=r" (pstate)
  1888. : "i" (PSTATE_IE));
  1889. if (tlb_type == hypervisor) {
  1890. sun4v_mmu_demap_all();
  1891. } else if (tlb_type == spitfire) {
  1892. for (i = 0; i < 64; i++) {
  1893. /* Spitfire Errata #32 workaround */
  1894. /* NOTE: Always runs on spitfire, so no
  1895. * cheetah+ page size encodings.
  1896. */
  1897. __asm__ __volatile__("stxa %0, [%1] %2\n\t"
  1898. "flush %%g6"
  1899. : /* No outputs */
  1900. : "r" (0),
  1901. "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
  1902. if (!(spitfire_get_dtlb_data(i) & _PAGE_L_4U)) {
  1903. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  1904. "membar #Sync"
  1905. : /* no outputs */
  1906. : "r" (TLB_TAG_ACCESS), "i" (ASI_DMMU));
  1907. spitfire_put_dtlb_data(i, 0x0UL);
  1908. }
  1909. /* Spitfire Errata #32 workaround */
  1910. /* NOTE: Always runs on spitfire, so no
  1911. * cheetah+ page size encodings.
  1912. */
  1913. __asm__ __volatile__("stxa %0, [%1] %2\n\t"
  1914. "flush %%g6"
  1915. : /* No outputs */
  1916. : "r" (0),
  1917. "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
  1918. if (!(spitfire_get_itlb_data(i) & _PAGE_L_4U)) {
  1919. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  1920. "membar #Sync"
  1921. : /* no outputs */
  1922. : "r" (TLB_TAG_ACCESS), "i" (ASI_IMMU));
  1923. spitfire_put_itlb_data(i, 0x0UL);
  1924. }
  1925. }
  1926. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  1927. cheetah_flush_dtlb_all();
  1928. cheetah_flush_itlb_all();
  1929. }
  1930. __asm__ __volatile__("wrpr %0, 0, %%pstate"
  1931. : : "r" (pstate));
  1932. }