setup-shx3.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * SH-X3 Prototype Setup
  3. *
  4. * Copyright (C) 2007 - 2009 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/io.h>
  15. #include <linux/sh_timer.h>
  16. #include <asm/mmzone.h>
  17. static struct plat_sci_port sci_platform_data[] = {
  18. {
  19. .mapbase = 0xffc30000,
  20. .flags = UPF_BOOT_AUTOCONF,
  21. .type = PORT_SCIF,
  22. .irqs = { 40, 41, 43, 42 },
  23. }, {
  24. .mapbase = 0xffc40000,
  25. .flags = UPF_BOOT_AUTOCONF,
  26. .type = PORT_SCIF,
  27. .irqs = { 44, 45, 47, 46 },
  28. }, {
  29. .mapbase = 0xffc50000,
  30. .flags = UPF_BOOT_AUTOCONF,
  31. .type = PORT_SCIF,
  32. .irqs = { 48, 49, 51, 50 },
  33. }, {
  34. .mapbase = 0xffc60000,
  35. .flags = UPF_BOOT_AUTOCONF,
  36. .type = PORT_SCIF,
  37. .irqs = { 52, 53, 55, 54 },
  38. }, {
  39. .flags = 0,
  40. }
  41. };
  42. static struct platform_device sci_device = {
  43. .name = "sh-sci",
  44. .id = -1,
  45. .dev = {
  46. .platform_data = sci_platform_data,
  47. },
  48. };
  49. static struct sh_timer_config tmu0_platform_data = {
  50. .name = "TMU0",
  51. .channel_offset = 0x04,
  52. .timer_bit = 0,
  53. .clk = "peripheral_clk",
  54. .clockevent_rating = 200,
  55. };
  56. static struct resource tmu0_resources[] = {
  57. [0] = {
  58. .name = "TMU0",
  59. .start = 0xffc10008,
  60. .end = 0xffc10013,
  61. .flags = IORESOURCE_MEM,
  62. },
  63. [1] = {
  64. .start = 16,
  65. .flags = IORESOURCE_IRQ,
  66. },
  67. };
  68. static struct platform_device tmu0_device = {
  69. .name = "sh_tmu",
  70. .id = 0,
  71. .dev = {
  72. .platform_data = &tmu0_platform_data,
  73. },
  74. .resource = tmu0_resources,
  75. .num_resources = ARRAY_SIZE(tmu0_resources),
  76. };
  77. static struct sh_timer_config tmu1_platform_data = {
  78. .name = "TMU1",
  79. .channel_offset = 0x10,
  80. .timer_bit = 1,
  81. .clk = "peripheral_clk",
  82. .clocksource_rating = 200,
  83. };
  84. static struct resource tmu1_resources[] = {
  85. [0] = {
  86. .name = "TMU1",
  87. .start = 0xffc10014,
  88. .end = 0xffc1001f,
  89. .flags = IORESOURCE_MEM,
  90. },
  91. [1] = {
  92. .start = 17,
  93. .flags = IORESOURCE_IRQ,
  94. },
  95. };
  96. static struct platform_device tmu1_device = {
  97. .name = "sh_tmu",
  98. .id = 1,
  99. .dev = {
  100. .platform_data = &tmu1_platform_data,
  101. },
  102. .resource = tmu1_resources,
  103. .num_resources = ARRAY_SIZE(tmu1_resources),
  104. };
  105. static struct sh_timer_config tmu2_platform_data = {
  106. .name = "TMU2",
  107. .channel_offset = 0x1c,
  108. .timer_bit = 2,
  109. .clk = "peripheral_clk",
  110. };
  111. static struct resource tmu2_resources[] = {
  112. [0] = {
  113. .name = "TMU2",
  114. .start = 0xffc10020,
  115. .end = 0xffc1002f,
  116. .flags = IORESOURCE_MEM,
  117. },
  118. [1] = {
  119. .start = 18,
  120. .flags = IORESOURCE_IRQ,
  121. },
  122. };
  123. static struct platform_device tmu2_device = {
  124. .name = "sh_tmu",
  125. .id = 2,
  126. .dev = {
  127. .platform_data = &tmu2_platform_data,
  128. },
  129. .resource = tmu2_resources,
  130. .num_resources = ARRAY_SIZE(tmu2_resources),
  131. };
  132. static struct sh_timer_config tmu3_platform_data = {
  133. .name = "TMU3",
  134. .channel_offset = 0x04,
  135. .timer_bit = 0,
  136. .clk = "peripheral_clk",
  137. };
  138. static struct resource tmu3_resources[] = {
  139. [0] = {
  140. .name = "TMU3",
  141. .start = 0xffc20008,
  142. .end = 0xffc20013,
  143. .flags = IORESOURCE_MEM,
  144. },
  145. [1] = {
  146. .start = 19,
  147. .flags = IORESOURCE_IRQ,
  148. },
  149. };
  150. static struct platform_device tmu3_device = {
  151. .name = "sh_tmu",
  152. .id = 3,
  153. .dev = {
  154. .platform_data = &tmu3_platform_data,
  155. },
  156. .resource = tmu3_resources,
  157. .num_resources = ARRAY_SIZE(tmu3_resources),
  158. };
  159. static struct sh_timer_config tmu4_platform_data = {
  160. .name = "TMU4",
  161. .channel_offset = 0x10,
  162. .timer_bit = 1,
  163. .clk = "peripheral_clk",
  164. };
  165. static struct resource tmu4_resources[] = {
  166. [0] = {
  167. .name = "TMU4",
  168. .start = 0xffc20014,
  169. .end = 0xffc2001f,
  170. .flags = IORESOURCE_MEM,
  171. },
  172. [1] = {
  173. .start = 20,
  174. .flags = IORESOURCE_IRQ,
  175. },
  176. };
  177. static struct platform_device tmu4_device = {
  178. .name = "sh_tmu",
  179. .id = 4,
  180. .dev = {
  181. .platform_data = &tmu4_platform_data,
  182. },
  183. .resource = tmu4_resources,
  184. .num_resources = ARRAY_SIZE(tmu4_resources),
  185. };
  186. static struct sh_timer_config tmu5_platform_data = {
  187. .name = "TMU5",
  188. .channel_offset = 0x1c,
  189. .timer_bit = 2,
  190. .clk = "peripheral_clk",
  191. };
  192. static struct resource tmu5_resources[] = {
  193. [0] = {
  194. .name = "TMU5",
  195. .start = 0xffc20020,
  196. .end = 0xffc2002b,
  197. .flags = IORESOURCE_MEM,
  198. },
  199. [1] = {
  200. .start = 21,
  201. .flags = IORESOURCE_IRQ,
  202. },
  203. };
  204. static struct platform_device tmu5_device = {
  205. .name = "sh_tmu",
  206. .id = 5,
  207. .dev = {
  208. .platform_data = &tmu5_platform_data,
  209. },
  210. .resource = tmu5_resources,
  211. .num_resources = ARRAY_SIZE(tmu5_resources),
  212. };
  213. static struct platform_device *shx3_early_devices[] __initdata = {
  214. &tmu0_device,
  215. &tmu1_device,
  216. &tmu2_device,
  217. &tmu3_device,
  218. &tmu4_device,
  219. &tmu5_device,
  220. };
  221. static struct platform_device *shx3_devices[] __initdata = {
  222. &sci_device,
  223. };
  224. static int __init shx3_devices_setup(void)
  225. {
  226. int ret;
  227. ret = platform_add_devices(shx3_early_devices,
  228. ARRAY_SIZE(shx3_early_devices));
  229. if (unlikely(ret != 0))
  230. return ret;
  231. return platform_add_devices(shx3_devices,
  232. ARRAY_SIZE(shx3_devices));
  233. }
  234. arch_initcall(shx3_devices_setup);
  235. void __init plat_early_device_setup(void)
  236. {
  237. early_platform_add_devices(shx3_early_devices,
  238. ARRAY_SIZE(shx3_early_devices));
  239. }
  240. enum {
  241. UNUSED = 0,
  242. /* interrupt sources */
  243. IRL, IRQ0, IRQ1, IRQ2, IRQ3,
  244. HUDII,
  245. TMU0, TMU1, TMU2, TMU3, TMU4, TMU5,
  246. PCII0, PCII1, PCII2, PCII3, PCII4,
  247. PCII5, PCII6, PCII7, PCII8, PCII9,
  248. SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
  249. SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
  250. SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI,
  251. SCIF3_ERI, SCIF3_RXI, SCIF3_BRI, SCIF3_TXI,
  252. DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2, DMAC0_DMINT3,
  253. DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE,
  254. DU,
  255. DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8, DMAC1_DMINT9,
  256. DMAC1_DMINT10, DMAC1_DMINT11, DMAC1_DMAE,
  257. IIC, VIN0, VIN1, VCORE0, ATAPI,
  258. DTU0, DTU1, DTU2, DTU3,
  259. FE0, FE1,
  260. GPIO0, GPIO1, GPIO2, GPIO3,
  261. PAM, IRM,
  262. INTICI0, INTICI1, INTICI2, INTICI3,
  263. INTICI4, INTICI5, INTICI6, INTICI7,
  264. /* interrupt groups */
  265. PCII56789, SCIF0, SCIF1, SCIF2, SCIF3,
  266. DMAC0, DMAC1,
  267. };
  268. static struct intc_vect vectors[] __initdata = {
  269. INTC_VECT(HUDII, 0x3e0),
  270. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  271. INTC_VECT(TMU2, 0x440), INTC_VECT(TMU3, 0x460),
  272. INTC_VECT(TMU4, 0x480), INTC_VECT(TMU5, 0x4a0),
  273. INTC_VECT(PCII0, 0x500), INTC_VECT(PCII1, 0x520),
  274. INTC_VECT(PCII2, 0x540), INTC_VECT(PCII3, 0x560),
  275. INTC_VECT(PCII4, 0x580), INTC_VECT(PCII5, 0x5a0),
  276. INTC_VECT(PCII6, 0x5c0), INTC_VECT(PCII7, 0x5e0),
  277. INTC_VECT(PCII8, 0x600), INTC_VECT(PCII9, 0x620),
  278. INTC_VECT(SCIF0_ERI, 0x700), INTC_VECT(SCIF0_RXI, 0x720),
  279. INTC_VECT(SCIF0_BRI, 0x740), INTC_VECT(SCIF0_TXI, 0x760),
  280. INTC_VECT(SCIF1_ERI, 0x780), INTC_VECT(SCIF1_RXI, 0x7a0),
  281. INTC_VECT(SCIF1_BRI, 0x7c0), INTC_VECT(SCIF1_TXI, 0x7e0),
  282. INTC_VECT(SCIF2_ERI, 0x800), INTC_VECT(SCIF2_RXI, 0x820),
  283. INTC_VECT(SCIF2_BRI, 0x840), INTC_VECT(SCIF2_TXI, 0x860),
  284. INTC_VECT(SCIF3_ERI, 0x880), INTC_VECT(SCIF3_RXI, 0x8a0),
  285. INTC_VECT(SCIF3_BRI, 0x8c0), INTC_VECT(SCIF3_TXI, 0x8e0),
  286. INTC_VECT(DMAC0_DMINT0, 0x900), INTC_VECT(DMAC0_DMINT1, 0x920),
  287. INTC_VECT(DMAC0_DMINT2, 0x940), INTC_VECT(DMAC0_DMINT3, 0x960),
  288. INTC_VECT(DMAC0_DMINT4, 0x980), INTC_VECT(DMAC0_DMINT5, 0x9a0),
  289. INTC_VECT(DMAC0_DMAE, 0x9c0),
  290. INTC_VECT(DU, 0x9e0),
  291. INTC_VECT(DMAC1_DMINT6, 0xa00), INTC_VECT(DMAC1_DMINT7, 0xa20),
  292. INTC_VECT(DMAC1_DMINT8, 0xa40), INTC_VECT(DMAC1_DMINT9, 0xa60),
  293. INTC_VECT(DMAC1_DMINT10, 0xa80), INTC_VECT(DMAC1_DMINT11, 0xaa0),
  294. INTC_VECT(DMAC1_DMAE, 0xac0),
  295. INTC_VECT(IIC, 0xae0),
  296. INTC_VECT(VIN0, 0xb00), INTC_VECT(VIN1, 0xb20),
  297. INTC_VECT(VCORE0, 0xb00), INTC_VECT(ATAPI, 0xb60),
  298. INTC_VECT(DTU0, 0xc00), INTC_VECT(DTU0, 0xc20),
  299. INTC_VECT(DTU0, 0xc40),
  300. INTC_VECT(DTU1, 0xc60), INTC_VECT(DTU1, 0xc80),
  301. INTC_VECT(DTU1, 0xca0),
  302. INTC_VECT(DTU2, 0xcc0), INTC_VECT(DTU2, 0xce0),
  303. INTC_VECT(DTU2, 0xd00),
  304. INTC_VECT(DTU3, 0xd20), INTC_VECT(DTU3, 0xd40),
  305. INTC_VECT(DTU3, 0xd60),
  306. INTC_VECT(FE0, 0xe00), INTC_VECT(FE1, 0xe20),
  307. INTC_VECT(GPIO0, 0xe40), INTC_VECT(GPIO1, 0xe60),
  308. INTC_VECT(GPIO2, 0xe80), INTC_VECT(GPIO3, 0xea0),
  309. INTC_VECT(PAM, 0xec0), INTC_VECT(IRM, 0xee0),
  310. INTC_VECT(INTICI0, 0xf00), INTC_VECT(INTICI1, 0xf20),
  311. INTC_VECT(INTICI2, 0xf40), INTC_VECT(INTICI3, 0xf60),
  312. INTC_VECT(INTICI4, 0xf80), INTC_VECT(INTICI5, 0xfa0),
  313. INTC_VECT(INTICI6, 0xfc0), INTC_VECT(INTICI7, 0xfe0),
  314. };
  315. static struct intc_group groups[] __initdata = {
  316. INTC_GROUP(PCII56789, PCII5, PCII6, PCII7, PCII8, PCII9),
  317. INTC_GROUP(SCIF0, SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI),
  318. INTC_GROUP(SCIF1, SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI),
  319. INTC_GROUP(SCIF2, SCIF2_ERI, SCIF2_RXI, SCIF2_BRI, SCIF2_TXI),
  320. INTC_GROUP(SCIF3, SCIF3_ERI, SCIF3_RXI, SCIF3_BRI, SCIF3_TXI),
  321. INTC_GROUP(DMAC0, DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2,
  322. DMAC0_DMINT3, DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE),
  323. INTC_GROUP(DMAC1, DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8,
  324. DMAC1_DMINT9, DMAC1_DMINT10, DMAC1_DMINT11),
  325. };
  326. static struct intc_mask_reg mask_registers[] __initdata = {
  327. { 0xfe410030, 0xfe410050, 32, /* CnINTMSK0 / CnINTMSKCLR0 */
  328. { IRQ0, IRQ1, IRQ2, IRQ3 } },
  329. { 0xfe410040, 0xfe410060, 32, /* CnINTMSK1 / CnINTMSKCLR1 */
  330. { IRL } },
  331. { 0xfe410820, 0xfe410850, 32, /* CnINT2MSK0 / CnINT2MSKCLR0 */
  332. { FE1, FE0, 0, ATAPI, VCORE0, VIN1, VIN0, IIC,
  333. DU, GPIO3, GPIO2, GPIO1, GPIO0, PAM, 0, 0,
  334. 0, 0, 0, 0, 0, 0, 0, 0, /* HUDI bits ignored */
  335. 0, TMU5, TMU4, TMU3, TMU2, TMU1, TMU0, 0, } },
  336. { 0xfe410830, 0xfe410860, 32, /* CnINT2MSK1 / CnINT2MSKCLR1 */
  337. { 0, 0, 0, 0, DTU3, DTU2, DTU1, DTU0, /* IRM bits ignored */
  338. PCII9, PCII8, PCII7, PCII6, PCII5, PCII4, PCII3, PCII2,
  339. PCII1, PCII0, DMAC1_DMAE, DMAC1_DMINT11,
  340. DMAC1_DMINT10, DMAC1_DMINT9, DMAC1_DMINT8, DMAC1_DMINT7,
  341. DMAC1_DMINT6, DMAC0_DMAE, DMAC0_DMINT5, DMAC0_DMINT4,
  342. DMAC0_DMINT3, DMAC0_DMINT2, DMAC0_DMINT1, DMAC0_DMINT0 } },
  343. { 0xfe410840, 0xfe410870, 32, /* CnINT2MSK2 / CnINT2MSKCLR2 */
  344. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  345. SCIF3_TXI, SCIF3_BRI, SCIF3_RXI, SCIF3_ERI,
  346. SCIF2_TXI, SCIF2_BRI, SCIF2_RXI, SCIF2_ERI,
  347. SCIF1_TXI, SCIF1_BRI, SCIF1_RXI, SCIF1_ERI,
  348. SCIF0_TXI, SCIF0_BRI, SCIF0_RXI, SCIF0_ERI } },
  349. };
  350. static struct intc_prio_reg prio_registers[] __initdata = {
  351. { 0xfe410010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  352. { 0xfe410800, 0, 32, 4, /* INT2PRI0 */ { 0, HUDII, TMU5, TMU4,
  353. TMU3, TMU2, TMU1, TMU0 } },
  354. { 0xfe410804, 0, 32, 4, /* INT2PRI1 */ { DTU3, DTU2, DTU1, DTU0,
  355. SCIF3, SCIF2,
  356. SCIF1, SCIF0 } },
  357. { 0xfe410808, 0, 32, 4, /* INT2PRI2 */ { DMAC1, DMAC0,
  358. PCII56789, PCII4,
  359. PCII3, PCII2,
  360. PCII1, PCII0 } },
  361. { 0xfe41080c, 0, 32, 4, /* INT2PRI3 */ { FE1, FE0, ATAPI, VCORE0,
  362. VIN1, VIN0, IIC, DU} },
  363. { 0xfe410810, 0, 32, 4, /* INT2PRI4 */ { 0, 0, PAM, GPIO3,
  364. GPIO2, GPIO1, GPIO0, IRM } },
  365. { 0xfe410090, 0xfe4100a0, 32, 4, /* CnICIPRI / CnICIPRICLR */
  366. { INTICI7, INTICI6, INTICI5, INTICI4,
  367. INTICI3, INTICI2, INTICI1, INTICI0 }, INTC_SMP(4, 4) },
  368. };
  369. static DECLARE_INTC_DESC(intc_desc, "shx3", vectors, groups,
  370. mask_registers, prio_registers, NULL);
  371. /* Support for external interrupt pins in IRQ mode */
  372. static struct intc_vect vectors_irq[] __initdata = {
  373. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  374. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  375. };
  376. static struct intc_sense_reg sense_registers[] __initdata = {
  377. { 0xfe41001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  378. };
  379. static DECLARE_INTC_DESC(intc_desc_irq, "shx3-irq", vectors_irq, groups,
  380. mask_registers, prio_registers, sense_registers);
  381. /* External interrupt pins in IRL mode */
  382. static struct intc_vect vectors_irl[] __initdata = {
  383. INTC_VECT(IRL, 0x200), INTC_VECT(IRL, 0x220),
  384. INTC_VECT(IRL, 0x240), INTC_VECT(IRL, 0x260),
  385. INTC_VECT(IRL, 0x280), INTC_VECT(IRL, 0x2a0),
  386. INTC_VECT(IRL, 0x2c0), INTC_VECT(IRL, 0x2e0),
  387. INTC_VECT(IRL, 0x300), INTC_VECT(IRL, 0x320),
  388. INTC_VECT(IRL, 0x340), INTC_VECT(IRL, 0x360),
  389. INTC_VECT(IRL, 0x380), INTC_VECT(IRL, 0x3a0),
  390. INTC_VECT(IRL, 0x3c0),
  391. };
  392. static DECLARE_INTC_DESC(intc_desc_irl, "shx3-irl", vectors_irl, groups,
  393. mask_registers, prio_registers, NULL);
  394. void __init plat_irq_setup_pins(int mode)
  395. {
  396. switch (mode) {
  397. case IRQ_MODE_IRQ:
  398. register_intc_controller(&intc_desc_irq);
  399. break;
  400. case IRQ_MODE_IRL3210:
  401. register_intc_controller(&intc_desc_irl);
  402. break;
  403. default:
  404. BUG();
  405. }
  406. }
  407. void __init plat_irq_setup(void)
  408. {
  409. register_intc_controller(&intc_desc);
  410. }
  411. void __init plat_mem_setup(void)
  412. {
  413. unsigned int nid = 1;
  414. /* Register CPU#0 URAM space as Node 1 */
  415. setup_bootmem_node(nid++, 0x145f0000, 0x14610000); /* CPU0 */
  416. #if 0
  417. /* XXX: Not yet.. */
  418. setup_bootmem_node(nid++, 0x14df0000, 0x14e10000); /* CPU1 */
  419. setup_bootmem_node(nid++, 0x155f0000, 0x15610000); /* CPU2 */
  420. setup_bootmem_node(nid++, 0x15df0000, 0x15e10000); /* CPU3 */
  421. #endif
  422. setup_bootmem_node(nid++, 0x16000000, 0x16020000); /* CSM */
  423. }