setup-sh7786.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872
  1. /*
  2. * SH7786 Setup
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. * Paul Mundt <paul.mundt@renesas.com>
  7. *
  8. * Based on SH7785 Setup
  9. *
  10. * Copyright (C) 2007 Paul Mundt
  11. *
  12. * This file is subject to the terms and conditions of the GNU General Public
  13. * License. See the file "COPYING" in the main directory of this archive
  14. * for more details.
  15. */
  16. #include <linux/platform_device.h>
  17. #include <linux/init.h>
  18. #include <linux/serial.h>
  19. #include <linux/serial_sci.h>
  20. #include <linux/io.h>
  21. #include <linux/mm.h>
  22. #include <linux/dma-mapping.h>
  23. #include <linux/sh_timer.h>
  24. #include <asm/mmzone.h>
  25. static struct plat_sci_port sci_platform_data[] = {
  26. {
  27. .mapbase = 0xffea0000,
  28. .flags = UPF_BOOT_AUTOCONF,
  29. .type = PORT_SCIF,
  30. .irqs = { 40, 41, 43, 42 },
  31. },
  32. /*
  33. * The rest of these all have multiplexed IRQs
  34. */
  35. {
  36. .mapbase = 0xffeb0000,
  37. .flags = UPF_BOOT_AUTOCONF,
  38. .type = PORT_SCIF,
  39. .irqs = { 44, 44, 44, 44 },
  40. }, {
  41. .mapbase = 0xffec0000,
  42. .flags = UPF_BOOT_AUTOCONF,
  43. .type = PORT_SCIF,
  44. .irqs = { 50, 50, 50, 50 },
  45. }, {
  46. .mapbase = 0xffed0000,
  47. .flags = UPF_BOOT_AUTOCONF,
  48. .type = PORT_SCIF,
  49. .irqs = { 51, 51, 51, 51 },
  50. }, {
  51. .mapbase = 0xffee0000,
  52. .flags = UPF_BOOT_AUTOCONF,
  53. .type = PORT_SCIF,
  54. .irqs = { 52, 52, 52, 52 },
  55. }, {
  56. .mapbase = 0xffef0000,
  57. .flags = UPF_BOOT_AUTOCONF,
  58. .type = PORT_SCIF,
  59. .irqs = { 53, 53, 53, 53 },
  60. }, {
  61. .flags = 0,
  62. }
  63. };
  64. static struct platform_device sci_device = {
  65. .name = "sh-sci",
  66. .id = -1,
  67. .dev = {
  68. .platform_data = sci_platform_data,
  69. },
  70. };
  71. static struct sh_timer_config tmu0_platform_data = {
  72. .name = "TMU0",
  73. .channel_offset = 0x04,
  74. .timer_bit = 0,
  75. .clk = "peripheral_clk",
  76. .clockevent_rating = 200,
  77. };
  78. static struct resource tmu0_resources[] = {
  79. [0] = {
  80. .name = "TMU0",
  81. .start = 0xffd80008,
  82. .end = 0xffd80013,
  83. .flags = IORESOURCE_MEM,
  84. },
  85. [1] = {
  86. .start = 16,
  87. .flags = IORESOURCE_IRQ,
  88. },
  89. };
  90. static struct platform_device tmu0_device = {
  91. .name = "sh_tmu",
  92. .id = 0,
  93. .dev = {
  94. .platform_data = &tmu0_platform_data,
  95. },
  96. .resource = tmu0_resources,
  97. .num_resources = ARRAY_SIZE(tmu0_resources),
  98. };
  99. static struct sh_timer_config tmu1_platform_data = {
  100. .name = "TMU1",
  101. .channel_offset = 0x10,
  102. .timer_bit = 1,
  103. .clk = "peripheral_clk",
  104. .clocksource_rating = 200,
  105. };
  106. static struct resource tmu1_resources[] = {
  107. [0] = {
  108. .name = "TMU1",
  109. .start = 0xffd80014,
  110. .end = 0xffd8001f,
  111. .flags = IORESOURCE_MEM,
  112. },
  113. [1] = {
  114. .start = 17,
  115. .flags = IORESOURCE_IRQ,
  116. },
  117. };
  118. static struct platform_device tmu1_device = {
  119. .name = "sh_tmu",
  120. .id = 1,
  121. .dev = {
  122. .platform_data = &tmu1_platform_data,
  123. },
  124. .resource = tmu1_resources,
  125. .num_resources = ARRAY_SIZE(tmu1_resources),
  126. };
  127. static struct sh_timer_config tmu2_platform_data = {
  128. .name = "TMU2",
  129. .channel_offset = 0x1c,
  130. .timer_bit = 2,
  131. .clk = "peripheral_clk",
  132. };
  133. static struct resource tmu2_resources[] = {
  134. [0] = {
  135. .name = "TMU2",
  136. .start = 0xffd80020,
  137. .end = 0xffd8002f,
  138. .flags = IORESOURCE_MEM,
  139. },
  140. [1] = {
  141. .start = 18,
  142. .flags = IORESOURCE_IRQ,
  143. },
  144. };
  145. static struct platform_device tmu2_device = {
  146. .name = "sh_tmu",
  147. .id = 2,
  148. .dev = {
  149. .platform_data = &tmu2_platform_data,
  150. },
  151. .resource = tmu2_resources,
  152. .num_resources = ARRAY_SIZE(tmu2_resources),
  153. };
  154. static struct sh_timer_config tmu3_platform_data = {
  155. .name = "TMU3",
  156. .channel_offset = 0x04,
  157. .timer_bit = 0,
  158. .clk = "peripheral_clk",
  159. };
  160. static struct resource tmu3_resources[] = {
  161. [0] = {
  162. .name = "TMU3",
  163. .start = 0xffda0008,
  164. .end = 0xffda0013,
  165. .flags = IORESOURCE_MEM,
  166. },
  167. [1] = {
  168. .start = 20,
  169. .flags = IORESOURCE_IRQ,
  170. },
  171. };
  172. static struct platform_device tmu3_device = {
  173. .name = "sh_tmu",
  174. .id = 3,
  175. .dev = {
  176. .platform_data = &tmu3_platform_data,
  177. },
  178. .resource = tmu3_resources,
  179. .num_resources = ARRAY_SIZE(tmu3_resources),
  180. };
  181. static struct sh_timer_config tmu4_platform_data = {
  182. .name = "TMU4",
  183. .channel_offset = 0x10,
  184. .timer_bit = 1,
  185. .clk = "peripheral_clk",
  186. };
  187. static struct resource tmu4_resources[] = {
  188. [0] = {
  189. .name = "TMU4",
  190. .start = 0xffda0014,
  191. .end = 0xffda001f,
  192. .flags = IORESOURCE_MEM,
  193. },
  194. [1] = {
  195. .start = 21,
  196. .flags = IORESOURCE_IRQ,
  197. },
  198. };
  199. static struct platform_device tmu4_device = {
  200. .name = "sh_tmu",
  201. .id = 4,
  202. .dev = {
  203. .platform_data = &tmu4_platform_data,
  204. },
  205. .resource = tmu4_resources,
  206. .num_resources = ARRAY_SIZE(tmu4_resources),
  207. };
  208. static struct sh_timer_config tmu5_platform_data = {
  209. .name = "TMU5",
  210. .channel_offset = 0x1c,
  211. .timer_bit = 2,
  212. .clk = "peripheral_clk",
  213. };
  214. static struct resource tmu5_resources[] = {
  215. [0] = {
  216. .name = "TMU5",
  217. .start = 0xffda0020,
  218. .end = 0xffda002b,
  219. .flags = IORESOURCE_MEM,
  220. },
  221. [1] = {
  222. .start = 22,
  223. .flags = IORESOURCE_IRQ,
  224. },
  225. };
  226. static struct platform_device tmu5_device = {
  227. .name = "sh_tmu",
  228. .id = 5,
  229. .dev = {
  230. .platform_data = &tmu5_platform_data,
  231. },
  232. .resource = tmu5_resources,
  233. .num_resources = ARRAY_SIZE(tmu5_resources),
  234. };
  235. static struct sh_timer_config tmu6_platform_data = {
  236. .name = "TMU6",
  237. .channel_offset = 0x04,
  238. .timer_bit = 0,
  239. .clk = "peripheral_clk",
  240. };
  241. static struct resource tmu6_resources[] = {
  242. [0] = {
  243. .name = "TMU6",
  244. .start = 0xffdc0008,
  245. .end = 0xffdc0013,
  246. .flags = IORESOURCE_MEM,
  247. },
  248. [1] = {
  249. .start = 45,
  250. .flags = IORESOURCE_IRQ,
  251. },
  252. };
  253. static struct platform_device tmu6_device = {
  254. .name = "sh_tmu",
  255. .id = 6,
  256. .dev = {
  257. .platform_data = &tmu6_platform_data,
  258. },
  259. .resource = tmu6_resources,
  260. .num_resources = ARRAY_SIZE(tmu6_resources),
  261. };
  262. static struct sh_timer_config tmu7_platform_data = {
  263. .name = "TMU7",
  264. .channel_offset = 0x10,
  265. .timer_bit = 1,
  266. .clk = "peripheral_clk",
  267. };
  268. static struct resource tmu7_resources[] = {
  269. [0] = {
  270. .name = "TMU7",
  271. .start = 0xffdc0014,
  272. .end = 0xffdc001f,
  273. .flags = IORESOURCE_MEM,
  274. },
  275. [1] = {
  276. .start = 45,
  277. .flags = IORESOURCE_IRQ,
  278. },
  279. };
  280. static struct platform_device tmu7_device = {
  281. .name = "sh_tmu",
  282. .id = 7,
  283. .dev = {
  284. .platform_data = &tmu7_platform_data,
  285. },
  286. .resource = tmu7_resources,
  287. .num_resources = ARRAY_SIZE(tmu7_resources),
  288. };
  289. static struct sh_timer_config tmu8_platform_data = {
  290. .name = "TMU8",
  291. .channel_offset = 0x1c,
  292. .timer_bit = 2,
  293. .clk = "peripheral_clk",
  294. };
  295. static struct resource tmu8_resources[] = {
  296. [0] = {
  297. .name = "TMU8",
  298. .start = 0xffdc0020,
  299. .end = 0xffdc002b,
  300. .flags = IORESOURCE_MEM,
  301. },
  302. [1] = {
  303. .start = 45,
  304. .flags = IORESOURCE_IRQ,
  305. },
  306. };
  307. static struct platform_device tmu8_device = {
  308. .name = "sh_tmu",
  309. .id = 8,
  310. .dev = {
  311. .platform_data = &tmu8_platform_data,
  312. },
  313. .resource = tmu8_resources,
  314. .num_resources = ARRAY_SIZE(tmu8_resources),
  315. };
  316. static struct sh_timer_config tmu9_platform_data = {
  317. .name = "TMU9",
  318. .channel_offset = 0x04,
  319. .timer_bit = 0,
  320. .clk = "peripheral_clk",
  321. };
  322. static struct resource tmu9_resources[] = {
  323. [0] = {
  324. .name = "TMU9",
  325. .start = 0xffde0008,
  326. .end = 0xffde0013,
  327. .flags = IORESOURCE_MEM,
  328. },
  329. [1] = {
  330. .start = 46,
  331. .flags = IORESOURCE_IRQ,
  332. },
  333. };
  334. static struct platform_device tmu9_device = {
  335. .name = "sh_tmu",
  336. .id = 9,
  337. .dev = {
  338. .platform_data = &tmu9_platform_data,
  339. },
  340. .resource = tmu9_resources,
  341. .num_resources = ARRAY_SIZE(tmu9_resources),
  342. };
  343. static struct sh_timer_config tmu10_platform_data = {
  344. .name = "TMU10",
  345. .channel_offset = 0x10,
  346. .timer_bit = 1,
  347. .clk = "peripheral_clk",
  348. };
  349. static struct resource tmu10_resources[] = {
  350. [0] = {
  351. .name = "TMU10",
  352. .start = 0xffde0014,
  353. .end = 0xffde001f,
  354. .flags = IORESOURCE_MEM,
  355. },
  356. [1] = {
  357. .start = 46,
  358. .flags = IORESOURCE_IRQ,
  359. },
  360. };
  361. static struct platform_device tmu10_device = {
  362. .name = "sh_tmu",
  363. .id = 10,
  364. .dev = {
  365. .platform_data = &tmu10_platform_data,
  366. },
  367. .resource = tmu10_resources,
  368. .num_resources = ARRAY_SIZE(tmu10_resources),
  369. };
  370. static struct sh_timer_config tmu11_platform_data = {
  371. .name = "TMU11",
  372. .channel_offset = 0x1c,
  373. .timer_bit = 2,
  374. .clk = "peripheral_clk",
  375. };
  376. static struct resource tmu11_resources[] = {
  377. [0] = {
  378. .name = "TMU11",
  379. .start = 0xffde0020,
  380. .end = 0xffde002b,
  381. .flags = IORESOURCE_MEM,
  382. },
  383. [1] = {
  384. .start = 46,
  385. .flags = IORESOURCE_IRQ,
  386. },
  387. };
  388. static struct platform_device tmu11_device = {
  389. .name = "sh_tmu",
  390. .id = 11,
  391. .dev = {
  392. .platform_data = &tmu11_platform_data,
  393. },
  394. .resource = tmu11_resources,
  395. .num_resources = ARRAY_SIZE(tmu11_resources),
  396. };
  397. static struct resource usb_ohci_resources[] = {
  398. [0] = {
  399. .start = 0xffe70400,
  400. .end = 0xffe704ff,
  401. .flags = IORESOURCE_MEM,
  402. },
  403. [1] = {
  404. .start = 77,
  405. .end = 77,
  406. .flags = IORESOURCE_IRQ,
  407. },
  408. };
  409. static u64 usb_ohci_dma_mask = DMA_BIT_MASK(32);
  410. static struct platform_device usb_ohci_device = {
  411. .name = "sh_ohci",
  412. .id = -1,
  413. .dev = {
  414. .dma_mask = &usb_ohci_dma_mask,
  415. .coherent_dma_mask = DMA_BIT_MASK(32),
  416. },
  417. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  418. .resource = usb_ohci_resources,
  419. };
  420. static struct platform_device *sh7786_early_devices[] __initdata = {
  421. &tmu0_device,
  422. &tmu1_device,
  423. &tmu2_device,
  424. &tmu3_device,
  425. &tmu4_device,
  426. &tmu5_device,
  427. &tmu6_device,
  428. &tmu7_device,
  429. &tmu8_device,
  430. &tmu9_device,
  431. &tmu10_device,
  432. &tmu11_device,
  433. };
  434. static struct platform_device *sh7786_devices[] __initdata = {
  435. &sci_device,
  436. &usb_ohci_device,
  437. };
  438. /*
  439. * Please call this function if your platform board
  440. * use external clock for USB
  441. * */
  442. #define USBCTL0 0xffe70858
  443. #define CLOCK_MODE_MASK 0xffffff7f
  444. #define EXT_CLOCK_MODE 0x00000080
  445. void __init sh7786_usb_use_exclock(void)
  446. {
  447. u32 val = __raw_readl(USBCTL0) & CLOCK_MODE_MASK;
  448. __raw_writel(val | EXT_CLOCK_MODE, USBCTL0);
  449. }
  450. #define USBINITREG1 0xffe70094
  451. #define USBINITREG2 0xffe7009c
  452. #define USBINITVAL1 0x00ff0040
  453. #define USBINITVAL2 0x00000001
  454. #define USBPCTL1 0xffe70804
  455. #define USBST 0xffe70808
  456. #define PHY_ENB 0x00000001
  457. #define PLL_ENB 0x00000002
  458. #define PHY_RST 0x00000004
  459. #define ACT_PLL_STATUS 0xc0000000
  460. static void __init sh7786_usb_setup(void)
  461. {
  462. int i = 1000000;
  463. /*
  464. * USB initial settings
  465. *
  466. * The following settings are necessary
  467. * for using the USB modules.
  468. *
  469. * see "USB Inital Settings" for detail
  470. */
  471. __raw_writel(USBINITVAL1, USBINITREG1);
  472. __raw_writel(USBINITVAL2, USBINITREG2);
  473. /*
  474. * Set the PHY and PLL enable bit
  475. */
  476. __raw_writel(PHY_ENB | PLL_ENB, USBPCTL1);
  477. while (i--) {
  478. if (ACT_PLL_STATUS == (__raw_readl(USBST) & ACT_PLL_STATUS)) {
  479. /* Set the PHY RST bit */
  480. __raw_writel(PHY_ENB | PLL_ENB | PHY_RST, USBPCTL1);
  481. printk(KERN_INFO "sh7786 usb setup done\n");
  482. break;
  483. }
  484. cpu_relax();
  485. }
  486. }
  487. static int __init sh7786_devices_setup(void)
  488. {
  489. int ret;
  490. sh7786_usb_setup();
  491. ret = platform_add_devices(sh7786_early_devices,
  492. ARRAY_SIZE(sh7786_early_devices));
  493. if (unlikely(ret != 0))
  494. return ret;
  495. return platform_add_devices(sh7786_devices,
  496. ARRAY_SIZE(sh7786_devices));
  497. }
  498. arch_initcall(sh7786_devices_setup);
  499. void __init plat_early_device_setup(void)
  500. {
  501. early_platform_add_devices(sh7786_early_devices,
  502. ARRAY_SIZE(sh7786_early_devices));
  503. }
  504. enum {
  505. UNUSED = 0,
  506. /* interrupt sources */
  507. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  508. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  509. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  510. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  511. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  512. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  513. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  514. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  515. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  516. WDT,
  517. TMU0_0, TMU0_1, TMU0_2, TMU0_3,
  518. TMU1_0, TMU1_1, TMU1_2,
  519. DMAC0_0, DMAC0_1, DMAC0_2, DMAC0_3, DMAC0_4, DMAC0_5, DMAC0_6,
  520. HUDI1, HUDI0,
  521. DMAC1_0, DMAC1_1, DMAC1_2, DMAC1_3,
  522. HPB_0, HPB_1, HPB_2,
  523. SCIF0_0, SCIF0_1, SCIF0_2, SCIF0_3,
  524. SCIF1,
  525. TMU2, TMU3,
  526. SCIF2, SCIF3, SCIF4, SCIF5,
  527. Eth_0, Eth_1,
  528. PCIeC0_0, PCIeC0_1, PCIeC0_2,
  529. PCIeC1_0, PCIeC1_1, PCIeC1_2,
  530. USB,
  531. I2C0, I2C1,
  532. DU,
  533. SSI0, SSI1, SSI2, SSI3,
  534. PCIeC2_0, PCIeC2_1, PCIeC2_2,
  535. HAC0, HAC1,
  536. FLCTL,
  537. HSPI,
  538. GPIO0, GPIO1,
  539. Thermal,
  540. INTICI0, INTICI1, INTICI2, INTICI3,
  541. INTICI4, INTICI5, INTICI6, INTICI7,
  542. };
  543. static struct intc_vect vectors[] __initdata = {
  544. INTC_VECT(WDT, 0x3e0),
  545. INTC_VECT(TMU0_0, 0x400), INTC_VECT(TMU0_1, 0x420),
  546. INTC_VECT(TMU0_2, 0x440), INTC_VECT(TMU0_3, 0x460),
  547. INTC_VECT(TMU1_0, 0x480), INTC_VECT(TMU1_1, 0x4a0),
  548. INTC_VECT(TMU1_2, 0x4c0),
  549. INTC_VECT(DMAC0_0, 0x500), INTC_VECT(DMAC0_1, 0x520),
  550. INTC_VECT(DMAC0_2, 0x540), INTC_VECT(DMAC0_3, 0x560),
  551. INTC_VECT(DMAC0_4, 0x580), INTC_VECT(DMAC0_5, 0x5a0),
  552. INTC_VECT(DMAC0_6, 0x5c0),
  553. INTC_VECT(HUDI1, 0x5e0), INTC_VECT(HUDI0, 0x600),
  554. INTC_VECT(DMAC1_0, 0x620), INTC_VECT(DMAC1_1, 0x640),
  555. INTC_VECT(DMAC1_2, 0x660), INTC_VECT(DMAC1_3, 0x680),
  556. INTC_VECT(HPB_0, 0x6a0), INTC_VECT(HPB_1, 0x6c0),
  557. INTC_VECT(HPB_2, 0x6e0),
  558. INTC_VECT(SCIF0_0, 0x700), INTC_VECT(SCIF0_1, 0x720),
  559. INTC_VECT(SCIF0_2, 0x740), INTC_VECT(SCIF0_3, 0x760),
  560. INTC_VECT(SCIF1, 0x780),
  561. INTC_VECT(TMU2, 0x7a0), INTC_VECT(TMU3, 0x7c0),
  562. INTC_VECT(SCIF2, 0x840), INTC_VECT(SCIF3, 0x860),
  563. INTC_VECT(SCIF4, 0x880), INTC_VECT(SCIF5, 0x8a0),
  564. INTC_VECT(Eth_0, 0x8c0), INTC_VECT(Eth_1, 0x8e0),
  565. INTC_VECT(PCIeC0_0, 0xae0), INTC_VECT(PCIeC0_1, 0xb00),
  566. INTC_VECT(PCIeC0_2, 0xb20),
  567. INTC_VECT(PCIeC1_0, 0xb40), INTC_VECT(PCIeC1_1, 0xb60),
  568. INTC_VECT(PCIeC1_2, 0xb80),
  569. INTC_VECT(USB, 0xba0),
  570. INTC_VECT(I2C0, 0xcc0), INTC_VECT(I2C1, 0xce0),
  571. INTC_VECT(DU, 0xd00),
  572. INTC_VECT(SSI0, 0xd20), INTC_VECT(SSI1, 0xd40),
  573. INTC_VECT(SSI2, 0xd60), INTC_VECT(SSI3, 0xd80),
  574. INTC_VECT(PCIeC2_0, 0xda0), INTC_VECT(PCIeC2_1, 0xdc0),
  575. INTC_VECT(PCIeC2_2, 0xde0),
  576. INTC_VECT(HAC0, 0xe00), INTC_VECT(HAC1, 0xe20),
  577. INTC_VECT(FLCTL, 0xe40),
  578. INTC_VECT(HSPI, 0xe80),
  579. INTC_VECT(GPIO0, 0xea0), INTC_VECT(GPIO1, 0xec0),
  580. INTC_VECT(Thermal, 0xee0),
  581. INTC_VECT(INTICI0, 0xf00), INTC_VECT(INTICI1, 0xf20),
  582. INTC_VECT(INTICI2, 0xf40), INTC_VECT(INTICI3, 0xf60),
  583. INTC_VECT(INTICI4, 0xf80), INTC_VECT(INTICI5, 0xfa0),
  584. INTC_VECT(INTICI6, 0xfc0), INTC_VECT(INTICI7, 0xfe0),
  585. };
  586. #define CnINTMSK0 0xfe410030
  587. #define CnINTMSK1 0xfe410040
  588. #define CnINTMSKCLR0 0xfe410050
  589. #define CnINTMSKCLR1 0xfe410060
  590. #define CnINT2MSKR0 0xfe410a20
  591. #define CnINT2MSKR1 0xfe410a24
  592. #define CnINT2MSKR2 0xfe410a28
  593. #define CnINT2MSKR3 0xfe410a2c
  594. #define CnINT2MSKCR0 0xfe410a30
  595. #define CnINT2MSKCR1 0xfe410a34
  596. #define CnINT2MSKCR2 0xfe410a38
  597. #define CnINT2MSKCR3 0xfe410a3c
  598. #define INTMSK2 0xfe410068
  599. #define INTMSKCLR2 0xfe41006c
  600. static struct intc_mask_reg mask_registers[] __initdata = {
  601. { CnINTMSK0, CnINTMSKCLR0, 32,
  602. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  603. { INTMSK2, INTMSKCLR2, 32,
  604. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  605. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  606. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  607. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  608. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  609. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  610. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  611. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  612. { CnINT2MSKR0, CnINT2MSKCR0 , 32,
  613. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  614. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, WDT } },
  615. { CnINT2MSKR1, CnINT2MSKCR1, 32,
  616. { TMU0_0, TMU0_1, TMU0_2, TMU0_3, TMU1_0, TMU1_1, TMU1_2, 0,
  617. DMAC0_0, DMAC0_1, DMAC0_2, DMAC0_3, DMAC0_4, DMAC0_5, DMAC0_6,
  618. HUDI1, HUDI0,
  619. DMAC1_0, DMAC1_1, DMAC1_2, DMAC1_3,
  620. HPB_0, HPB_1, HPB_2,
  621. SCIF0_0, SCIF0_1, SCIF0_2, SCIF0_3,
  622. SCIF1,
  623. TMU2, TMU3, 0, } },
  624. { CnINT2MSKR2, CnINT2MSKCR2, 32,
  625. { 0, 0, SCIF2, SCIF3, SCIF4, SCIF5,
  626. Eth_0, Eth_1,
  627. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  628. PCIeC0_0, PCIeC0_1, PCIeC0_2,
  629. PCIeC1_0, PCIeC1_1, PCIeC1_2,
  630. USB, 0, 0 } },
  631. { CnINT2MSKR3, CnINT2MSKCR3, 32,
  632. { 0, 0, 0, 0, 0, 0,
  633. I2C0, I2C1,
  634. DU, SSI0, SSI1, SSI2, SSI3,
  635. PCIeC2_0, PCIeC2_1, PCIeC2_2,
  636. HAC0, HAC1,
  637. FLCTL, 0,
  638. HSPI, GPIO0, GPIO1, Thermal,
  639. 0, 0, 0, 0, 0, 0, 0, 0 } },
  640. };
  641. static struct intc_prio_reg prio_registers[] __initdata = {
  642. { 0xfe410010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
  643. IRQ4, IRQ5, IRQ6, IRQ7 } },
  644. { 0xfe410800, 0, 32, 8, /* INT2PRI0 */ { 0, 0, 0, WDT } },
  645. { 0xfe410804, 0, 32, 8, /* INT2PRI1 */ { TMU0_0, TMU0_1,
  646. TMU0_2, TMU0_3 } },
  647. { 0xfe410808, 0, 32, 8, /* INT2PRI2 */ { TMU1_0, TMU1_1,
  648. TMU1_2, 0 } },
  649. { 0xfe41080c, 0, 32, 8, /* INT2PRI3 */ { DMAC0_0, DMAC0_1,
  650. DMAC0_2, DMAC0_3 } },
  651. { 0xfe410810, 0, 32, 8, /* INT2PRI4 */ { DMAC0_4, DMAC0_5,
  652. DMAC0_6, HUDI1 } },
  653. { 0xfe410814, 0, 32, 8, /* INT2PRI5 */ { HUDI0, DMAC1_0,
  654. DMAC1_1, DMAC1_2 } },
  655. { 0xfe410818, 0, 32, 8, /* INT2PRI6 */ { DMAC1_3, HPB_0,
  656. HPB_1, HPB_2 } },
  657. { 0xfe41081c, 0, 32, 8, /* INT2PRI7 */ { SCIF0_0, SCIF0_1,
  658. SCIF0_2, SCIF0_3 } },
  659. { 0xfe410820, 0, 32, 8, /* INT2PRI8 */ { SCIF1, TMU2, TMU3, 0 } },
  660. { 0xfe410824, 0, 32, 8, /* INT2PRI9 */ { 0, 0, SCIF2, SCIF3 } },
  661. { 0xfe410828, 0, 32, 8, /* INT2PRI10 */ { SCIF4, SCIF5,
  662. Eth_0, Eth_1 } },
  663. { 0xfe41082c, 0, 32, 8, /* INT2PRI11 */ { 0, 0, 0, 0 } },
  664. { 0xfe410830, 0, 32, 8, /* INT2PRI12 */ { 0, 0, 0, 0 } },
  665. { 0xfe410834, 0, 32, 8, /* INT2PRI13 */ { 0, 0, 0, 0 } },
  666. { 0xfe410838, 0, 32, 8, /* INT2PRI14 */ { 0, 0, 0, PCIeC0_0 } },
  667. { 0xfe41083c, 0, 32, 8, /* INT2PRI15 */ { PCIeC0_1, PCIeC0_2,
  668. PCIeC1_0, PCIeC1_1 } },
  669. { 0xfe410840, 0, 32, 8, /* INT2PRI16 */ { PCIeC1_2, USB, 0, 0 } },
  670. { 0xfe410844, 0, 32, 8, /* INT2PRI17 */ { 0, 0, 0, 0 } },
  671. { 0xfe410848, 0, 32, 8, /* INT2PRI18 */ { 0, 0, I2C0, I2C1 } },
  672. { 0xfe41084c, 0, 32, 8, /* INT2PRI19 */ { DU, SSI0, SSI1, SSI2 } },
  673. { 0xfe410850, 0, 32, 8, /* INT2PRI20 */ { SSI3, PCIeC2_0,
  674. PCIeC2_1, PCIeC2_2 } },
  675. { 0xfe410854, 0, 32, 8, /* INT2PRI21 */ { HAC0, HAC1, FLCTL, 0 } },
  676. { 0xfe410858, 0, 32, 8, /* INT2PRI22 */ { HSPI, GPIO0,
  677. GPIO1, Thermal } },
  678. { 0xfe41085c, 0, 32, 8, /* INT2PRI23 */ { 0, 0, 0, 0 } },
  679. { 0xfe410860, 0, 32, 8, /* INT2PRI24 */ { 0, 0, 0, 0 } },
  680. { 0xfe410090, 0xfe4100a0, 32, 4, /* CnICIPRI / CnICIPRICLR */
  681. { INTICI7, INTICI6, INTICI5, INTICI4,
  682. INTICI3, INTICI2, INTICI1, INTICI0 }, INTC_SMP(4, 2) },
  683. };
  684. static DECLARE_INTC_DESC(intc_desc, "sh7786", vectors, NULL,
  685. mask_registers, prio_registers, NULL);
  686. /* Support for external interrupt pins in IRQ mode */
  687. static struct intc_vect vectors_irq0123[] __initdata = {
  688. INTC_VECT(IRQ0, 0x200), INTC_VECT(IRQ1, 0x240),
  689. INTC_VECT(IRQ2, 0x280), INTC_VECT(IRQ3, 0x2c0),
  690. };
  691. static struct intc_vect vectors_irq4567[] __initdata = {
  692. INTC_VECT(IRQ4, 0x300), INTC_VECT(IRQ5, 0x340),
  693. INTC_VECT(IRQ6, 0x380), INTC_VECT(IRQ7, 0x3c0),
  694. };
  695. static struct intc_sense_reg sense_registers[] __initdata = {
  696. { 0xfe41001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  697. IRQ4, IRQ5, IRQ6, IRQ7 } },
  698. };
  699. static struct intc_mask_reg ack_registers[] __initdata = {
  700. { 0xfe410024, 0, 32, /* INTREQ */
  701. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  702. };
  703. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7786-irq0123",
  704. vectors_irq0123, NULL, mask_registers,
  705. prio_registers, sense_registers, ack_registers);
  706. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7786-irq4567",
  707. vectors_irq4567, NULL, mask_registers,
  708. prio_registers, sense_registers, ack_registers);
  709. /* External interrupt pins in IRL mode */
  710. static struct intc_vect vectors_irl0123[] __initdata = {
  711. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  712. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  713. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  714. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  715. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  716. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  717. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  718. INTC_VECT(IRL0_HHHL, 0x3c0),
  719. };
  720. static struct intc_vect vectors_irl4567[] __initdata = {
  721. INTC_VECT(IRL4_LLLL, 0x900), INTC_VECT(IRL4_LLLH, 0x920),
  722. INTC_VECT(IRL4_LLHL, 0x940), INTC_VECT(IRL4_LLHH, 0x960),
  723. INTC_VECT(IRL4_LHLL, 0x980), INTC_VECT(IRL4_LHLH, 0x9a0),
  724. INTC_VECT(IRL4_LHHL, 0x9c0), INTC_VECT(IRL4_LHHH, 0x9e0),
  725. INTC_VECT(IRL4_HLLL, 0xa00), INTC_VECT(IRL4_HLLH, 0xa20),
  726. INTC_VECT(IRL4_HLHL, 0xa40), INTC_VECT(IRL4_HLHH, 0xa60),
  727. INTC_VECT(IRL4_HHLL, 0xa80), INTC_VECT(IRL4_HHLH, 0xaa0),
  728. INTC_VECT(IRL4_HHHL, 0xac0),
  729. };
  730. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7786-irl0123", vectors_irl0123,
  731. NULL, mask_registers, NULL, NULL);
  732. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7786-irl4567", vectors_irl4567,
  733. NULL, mask_registers, NULL, NULL);
  734. #define INTC_ICR0 0xfe410000
  735. #define INTC_INTMSK0 CnINTMSK0
  736. #define INTC_INTMSK1 CnINTMSK1
  737. #define INTC_INTMSK2 INTMSK2
  738. #define INTC_INTMSKCLR1 CnINTMSKCLR1
  739. #define INTC_INTMSKCLR2 INTMSKCLR2
  740. void __init plat_irq_setup(void)
  741. {
  742. /* disable IRQ3-0 + IRQ7-4 */
  743. ctrl_outl(0xff000000, INTC_INTMSK0);
  744. /* disable IRL3-0 + IRL7-4 */
  745. ctrl_outl(0xc0000000, INTC_INTMSK1);
  746. ctrl_outl(0xfffefffe, INTC_INTMSK2);
  747. /* select IRL mode for IRL3-0 + IRL7-4 */
  748. ctrl_outl(ctrl_inl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  749. register_intc_controller(&intc_desc);
  750. }
  751. void __init plat_irq_setup_pins(int mode)
  752. {
  753. switch (mode) {
  754. case IRQ_MODE_IRQ7654:
  755. /* select IRQ mode for IRL7-4 */
  756. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  757. register_intc_controller(&intc_desc_irq4567);
  758. break;
  759. case IRQ_MODE_IRQ3210:
  760. /* select IRQ mode for IRL3-0 */
  761. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  762. register_intc_controller(&intc_desc_irq0123);
  763. break;
  764. case IRQ_MODE_IRL7654:
  765. /* enable IRL7-4 but don't provide any masking */
  766. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  767. ctrl_outl(0x0000fffe, INTC_INTMSKCLR2);
  768. break;
  769. case IRQ_MODE_IRL3210:
  770. /* enable IRL0-3 but don't provide any masking */
  771. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  772. ctrl_outl(0xfffe0000, INTC_INTMSKCLR2);
  773. break;
  774. case IRQ_MODE_IRL7654_MASK:
  775. /* enable IRL7-4 and mask using cpu intc controller */
  776. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  777. register_intc_controller(&intc_desc_irl4567);
  778. break;
  779. case IRQ_MODE_IRL3210_MASK:
  780. /* enable IRL0-3 and mask using cpu intc controller */
  781. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  782. register_intc_controller(&intc_desc_irl0123);
  783. break;
  784. default:
  785. BUG();
  786. }
  787. }
  788. void __init plat_mem_setup(void)
  789. {
  790. }